xref: /openbmc/linux/drivers/iommu/tegra-smmu.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
27a31f6f4SHiroshi DOYU /*
389184651SThierry Reding  * Copyright (C) 2011-2014 NVIDIA CORPORATION.  All rights reserved.
47a31f6f4SHiroshi DOYU  */
57a31f6f4SHiroshi DOYU 
6804cb54cSThierry Reding #include <linux/bitops.h>
7d1313e78SThierry Reding #include <linux/debugfs.h>
8bc5e6deaSThierry Reding #include <linux/err.h>
97a31f6f4SHiroshi DOYU #include <linux/iommu.h>
1089184651SThierry Reding #include <linux/kernel.h>
110760e8faSHiroshi Doyu #include <linux/of.h>
12*d477f603SRob Herring #include <linux/of_platform.h>
13541f29bbSNicolin Chen #include <linux/pci.h>
1489184651SThierry Reding #include <linux/platform_device.h>
1589184651SThierry Reding #include <linux/slab.h>
16404d0b30SDmitry Osipenko #include <linux/spinlock.h>
17461a6946SJoerg Roedel #include <linux/dma-mapping.h>
18306a7f91SThierry Reding 
19306a7f91SThierry Reding #include <soc/tegra/ahb.h>
2089184651SThierry Reding #include <soc/tegra/mc.h>
217a31f6f4SHiroshi DOYU 
227f4c9176SThierry Reding struct tegra_smmu_group {
237f4c9176SThierry Reding 	struct list_head list;
241ea5440eSThierry Reding 	struct tegra_smmu *smmu;
257f4c9176SThierry Reding 	const struct tegra_smmu_group_soc *soc;
267f4c9176SThierry Reding 	struct iommu_group *group;
2721d3c040SNicolin Chen 	unsigned int swgroup;
287f4c9176SThierry Reding };
297f4c9176SThierry Reding 
3089184651SThierry Reding struct tegra_smmu {
3189184651SThierry Reding 	void __iomem *regs;
3289184651SThierry Reding 	struct device *dev;
337a31f6f4SHiroshi DOYU 
3489184651SThierry Reding 	struct tegra_mc *mc;
3589184651SThierry Reding 	const struct tegra_smmu_soc *soc;
36e6bc5933SStephen Warren 
377f4c9176SThierry Reding 	struct list_head groups;
387f4c9176SThierry Reding 
39804cb54cSThierry Reding 	unsigned long pfn_mask;
4011cec15bSThierry Reding 	unsigned long tlb_mask;
41804cb54cSThierry Reding 
4289184651SThierry Reding 	unsigned long *asids;
4389184651SThierry Reding 	struct mutex lock;
44e6bc5933SStephen Warren 
4589184651SThierry Reding 	struct list_head list;
46d1313e78SThierry Reding 
47d1313e78SThierry Reding 	struct dentry *debugfs;
480b480e44SJoerg Roedel 
490b480e44SJoerg Roedel 	struct iommu_device iommu;	/* IOMMU Core code handle */
50e6bc5933SStephen Warren };
51e6bc5933SStephen Warren 
5289184651SThierry Reding struct tegra_smmu_as {
53d5f1a81cSJoerg Roedel 	struct iommu_domain domain;
5489184651SThierry Reding 	struct tegra_smmu *smmu;
5589184651SThierry Reding 	unsigned int use_count;
56404d0b30SDmitry Osipenko 	spinlock_t lock;
5732924c76SRussell King 	u32 *count;
58853520faSRussell King 	struct page **pts;
5989184651SThierry Reding 	struct page *pd;
60e3c97196SRussell King 	dma_addr_t pd_dma;
6189184651SThierry Reding 	unsigned id;
6289184651SThierry Reding 	u32 attr;
6339abf8aaSHiroshi Doyu };
6439abf8aaSHiroshi Doyu 
to_smmu_as(struct iommu_domain * dom)65d5f1a81cSJoerg Roedel static struct tegra_smmu_as *to_smmu_as(struct iommu_domain *dom)
66d5f1a81cSJoerg Roedel {
67d5f1a81cSJoerg Roedel 	return container_of(dom, struct tegra_smmu_as, domain);
68d5f1a81cSJoerg Roedel }
69d5f1a81cSJoerg Roedel 
smmu_writel(struct tegra_smmu * smmu,u32 value,unsigned long offset)7089184651SThierry Reding static inline void smmu_writel(struct tegra_smmu *smmu, u32 value,
7189184651SThierry Reding 			       unsigned long offset)
7289184651SThierry Reding {
7389184651SThierry Reding 	writel(value, smmu->regs + offset);
7489184651SThierry Reding }
7539abf8aaSHiroshi Doyu 
smmu_readl(struct tegra_smmu * smmu,unsigned long offset)7689184651SThierry Reding static inline u32 smmu_readl(struct tegra_smmu *smmu, unsigned long offset)
7789184651SThierry Reding {
7889184651SThierry Reding 	return readl(smmu->regs + offset);
7989184651SThierry Reding }
8039abf8aaSHiroshi Doyu 
8189184651SThierry Reding #define SMMU_CONFIG 0x010
8289184651SThierry Reding #define  SMMU_CONFIG_ENABLE (1 << 0)
8339abf8aaSHiroshi Doyu 
8489184651SThierry Reding #define SMMU_TLB_CONFIG 0x14
8589184651SThierry Reding #define  SMMU_TLB_CONFIG_HIT_UNDER_MISS (1 << 29)
8689184651SThierry Reding #define  SMMU_TLB_CONFIG_ROUND_ROBIN_ARBITRATION (1 << 28)
8711cec15bSThierry Reding #define  SMMU_TLB_CONFIG_ACTIVE_LINES(smmu) \
8811cec15bSThierry Reding 	((smmu)->soc->num_tlb_lines & (smmu)->tlb_mask)
897a31f6f4SHiroshi DOYU 
9089184651SThierry Reding #define SMMU_PTC_CONFIG 0x18
9189184651SThierry Reding #define  SMMU_PTC_CONFIG_ENABLE (1 << 29)
9289184651SThierry Reding #define  SMMU_PTC_CONFIG_REQ_LIMIT(x) (((x) & 0x0f) << 24)
9389184651SThierry Reding #define  SMMU_PTC_CONFIG_INDEX_MAP(x) ((x) & 0x3f)
947a31f6f4SHiroshi DOYU 
9589184651SThierry Reding #define SMMU_PTB_ASID 0x01c
9689184651SThierry Reding #define  SMMU_PTB_ASID_VALUE(x) ((x) & 0x7f)
977a31f6f4SHiroshi DOYU 
9889184651SThierry Reding #define SMMU_PTB_DATA 0x020
99e3c97196SRussell King #define  SMMU_PTB_DATA_VALUE(dma, attr) ((dma) >> 12 | (attr))
1007a31f6f4SHiroshi DOYU 
101e3c97196SRussell King #define SMMU_MK_PDE(dma, attr) ((dma) >> SMMU_PTE_SHIFT | (attr))
1027a31f6f4SHiroshi DOYU 
10389184651SThierry Reding #define SMMU_TLB_FLUSH 0x030
10489184651SThierry Reding #define  SMMU_TLB_FLUSH_VA_MATCH_ALL     (0 << 0)
10589184651SThierry Reding #define  SMMU_TLB_FLUSH_VA_MATCH_SECTION (2 << 0)
10689184651SThierry Reding #define  SMMU_TLB_FLUSH_VA_MATCH_GROUP   (3 << 0)
10789184651SThierry Reding #define  SMMU_TLB_FLUSH_VA_SECTION(addr) ((((addr) & 0xffc00000) >> 12) | \
10889184651SThierry Reding 					  SMMU_TLB_FLUSH_VA_MATCH_SECTION)
10989184651SThierry Reding #define  SMMU_TLB_FLUSH_VA_GROUP(addr)   ((((addr) & 0xffffc000) >> 12) | \
11089184651SThierry Reding 					  SMMU_TLB_FLUSH_VA_MATCH_GROUP)
11189184651SThierry Reding #define  SMMU_TLB_FLUSH_ASID_MATCH       (1 << 31)
1127a31f6f4SHiroshi DOYU 
11389184651SThierry Reding #define SMMU_PTC_FLUSH 0x034
11489184651SThierry Reding #define  SMMU_PTC_FLUSH_TYPE_ALL (0 << 0)
11589184651SThierry Reding #define  SMMU_PTC_FLUSH_TYPE_ADR (1 << 0)
1167a31f6f4SHiroshi DOYU 
11789184651SThierry Reding #define SMMU_PTC_FLUSH_HI 0x9b8
11889184651SThierry Reding #define  SMMU_PTC_FLUSH_HI_MASK 0x3
11939abf8aaSHiroshi Doyu 
12089184651SThierry Reding /* per-SWGROUP SMMU_*_ASID register */
12189184651SThierry Reding #define SMMU_ASID_ENABLE (1 << 31)
12289184651SThierry Reding #define SMMU_ASID_MASK 0x7f
12389184651SThierry Reding #define SMMU_ASID_VALUE(x) ((x) & SMMU_ASID_MASK)
1247a31f6f4SHiroshi DOYU 
12589184651SThierry Reding /* page table definitions */
12689184651SThierry Reding #define SMMU_NUM_PDE 1024
12789184651SThierry Reding #define SMMU_NUM_PTE 1024
1287a31f6f4SHiroshi DOYU 
12989184651SThierry Reding #define SMMU_SIZE_PD (SMMU_NUM_PDE * 4)
13089184651SThierry Reding #define SMMU_SIZE_PT (SMMU_NUM_PTE * 4)
1317a31f6f4SHiroshi DOYU 
13289184651SThierry Reding #define SMMU_PDE_SHIFT 22
1337a31f6f4SHiroshi DOYU #define SMMU_PTE_SHIFT 12
13489184651SThierry Reding 
13582fa58e8SNicolin Chen #define SMMU_PAGE_MASK		(~(SMMU_SIZE_PT-1))
13682fa58e8SNicolin Chen #define SMMU_OFFSET_IN_PAGE(x)	((unsigned long)(x) & ~SMMU_PAGE_MASK)
13782fa58e8SNicolin Chen #define SMMU_PFN_PHYS(x)	((phys_addr_t)(x) << SMMU_PTE_SHIFT)
13882fa58e8SNicolin Chen #define SMMU_PHYS_PFN(x)	((unsigned long)((x) >> SMMU_PTE_SHIFT))
13982fa58e8SNicolin Chen 
14089184651SThierry Reding #define SMMU_PD_READABLE	(1 << 31)
14189184651SThierry Reding #define SMMU_PD_WRITABLE	(1 << 30)
14289184651SThierry Reding #define SMMU_PD_NONSECURE	(1 << 29)
1437a31f6f4SHiroshi DOYU 
14489184651SThierry Reding #define SMMU_PDE_READABLE	(1 << 31)
14589184651SThierry Reding #define SMMU_PDE_WRITABLE	(1 << 30)
14689184651SThierry Reding #define SMMU_PDE_NONSECURE	(1 << 29)
14789184651SThierry Reding #define SMMU_PDE_NEXT		(1 << 28)
1487a31f6f4SHiroshi DOYU 
14989184651SThierry Reding #define SMMU_PTE_READABLE	(1 << 31)
15089184651SThierry Reding #define SMMU_PTE_WRITABLE	(1 << 30)
15189184651SThierry Reding #define SMMU_PTE_NONSECURE	(1 << 29)
1527a31f6f4SHiroshi DOYU 
15389184651SThierry Reding #define SMMU_PDE_ATTR		(SMMU_PDE_READABLE | SMMU_PDE_WRITABLE | \
15489184651SThierry Reding 				 SMMU_PDE_NONSECURE)
1557a31f6f4SHiroshi DOYU 
iova_pd_index(unsigned long iova)15634d35f8cSRussell King static unsigned int iova_pd_index(unsigned long iova)
15734d35f8cSRussell King {
15834d35f8cSRussell King 	return (iova >> SMMU_PDE_SHIFT) & (SMMU_NUM_PDE - 1);
15934d35f8cSRussell King }
16034d35f8cSRussell King 
iova_pt_index(unsigned long iova)16134d35f8cSRussell King static unsigned int iova_pt_index(unsigned long iova)
16234d35f8cSRussell King {
16334d35f8cSRussell King 	return (iova >> SMMU_PTE_SHIFT) & (SMMU_NUM_PTE - 1);
16434d35f8cSRussell King }
16534d35f8cSRussell King 
smmu_dma_addr_valid(struct tegra_smmu * smmu,dma_addr_t addr)166e3c97196SRussell King static bool smmu_dma_addr_valid(struct tegra_smmu *smmu, dma_addr_t addr)
1674b3c7d10SRussell King {
168e3c97196SRussell King 	addr >>= 12;
169e3c97196SRussell King 	return (addr & smmu->pfn_mask) == addr;
170e3c97196SRussell King }
1714b3c7d10SRussell King 
smmu_pde_to_dma(struct tegra_smmu * smmu,u32 pde)17296d3ab80SThierry Reding static dma_addr_t smmu_pde_to_dma(struct tegra_smmu *smmu, u32 pde)
173e3c97196SRussell King {
17496d3ab80SThierry Reding 	return (dma_addr_t)(pde & smmu->pfn_mask) << 12;
1754b3c7d10SRussell King }
1764b3c7d10SRussell King 
smmu_flush_ptc_all(struct tegra_smmu * smmu)177b8fe0382SRussell King static void smmu_flush_ptc_all(struct tegra_smmu *smmu)
178b8fe0382SRussell King {
179b8fe0382SRussell King 	smmu_writel(smmu, SMMU_PTC_FLUSH_TYPE_ALL, SMMU_PTC_FLUSH);
180b8fe0382SRussell King }
181b8fe0382SRussell King 
smmu_flush_ptc(struct tegra_smmu * smmu,dma_addr_t dma,unsigned long offset)182e3c97196SRussell King static inline void smmu_flush_ptc(struct tegra_smmu *smmu, dma_addr_t dma,
18389184651SThierry Reding 				  unsigned long offset)
1847a31f6f4SHiroshi DOYU {
18589184651SThierry Reding 	u32 value;
186a6870e92SHiroshi Doyu 
18789184651SThierry Reding 	offset &= ~(smmu->mc->soc->atom_size - 1);
188a6870e92SHiroshi Doyu 
18989184651SThierry Reding 	if (smmu->mc->soc->num_address_bits > 32) {
190e3c97196SRussell King #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
191e3c97196SRussell King 		value = (dma >> 32) & SMMU_PTC_FLUSH_HI_MASK;
1927a31f6f4SHiroshi DOYU #else
19389184651SThierry Reding 		value = 0;
1947a31f6f4SHiroshi DOYU #endif
19589184651SThierry Reding 		smmu_writel(smmu, value, SMMU_PTC_FLUSH_HI);
19689184651SThierry Reding 	}
1977a31f6f4SHiroshi DOYU 
198e3c97196SRussell King 	value = (dma + offset) | SMMU_PTC_FLUSH_TYPE_ADR;
19989184651SThierry Reding 	smmu_writel(smmu, value, SMMU_PTC_FLUSH);
20089184651SThierry Reding }
20189184651SThierry Reding 
smmu_flush_tlb(struct tegra_smmu * smmu)20289184651SThierry Reding static inline void smmu_flush_tlb(struct tegra_smmu *smmu)
2037a31f6f4SHiroshi DOYU {
20489184651SThierry Reding 	smmu_writel(smmu, SMMU_TLB_FLUSH_VA_MATCH_ALL, SMMU_TLB_FLUSH);
2057a31f6f4SHiroshi DOYU }
2069e971a03SHiroshi DOYU 
smmu_flush_tlb_asid(struct tegra_smmu * smmu,unsigned long asid)20789184651SThierry Reding static inline void smmu_flush_tlb_asid(struct tegra_smmu *smmu,
20889184651SThierry Reding 				       unsigned long asid)
2097a31f6f4SHiroshi DOYU {
21089184651SThierry Reding 	u32 value;
2117a31f6f4SHiroshi DOYU 
21243a0541eSDmitry Osipenko 	if (smmu->soc->num_asids == 4)
21343a0541eSDmitry Osipenko 		value = (asid & 0x3) << 29;
21443a0541eSDmitry Osipenko 	else
21543a0541eSDmitry Osipenko 		value = (asid & 0x7f) << 24;
21643a0541eSDmitry Osipenko 
21743a0541eSDmitry Osipenko 	value |= SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_VA_MATCH_ALL;
21889184651SThierry Reding 	smmu_writel(smmu, value, SMMU_TLB_FLUSH);
2197a31f6f4SHiroshi DOYU }
2207a31f6f4SHiroshi DOYU 
smmu_flush_tlb_section(struct tegra_smmu * smmu,unsigned long asid,unsigned long iova)22189184651SThierry Reding static inline void smmu_flush_tlb_section(struct tegra_smmu *smmu,
22289184651SThierry Reding 					  unsigned long asid,
22389184651SThierry Reding 					  unsigned long iova)
2247a31f6f4SHiroshi DOYU {
22589184651SThierry Reding 	u32 value;
2267a31f6f4SHiroshi DOYU 
22743a0541eSDmitry Osipenko 	if (smmu->soc->num_asids == 4)
22843a0541eSDmitry Osipenko 		value = (asid & 0x3) << 29;
22943a0541eSDmitry Osipenko 	else
23043a0541eSDmitry Osipenko 		value = (asid & 0x7f) << 24;
23143a0541eSDmitry Osipenko 
23243a0541eSDmitry Osipenko 	value |= SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_VA_SECTION(iova);
23389184651SThierry Reding 	smmu_writel(smmu, value, SMMU_TLB_FLUSH);
2347a31f6f4SHiroshi DOYU }
2357a31f6f4SHiroshi DOYU 
smmu_flush_tlb_group(struct tegra_smmu * smmu,unsigned long asid,unsigned long iova)23689184651SThierry Reding static inline void smmu_flush_tlb_group(struct tegra_smmu *smmu,
23789184651SThierry Reding 					unsigned long asid,
23889184651SThierry Reding 					unsigned long iova)
2397a31f6f4SHiroshi DOYU {
24089184651SThierry Reding 	u32 value;
2417a31f6f4SHiroshi DOYU 
24243a0541eSDmitry Osipenko 	if (smmu->soc->num_asids == 4)
24343a0541eSDmitry Osipenko 		value = (asid & 0x3) << 29;
24443a0541eSDmitry Osipenko 	else
24543a0541eSDmitry Osipenko 		value = (asid & 0x7f) << 24;
24643a0541eSDmitry Osipenko 
24743a0541eSDmitry Osipenko 	value |= SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_VA_GROUP(iova);
24889184651SThierry Reding 	smmu_writel(smmu, value, SMMU_TLB_FLUSH);
24989184651SThierry Reding }
2507a31f6f4SHiroshi DOYU 
smmu_flush(struct tegra_smmu * smmu)25189184651SThierry Reding static inline void smmu_flush(struct tegra_smmu *smmu)
25289184651SThierry Reding {
253446152d5SNavneet Kumar 	smmu_readl(smmu, SMMU_PTB_ASID);
25489184651SThierry Reding }
2557a31f6f4SHiroshi DOYU 
tegra_smmu_alloc_asid(struct tegra_smmu * smmu,unsigned int * idp)25689184651SThierry Reding static int tegra_smmu_alloc_asid(struct tegra_smmu *smmu, unsigned int *idp)
25789184651SThierry Reding {
25889184651SThierry Reding 	unsigned long id;
25989184651SThierry Reding 
26089184651SThierry Reding 	id = find_first_zero_bit(smmu->asids, smmu->soc->num_asids);
261d5f583bfSNicolin Chen 	if (id >= smmu->soc->num_asids)
26289184651SThierry Reding 		return -ENOSPC;
26389184651SThierry Reding 
26489184651SThierry Reding 	set_bit(id, smmu->asids);
26589184651SThierry Reding 	*idp = id;
26689184651SThierry Reding 
2677a31f6f4SHiroshi DOYU 	return 0;
2687a31f6f4SHiroshi DOYU }
2697a31f6f4SHiroshi DOYU 
tegra_smmu_free_asid(struct tegra_smmu * smmu,unsigned int id)27089184651SThierry Reding static void tegra_smmu_free_asid(struct tegra_smmu *smmu, unsigned int id)
2717a31f6f4SHiroshi DOYU {
27289184651SThierry Reding 	clear_bit(id, smmu->asids);
2737a31f6f4SHiroshi DOYU }
2747a31f6f4SHiroshi DOYU 
tegra_smmu_domain_alloc(unsigned type)275d5f1a81cSJoerg Roedel static struct iommu_domain *tegra_smmu_domain_alloc(unsigned type)
2767a31f6f4SHiroshi DOYU {
27789184651SThierry Reding 	struct tegra_smmu_as *as;
2787a31f6f4SHiroshi DOYU 
279d5f1a81cSJoerg Roedel 	if (type != IOMMU_DOMAIN_UNMANAGED)
280d5f1a81cSJoerg Roedel 		return NULL;
281d5f1a81cSJoerg Roedel 
28289184651SThierry Reding 	as = kzalloc(sizeof(*as), GFP_KERNEL);
28389184651SThierry Reding 	if (!as)
284d5f1a81cSJoerg Roedel 		return NULL;
2857a31f6f4SHiroshi DOYU 
28689184651SThierry Reding 	as->attr = SMMU_PD_READABLE | SMMU_PD_WRITABLE | SMMU_PD_NONSECURE;
2877a31f6f4SHiroshi DOYU 
288707917cbSRussell King 	as->pd = alloc_page(GFP_KERNEL | __GFP_DMA | __GFP_ZERO);
28989184651SThierry Reding 	if (!as->pd) {
29089184651SThierry Reding 		kfree(as);
291d5f1a81cSJoerg Roedel 		return NULL;
2927a31f6f4SHiroshi DOYU 	}
2937a31f6f4SHiroshi DOYU 
29432924c76SRussell King 	as->count = kcalloc(SMMU_NUM_PDE, sizeof(u32), GFP_KERNEL);
29589184651SThierry Reding 	if (!as->count) {
29689184651SThierry Reding 		__free_page(as->pd);
29789184651SThierry Reding 		kfree(as);
298d5f1a81cSJoerg Roedel 		return NULL;
2997a31f6f4SHiroshi DOYU 	}
3007a31f6f4SHiroshi DOYU 
301853520faSRussell King 	as->pts = kcalloc(SMMU_NUM_PDE, sizeof(*as->pts), GFP_KERNEL);
302853520faSRussell King 	if (!as->pts) {
30332924c76SRussell King 		kfree(as->count);
304853520faSRussell King 		__free_page(as->pd);
305853520faSRussell King 		kfree(as);
306853520faSRussell King 		return NULL;
307853520faSRussell King 	}
308853520faSRussell King 
309404d0b30SDmitry Osipenko 	spin_lock_init(&as->lock);
310404d0b30SDmitry Osipenko 
311471d9144SThierry Reding 	/* setup aperture */
3127f65ef01SJoerg Roedel 	as->domain.geometry.aperture_start = 0;
3137f65ef01SJoerg Roedel 	as->domain.geometry.aperture_end = 0xffffffff;
3147f65ef01SJoerg Roedel 	as->domain.geometry.force_aperture = true;
3157a31f6f4SHiroshi DOYU 
316d5f1a81cSJoerg Roedel 	return &as->domain;
3177a31f6f4SHiroshi DOYU }
3187a31f6f4SHiroshi DOYU 
tegra_smmu_domain_free(struct iommu_domain * domain)319d5f1a81cSJoerg Roedel static void tegra_smmu_domain_free(struct iommu_domain *domain)
3207a31f6f4SHiroshi DOYU {
321d5f1a81cSJoerg Roedel 	struct tegra_smmu_as *as = to_smmu_as(domain);
3227a31f6f4SHiroshi DOYU 
32389184651SThierry Reding 	/* TODO: free page directory and page tables */
3247a31f6f4SHiroshi DOYU 
3254f97031fSDmitry Osipenko 	WARN_ON_ONCE(as->use_count);
3264f97031fSDmitry Osipenko 	kfree(as->count);
3274f97031fSDmitry Osipenko 	kfree(as->pts);
32889184651SThierry Reding 	kfree(as);
3297a31f6f4SHiroshi DOYU }
3307a31f6f4SHiroshi DOYU 
33189184651SThierry Reding static const struct tegra_smmu_swgroup *
tegra_smmu_find_swgroup(struct tegra_smmu * smmu,unsigned int swgroup)33289184651SThierry Reding tegra_smmu_find_swgroup(struct tegra_smmu *smmu, unsigned int swgroup)
33339abf8aaSHiroshi Doyu {
33489184651SThierry Reding 	const struct tegra_smmu_swgroup *group = NULL;
33589184651SThierry Reding 	unsigned int i;
33639abf8aaSHiroshi Doyu 
33789184651SThierry Reding 	for (i = 0; i < smmu->soc->num_swgroups; i++) {
33889184651SThierry Reding 		if (smmu->soc->swgroups[i].swgroup == swgroup) {
33989184651SThierry Reding 			group = &smmu->soc->swgroups[i];
34039abf8aaSHiroshi Doyu 			break;
34139abf8aaSHiroshi Doyu 		}
34239abf8aaSHiroshi Doyu 	}
34339abf8aaSHiroshi Doyu 
34489184651SThierry Reding 	return group;
34589184651SThierry Reding }
34689184651SThierry Reding 
tegra_smmu_enable(struct tegra_smmu * smmu,unsigned int swgroup,unsigned int asid)34789184651SThierry Reding static void tegra_smmu_enable(struct tegra_smmu *smmu, unsigned int swgroup,
34889184651SThierry Reding 			      unsigned int asid)
34939abf8aaSHiroshi Doyu {
35089184651SThierry Reding 	const struct tegra_smmu_swgroup *group;
35189184651SThierry Reding 	unsigned int i;
35289184651SThierry Reding 	u32 value;
35339abf8aaSHiroshi Doyu 
354e31e5929SNavneet Kumar 	group = tegra_smmu_find_swgroup(smmu, swgroup);
355e31e5929SNavneet Kumar 	if (group) {
356e31e5929SNavneet Kumar 		value = smmu_readl(smmu, group->reg);
357e31e5929SNavneet Kumar 		value &= ~SMMU_ASID_MASK;
358e31e5929SNavneet Kumar 		value |= SMMU_ASID_VALUE(asid);
359e31e5929SNavneet Kumar 		value |= SMMU_ASID_ENABLE;
360e31e5929SNavneet Kumar 		smmu_writel(smmu, value, group->reg);
361e31e5929SNavneet Kumar 	} else {
362e31e5929SNavneet Kumar 		pr_warn("%s group from swgroup %u not found\n", __func__,
363e31e5929SNavneet Kumar 				swgroup);
364e31e5929SNavneet Kumar 		/* No point moving ahead if group was not found */
365e31e5929SNavneet Kumar 		return;
366e31e5929SNavneet Kumar 	}
367e31e5929SNavneet Kumar 
36889184651SThierry Reding 	for (i = 0; i < smmu->soc->num_clients; i++) {
36989184651SThierry Reding 		const struct tegra_mc_client *client = &smmu->soc->clients[i];
37039abf8aaSHiroshi Doyu 
37189184651SThierry Reding 		if (client->swgroup != swgroup)
37289184651SThierry Reding 			continue;
37339abf8aaSHiroshi Doyu 
3744f1ac76eSThierry Reding 		value = smmu_readl(smmu, client->regs.smmu.reg);
3754f1ac76eSThierry Reding 		value |= BIT(client->regs.smmu.bit);
3764f1ac76eSThierry Reding 		smmu_writel(smmu, value, client->regs.smmu.reg);
37739abf8aaSHiroshi Doyu 	}
37889184651SThierry Reding }
37989184651SThierry Reding 
tegra_smmu_disable(struct tegra_smmu * smmu,unsigned int swgroup,unsigned int asid)38089184651SThierry Reding static void tegra_smmu_disable(struct tegra_smmu *smmu, unsigned int swgroup,
38189184651SThierry Reding 			       unsigned int asid)
38239abf8aaSHiroshi Doyu {
38389184651SThierry Reding 	const struct tegra_smmu_swgroup *group;
38489184651SThierry Reding 	unsigned int i;
38589184651SThierry Reding 	u32 value;
38689184651SThierry Reding 
38789184651SThierry Reding 	group = tegra_smmu_find_swgroup(smmu, swgroup);
38889184651SThierry Reding 	if (group) {
38989184651SThierry Reding 		value = smmu_readl(smmu, group->reg);
39089184651SThierry Reding 		value &= ~SMMU_ASID_MASK;
39189184651SThierry Reding 		value |= SMMU_ASID_VALUE(asid);
39289184651SThierry Reding 		value &= ~SMMU_ASID_ENABLE;
39389184651SThierry Reding 		smmu_writel(smmu, value, group->reg);
39439abf8aaSHiroshi Doyu 	}
39539abf8aaSHiroshi Doyu 
39689184651SThierry Reding 	for (i = 0; i < smmu->soc->num_clients; i++) {
39789184651SThierry Reding 		const struct tegra_mc_client *client = &smmu->soc->clients[i];
39839abf8aaSHiroshi Doyu 
39989184651SThierry Reding 		if (client->swgroup != swgroup)
40089184651SThierry Reding 			continue;
40189184651SThierry Reding 
4024f1ac76eSThierry Reding 		value = smmu_readl(smmu, client->regs.smmu.reg);
4034f1ac76eSThierry Reding 		value &= ~BIT(client->regs.smmu.bit);
4044f1ac76eSThierry Reding 		smmu_writel(smmu, value, client->regs.smmu.reg);
40589184651SThierry Reding 	}
40689184651SThierry Reding }
40789184651SThierry Reding 
tegra_smmu_as_prepare(struct tegra_smmu * smmu,struct tegra_smmu_as * as)40889184651SThierry Reding static int tegra_smmu_as_prepare(struct tegra_smmu *smmu,
40989184651SThierry Reding 				 struct tegra_smmu_as *as)
41039abf8aaSHiroshi Doyu {
41189184651SThierry Reding 	u32 value;
412d5f583bfSNicolin Chen 	int err = 0;
413d5f583bfSNicolin Chen 
414d5f583bfSNicolin Chen 	mutex_lock(&smmu->lock);
4157a31f6f4SHiroshi DOYU 
41689184651SThierry Reding 	if (as->use_count > 0) {
41789184651SThierry Reding 		as->use_count++;
418d5f583bfSNicolin Chen 		goto unlock;
41989184651SThierry Reding 	}
42089184651SThierry Reding 
421e3c97196SRussell King 	as->pd_dma = dma_map_page(smmu->dev, as->pd, 0, SMMU_SIZE_PD,
422e3c97196SRussell King 				  DMA_TO_DEVICE);
423d5f583bfSNicolin Chen 	if (dma_mapping_error(smmu->dev, as->pd_dma)) {
424d5f583bfSNicolin Chen 		err = -ENOMEM;
425d5f583bfSNicolin Chen 		goto unlock;
426d5f583bfSNicolin Chen 	}
427e3c97196SRussell King 
428e3c97196SRussell King 	/* We can't handle 64-bit DMA addresses */
429e3c97196SRussell King 	if (!smmu_dma_addr_valid(smmu, as->pd_dma)) {
430e3c97196SRussell King 		err = -ENOMEM;
431e3c97196SRussell King 		goto err_unmap;
432e3c97196SRussell King 	}
433e3c97196SRussell King 
43489184651SThierry Reding 	err = tegra_smmu_alloc_asid(smmu, &as->id);
43589184651SThierry Reding 	if (err < 0)
436e3c97196SRussell King 		goto err_unmap;
4377a31f6f4SHiroshi DOYU 
438e3c97196SRussell King 	smmu_flush_ptc(smmu, as->pd_dma, 0);
43989184651SThierry Reding 	smmu_flush_tlb_asid(smmu, as->id);
4407a31f6f4SHiroshi DOYU 
44189184651SThierry Reding 	smmu_writel(smmu, as->id & 0x7f, SMMU_PTB_ASID);
442e3c97196SRussell King 	value = SMMU_PTB_DATA_VALUE(as->pd_dma, as->attr);
44389184651SThierry Reding 	smmu_writel(smmu, value, SMMU_PTB_DATA);
44489184651SThierry Reding 	smmu_flush(smmu);
4457a31f6f4SHiroshi DOYU 
4467a31f6f4SHiroshi DOYU 	as->smmu = smmu;
44789184651SThierry Reding 	as->use_count++;
4487a31f6f4SHiroshi DOYU 
449d5f583bfSNicolin Chen 	mutex_unlock(&smmu->lock);
450d5f583bfSNicolin Chen 
45189184651SThierry Reding 	return 0;
452e3c97196SRussell King 
453e3c97196SRussell King err_unmap:
454e3c97196SRussell King 	dma_unmap_page(smmu->dev, as->pd_dma, SMMU_SIZE_PD, DMA_TO_DEVICE);
455d5f583bfSNicolin Chen unlock:
456d5f583bfSNicolin Chen 	mutex_unlock(&smmu->lock);
457d5f583bfSNicolin Chen 
458e3c97196SRussell King 	return err;
4597a31f6f4SHiroshi DOYU }
4607a31f6f4SHiroshi DOYU 
tegra_smmu_as_unprepare(struct tegra_smmu * smmu,struct tegra_smmu_as * as)46189184651SThierry Reding static void tegra_smmu_as_unprepare(struct tegra_smmu *smmu,
46289184651SThierry Reding 				    struct tegra_smmu_as *as)
46389184651SThierry Reding {
464d5f583bfSNicolin Chen 	mutex_lock(&smmu->lock);
465d5f583bfSNicolin Chen 
466d5f583bfSNicolin Chen 	if (--as->use_count > 0) {
467d5f583bfSNicolin Chen 		mutex_unlock(&smmu->lock);
46889184651SThierry Reding 		return;
469d5f583bfSNicolin Chen 	}
47089184651SThierry Reding 
47189184651SThierry Reding 	tegra_smmu_free_asid(smmu, as->id);
472e3c97196SRussell King 
473e3c97196SRussell King 	dma_unmap_page(smmu->dev, as->pd_dma, SMMU_SIZE_PD, DMA_TO_DEVICE);
474e3c97196SRussell King 
47589184651SThierry Reding 	as->smmu = NULL;
476d5f583bfSNicolin Chen 
477d5f583bfSNicolin Chen 	mutex_unlock(&smmu->lock);
47889184651SThierry Reding }
47989184651SThierry Reding 
tegra_smmu_attach_dev(struct iommu_domain * domain,struct device * dev)48089184651SThierry Reding static int tegra_smmu_attach_dev(struct iommu_domain *domain,
48189184651SThierry Reding 				 struct device *dev)
48289184651SThierry Reding {
4838750d207SNicolin Chen 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
484a5616e24SJoerg Roedel 	struct tegra_smmu *smmu = dev_iommu_priv_get(dev);
485d5f1a81cSJoerg Roedel 	struct tegra_smmu_as *as = to_smmu_as(domain);
4868750d207SNicolin Chen 	unsigned int index;
4878750d207SNicolin Chen 	int err;
48889184651SThierry Reding 
4898750d207SNicolin Chen 	if (!fwspec)
4908750d207SNicolin Chen 		return -ENOENT;
49189184651SThierry Reding 
4928750d207SNicolin Chen 	for (index = 0; index < fwspec->num_ids; index++) {
49389184651SThierry Reding 		err = tegra_smmu_as_prepare(smmu, as);
4948750d207SNicolin Chen 		if (err)
4958750d207SNicolin Chen 			goto disable;
49689184651SThierry Reding 
4978750d207SNicolin Chen 		tegra_smmu_enable(smmu, fwspec->ids[index], as->id);
49889184651SThierry Reding 	}
49989184651SThierry Reding 
50089184651SThierry Reding 	if (index == 0)
50189184651SThierry Reding 		return -ENODEV;
50289184651SThierry Reding 
50389184651SThierry Reding 	return 0;
5048750d207SNicolin Chen 
5058750d207SNicolin Chen disable:
5068750d207SNicolin Chen 	while (index--) {
5078750d207SNicolin Chen 		tegra_smmu_disable(smmu, fwspec->ids[index], as->id);
5088750d207SNicolin Chen 		tegra_smmu_as_unprepare(smmu, as);
5098750d207SNicolin Chen 	}
5108750d207SNicolin Chen 
5118750d207SNicolin Chen 	return err;
51289184651SThierry Reding }
51389184651SThierry Reding 
tegra_smmu_set_platform_dma(struct device * dev)514c1fe9119SLu Baolu static void tegra_smmu_set_platform_dma(struct device *dev)
51589184651SThierry Reding {
516c1fe9119SLu Baolu 	struct iommu_domain *domain = iommu_get_domain_for_dev(dev);
5178750d207SNicolin Chen 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
518d5f1a81cSJoerg Roedel 	struct tegra_smmu_as *as = to_smmu_as(domain);
51989184651SThierry Reding 	struct tegra_smmu *smmu = as->smmu;
5208750d207SNicolin Chen 	unsigned int index;
52189184651SThierry Reding 
5228750d207SNicolin Chen 	if (!fwspec)
5238750d207SNicolin Chen 		return;
52489184651SThierry Reding 
5258750d207SNicolin Chen 	for (index = 0; index < fwspec->num_ids; index++) {
5268750d207SNicolin Chen 		tegra_smmu_disable(smmu, fwspec->ids[index], as->id);
52789184651SThierry Reding 		tegra_smmu_as_unprepare(smmu, as);
52889184651SThierry Reding 	}
52989184651SThierry Reding }
53089184651SThierry Reding 
tegra_smmu_set_pde(struct tegra_smmu_as * as,unsigned long iova,u32 value)5314080e99bSRussell King static void tegra_smmu_set_pde(struct tegra_smmu_as *as, unsigned long iova,
5324080e99bSRussell King 			       u32 value)
5334080e99bSRussell King {
5344080e99bSRussell King 	unsigned int pd_index = iova_pd_index(iova);
5354080e99bSRussell King 	struct tegra_smmu *smmu = as->smmu;
5364080e99bSRussell King 	u32 *pd = page_address(as->pd);
5374080e99bSRussell King 	unsigned long offset = pd_index * sizeof(*pd);
5384080e99bSRussell King 
5394080e99bSRussell King 	/* Set the page directory entry first */
5404080e99bSRussell King 	pd[pd_index] = value;
5414080e99bSRussell King 
5424080e99bSRussell King 	/* The flush the page directory entry from caches */
5434080e99bSRussell King 	dma_sync_single_range_for_device(smmu->dev, as->pd_dma, offset,
5444080e99bSRussell King 					 sizeof(*pd), DMA_TO_DEVICE);
5454080e99bSRussell King 
5464080e99bSRussell King 	/* And flush the iommu */
5474080e99bSRussell King 	smmu_flush_ptc(smmu, as->pd_dma, offset);
5484080e99bSRussell King 	smmu_flush_tlb_section(smmu, as->id, iova);
5494080e99bSRussell King 	smmu_flush(smmu);
5504080e99bSRussell King }
5514080e99bSRussell King 
tegra_smmu_pte_offset(struct page * pt_page,unsigned long iova)5520b42c7c1SRussell King static u32 *tegra_smmu_pte_offset(struct page *pt_page, unsigned long iova)
5530b42c7c1SRussell King {
5540b42c7c1SRussell King 	u32 *pt = page_address(pt_page);
5550b42c7c1SRussell King 
5560b42c7c1SRussell King 	return pt + iova_pt_index(iova);
5570b42c7c1SRussell King }
5580b42c7c1SRussell King 
tegra_smmu_pte_lookup(struct tegra_smmu_as * as,unsigned long iova,dma_addr_t * dmap)5590b42c7c1SRussell King static u32 *tegra_smmu_pte_lookup(struct tegra_smmu_as *as, unsigned long iova,
560e3c97196SRussell King 				  dma_addr_t *dmap)
5610b42c7c1SRussell King {
5620b42c7c1SRussell King 	unsigned int pd_index = iova_pd_index(iova);
56396d3ab80SThierry Reding 	struct tegra_smmu *smmu = as->smmu;
5640b42c7c1SRussell King 	struct page *pt_page;
565e3c97196SRussell King 	u32 *pd;
5660b42c7c1SRussell King 
567853520faSRussell King 	pt_page = as->pts[pd_index];
568853520faSRussell King 	if (!pt_page)
5690b42c7c1SRussell King 		return NULL;
5700b42c7c1SRussell King 
571e3c97196SRussell King 	pd = page_address(as->pd);
57296d3ab80SThierry Reding 	*dmap = smmu_pde_to_dma(smmu, pd[pd_index]);
5730b42c7c1SRussell King 
5740b42c7c1SRussell King 	return tegra_smmu_pte_offset(pt_page, iova);
5750b42c7c1SRussell King }
5760b42c7c1SRussell King 
as_get_pte(struct tegra_smmu_as * as,dma_addr_t iova,dma_addr_t * dmap,struct page * page)57789184651SThierry Reding static u32 *as_get_pte(struct tegra_smmu_as *as, dma_addr_t iova,
578404d0b30SDmitry Osipenko 		       dma_addr_t *dmap, struct page *page)
57989184651SThierry Reding {
58034d35f8cSRussell King 	unsigned int pde = iova_pd_index(iova);
58189184651SThierry Reding 	struct tegra_smmu *smmu = as->smmu;
58289184651SThierry Reding 
583853520faSRussell King 	if (!as->pts[pde]) {
584e3c97196SRussell King 		dma_addr_t dma;
585e3c97196SRussell King 
586e3c97196SRussell King 		dma = dma_map_page(smmu->dev, page, 0, SMMU_SIZE_PT,
587e3c97196SRussell King 				   DMA_TO_DEVICE);
588e3c97196SRussell King 		if (dma_mapping_error(smmu->dev, dma)) {
589e3c97196SRussell King 			__free_page(page);
590e3c97196SRussell King 			return NULL;
59189184651SThierry Reding 		}
59289184651SThierry Reding 
593e3c97196SRussell King 		if (!smmu_dma_addr_valid(smmu, dma)) {
594e3c97196SRussell King 			dma_unmap_page(smmu->dev, dma, SMMU_SIZE_PT,
595e3c97196SRussell King 				       DMA_TO_DEVICE);
596e3c97196SRussell King 			__free_page(page);
597e3c97196SRussell King 			return NULL;
598e3c97196SRussell King 		}
59989184651SThierry Reding 
600e3c97196SRussell King 		as->pts[pde] = page;
601e3c97196SRussell King 
6024080e99bSRussell King 		tegra_smmu_set_pde(as, iova, SMMU_MK_PDE(dma, SMMU_PDE_ATTR |
6034080e99bSRussell King 							      SMMU_PDE_NEXT));
604e3c97196SRussell King 
605e3c97196SRussell King 		*dmap = dma;
606e3c97196SRussell King 	} else {
6074080e99bSRussell King 		u32 *pd = page_address(as->pd);
6084080e99bSRussell King 
60996d3ab80SThierry Reding 		*dmap = smmu_pde_to_dma(smmu, pd[pde]);
610e3c97196SRussell King 	}
611e3c97196SRussell King 
6127ffc6f06SRussell King 	return tegra_smmu_pte_offset(as->pts[pde], iova);
6137ffc6f06SRussell King }
6140b42c7c1SRussell King 
tegra_smmu_pte_get_use(struct tegra_smmu_as * as,unsigned long iova)6157ffc6f06SRussell King static void tegra_smmu_pte_get_use(struct tegra_smmu_as *as, unsigned long iova)
6167ffc6f06SRussell King {
6177ffc6f06SRussell King 	unsigned int pd_index = iova_pd_index(iova);
61889184651SThierry Reding 
6197ffc6f06SRussell King 	as->count[pd_index]++;
62089184651SThierry Reding }
62189184651SThierry Reding 
tegra_smmu_pte_put_use(struct tegra_smmu_as * as,unsigned long iova)622b98e34f0SRussell King static void tegra_smmu_pte_put_use(struct tegra_smmu_as *as, unsigned long iova)
62389184651SThierry Reding {
62434d35f8cSRussell King 	unsigned int pde = iova_pd_index(iova);
625853520faSRussell King 	struct page *page = as->pts[pde];
62689184651SThierry Reding 
62789184651SThierry Reding 	/*
62889184651SThierry Reding 	 * When no entries in this page table are used anymore, return the
62989184651SThierry Reding 	 * memory page to the system.
63089184651SThierry Reding 	 */
63132924c76SRussell King 	if (--as->count[pde] == 0) {
6324080e99bSRussell King 		struct tegra_smmu *smmu = as->smmu;
6334080e99bSRussell King 		u32 *pd = page_address(as->pd);
63496d3ab80SThierry Reding 		dma_addr_t pte_dma = smmu_pde_to_dma(smmu, pd[pde]);
635b98e34f0SRussell King 
6364080e99bSRussell King 		tegra_smmu_set_pde(as, iova, 0);
637b98e34f0SRussell King 
638e3c97196SRussell King 		dma_unmap_page(smmu->dev, pte_dma, SMMU_SIZE_PT, DMA_TO_DEVICE);
63989184651SThierry Reding 		__free_page(page);
640853520faSRussell King 		as->pts[pde] = NULL;
64189184651SThierry Reding 	}
64289184651SThierry Reding }
64389184651SThierry Reding 
tegra_smmu_set_pte(struct tegra_smmu_as * as,unsigned long iova,u32 * pte,dma_addr_t pte_dma,u32 val)6448482ee5eSRussell King static void tegra_smmu_set_pte(struct tegra_smmu_as *as, unsigned long iova,
645e3c97196SRussell King 			       u32 *pte, dma_addr_t pte_dma, u32 val)
6468482ee5eSRussell King {
6478482ee5eSRussell King 	struct tegra_smmu *smmu = as->smmu;
64882fa58e8SNicolin Chen 	unsigned long offset = SMMU_OFFSET_IN_PAGE(pte);
6498482ee5eSRussell King 
6508482ee5eSRussell King 	*pte = val;
6518482ee5eSRussell King 
652e3c97196SRussell King 	dma_sync_single_range_for_device(smmu->dev, pte_dma, offset,
653e3c97196SRussell King 					 4, DMA_TO_DEVICE);
654e3c97196SRussell King 	smmu_flush_ptc(smmu, pte_dma, offset);
6558482ee5eSRussell King 	smmu_flush_tlb_group(smmu, as->id, iova);
6568482ee5eSRussell King 	smmu_flush(smmu);
6578482ee5eSRussell King }
6588482ee5eSRussell King 
as_get_pde_page(struct tegra_smmu_as * as,unsigned long iova,gfp_t gfp,unsigned long * flags)659404d0b30SDmitry Osipenko static struct page *as_get_pde_page(struct tegra_smmu_as *as,
660404d0b30SDmitry Osipenko 				    unsigned long iova, gfp_t gfp,
661404d0b30SDmitry Osipenko 				    unsigned long *flags)
662404d0b30SDmitry Osipenko {
663404d0b30SDmitry Osipenko 	unsigned int pde = iova_pd_index(iova);
664404d0b30SDmitry Osipenko 	struct page *page = as->pts[pde];
665404d0b30SDmitry Osipenko 
666404d0b30SDmitry Osipenko 	/* at first check whether allocation needs to be done at all */
667404d0b30SDmitry Osipenko 	if (page)
668404d0b30SDmitry Osipenko 		return page;
669404d0b30SDmitry Osipenko 
670404d0b30SDmitry Osipenko 	/*
671404d0b30SDmitry Osipenko 	 * In order to prevent exhaustion of the atomic memory pool, we
672404d0b30SDmitry Osipenko 	 * allocate page in a sleeping context if GFP flags permit. Hence
673404d0b30SDmitry Osipenko 	 * spinlock needs to be unlocked and re-locked after allocation.
674404d0b30SDmitry Osipenko 	 */
6752973d822SNeilBrown 	if (gfpflags_allow_blocking(gfp))
676404d0b30SDmitry Osipenko 		spin_unlock_irqrestore(&as->lock, *flags);
677404d0b30SDmitry Osipenko 
678404d0b30SDmitry Osipenko 	page = alloc_page(gfp | __GFP_DMA | __GFP_ZERO);
679404d0b30SDmitry Osipenko 
6802973d822SNeilBrown 	if (gfpflags_allow_blocking(gfp))
681404d0b30SDmitry Osipenko 		spin_lock_irqsave(&as->lock, *flags);
682404d0b30SDmitry Osipenko 
683404d0b30SDmitry Osipenko 	/*
684404d0b30SDmitry Osipenko 	 * In a case of blocking allocation, a concurrent mapping may win
685404d0b30SDmitry Osipenko 	 * the PDE allocation. In this case the allocated page isn't needed
686404d0b30SDmitry Osipenko 	 * if allocation succeeded and the allocation failure isn't fatal.
687404d0b30SDmitry Osipenko 	 */
688404d0b30SDmitry Osipenko 	if (as->pts[pde]) {
689404d0b30SDmitry Osipenko 		if (page)
690404d0b30SDmitry Osipenko 			__free_page(page);
691404d0b30SDmitry Osipenko 
692404d0b30SDmitry Osipenko 		page = as->pts[pde];
693404d0b30SDmitry Osipenko 	}
694404d0b30SDmitry Osipenko 
695404d0b30SDmitry Osipenko 	return page;
696404d0b30SDmitry Osipenko }
697404d0b30SDmitry Osipenko 
698404d0b30SDmitry Osipenko static int
__tegra_smmu_map(struct iommu_domain * domain,unsigned long iova,phys_addr_t paddr,size_t size,int prot,gfp_t gfp,unsigned long * flags)699404d0b30SDmitry Osipenko __tegra_smmu_map(struct iommu_domain *domain, unsigned long iova,
700404d0b30SDmitry Osipenko 		 phys_addr_t paddr, size_t size, int prot, gfp_t gfp,
701404d0b30SDmitry Osipenko 		 unsigned long *flags)
70289184651SThierry Reding {
703d5f1a81cSJoerg Roedel 	struct tegra_smmu_as *as = to_smmu_as(domain);
704e3c97196SRussell King 	dma_addr_t pte_dma;
705404d0b30SDmitry Osipenko 	struct page *page;
70643d957b1SDmitry Osipenko 	u32 pte_attrs;
70789184651SThierry Reding 	u32 *pte;
70889184651SThierry Reding 
709404d0b30SDmitry Osipenko 	page = as_get_pde_page(as, iova, gfp, flags);
710404d0b30SDmitry Osipenko 	if (!page)
711404d0b30SDmitry Osipenko 		return -ENOMEM;
712404d0b30SDmitry Osipenko 
713404d0b30SDmitry Osipenko 	pte = as_get_pte(as, iova, &pte_dma, page);
71489184651SThierry Reding 	if (!pte)
7150547c2f5SHiroshi Doyu 		return -ENOMEM;
7167a31f6f4SHiroshi DOYU 
7177ffc6f06SRussell King 	/* If we aren't overwriting a pre-existing entry, increment use */
7187ffc6f06SRussell King 	if (*pte == 0)
7197ffc6f06SRussell King 		tegra_smmu_pte_get_use(as, iova);
7207ffc6f06SRussell King 
72143d957b1SDmitry Osipenko 	pte_attrs = SMMU_PTE_NONSECURE;
72243d957b1SDmitry Osipenko 
72343d957b1SDmitry Osipenko 	if (prot & IOMMU_READ)
72443d957b1SDmitry Osipenko 		pte_attrs |= SMMU_PTE_READABLE;
72543d957b1SDmitry Osipenko 
72643d957b1SDmitry Osipenko 	if (prot & IOMMU_WRITE)
72743d957b1SDmitry Osipenko 		pte_attrs |= SMMU_PTE_WRITABLE;
72843d957b1SDmitry Osipenko 
729e3c97196SRussell King 	tegra_smmu_set_pte(as, iova, pte, pte_dma,
73082fa58e8SNicolin Chen 			   SMMU_PHYS_PFN(paddr) | pte_attrs);
73189184651SThierry Reding 
7327a31f6f4SHiroshi DOYU 	return 0;
7337a31f6f4SHiroshi DOYU }
7347a31f6f4SHiroshi DOYU 
735404d0b30SDmitry Osipenko static size_t
__tegra_smmu_unmap(struct iommu_domain * domain,unsigned long iova,size_t size,struct iommu_iotlb_gather * gather)736404d0b30SDmitry Osipenko __tegra_smmu_unmap(struct iommu_domain *domain, unsigned long iova,
73756f8af5eSWill Deacon 		   size_t size, struct iommu_iotlb_gather *gather)
7387a31f6f4SHiroshi DOYU {
739d5f1a81cSJoerg Roedel 	struct tegra_smmu_as *as = to_smmu_as(domain);
740e3c97196SRussell King 	dma_addr_t pte_dma;
74189184651SThierry Reding 	u32 *pte;
7427a31f6f4SHiroshi DOYU 
743e3c97196SRussell King 	pte = tegra_smmu_pte_lookup(as, iova, &pte_dma);
744b98e34f0SRussell King 	if (!pte || !*pte)
74589184651SThierry Reding 		return 0;
74639abf8aaSHiroshi Doyu 
747e3c97196SRussell King 	tegra_smmu_set_pte(as, iova, pte, pte_dma, 0);
748b98e34f0SRussell King 	tegra_smmu_pte_put_use(as, iova);
749b98e34f0SRussell King 
75089184651SThierry Reding 	return size;
75189184651SThierry Reding }
75289184651SThierry Reding 
tegra_smmu_map(struct iommu_domain * domain,unsigned long iova,phys_addr_t paddr,size_t size,int prot,gfp_t gfp)753404d0b30SDmitry Osipenko static int tegra_smmu_map(struct iommu_domain *domain, unsigned long iova,
754404d0b30SDmitry Osipenko 			  phys_addr_t paddr, size_t size, int prot, gfp_t gfp)
755404d0b30SDmitry Osipenko {
756404d0b30SDmitry Osipenko 	struct tegra_smmu_as *as = to_smmu_as(domain);
757404d0b30SDmitry Osipenko 	unsigned long flags;
758404d0b30SDmitry Osipenko 	int ret;
759404d0b30SDmitry Osipenko 
760404d0b30SDmitry Osipenko 	spin_lock_irqsave(&as->lock, flags);
761404d0b30SDmitry Osipenko 	ret = __tegra_smmu_map(domain, iova, paddr, size, prot, gfp, &flags);
762404d0b30SDmitry Osipenko 	spin_unlock_irqrestore(&as->lock, flags);
763404d0b30SDmitry Osipenko 
764404d0b30SDmitry Osipenko 	return ret;
765404d0b30SDmitry Osipenko }
766404d0b30SDmitry Osipenko 
tegra_smmu_unmap(struct iommu_domain * domain,unsigned long iova,size_t size,struct iommu_iotlb_gather * gather)767404d0b30SDmitry Osipenko static size_t tegra_smmu_unmap(struct iommu_domain *domain, unsigned long iova,
768404d0b30SDmitry Osipenko 			       size_t size, struct iommu_iotlb_gather *gather)
769404d0b30SDmitry Osipenko {
770404d0b30SDmitry Osipenko 	struct tegra_smmu_as *as = to_smmu_as(domain);
771404d0b30SDmitry Osipenko 	unsigned long flags;
772404d0b30SDmitry Osipenko 
773404d0b30SDmitry Osipenko 	spin_lock_irqsave(&as->lock, flags);
774404d0b30SDmitry Osipenko 	size = __tegra_smmu_unmap(domain, iova, size, gather);
775404d0b30SDmitry Osipenko 	spin_unlock_irqrestore(&as->lock, flags);
776404d0b30SDmitry Osipenko 
777404d0b30SDmitry Osipenko 	return size;
778404d0b30SDmitry Osipenko }
779404d0b30SDmitry Osipenko 
tegra_smmu_iova_to_phys(struct iommu_domain * domain,dma_addr_t iova)78089184651SThierry Reding static phys_addr_t tegra_smmu_iova_to_phys(struct iommu_domain *domain,
78189184651SThierry Reding 					   dma_addr_t iova)
78289184651SThierry Reding {
783d5f1a81cSJoerg Roedel 	struct tegra_smmu_as *as = to_smmu_as(domain);
78489184651SThierry Reding 	unsigned long pfn;
785e3c97196SRussell King 	dma_addr_t pte_dma;
78689184651SThierry Reding 	u32 *pte;
78789184651SThierry Reding 
788e3c97196SRussell King 	pte = tegra_smmu_pte_lookup(as, iova, &pte_dma);
7899113785cSRussell King 	if (!pte || !*pte)
7909113785cSRussell King 		return 0;
7919113785cSRussell King 
792804cb54cSThierry Reding 	pfn = *pte & as->smmu->pfn_mask;
79389184651SThierry Reding 
7944fba9885SNicolin Chen 	return SMMU_PFN_PHYS(pfn) + SMMU_OFFSET_IN_PAGE(iova);
79589184651SThierry Reding }
79689184651SThierry Reding 
tegra_smmu_find(struct device_node * np)797765a9d1dSNicolin Chen static struct tegra_smmu *tegra_smmu_find(struct device_node *np)
798765a9d1dSNicolin Chen {
799765a9d1dSNicolin Chen 	struct platform_device *pdev;
800765a9d1dSNicolin Chen 	struct tegra_mc *mc;
801765a9d1dSNicolin Chen 
802765a9d1dSNicolin Chen 	pdev = of_find_device_by_node(np);
803765a9d1dSNicolin Chen 	if (!pdev)
804765a9d1dSNicolin Chen 		return NULL;
805765a9d1dSNicolin Chen 
806765a9d1dSNicolin Chen 	mc = platform_get_drvdata(pdev);
8079826e393SMiaoqian Lin 	if (!mc) {
8089826e393SMiaoqian Lin 		put_device(&pdev->dev);
809765a9d1dSNicolin Chen 		return NULL;
8109826e393SMiaoqian Lin 	}
811765a9d1dSNicolin Chen 
812765a9d1dSNicolin Chen 	return mc->smmu;
813765a9d1dSNicolin Chen }
814765a9d1dSNicolin Chen 
tegra_smmu_configure(struct tegra_smmu * smmu,struct device * dev,struct of_phandle_args * args)815765a9d1dSNicolin Chen static int tegra_smmu_configure(struct tegra_smmu *smmu, struct device *dev,
816765a9d1dSNicolin Chen 				struct of_phandle_args *args)
817765a9d1dSNicolin Chen {
818765a9d1dSNicolin Chen 	const struct iommu_ops *ops = smmu->iommu.ops;
819765a9d1dSNicolin Chen 	int err;
820765a9d1dSNicolin Chen 
821765a9d1dSNicolin Chen 	err = iommu_fwspec_init(dev, &dev->of_node->fwnode, ops);
822765a9d1dSNicolin Chen 	if (err < 0) {
823765a9d1dSNicolin Chen 		dev_err(dev, "failed to initialize fwspec: %d\n", err);
824765a9d1dSNicolin Chen 		return err;
825765a9d1dSNicolin Chen 	}
826765a9d1dSNicolin Chen 
827765a9d1dSNicolin Chen 	err = ops->of_xlate(dev, args);
828765a9d1dSNicolin Chen 	if (err < 0) {
829765a9d1dSNicolin Chen 		dev_err(dev, "failed to parse SW group ID: %d\n", err);
830765a9d1dSNicolin Chen 		iommu_fwspec_free(dev);
831765a9d1dSNicolin Chen 		return err;
832765a9d1dSNicolin Chen 	}
833765a9d1dSNicolin Chen 
834765a9d1dSNicolin Chen 	return 0;
835765a9d1dSNicolin Chen }
836765a9d1dSNicolin Chen 
tegra_smmu_probe_device(struct device * dev)837b287ba73SJoerg Roedel static struct iommu_device *tegra_smmu_probe_device(struct device *dev)
83889184651SThierry Reding {
839765a9d1dSNicolin Chen 	struct device_node *np = dev->of_node;
840765a9d1dSNicolin Chen 	struct tegra_smmu *smmu = NULL;
841765a9d1dSNicolin Chen 	struct of_phandle_args args;
842765a9d1dSNicolin Chen 	unsigned int index = 0;
843765a9d1dSNicolin Chen 	int err;
84489184651SThierry Reding 
845765a9d1dSNicolin Chen 	while (of_parse_phandle_with_args(np, "iommus", "#iommu-cells", index,
846765a9d1dSNicolin Chen 					  &args) == 0) {
847765a9d1dSNicolin Chen 		smmu = tegra_smmu_find(args.np);
848765a9d1dSNicolin Chen 		if (smmu) {
849765a9d1dSNicolin Chen 			err = tegra_smmu_configure(smmu, dev, &args);
8508dfd0fa6SDmitry Osipenko 
8518dfd0fa6SDmitry Osipenko 			if (err < 0) {
852765a9d1dSNicolin Chen 				of_node_put(args.np);
853765a9d1dSNicolin Chen 				return ERR_PTR(err);
8548dfd0fa6SDmitry Osipenko 			}
855765a9d1dSNicolin Chen 		}
856765a9d1dSNicolin Chen 
857765a9d1dSNicolin Chen 		of_node_put(args.np);
858765a9d1dSNicolin Chen 		index++;
859765a9d1dSNicolin Chen 	}
860765a9d1dSNicolin Chen 
861765a9d1dSNicolin Chen 	smmu = dev_iommu_priv_get(dev);
8627f4c9176SThierry Reding 	if (!smmu)
863b287ba73SJoerg Roedel 		return ERR_PTR(-ENODEV);
8647f4c9176SThierry Reding 
865b287ba73SJoerg Roedel 	return &smmu->iommu;
8667a31f6f4SHiroshi DOYU }
8677a31f6f4SHiroshi DOYU 
8687f4c9176SThierry Reding static const struct tegra_smmu_group_soc *
tegra_smmu_find_group(struct tegra_smmu * smmu,unsigned int swgroup)8697f4c9176SThierry Reding tegra_smmu_find_group(struct tegra_smmu *smmu, unsigned int swgroup)
8707f4c9176SThierry Reding {
8717f4c9176SThierry Reding 	unsigned int i, j;
8727f4c9176SThierry Reding 
8737f4c9176SThierry Reding 	for (i = 0; i < smmu->soc->num_groups; i++)
8747f4c9176SThierry Reding 		for (j = 0; j < smmu->soc->groups[i].num_swgroups; j++)
8757f4c9176SThierry Reding 			if (smmu->soc->groups[i].swgroups[j] == swgroup)
8767f4c9176SThierry Reding 				return &smmu->soc->groups[i];
8777f4c9176SThierry Reding 
8787f4c9176SThierry Reding 	return NULL;
8797f4c9176SThierry Reding }
8807f4c9176SThierry Reding 
tegra_smmu_group_release(void * iommu_data)8811ea5440eSThierry Reding static void tegra_smmu_group_release(void *iommu_data)
8821ea5440eSThierry Reding {
8831ea5440eSThierry Reding 	struct tegra_smmu_group *group = iommu_data;
8841ea5440eSThierry Reding 	struct tegra_smmu *smmu = group->smmu;
8851ea5440eSThierry Reding 
8861ea5440eSThierry Reding 	mutex_lock(&smmu->lock);
8871ea5440eSThierry Reding 	list_del(&group->list);
8881ea5440eSThierry Reding 	mutex_unlock(&smmu->lock);
8891ea5440eSThierry Reding }
8901ea5440eSThierry Reding 
tegra_smmu_device_group(struct device * dev)891cf910f61SNicolin Chen static struct iommu_group *tegra_smmu_device_group(struct device *dev)
8927f4c9176SThierry Reding {
893cf910f61SNicolin Chen 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
894cf910f61SNicolin Chen 	struct tegra_smmu *smmu = dev_iommu_priv_get(dev);
8957f4c9176SThierry Reding 	const struct tegra_smmu_group_soc *soc;
896cf910f61SNicolin Chen 	unsigned int swgroup = fwspec->ids[0];
8977f4c9176SThierry Reding 	struct tegra_smmu_group *group;
8985b30fbfaSThierry Reding 	struct iommu_group *grp;
8997f4c9176SThierry Reding 
90021d3c040SNicolin Chen 	/* Find group_soc associating with swgroup */
9017f4c9176SThierry Reding 	soc = tegra_smmu_find_group(smmu, swgroup);
9027f4c9176SThierry Reding 
9037f4c9176SThierry Reding 	mutex_lock(&smmu->lock);
9047f4c9176SThierry Reding 
90521d3c040SNicolin Chen 	/* Find existing iommu_group associating with swgroup or group_soc */
9067f4c9176SThierry Reding 	list_for_each_entry(group, &smmu->groups, list)
90721d3c040SNicolin Chen 		if ((group->swgroup == swgroup) || (soc && group->soc == soc)) {
9085b30fbfaSThierry Reding 			grp = iommu_group_ref_get(group->group);
9097f4c9176SThierry Reding 			mutex_unlock(&smmu->lock);
9105b30fbfaSThierry Reding 			return grp;
9117f4c9176SThierry Reding 		}
9127f4c9176SThierry Reding 
9137f4c9176SThierry Reding 	group = devm_kzalloc(smmu->dev, sizeof(*group), GFP_KERNEL);
9147f4c9176SThierry Reding 	if (!group) {
9157f4c9176SThierry Reding 		mutex_unlock(&smmu->lock);
9167f4c9176SThierry Reding 		return NULL;
9177f4c9176SThierry Reding 	}
9187f4c9176SThierry Reding 
9197f4c9176SThierry Reding 	INIT_LIST_HEAD(&group->list);
92021d3c040SNicolin Chen 	group->swgroup = swgroup;
9211ea5440eSThierry Reding 	group->smmu = smmu;
9227f4c9176SThierry Reding 	group->soc = soc;
9237f4c9176SThierry Reding 
924541f29bbSNicolin Chen 	if (dev_is_pci(dev))
925541f29bbSNicolin Chen 		group->group = pci_device_group(dev);
926541f29bbSNicolin Chen 	else
927541f29bbSNicolin Chen 		group->group = generic_device_group(dev);
928541f29bbSNicolin Chen 
92983476bfaSWei Yongjun 	if (IS_ERR(group->group)) {
9307f4c9176SThierry Reding 		devm_kfree(smmu->dev, group);
9317f4c9176SThierry Reding 		mutex_unlock(&smmu->lock);
9327f4c9176SThierry Reding 		return NULL;
9337f4c9176SThierry Reding 	}
9347f4c9176SThierry Reding 
9351ea5440eSThierry Reding 	iommu_group_set_iommudata(group->group, group, tegra_smmu_group_release);
93621d3c040SNicolin Chen 	if (soc)
93700295702SThierry Reding 		iommu_group_set_name(group->group, soc->name);
9387f4c9176SThierry Reding 	list_add_tail(&group->list, &smmu->groups);
9397f4c9176SThierry Reding 	mutex_unlock(&smmu->lock);
9407f4c9176SThierry Reding 
9417f4c9176SThierry Reding 	return group->group;
9427f4c9176SThierry Reding }
9437f4c9176SThierry Reding 
tegra_smmu_of_xlate(struct device * dev,struct of_phandle_args * args)9447f4c9176SThierry Reding static int tegra_smmu_of_xlate(struct device *dev,
9457f4c9176SThierry Reding 			       struct of_phandle_args *args)
9467f4c9176SThierry Reding {
94725938c73SNicolin Chen 	struct platform_device *iommu_pdev = of_find_device_by_node(args->np);
94825938c73SNicolin Chen 	struct tegra_mc *mc = platform_get_drvdata(iommu_pdev);
9497f4c9176SThierry Reding 	u32 id = args->args[0];
9507f4c9176SThierry Reding 
95125938c73SNicolin Chen 	/*
95225938c73SNicolin Chen 	 * Note: we are here releasing the reference of &iommu_pdev->dev, which
95325938c73SNicolin Chen 	 * is mc->dev. Although some functions in tegra_smmu_ops may keep using
95425938c73SNicolin Chen 	 * its private data beyond this point, it's still safe to do so because
95525938c73SNicolin Chen 	 * the SMMU parent device is the same as the MC, so the reference count
95625938c73SNicolin Chen 	 * isn't strictly necessary.
95725938c73SNicolin Chen 	 */
95825938c73SNicolin Chen 	put_device(&iommu_pdev->dev);
95925938c73SNicolin Chen 
96025938c73SNicolin Chen 	dev_iommu_priv_set(dev, mc->smmu);
96125938c73SNicolin Chen 
9627f4c9176SThierry Reding 	return iommu_fwspec_add_ids(dev, &id, 1);
9637f4c9176SThierry Reding }
9647f4c9176SThierry Reding 
96589184651SThierry Reding static const struct iommu_ops tegra_smmu_ops = {
966d5f1a81cSJoerg Roedel 	.domain_alloc = tegra_smmu_domain_alloc,
967b287ba73SJoerg Roedel 	.probe_device = tegra_smmu_probe_device,
9687f4c9176SThierry Reding 	.device_group = tegra_smmu_device_group,
969c1fe9119SLu Baolu 	.set_platform_dma_ops = tegra_smmu_set_platform_dma,
9709a630a4bSLu Baolu 	.of_xlate = tegra_smmu_of_xlate,
9719a630a4bSLu Baolu 	.pgsize_bitmap = SZ_4K,
9729a630a4bSLu Baolu 	.default_domain_ops = &(const struct iommu_domain_ops) {
9739a630a4bSLu Baolu 		.attach_dev	= tegra_smmu_attach_dev,
97489184651SThierry Reding 		.map		= tegra_smmu_map,
97589184651SThierry Reding 		.unmap		= tegra_smmu_unmap,
97689184651SThierry Reding 		.iova_to_phys	= tegra_smmu_iova_to_phys,
9779a630a4bSLu Baolu 		.free		= tegra_smmu_domain_free,
9789a630a4bSLu Baolu 	}
97989184651SThierry Reding };
98089184651SThierry Reding 
tegra_smmu_ahb_enable(void)98189184651SThierry Reding static void tegra_smmu_ahb_enable(void)
9827a31f6f4SHiroshi DOYU {
98389184651SThierry Reding 	static const struct of_device_id ahb_match[] = {
98489184651SThierry Reding 		{ .compatible = "nvidia,tegra30-ahb", },
98589184651SThierry Reding 		{ }
98689184651SThierry Reding 	};
98789184651SThierry Reding 	struct device_node *ahb;
98889184651SThierry Reding 
98989184651SThierry Reding 	ahb = of_find_matching_node(NULL, ahb_match);
99089184651SThierry Reding 	if (ahb) {
99189184651SThierry Reding 		tegra_ahb_enable_smmu(ahb);
99289184651SThierry Reding 		of_node_put(ahb);
99389184651SThierry Reding 	}
9947a31f6f4SHiroshi DOYU }
9957a31f6f4SHiroshi DOYU 
tegra_smmu_swgroups_show(struct seq_file * s,void * data)996d1313e78SThierry Reding static int tegra_smmu_swgroups_show(struct seq_file *s, void *data)
997d1313e78SThierry Reding {
998d1313e78SThierry Reding 	struct tegra_smmu *smmu = s->private;
999d1313e78SThierry Reding 	unsigned int i;
1000d1313e78SThierry Reding 	u32 value;
1001d1313e78SThierry Reding 
1002d1313e78SThierry Reding 	seq_printf(s, "swgroup    enabled  ASID\n");
1003d1313e78SThierry Reding 	seq_printf(s, "------------------------\n");
1004d1313e78SThierry Reding 
1005d1313e78SThierry Reding 	for (i = 0; i < smmu->soc->num_swgroups; i++) {
1006d1313e78SThierry Reding 		const struct tegra_smmu_swgroup *group = &smmu->soc->swgroups[i];
1007d1313e78SThierry Reding 		const char *status;
1008d1313e78SThierry Reding 		unsigned int asid;
1009d1313e78SThierry Reding 
1010d1313e78SThierry Reding 		value = smmu_readl(smmu, group->reg);
1011d1313e78SThierry Reding 
1012d1313e78SThierry Reding 		if (value & SMMU_ASID_ENABLE)
1013d1313e78SThierry Reding 			status = "yes";
1014d1313e78SThierry Reding 		else
1015d1313e78SThierry Reding 			status = "no";
1016d1313e78SThierry Reding 
1017d1313e78SThierry Reding 		asid = value & SMMU_ASID_MASK;
1018d1313e78SThierry Reding 
1019d1313e78SThierry Reding 		seq_printf(s, "%-9s  %-7s  %#04x\n", group->name, status,
1020d1313e78SThierry Reding 			   asid);
1021d1313e78SThierry Reding 	}
1022d1313e78SThierry Reding 
1023d1313e78SThierry Reding 	return 0;
1024d1313e78SThierry Reding }
1025d1313e78SThierry Reding 
1026062e52a5SYangtao Li DEFINE_SHOW_ATTRIBUTE(tegra_smmu_swgroups);
1027d1313e78SThierry Reding 
tegra_smmu_clients_show(struct seq_file * s,void * data)1028d1313e78SThierry Reding static int tegra_smmu_clients_show(struct seq_file *s, void *data)
1029d1313e78SThierry Reding {
1030d1313e78SThierry Reding 	struct tegra_smmu *smmu = s->private;
1031d1313e78SThierry Reding 	unsigned int i;
1032d1313e78SThierry Reding 	u32 value;
1033d1313e78SThierry Reding 
1034d1313e78SThierry Reding 	seq_printf(s, "client       enabled\n");
1035d1313e78SThierry Reding 	seq_printf(s, "--------------------\n");
1036d1313e78SThierry Reding 
1037d1313e78SThierry Reding 	for (i = 0; i < smmu->soc->num_clients; i++) {
1038d1313e78SThierry Reding 		const struct tegra_mc_client *client = &smmu->soc->clients[i];
1039d1313e78SThierry Reding 		const char *status;
1040d1313e78SThierry Reding 
10414f1ac76eSThierry Reding 		value = smmu_readl(smmu, client->regs.smmu.reg);
1042d1313e78SThierry Reding 
10434f1ac76eSThierry Reding 		if (value & BIT(client->regs.smmu.bit))
1044d1313e78SThierry Reding 			status = "yes";
1045d1313e78SThierry Reding 		else
1046d1313e78SThierry Reding 			status = "no";
1047d1313e78SThierry Reding 
1048d1313e78SThierry Reding 		seq_printf(s, "%-12s %s\n", client->name, status);
1049d1313e78SThierry Reding 	}
1050d1313e78SThierry Reding 
1051d1313e78SThierry Reding 	return 0;
1052d1313e78SThierry Reding }
1053d1313e78SThierry Reding 
1054062e52a5SYangtao Li DEFINE_SHOW_ATTRIBUTE(tegra_smmu_clients);
1055d1313e78SThierry Reding 
tegra_smmu_debugfs_init(struct tegra_smmu * smmu)1056d1313e78SThierry Reding static void tegra_smmu_debugfs_init(struct tegra_smmu *smmu)
1057d1313e78SThierry Reding {
1058d1313e78SThierry Reding 	smmu->debugfs = debugfs_create_dir("smmu", NULL);
1059d1313e78SThierry Reding 	if (!smmu->debugfs)
1060d1313e78SThierry Reding 		return;
1061d1313e78SThierry Reding 
1062d1313e78SThierry Reding 	debugfs_create_file("swgroups", S_IRUGO, smmu->debugfs, smmu,
1063d1313e78SThierry Reding 			    &tegra_smmu_swgroups_fops);
1064d1313e78SThierry Reding 	debugfs_create_file("clients", S_IRUGO, smmu->debugfs, smmu,
1065d1313e78SThierry Reding 			    &tegra_smmu_clients_fops);
1066d1313e78SThierry Reding }
1067d1313e78SThierry Reding 
tegra_smmu_debugfs_exit(struct tegra_smmu * smmu)1068d1313e78SThierry Reding static void tegra_smmu_debugfs_exit(struct tegra_smmu *smmu)
1069d1313e78SThierry Reding {
1070d1313e78SThierry Reding 	debugfs_remove_recursive(smmu->debugfs);
1071d1313e78SThierry Reding }
1072d1313e78SThierry Reding 
tegra_smmu_probe(struct device * dev,const struct tegra_smmu_soc * soc,struct tegra_mc * mc)107389184651SThierry Reding struct tegra_smmu *tegra_smmu_probe(struct device *dev,
107489184651SThierry Reding 				    const struct tegra_smmu_soc *soc,
107589184651SThierry Reding 				    struct tegra_mc *mc)
107689184651SThierry Reding {
107789184651SThierry Reding 	struct tegra_smmu *smmu;
107889184651SThierry Reding 	u32 value;
107989184651SThierry Reding 	int err;
10807a31f6f4SHiroshi DOYU 
108189184651SThierry Reding 	smmu = devm_kzalloc(dev, sizeof(*smmu), GFP_KERNEL);
108289184651SThierry Reding 	if (!smmu)
108389184651SThierry Reding 		return ERR_PTR(-ENOMEM);
108489184651SThierry Reding 
1085765a9d1dSNicolin Chen 	/*
1086765a9d1dSNicolin Chen 	 * This is a bit of a hack. Ideally we'd want to simply return this
108748a7c508SRobin Murphy 	 * value. However iommu_device_register() will attempt to add
108848a7c508SRobin Murphy 	 * all devices to the IOMMU before we get that far. In order
1089765a9d1dSNicolin Chen 	 * not to rely on global variables to track the IOMMU instance, we
1090765a9d1dSNicolin Chen 	 * set it here so that it can be looked up from the .probe_device()
1091765a9d1dSNicolin Chen 	 * callback via the IOMMU device's .drvdata field.
1092765a9d1dSNicolin Chen 	 */
1093765a9d1dSNicolin Chen 	mc->smmu = smmu;
1094765a9d1dSNicolin Chen 
109589374244SChristophe JAILLET 	smmu->asids = devm_bitmap_zalloc(dev, soc->num_asids, GFP_KERNEL);
109689184651SThierry Reding 	if (!smmu->asids)
109789184651SThierry Reding 		return ERR_PTR(-ENOMEM);
109889184651SThierry Reding 
10997f4c9176SThierry Reding 	INIT_LIST_HEAD(&smmu->groups);
110089184651SThierry Reding 	mutex_init(&smmu->lock);
110189184651SThierry Reding 
110289184651SThierry Reding 	smmu->regs = mc->regs;
110389184651SThierry Reding 	smmu->soc = soc;
110489184651SThierry Reding 	smmu->dev = dev;
110589184651SThierry Reding 	smmu->mc = mc;
110689184651SThierry Reding 
110782fa58e8SNicolin Chen 	smmu->pfn_mask =
110882fa58e8SNicolin Chen 		BIT_MASK(mc->soc->num_address_bits - SMMU_PTE_SHIFT) - 1;
1109804cb54cSThierry Reding 	dev_dbg(dev, "address bits: %u, PFN mask: %#lx\n",
1110804cb54cSThierry Reding 		mc->soc->num_address_bits, smmu->pfn_mask);
1111d5c152c3SNicolin Chen 	smmu->tlb_mask = (1 << fls(smmu->soc->num_tlb_lines)) - 1;
111211cec15bSThierry Reding 	dev_dbg(dev, "TLB lines: %u, mask: %#lx\n", smmu->soc->num_tlb_lines,
111311cec15bSThierry Reding 		smmu->tlb_mask);
1114804cb54cSThierry Reding 
111589184651SThierry Reding 	value = SMMU_PTC_CONFIG_ENABLE | SMMU_PTC_CONFIG_INDEX_MAP(0x3f);
111689184651SThierry Reding 
111789184651SThierry Reding 	if (soc->supports_request_limit)
111889184651SThierry Reding 		value |= SMMU_PTC_CONFIG_REQ_LIMIT(8);
111989184651SThierry Reding 
112089184651SThierry Reding 	smmu_writel(smmu, value, SMMU_PTC_CONFIG);
112189184651SThierry Reding 
112289184651SThierry Reding 	value = SMMU_TLB_CONFIG_HIT_UNDER_MISS |
112311cec15bSThierry Reding 		SMMU_TLB_CONFIG_ACTIVE_LINES(smmu);
112489184651SThierry Reding 
112589184651SThierry Reding 	if (soc->supports_round_robin_arbitration)
112689184651SThierry Reding 		value |= SMMU_TLB_CONFIG_ROUND_ROBIN_ARBITRATION;
112789184651SThierry Reding 
112889184651SThierry Reding 	smmu_writel(smmu, value, SMMU_TLB_CONFIG);
112989184651SThierry Reding 
1130b8fe0382SRussell King 	smmu_flush_ptc_all(smmu);
113189184651SThierry Reding 	smmu_flush_tlb(smmu);
113289184651SThierry Reding 	smmu_writel(smmu, SMMU_CONFIG_ENABLE, SMMU_CONFIG);
113389184651SThierry Reding 	smmu_flush(smmu);
113489184651SThierry Reding 
113589184651SThierry Reding 	tegra_smmu_ahb_enable();
113689184651SThierry Reding 
11370b480e44SJoerg Roedel 	err = iommu_device_sysfs_add(&smmu->iommu, dev, NULL, dev_name(dev));
11380b480e44SJoerg Roedel 	if (err)
11390b480e44SJoerg Roedel 		return ERR_PTR(err);
11400b480e44SJoerg Roedel 
11412d471b20SRobin Murphy 	err = iommu_device_register(&smmu->iommu, &tegra_smmu_ops, dev);
114248a7c508SRobin Murphy 	if (err) {
114348a7c508SRobin Murphy 		iommu_device_sysfs_remove(&smmu->iommu);
114448a7c508SRobin Murphy 		return ERR_PTR(err);
114548a7c508SRobin Murphy 	}
114696302d89SJoerg Roedel 
1147d1313e78SThierry Reding 	if (IS_ENABLED(CONFIG_DEBUG_FS))
1148d1313e78SThierry Reding 		tegra_smmu_debugfs_init(smmu);
1149d1313e78SThierry Reding 
115089184651SThierry Reding 	return smmu;
115189184651SThierry Reding }
1152d1313e78SThierry Reding 
tegra_smmu_remove(struct tegra_smmu * smmu)1153d1313e78SThierry Reding void tegra_smmu_remove(struct tegra_smmu *smmu)
1154d1313e78SThierry Reding {
11550b480e44SJoerg Roedel 	iommu_device_unregister(&smmu->iommu);
11560b480e44SJoerg Roedel 	iommu_device_sysfs_remove(&smmu->iommu);
11570b480e44SJoerg Roedel 
1158d1313e78SThierry Reding 	if (IS_ENABLED(CONFIG_DEBUG_FS))
1159d1313e78SThierry Reding 		tegra_smmu_debugfs_exit(smmu);
1160d1313e78SThierry Reding }
1161