xref: /openbmc/linux/drivers/iommu/omap-iommu.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2fcf3a6efSOhad Ben-Cohen /*
3fcf3a6efSOhad Ben-Cohen  * omap iommu: tlb and pagetable primitives
4fcf3a6efSOhad Ben-Cohen  *
5fcf3a6efSOhad Ben-Cohen  * Copyright (C) 2008-2010 Nokia Corporation
6f512eefcSAlexander A. Klimov  * Copyright (C) 2013-2017 Texas Instruments Incorporated - https://www.ti.com/
7fcf3a6efSOhad Ben-Cohen  *
8fcf3a6efSOhad Ben-Cohen  * Written by Hiroshi DOYU <Hiroshi.DOYU@nokia.com>,
9fcf3a6efSOhad Ben-Cohen  *		Paul Mundt and Toshihiro Kobayashi
10fcf3a6efSOhad Ben-Cohen  */
11fcf3a6efSOhad Ben-Cohen 
12bfee0cf0SJosue Albarran #include <linux/dma-mapping.h>
13fcf3a6efSOhad Ben-Cohen #include <linux/err.h>
14fcf3a6efSOhad Ben-Cohen #include <linux/slab.h>
15fcf3a6efSOhad Ben-Cohen #include <linux/interrupt.h>
16fcf3a6efSOhad Ben-Cohen #include <linux/ioport.h>
17fcf3a6efSOhad Ben-Cohen #include <linux/platform_device.h>
18fcf3a6efSOhad Ben-Cohen #include <linux/iommu.h>
19c8d35c84STony Lindgren #include <linux/omap-iommu.h>
20fcf3a6efSOhad Ben-Cohen #include <linux/mutex.h>
21fcf3a6efSOhad Ben-Cohen #include <linux/spinlock.h>
22ed1c7de2STony Lindgren #include <linux/io.h>
23ebf7cda0SOmar Ramirez Luna #include <linux/pm_runtime.h>
243c92748dSFlorian Vaussard #include <linux/of.h>
253c92748dSFlorian Vaussard #include <linux/of_irq.h>
267d682774SSuman Anna #include <linux/of_platform.h>
273ca9299eSSuman Anna #include <linux/regmap.h>
283ca9299eSSuman Anna #include <linux/mfd/syscon.h>
29fcf3a6efSOhad Ben-Cohen 
302ab7c848STony Lindgren #include <linux/platform_data/iommu-omap.h>
31fcf3a6efSOhad Ben-Cohen 
322f7702afSIdo Yariv #include "omap-iopgtable.h"
33ed1c7de2STony Lindgren #include "omap-iommu.h"
34fcf3a6efSOhad Ben-Cohen 
3501611fe8SJoerg Roedel static const struct iommu_ops omap_iommu_ops;
3601611fe8SJoerg Roedel 
376e8b5668SKefeng Wang #define to_iommu(dev)	((struct omap_iommu *)dev_get_drvdata(dev))
385acc97dbSSuman Anna 
3966bc8cf3SOhad Ben-Cohen /* bitmap of the page sizes currently supported */
4066bc8cf3SOhad Ben-Cohen #define OMAP_IOMMU_PGSIZES	(SZ_4K | SZ_64K | SZ_1M | SZ_16M)
4166bc8cf3SOhad Ben-Cohen 
427bd9e25fSIdo Yariv #define MMU_LOCK_BASE_SHIFT	10
437bd9e25fSIdo Yariv #define MMU_LOCK_BASE_MASK	(0x1f << MMU_LOCK_BASE_SHIFT)
447bd9e25fSIdo Yariv #define MMU_LOCK_BASE(x)	\
457bd9e25fSIdo Yariv 	((x & MMU_LOCK_BASE_MASK) >> MMU_LOCK_BASE_SHIFT)
467bd9e25fSIdo Yariv 
477bd9e25fSIdo Yariv #define MMU_LOCK_VICT_SHIFT	4
487bd9e25fSIdo Yariv #define MMU_LOCK_VICT_MASK	(0x1f << MMU_LOCK_VICT_SHIFT)
497bd9e25fSIdo Yariv #define MMU_LOCK_VICT(x)	\
507bd9e25fSIdo Yariv 	((x & MMU_LOCK_VICT_MASK) >> MMU_LOCK_VICT_SHIFT)
517bd9e25fSIdo Yariv 
52fcf3a6efSOhad Ben-Cohen static struct platform_driver omap_iommu_driver;
53fcf3a6efSOhad Ben-Cohen static struct kmem_cache *iopte_cachep;
54fcf3a6efSOhad Ben-Cohen 
55fcf3a6efSOhad Ben-Cohen /**
568cf851e0SJoerg Roedel  * to_omap_domain - Get struct omap_iommu_domain from generic iommu_domain
578cf851e0SJoerg Roedel  * @dom:	generic iommu domain handle
588cf851e0SJoerg Roedel  **/
to_omap_domain(struct iommu_domain * dom)598cf851e0SJoerg Roedel static struct omap_iommu_domain *to_omap_domain(struct iommu_domain *dom)
608cf851e0SJoerg Roedel {
618cf851e0SJoerg Roedel 	return container_of(dom, struct omap_iommu_domain, domain);
628cf851e0SJoerg Roedel }
638cf851e0SJoerg Roedel 
648cf851e0SJoerg Roedel /**
656c32df43SOhad Ben-Cohen  * omap_iommu_save_ctx - Save registers for pm off-mode support
66fabdbca8SOhad Ben-Cohen  * @dev:	client device
67c4206c4eSSuman Anna  *
68c4206c4eSSuman Anna  * This should be treated as an deprecated API. It is preserved only
69c4206c4eSSuman Anna  * to maintain existing functionality for OMAP3 ISP driver.
70fcf3a6efSOhad Ben-Cohen  **/
omap_iommu_save_ctx(struct device * dev)71fabdbca8SOhad Ben-Cohen void omap_iommu_save_ctx(struct device *dev)
72fcf3a6efSOhad Ben-Cohen {
7397ea1202SJoerg Roedel 	struct omap_iommu_arch_data *arch_data = dev_iommu_priv_get(dev);
749d5018deSSuman Anna 	struct omap_iommu *obj;
759d5018deSSuman Anna 	u32 *p;
76bd4396f0SSuman Anna 	int i;
77fabdbca8SOhad Ben-Cohen 
789d5018deSSuman Anna 	if (!arch_data)
799d5018deSSuman Anna 		return;
809d5018deSSuman Anna 
819d5018deSSuman Anna 	while (arch_data->iommu_dev) {
829d5018deSSuman Anna 		obj = arch_data->iommu_dev;
839d5018deSSuman Anna 		p = obj->ctx;
84bd4396f0SSuman Anna 		for (i = 0; i < (MMU_REG_SIZE / sizeof(u32)); i++) {
85bd4396f0SSuman Anna 			p[i] = iommu_read_reg(obj, i * sizeof(u32));
869d5018deSSuman Anna 			dev_dbg(obj->dev, "%s\t[%02d] %08x\n", __func__, i,
879d5018deSSuman Anna 				p[i]);
889d5018deSSuman Anna 		}
899d5018deSSuman Anna 		arch_data++;
90bd4396f0SSuman Anna 	}
91fcf3a6efSOhad Ben-Cohen }
926c32df43SOhad Ben-Cohen EXPORT_SYMBOL_GPL(omap_iommu_save_ctx);
93fcf3a6efSOhad Ben-Cohen 
94fcf3a6efSOhad Ben-Cohen /**
956c32df43SOhad Ben-Cohen  * omap_iommu_restore_ctx - Restore registers for pm off-mode support
96fabdbca8SOhad Ben-Cohen  * @dev:	client device
97c4206c4eSSuman Anna  *
98c4206c4eSSuman Anna  * This should be treated as an deprecated API. It is preserved only
99c4206c4eSSuman Anna  * to maintain existing functionality for OMAP3 ISP driver.
100fcf3a6efSOhad Ben-Cohen  **/
omap_iommu_restore_ctx(struct device * dev)101fabdbca8SOhad Ben-Cohen void omap_iommu_restore_ctx(struct device *dev)
102fcf3a6efSOhad Ben-Cohen {
10397ea1202SJoerg Roedel 	struct omap_iommu_arch_data *arch_data = dev_iommu_priv_get(dev);
1049d5018deSSuman Anna 	struct omap_iommu *obj;
1059d5018deSSuman Anna 	u32 *p;
106bd4396f0SSuman Anna 	int i;
107fabdbca8SOhad Ben-Cohen 
1089d5018deSSuman Anna 	if (!arch_data)
1099d5018deSSuman Anna 		return;
1109d5018deSSuman Anna 
1119d5018deSSuman Anna 	while (arch_data->iommu_dev) {
1129d5018deSSuman Anna 		obj = arch_data->iommu_dev;
1139d5018deSSuman Anna 		p = obj->ctx;
114bd4396f0SSuman Anna 		for (i = 0; i < (MMU_REG_SIZE / sizeof(u32)); i++) {
115bd4396f0SSuman Anna 			iommu_write_reg(obj, p[i], i * sizeof(u32));
1169d5018deSSuman Anna 			dev_dbg(obj->dev, "%s\t[%02d] %08x\n", __func__, i,
1179d5018deSSuman Anna 				p[i]);
1189d5018deSSuman Anna 		}
1199d5018deSSuman Anna 		arch_data++;
120bd4396f0SSuman Anna 	}
121fcf3a6efSOhad Ben-Cohen }
1226c32df43SOhad Ben-Cohen EXPORT_SYMBOL_GPL(omap_iommu_restore_ctx);
123fcf3a6efSOhad Ben-Cohen 
dra7_cfg_dspsys_mmu(struct omap_iommu * obj,bool enable)1243ca9299eSSuman Anna static void dra7_cfg_dspsys_mmu(struct omap_iommu *obj, bool enable)
1253ca9299eSSuman Anna {
1263ca9299eSSuman Anna 	u32 val, mask;
1273ca9299eSSuman Anna 
1283ca9299eSSuman Anna 	if (!obj->syscfg)
1293ca9299eSSuman Anna 		return;
1303ca9299eSSuman Anna 
1313ca9299eSSuman Anna 	mask = (1 << (obj->id * DSP_SYS_MMU_CONFIG_EN_SHIFT));
1323ca9299eSSuman Anna 	val = enable ? mask : 0;
1333ca9299eSSuman Anna 	regmap_update_bits(obj->syscfg, DSP_SYS_MMU_CONFIG, mask, val);
1343ca9299eSSuman Anna }
1353ca9299eSSuman Anna 
__iommu_set_twl(struct omap_iommu * obj,bool on)136bd4396f0SSuman Anna static void __iommu_set_twl(struct omap_iommu *obj, bool on)
137bd4396f0SSuman Anna {
138bd4396f0SSuman Anna 	u32 l = iommu_read_reg(obj, MMU_CNTL);
139bd4396f0SSuman Anna 
140bd4396f0SSuman Anna 	if (on)
141bd4396f0SSuman Anna 		iommu_write_reg(obj, MMU_IRQ_TWL_MASK, MMU_IRQENABLE);
142bd4396f0SSuman Anna 	else
143bd4396f0SSuman Anna 		iommu_write_reg(obj, MMU_IRQ_TLB_MISS_MASK, MMU_IRQENABLE);
144bd4396f0SSuman Anna 
145bd4396f0SSuman Anna 	l &= ~MMU_CNTL_MASK;
146bd4396f0SSuman Anna 	if (on)
147bd4396f0SSuman Anna 		l |= (MMU_CNTL_MMU_EN | MMU_CNTL_TWL_EN);
148bd4396f0SSuman Anna 	else
149bd4396f0SSuman Anna 		l |= (MMU_CNTL_MMU_EN);
150bd4396f0SSuman Anna 
151bd4396f0SSuman Anna 	iommu_write_reg(obj, l, MMU_CNTL);
152bd4396f0SSuman Anna }
153bd4396f0SSuman Anna 
omap2_iommu_enable(struct omap_iommu * obj)154bd4396f0SSuman Anna static int omap2_iommu_enable(struct omap_iommu *obj)
155bd4396f0SSuman Anna {
156bd4396f0SSuman Anna 	u32 l, pa;
157bd4396f0SSuman Anna 
158f2ce16c3SKrzysztof Kozlowski 	if (!obj->iopgd || !IS_ALIGNED((unsigned long)obj->iopgd,  SZ_16K))
159bd4396f0SSuman Anna 		return -EINVAL;
160bd4396f0SSuman Anna 
161bd4396f0SSuman Anna 	pa = virt_to_phys(obj->iopgd);
162bd4396f0SSuman Anna 	if (!IS_ALIGNED(pa, SZ_16K))
163bd4396f0SSuman Anna 		return -EINVAL;
164bd4396f0SSuman Anna 
165bd4396f0SSuman Anna 	l = iommu_read_reg(obj, MMU_REVISION);
166bd4396f0SSuman Anna 	dev_info(obj->dev, "%s: version %d.%d\n", obj->name,
167bd4396f0SSuman Anna 		 (l >> 4) & 0xf, l & 0xf);
168bd4396f0SSuman Anna 
169bd4396f0SSuman Anna 	iommu_write_reg(obj, pa, MMU_TTB);
170bd4396f0SSuman Anna 
1713ca9299eSSuman Anna 	dra7_cfg_dspsys_mmu(obj, true);
1723ca9299eSSuman Anna 
173bd4396f0SSuman Anna 	if (obj->has_bus_err_back)
174bd4396f0SSuman Anna 		iommu_write_reg(obj, MMU_GP_REG_BUS_ERR_BACK_EN, MMU_GP_REG);
175bd4396f0SSuman Anna 
176bd4396f0SSuman Anna 	__iommu_set_twl(obj, true);
177bd4396f0SSuman Anna 
178bd4396f0SSuman Anna 	return 0;
179bd4396f0SSuman Anna }
180bd4396f0SSuman Anna 
omap2_iommu_disable(struct omap_iommu * obj)181bd4396f0SSuman Anna static void omap2_iommu_disable(struct omap_iommu *obj)
182bd4396f0SSuman Anna {
183bd4396f0SSuman Anna 	u32 l = iommu_read_reg(obj, MMU_CNTL);
184bd4396f0SSuman Anna 
185bd4396f0SSuman Anna 	l &= ~MMU_CNTL_MASK;
186bd4396f0SSuman Anna 	iommu_write_reg(obj, l, MMU_CNTL);
1873ca9299eSSuman Anna 	dra7_cfg_dspsys_mmu(obj, false);
188bd4396f0SSuman Anna 
189bd4396f0SSuman Anna 	dev_dbg(obj->dev, "%s is shutting down\n", obj->name);
190bd4396f0SSuman Anna }
191bd4396f0SSuman Anna 
iommu_enable(struct omap_iommu * obj)1926c32df43SOhad Ben-Cohen static int iommu_enable(struct omap_iommu *obj)
193fcf3a6efSOhad Ben-Cohen {
194db8918f6SSuman Anna 	int ret;
195fcf3a6efSOhad Ben-Cohen 
196db8918f6SSuman Anna 	ret = pm_runtime_get_sync(obj->dev);
197db8918f6SSuman Anna 	if (ret < 0)
198db8918f6SSuman Anna 		pm_runtime_put_noidle(obj->dev);
19972b15b6aSOmar Ramirez Luna 
200db8918f6SSuman Anna 	return ret < 0 ? ret : 0;
201fcf3a6efSOhad Ben-Cohen }
202fcf3a6efSOhad Ben-Cohen 
iommu_disable(struct omap_iommu * obj)2036c32df43SOhad Ben-Cohen static void iommu_disable(struct omap_iommu *obj)
204fcf3a6efSOhad Ben-Cohen {
205ebf7cda0SOmar Ramirez Luna 	pm_runtime_put_sync(obj->dev);
206fcf3a6efSOhad Ben-Cohen }
207fcf3a6efSOhad Ben-Cohen 
208fcf3a6efSOhad Ben-Cohen /*
209fcf3a6efSOhad Ben-Cohen  *	TLB operations
210fcf3a6efSOhad Ben-Cohen  */
iotlb_cr_to_virt(struct cr_regs * cr)211e1f23813SOhad Ben-Cohen static u32 iotlb_cr_to_virt(struct cr_regs *cr)
212fcf3a6efSOhad Ben-Cohen {
213bd4396f0SSuman Anna 	u32 page_size = cr->cam & MMU_CAM_PGSZ_MASK;
214bd4396f0SSuman Anna 	u32 mask = get_cam_va_mask(cr->cam & page_size);
215bd4396f0SSuman Anna 
216bd4396f0SSuman Anna 	return cr->cam & mask;
217fcf3a6efSOhad Ben-Cohen }
218fcf3a6efSOhad Ben-Cohen 
get_iopte_attr(struct iotlb_entry * e)219fcf3a6efSOhad Ben-Cohen static u32 get_iopte_attr(struct iotlb_entry *e)
220fcf3a6efSOhad Ben-Cohen {
221bd4396f0SSuman Anna 	u32 attr;
222bd4396f0SSuman Anna 
223bd4396f0SSuman Anna 	attr = e->mixed << 5;
224bd4396f0SSuman Anna 	attr |= e->endian;
225bd4396f0SSuman Anna 	attr |= e->elsz >> 3;
226bd4396f0SSuman Anna 	attr <<= (((e->pgsz == MMU_CAM_PGSZ_4K) ||
227bd4396f0SSuman Anna 			(e->pgsz == MMU_CAM_PGSZ_64K)) ? 0 : 6);
228bd4396f0SSuman Anna 	return attr;
229fcf3a6efSOhad Ben-Cohen }
230fcf3a6efSOhad Ben-Cohen 
iommu_report_fault(struct omap_iommu * obj,u32 * da)2316c32df43SOhad Ben-Cohen static u32 iommu_report_fault(struct omap_iommu *obj, u32 *da)
232fcf3a6efSOhad Ben-Cohen {
233bd4396f0SSuman Anna 	u32 status, fault_addr;
234bd4396f0SSuman Anna 
235bd4396f0SSuman Anna 	status = iommu_read_reg(obj, MMU_IRQSTATUS);
236bd4396f0SSuman Anna 	status &= MMU_IRQ_MASK;
237bd4396f0SSuman Anna 	if (!status) {
238bd4396f0SSuman Anna 		*da = 0;
239bd4396f0SSuman Anna 		return 0;
240bd4396f0SSuman Anna 	}
241bd4396f0SSuman Anna 
242bd4396f0SSuman Anna 	fault_addr = iommu_read_reg(obj, MMU_FAULT_AD);
243bd4396f0SSuman Anna 	*da = fault_addr;
244bd4396f0SSuman Anna 
245bd4396f0SSuman Anna 	iommu_write_reg(obj, status, MMU_IRQSTATUS);
246bd4396f0SSuman Anna 
247bd4396f0SSuman Anna 	return status;
248fcf3a6efSOhad Ben-Cohen }
249fcf3a6efSOhad Ben-Cohen 
iotlb_lock_get(struct omap_iommu * obj,struct iotlb_lock * l)25069c2c196SSuman Anna void iotlb_lock_get(struct omap_iommu *obj, struct iotlb_lock *l)
251fcf3a6efSOhad Ben-Cohen {
252fcf3a6efSOhad Ben-Cohen 	u32 val;
253fcf3a6efSOhad Ben-Cohen 
254fcf3a6efSOhad Ben-Cohen 	val = iommu_read_reg(obj, MMU_LOCK);
255fcf3a6efSOhad Ben-Cohen 
256fcf3a6efSOhad Ben-Cohen 	l->base = MMU_LOCK_BASE(val);
257fcf3a6efSOhad Ben-Cohen 	l->vict = MMU_LOCK_VICT(val);
258fcf3a6efSOhad Ben-Cohen }
259fcf3a6efSOhad Ben-Cohen 
iotlb_lock_set(struct omap_iommu * obj,struct iotlb_lock * l)26069c2c196SSuman Anna void iotlb_lock_set(struct omap_iommu *obj, struct iotlb_lock *l)
261fcf3a6efSOhad Ben-Cohen {
262fcf3a6efSOhad Ben-Cohen 	u32 val;
263fcf3a6efSOhad Ben-Cohen 
264fcf3a6efSOhad Ben-Cohen 	val = (l->base << MMU_LOCK_BASE_SHIFT);
265fcf3a6efSOhad Ben-Cohen 	val |= (l->vict << MMU_LOCK_VICT_SHIFT);
266fcf3a6efSOhad Ben-Cohen 
267fcf3a6efSOhad Ben-Cohen 	iommu_write_reg(obj, val, MMU_LOCK);
268fcf3a6efSOhad Ben-Cohen }
269fcf3a6efSOhad Ben-Cohen 
iotlb_read_cr(struct omap_iommu * obj,struct cr_regs * cr)2706c32df43SOhad Ben-Cohen static void iotlb_read_cr(struct omap_iommu *obj, struct cr_regs *cr)
271fcf3a6efSOhad Ben-Cohen {
272bd4396f0SSuman Anna 	cr->cam = iommu_read_reg(obj, MMU_READ_CAM);
273bd4396f0SSuman Anna 	cr->ram = iommu_read_reg(obj, MMU_READ_RAM);
274fcf3a6efSOhad Ben-Cohen }
275fcf3a6efSOhad Ben-Cohen 
iotlb_load_cr(struct omap_iommu * obj,struct cr_regs * cr)2766c32df43SOhad Ben-Cohen static void iotlb_load_cr(struct omap_iommu *obj, struct cr_regs *cr)
277fcf3a6efSOhad Ben-Cohen {
278bd4396f0SSuman Anna 	iommu_write_reg(obj, cr->cam | MMU_CAM_V, MMU_CAM);
279bd4396f0SSuman Anna 	iommu_write_reg(obj, cr->ram, MMU_RAM);
280fcf3a6efSOhad Ben-Cohen 
281fcf3a6efSOhad Ben-Cohen 	iommu_write_reg(obj, 1, MMU_FLUSH_ENTRY);
282fcf3a6efSOhad Ben-Cohen 	iommu_write_reg(obj, 1, MMU_LD_TLB);
283fcf3a6efSOhad Ben-Cohen }
284fcf3a6efSOhad Ben-Cohen 
285fcf3a6efSOhad Ben-Cohen /* only used in iotlb iteration for-loop */
__iotlb_read_cr(struct omap_iommu * obj,int n)28669c2c196SSuman Anna struct cr_regs __iotlb_read_cr(struct omap_iommu *obj, int n)
287fcf3a6efSOhad Ben-Cohen {
288fcf3a6efSOhad Ben-Cohen 	struct cr_regs cr;
289fcf3a6efSOhad Ben-Cohen 	struct iotlb_lock l;
290fcf3a6efSOhad Ben-Cohen 
291fcf3a6efSOhad Ben-Cohen 	iotlb_lock_get(obj, &l);
292fcf3a6efSOhad Ben-Cohen 	l.vict = n;
293fcf3a6efSOhad Ben-Cohen 	iotlb_lock_set(obj, &l);
294fcf3a6efSOhad Ben-Cohen 	iotlb_read_cr(obj, &cr);
295fcf3a6efSOhad Ben-Cohen 
296fcf3a6efSOhad Ben-Cohen 	return cr;
297fcf3a6efSOhad Ben-Cohen }
298fcf3a6efSOhad Ben-Cohen 
299bd4396f0SSuman Anna #ifdef PREFETCH_IOTLB
iotlb_alloc_cr(struct omap_iommu * obj,struct iotlb_entry * e)300bd4396f0SSuman Anna static struct cr_regs *iotlb_alloc_cr(struct omap_iommu *obj,
301bd4396f0SSuman Anna 				      struct iotlb_entry *e)
302bd4396f0SSuman Anna {
303bd4396f0SSuman Anna 	struct cr_regs *cr;
304bd4396f0SSuman Anna 
305bd4396f0SSuman Anna 	if (!e)
306bd4396f0SSuman Anna 		return NULL;
307bd4396f0SSuman Anna 
308bd4396f0SSuman Anna 	if (e->da & ~(get_cam_va_mask(e->pgsz))) {
309bd4396f0SSuman Anna 		dev_err(obj->dev, "%s:\twrong alignment: %08x\n", __func__,
310bd4396f0SSuman Anna 			e->da);
311bd4396f0SSuman Anna 		return ERR_PTR(-EINVAL);
312bd4396f0SSuman Anna 	}
313bd4396f0SSuman Anna 
314bd4396f0SSuman Anna 	cr = kmalloc(sizeof(*cr), GFP_KERNEL);
315bd4396f0SSuman Anna 	if (!cr)
316bd4396f0SSuman Anna 		return ERR_PTR(-ENOMEM);
317bd4396f0SSuman Anna 
318bd4396f0SSuman Anna 	cr->cam = (e->da & MMU_CAM_VATAG_MASK) | e->prsvd | e->pgsz | e->valid;
319bd4396f0SSuman Anna 	cr->ram = e->pa | e->endian | e->elsz | e->mixed;
320bd4396f0SSuman Anna 
321bd4396f0SSuman Anna 	return cr;
322bd4396f0SSuman Anna }
323bd4396f0SSuman Anna 
324fcf3a6efSOhad Ben-Cohen /**
325fcf3a6efSOhad Ben-Cohen  * load_iotlb_entry - Set an iommu tlb entry
326fcf3a6efSOhad Ben-Cohen  * @obj:	target iommu
327fcf3a6efSOhad Ben-Cohen  * @e:		an iommu tlb entry info
328fcf3a6efSOhad Ben-Cohen  **/
load_iotlb_entry(struct omap_iommu * obj,struct iotlb_entry * e)3296c32df43SOhad Ben-Cohen static int load_iotlb_entry(struct omap_iommu *obj, struct iotlb_entry *e)
330fcf3a6efSOhad Ben-Cohen {
331fcf3a6efSOhad Ben-Cohen 	int err = 0;
332fcf3a6efSOhad Ben-Cohen 	struct iotlb_lock l;
333fcf3a6efSOhad Ben-Cohen 	struct cr_regs *cr;
334fcf3a6efSOhad Ben-Cohen 
335fcf3a6efSOhad Ben-Cohen 	if (!obj || !obj->nr_tlb_entries || !e)
336fcf3a6efSOhad Ben-Cohen 		return -EINVAL;
337fcf3a6efSOhad Ben-Cohen 
338ebf7cda0SOmar Ramirez Luna 	pm_runtime_get_sync(obj->dev);
339fcf3a6efSOhad Ben-Cohen 
340fcf3a6efSOhad Ben-Cohen 	iotlb_lock_get(obj, &l);
341fcf3a6efSOhad Ben-Cohen 	if (l.base == obj->nr_tlb_entries) {
342fcf3a6efSOhad Ben-Cohen 		dev_warn(obj->dev, "%s: preserve entries full\n", __func__);
343fcf3a6efSOhad Ben-Cohen 		err = -EBUSY;
344fcf3a6efSOhad Ben-Cohen 		goto out;
345fcf3a6efSOhad Ben-Cohen 	}
346fcf3a6efSOhad Ben-Cohen 	if (!e->prsvd) {
347fcf3a6efSOhad Ben-Cohen 		int i;
348fcf3a6efSOhad Ben-Cohen 		struct cr_regs tmp;
349fcf3a6efSOhad Ben-Cohen 
350fcf3a6efSOhad Ben-Cohen 		for_each_iotlb_cr(obj, obj->nr_tlb_entries, i, tmp)
351fcf3a6efSOhad Ben-Cohen 			if (!iotlb_cr_valid(&tmp))
352fcf3a6efSOhad Ben-Cohen 				break;
353fcf3a6efSOhad Ben-Cohen 
354fcf3a6efSOhad Ben-Cohen 		if (i == obj->nr_tlb_entries) {
355fcf3a6efSOhad Ben-Cohen 			dev_dbg(obj->dev, "%s: full: no entry\n", __func__);
356fcf3a6efSOhad Ben-Cohen 			err = -EBUSY;
357fcf3a6efSOhad Ben-Cohen 			goto out;
358fcf3a6efSOhad Ben-Cohen 		}
359fcf3a6efSOhad Ben-Cohen 
360fcf3a6efSOhad Ben-Cohen 		iotlb_lock_get(obj, &l);
361fcf3a6efSOhad Ben-Cohen 	} else {
362fcf3a6efSOhad Ben-Cohen 		l.vict = l.base;
363fcf3a6efSOhad Ben-Cohen 		iotlb_lock_set(obj, &l);
364fcf3a6efSOhad Ben-Cohen 	}
365fcf3a6efSOhad Ben-Cohen 
366fcf3a6efSOhad Ben-Cohen 	cr = iotlb_alloc_cr(obj, e);
367fcf3a6efSOhad Ben-Cohen 	if (IS_ERR(cr)) {
368ebf7cda0SOmar Ramirez Luna 		pm_runtime_put_sync(obj->dev);
369fcf3a6efSOhad Ben-Cohen 		return PTR_ERR(cr);
370fcf3a6efSOhad Ben-Cohen 	}
371fcf3a6efSOhad Ben-Cohen 
372fcf3a6efSOhad Ben-Cohen 	iotlb_load_cr(obj, cr);
373fcf3a6efSOhad Ben-Cohen 	kfree(cr);
374fcf3a6efSOhad Ben-Cohen 
375fcf3a6efSOhad Ben-Cohen 	if (e->prsvd)
376fcf3a6efSOhad Ben-Cohen 		l.base++;
377fcf3a6efSOhad Ben-Cohen 	/* increment victim for next tlb load */
378fcf3a6efSOhad Ben-Cohen 	if (++l.vict == obj->nr_tlb_entries)
379fcf3a6efSOhad Ben-Cohen 		l.vict = l.base;
380fcf3a6efSOhad Ben-Cohen 	iotlb_lock_set(obj, &l);
381fcf3a6efSOhad Ben-Cohen out:
382ebf7cda0SOmar Ramirez Luna 	pm_runtime_put_sync(obj->dev);
383fcf3a6efSOhad Ben-Cohen 	return err;
384fcf3a6efSOhad Ben-Cohen }
385fcf3a6efSOhad Ben-Cohen 
3865da14a47SOhad Ben-Cohen #else /* !PREFETCH_IOTLB */
3875da14a47SOhad Ben-Cohen 
load_iotlb_entry(struct omap_iommu * obj,struct iotlb_entry * e)3886c32df43SOhad Ben-Cohen static int load_iotlb_entry(struct omap_iommu *obj, struct iotlb_entry *e)
3895da14a47SOhad Ben-Cohen {
3905da14a47SOhad Ben-Cohen 	return 0;
3915da14a47SOhad Ben-Cohen }
3925da14a47SOhad Ben-Cohen 
3935da14a47SOhad Ben-Cohen #endif /* !PREFETCH_IOTLB */
3945da14a47SOhad Ben-Cohen 
prefetch_iotlb_entry(struct omap_iommu * obj,struct iotlb_entry * e)3956c32df43SOhad Ben-Cohen static int prefetch_iotlb_entry(struct omap_iommu *obj, struct iotlb_entry *e)
3965da14a47SOhad Ben-Cohen {
3975da14a47SOhad Ben-Cohen 	return load_iotlb_entry(obj, e);
3985da14a47SOhad Ben-Cohen }
3995da14a47SOhad Ben-Cohen 
400fcf3a6efSOhad Ben-Cohen /**
401fcf3a6efSOhad Ben-Cohen  * flush_iotlb_page - Clear an iommu tlb entry
402fcf3a6efSOhad Ben-Cohen  * @obj:	target iommu
403fcf3a6efSOhad Ben-Cohen  * @da:		iommu device virtual address
404fcf3a6efSOhad Ben-Cohen  *
405fcf3a6efSOhad Ben-Cohen  * Clear an iommu tlb entry which includes 'da' address.
406fcf3a6efSOhad Ben-Cohen  **/
flush_iotlb_page(struct omap_iommu * obj,u32 da)4076c32df43SOhad Ben-Cohen static void flush_iotlb_page(struct omap_iommu *obj, u32 da)
408fcf3a6efSOhad Ben-Cohen {
409fcf3a6efSOhad Ben-Cohen 	int i;
410fcf3a6efSOhad Ben-Cohen 	struct cr_regs cr;
411fcf3a6efSOhad Ben-Cohen 
412ebf7cda0SOmar Ramirez Luna 	pm_runtime_get_sync(obj->dev);
413fcf3a6efSOhad Ben-Cohen 
414fcf3a6efSOhad Ben-Cohen 	for_each_iotlb_cr(obj, obj->nr_tlb_entries, i, cr) {
415fcf3a6efSOhad Ben-Cohen 		u32 start;
416fcf3a6efSOhad Ben-Cohen 		size_t bytes;
417fcf3a6efSOhad Ben-Cohen 
418fcf3a6efSOhad Ben-Cohen 		if (!iotlb_cr_valid(&cr))
419fcf3a6efSOhad Ben-Cohen 			continue;
420fcf3a6efSOhad Ben-Cohen 
421fcf3a6efSOhad Ben-Cohen 		start = iotlb_cr_to_virt(&cr);
422fcf3a6efSOhad Ben-Cohen 		bytes = iopgsz_to_bytes(cr.cam & 3);
423fcf3a6efSOhad Ben-Cohen 
424fcf3a6efSOhad Ben-Cohen 		if ((start <= da) && (da < start + bytes)) {
4256135a891SKrzysztof Kozlowski 			dev_dbg(obj->dev, "%s: %08x<=%08x(%zx)\n",
426fcf3a6efSOhad Ben-Cohen 				__func__, start, da, bytes);
427fcf3a6efSOhad Ben-Cohen 			iotlb_load_cr(obj, &cr);
428fcf3a6efSOhad Ben-Cohen 			iommu_write_reg(obj, 1, MMU_FLUSH_ENTRY);
429f7129a0eSLaurent Pinchart 			break;
430fcf3a6efSOhad Ben-Cohen 		}
431fcf3a6efSOhad Ben-Cohen 	}
432ebf7cda0SOmar Ramirez Luna 	pm_runtime_put_sync(obj->dev);
433fcf3a6efSOhad Ben-Cohen 
434fcf3a6efSOhad Ben-Cohen 	if (i == obj->nr_tlb_entries)
435fcf3a6efSOhad Ben-Cohen 		dev_dbg(obj->dev, "%s: no page for %08x\n", __func__, da);
436fcf3a6efSOhad Ben-Cohen }
437fcf3a6efSOhad Ben-Cohen 
438fcf3a6efSOhad Ben-Cohen /**
439fcf3a6efSOhad Ben-Cohen  * flush_iotlb_all - Clear all iommu tlb entries
440fcf3a6efSOhad Ben-Cohen  * @obj:	target iommu
441fcf3a6efSOhad Ben-Cohen  **/
flush_iotlb_all(struct omap_iommu * obj)4426c32df43SOhad Ben-Cohen static void flush_iotlb_all(struct omap_iommu *obj)
443fcf3a6efSOhad Ben-Cohen {
444fcf3a6efSOhad Ben-Cohen 	struct iotlb_lock l;
445fcf3a6efSOhad Ben-Cohen 
446ebf7cda0SOmar Ramirez Luna 	pm_runtime_get_sync(obj->dev);
447fcf3a6efSOhad Ben-Cohen 
448fcf3a6efSOhad Ben-Cohen 	l.base = 0;
449fcf3a6efSOhad Ben-Cohen 	l.vict = 0;
450fcf3a6efSOhad Ben-Cohen 	iotlb_lock_set(obj, &l);
451fcf3a6efSOhad Ben-Cohen 
452fcf3a6efSOhad Ben-Cohen 	iommu_write_reg(obj, 1, MMU_GFLUSH);
453fcf3a6efSOhad Ben-Cohen 
454ebf7cda0SOmar Ramirez Luna 	pm_runtime_put_sync(obj->dev);
455fcf3a6efSOhad Ben-Cohen }
456fcf3a6efSOhad Ben-Cohen 
457fcf3a6efSOhad Ben-Cohen /*
458fcf3a6efSOhad Ben-Cohen  *	H/W pagetable operations
459fcf3a6efSOhad Ben-Cohen  */
flush_iopte_range(struct device * dev,dma_addr_t dma,unsigned long offset,int num_entries)460bfee0cf0SJosue Albarran static void flush_iopte_range(struct device *dev, dma_addr_t dma,
461bfee0cf0SJosue Albarran 			      unsigned long offset, int num_entries)
462fcf3a6efSOhad Ben-Cohen {
463bfee0cf0SJosue Albarran 	size_t size = num_entries * sizeof(u32);
464bfee0cf0SJosue Albarran 
465bfee0cf0SJosue Albarran 	dma_sync_single_range_for_device(dev, dma, offset, size, DMA_TO_DEVICE);
466fcf3a6efSOhad Ben-Cohen }
467fcf3a6efSOhad Ben-Cohen 
iopte_free(struct omap_iommu * obj,u32 * iopte,bool dma_valid)468bfee0cf0SJosue Albarran static void iopte_free(struct omap_iommu *obj, u32 *iopte, bool dma_valid)
469fcf3a6efSOhad Ben-Cohen {
470bfee0cf0SJosue Albarran 	dma_addr_t pt_dma;
471fcf3a6efSOhad Ben-Cohen 
472fcf3a6efSOhad Ben-Cohen 	/* Note: freed iopte's must be clean ready for re-use */
473bfee0cf0SJosue Albarran 	if (iopte) {
474bfee0cf0SJosue Albarran 		if (dma_valid) {
475bfee0cf0SJosue Albarran 			pt_dma = virt_to_phys(iopte);
476bfee0cf0SJosue Albarran 			dma_unmap_single(obj->dev, pt_dma, IOPTE_TABLE_SIZE,
477bfee0cf0SJosue Albarran 					 DMA_TO_DEVICE);
478bfee0cf0SJosue Albarran 		}
479bfee0cf0SJosue Albarran 
480fcf3a6efSOhad Ben-Cohen 		kmem_cache_free(iopte_cachep, iopte);
481fcf3a6efSOhad Ben-Cohen 	}
482bfee0cf0SJosue Albarran }
483fcf3a6efSOhad Ben-Cohen 
iopte_alloc(struct omap_iommu * obj,u32 * iopgd,dma_addr_t * pt_dma,u32 da)484bfee0cf0SJosue Albarran static u32 *iopte_alloc(struct omap_iommu *obj, u32 *iopgd,
485bfee0cf0SJosue Albarran 			dma_addr_t *pt_dma, u32 da)
486fcf3a6efSOhad Ben-Cohen {
487fcf3a6efSOhad Ben-Cohen 	u32 *iopte;
488bfee0cf0SJosue Albarran 	unsigned long offset = iopgd_index(da) * sizeof(da);
489fcf3a6efSOhad Ben-Cohen 
490fcf3a6efSOhad Ben-Cohen 	/* a table has already existed */
491fcf3a6efSOhad Ben-Cohen 	if (*iopgd)
492fcf3a6efSOhad Ben-Cohen 		goto pte_ready;
493fcf3a6efSOhad Ben-Cohen 
494fcf3a6efSOhad Ben-Cohen 	/*
495fcf3a6efSOhad Ben-Cohen 	 * do the allocation outside the page table lock
496fcf3a6efSOhad Ben-Cohen 	 */
497fcf3a6efSOhad Ben-Cohen 	spin_unlock(&obj->page_table_lock);
498fcf3a6efSOhad Ben-Cohen 	iopte = kmem_cache_zalloc(iopte_cachep, GFP_KERNEL);
499fcf3a6efSOhad Ben-Cohen 	spin_lock(&obj->page_table_lock);
500fcf3a6efSOhad Ben-Cohen 
501fcf3a6efSOhad Ben-Cohen 	if (!*iopgd) {
502fcf3a6efSOhad Ben-Cohen 		if (!iopte)
503fcf3a6efSOhad Ben-Cohen 			return ERR_PTR(-ENOMEM);
504fcf3a6efSOhad Ben-Cohen 
505bfee0cf0SJosue Albarran 		*pt_dma = dma_map_single(obj->dev, iopte, IOPTE_TABLE_SIZE,
506bfee0cf0SJosue Albarran 					 DMA_TO_DEVICE);
507bfee0cf0SJosue Albarran 		if (dma_mapping_error(obj->dev, *pt_dma)) {
508bfee0cf0SJosue Albarran 			dev_err(obj->dev, "DMA map error for L2 table\n");
509bfee0cf0SJosue Albarran 			iopte_free(obj, iopte, false);
510bfee0cf0SJosue Albarran 			return ERR_PTR(-ENOMEM);
511bfee0cf0SJosue Albarran 		}
512fcf3a6efSOhad Ben-Cohen 
513bfee0cf0SJosue Albarran 		/*
514bfee0cf0SJosue Albarran 		 * we rely on dma address and the physical address to be
515bfee0cf0SJosue Albarran 		 * the same for mapping the L2 table
516bfee0cf0SJosue Albarran 		 */
517bfee0cf0SJosue Albarran 		if (WARN_ON(*pt_dma != virt_to_phys(iopte))) {
518bfee0cf0SJosue Albarran 			dev_err(obj->dev, "DMA translation error for L2 table\n");
519bfee0cf0SJosue Albarran 			dma_unmap_single(obj->dev, *pt_dma, IOPTE_TABLE_SIZE,
520bfee0cf0SJosue Albarran 					 DMA_TO_DEVICE);
521bfee0cf0SJosue Albarran 			iopte_free(obj, iopte, false);
522bfee0cf0SJosue Albarran 			return ERR_PTR(-ENOMEM);
523bfee0cf0SJosue Albarran 		}
524bfee0cf0SJosue Albarran 
525bfee0cf0SJosue Albarran 		*iopgd = virt_to_phys(iopte) | IOPGD_TABLE;
526bfee0cf0SJosue Albarran 
527bfee0cf0SJosue Albarran 		flush_iopte_range(obj->dev, obj->pd_dma, offset, 1);
528fcf3a6efSOhad Ben-Cohen 		dev_vdbg(obj->dev, "%s: a new pte:%p\n", __func__, iopte);
529fcf3a6efSOhad Ben-Cohen 	} else {
530fcf3a6efSOhad Ben-Cohen 		/* We raced, free the reduniovant table */
531bfee0cf0SJosue Albarran 		iopte_free(obj, iopte, false);
532fcf3a6efSOhad Ben-Cohen 	}
533fcf3a6efSOhad Ben-Cohen 
534fcf3a6efSOhad Ben-Cohen pte_ready:
535fcf3a6efSOhad Ben-Cohen 	iopte = iopte_offset(iopgd, da);
53604c532a1SRalf Goebel 	*pt_dma = iopgd_page_paddr(iopgd);
537fcf3a6efSOhad Ben-Cohen 	dev_vdbg(obj->dev,
538fcf3a6efSOhad Ben-Cohen 		 "%s: da:%08x pgd:%p *pgd:%08x pte:%p *pte:%08x\n",
539fcf3a6efSOhad Ben-Cohen 		 __func__, da, iopgd, *iopgd, iopte, *iopte);
540fcf3a6efSOhad Ben-Cohen 
541fcf3a6efSOhad Ben-Cohen 	return iopte;
542fcf3a6efSOhad Ben-Cohen }
543fcf3a6efSOhad Ben-Cohen 
iopgd_alloc_section(struct omap_iommu * obj,u32 da,u32 pa,u32 prot)5446c32df43SOhad Ben-Cohen static int iopgd_alloc_section(struct omap_iommu *obj, u32 da, u32 pa, u32 prot)
545fcf3a6efSOhad Ben-Cohen {
546fcf3a6efSOhad Ben-Cohen 	u32 *iopgd = iopgd_offset(obj, da);
547bfee0cf0SJosue Albarran 	unsigned long offset = iopgd_index(da) * sizeof(da);
548fcf3a6efSOhad Ben-Cohen 
549fcf3a6efSOhad Ben-Cohen 	if ((da | pa) & ~IOSECTION_MASK) {
550fcf3a6efSOhad Ben-Cohen 		dev_err(obj->dev, "%s: %08x:%08x should aligned on %08lx\n",
551fcf3a6efSOhad Ben-Cohen 			__func__, da, pa, IOSECTION_SIZE);
552fcf3a6efSOhad Ben-Cohen 		return -EINVAL;
553fcf3a6efSOhad Ben-Cohen 	}
554fcf3a6efSOhad Ben-Cohen 
555fcf3a6efSOhad Ben-Cohen 	*iopgd = (pa & IOSECTION_MASK) | prot | IOPGD_SECTION;
556bfee0cf0SJosue Albarran 	flush_iopte_range(obj->dev, obj->pd_dma, offset, 1);
557fcf3a6efSOhad Ben-Cohen 	return 0;
558fcf3a6efSOhad Ben-Cohen }
559fcf3a6efSOhad Ben-Cohen 
iopgd_alloc_super(struct omap_iommu * obj,u32 da,u32 pa,u32 prot)5606c32df43SOhad Ben-Cohen static int iopgd_alloc_super(struct omap_iommu *obj, u32 da, u32 pa, u32 prot)
561fcf3a6efSOhad Ben-Cohen {
562fcf3a6efSOhad Ben-Cohen 	u32 *iopgd = iopgd_offset(obj, da);
563bfee0cf0SJosue Albarran 	unsigned long offset = iopgd_index(da) * sizeof(da);
564fcf3a6efSOhad Ben-Cohen 	int i;
565fcf3a6efSOhad Ben-Cohen 
566fcf3a6efSOhad Ben-Cohen 	if ((da | pa) & ~IOSUPER_MASK) {
567fcf3a6efSOhad Ben-Cohen 		dev_err(obj->dev, "%s: %08x:%08x should aligned on %08lx\n",
568fcf3a6efSOhad Ben-Cohen 			__func__, da, pa, IOSUPER_SIZE);
569fcf3a6efSOhad Ben-Cohen 		return -EINVAL;
570fcf3a6efSOhad Ben-Cohen 	}
571fcf3a6efSOhad Ben-Cohen 
572fcf3a6efSOhad Ben-Cohen 	for (i = 0; i < 16; i++)
573fcf3a6efSOhad Ben-Cohen 		*(iopgd + i) = (pa & IOSUPER_MASK) | prot | IOPGD_SUPER;
574bfee0cf0SJosue Albarran 	flush_iopte_range(obj->dev, obj->pd_dma, offset, 16);
575fcf3a6efSOhad Ben-Cohen 	return 0;
576fcf3a6efSOhad Ben-Cohen }
577fcf3a6efSOhad Ben-Cohen 
iopte_alloc_page(struct omap_iommu * obj,u32 da,u32 pa,u32 prot)5786c32df43SOhad Ben-Cohen static int iopte_alloc_page(struct omap_iommu *obj, u32 da, u32 pa, u32 prot)
579fcf3a6efSOhad Ben-Cohen {
580fcf3a6efSOhad Ben-Cohen 	u32 *iopgd = iopgd_offset(obj, da);
581bfee0cf0SJosue Albarran 	dma_addr_t pt_dma;
582bfee0cf0SJosue Albarran 	u32 *iopte = iopte_alloc(obj, iopgd, &pt_dma, da);
583bfee0cf0SJosue Albarran 	unsigned long offset = iopte_index(da) * sizeof(da);
584fcf3a6efSOhad Ben-Cohen 
585fcf3a6efSOhad Ben-Cohen 	if (IS_ERR(iopte))
586fcf3a6efSOhad Ben-Cohen 		return PTR_ERR(iopte);
587fcf3a6efSOhad Ben-Cohen 
588fcf3a6efSOhad Ben-Cohen 	*iopte = (pa & IOPAGE_MASK) | prot | IOPTE_SMALL;
589bfee0cf0SJosue Albarran 	flush_iopte_range(obj->dev, pt_dma, offset, 1);
590fcf3a6efSOhad Ben-Cohen 
591fcf3a6efSOhad Ben-Cohen 	dev_vdbg(obj->dev, "%s: da:%08x pa:%08x pte:%p *pte:%08x\n",
592fcf3a6efSOhad Ben-Cohen 		 __func__, da, pa, iopte, *iopte);
593fcf3a6efSOhad Ben-Cohen 
594fcf3a6efSOhad Ben-Cohen 	return 0;
595fcf3a6efSOhad Ben-Cohen }
596fcf3a6efSOhad Ben-Cohen 
iopte_alloc_large(struct omap_iommu * obj,u32 da,u32 pa,u32 prot)5976c32df43SOhad Ben-Cohen static int iopte_alloc_large(struct omap_iommu *obj, u32 da, u32 pa, u32 prot)
598fcf3a6efSOhad Ben-Cohen {
599fcf3a6efSOhad Ben-Cohen 	u32 *iopgd = iopgd_offset(obj, da);
600bfee0cf0SJosue Albarran 	dma_addr_t pt_dma;
601bfee0cf0SJosue Albarran 	u32 *iopte = iopte_alloc(obj, iopgd, &pt_dma, da);
602bfee0cf0SJosue Albarran 	unsigned long offset = iopte_index(da) * sizeof(da);
603fcf3a6efSOhad Ben-Cohen 	int i;
604fcf3a6efSOhad Ben-Cohen 
605fcf3a6efSOhad Ben-Cohen 	if ((da | pa) & ~IOLARGE_MASK) {
606fcf3a6efSOhad Ben-Cohen 		dev_err(obj->dev, "%s: %08x:%08x should aligned on %08lx\n",
607fcf3a6efSOhad Ben-Cohen 			__func__, da, pa, IOLARGE_SIZE);
608fcf3a6efSOhad Ben-Cohen 		return -EINVAL;
609fcf3a6efSOhad Ben-Cohen 	}
610fcf3a6efSOhad Ben-Cohen 
611fcf3a6efSOhad Ben-Cohen 	if (IS_ERR(iopte))
612fcf3a6efSOhad Ben-Cohen 		return PTR_ERR(iopte);
613fcf3a6efSOhad Ben-Cohen 
614fcf3a6efSOhad Ben-Cohen 	for (i = 0; i < 16; i++)
615fcf3a6efSOhad Ben-Cohen 		*(iopte + i) = (pa & IOLARGE_MASK) | prot | IOPTE_LARGE;
616bfee0cf0SJosue Albarran 	flush_iopte_range(obj->dev, pt_dma, offset, 16);
617fcf3a6efSOhad Ben-Cohen 	return 0;
618fcf3a6efSOhad Ben-Cohen }
619fcf3a6efSOhad Ben-Cohen 
6206c32df43SOhad Ben-Cohen static int
iopgtable_store_entry_core(struct omap_iommu * obj,struct iotlb_entry * e)6216c32df43SOhad Ben-Cohen iopgtable_store_entry_core(struct omap_iommu *obj, struct iotlb_entry *e)
622fcf3a6efSOhad Ben-Cohen {
6236c32df43SOhad Ben-Cohen 	int (*fn)(struct omap_iommu *, u32, u32, u32);
624fcf3a6efSOhad Ben-Cohen 	u32 prot;
625fcf3a6efSOhad Ben-Cohen 	int err;
626fcf3a6efSOhad Ben-Cohen 
627fcf3a6efSOhad Ben-Cohen 	if (!obj || !e)
628fcf3a6efSOhad Ben-Cohen 		return -EINVAL;
629fcf3a6efSOhad Ben-Cohen 
630fcf3a6efSOhad Ben-Cohen 	switch (e->pgsz) {
631fcf3a6efSOhad Ben-Cohen 	case MMU_CAM_PGSZ_16M:
632fcf3a6efSOhad Ben-Cohen 		fn = iopgd_alloc_super;
633fcf3a6efSOhad Ben-Cohen 		break;
634fcf3a6efSOhad Ben-Cohen 	case MMU_CAM_PGSZ_1M:
635fcf3a6efSOhad Ben-Cohen 		fn = iopgd_alloc_section;
636fcf3a6efSOhad Ben-Cohen 		break;
637fcf3a6efSOhad Ben-Cohen 	case MMU_CAM_PGSZ_64K:
638fcf3a6efSOhad Ben-Cohen 		fn = iopte_alloc_large;
639fcf3a6efSOhad Ben-Cohen 		break;
640fcf3a6efSOhad Ben-Cohen 	case MMU_CAM_PGSZ_4K:
641fcf3a6efSOhad Ben-Cohen 		fn = iopte_alloc_page;
642fcf3a6efSOhad Ben-Cohen 		break;
643fcf3a6efSOhad Ben-Cohen 	default:
644fcf3a6efSOhad Ben-Cohen 		fn = NULL;
645fcf3a6efSOhad Ben-Cohen 		break;
646fcf3a6efSOhad Ben-Cohen 	}
647fcf3a6efSOhad Ben-Cohen 
6487c1ab600SSuman Anna 	if (WARN_ON(!fn))
6497c1ab600SSuman Anna 		return -EINVAL;
6507c1ab600SSuman Anna 
651fcf3a6efSOhad Ben-Cohen 	prot = get_iopte_attr(e);
652fcf3a6efSOhad Ben-Cohen 
653fcf3a6efSOhad Ben-Cohen 	spin_lock(&obj->page_table_lock);
654fcf3a6efSOhad Ben-Cohen 	err = fn(obj, e->da, e->pa, prot);
655fcf3a6efSOhad Ben-Cohen 	spin_unlock(&obj->page_table_lock);
656fcf3a6efSOhad Ben-Cohen 
657fcf3a6efSOhad Ben-Cohen 	return err;
658fcf3a6efSOhad Ben-Cohen }
659fcf3a6efSOhad Ben-Cohen 
660fcf3a6efSOhad Ben-Cohen /**
6616c32df43SOhad Ben-Cohen  * omap_iopgtable_store_entry - Make an iommu pte entry
662fcf3a6efSOhad Ben-Cohen  * @obj:	target iommu
663fcf3a6efSOhad Ben-Cohen  * @e:		an iommu tlb entry info
664fcf3a6efSOhad Ben-Cohen  **/
6654899a563SSuman Anna static int
omap_iopgtable_store_entry(struct omap_iommu * obj,struct iotlb_entry * e)6664899a563SSuman Anna omap_iopgtable_store_entry(struct omap_iommu *obj, struct iotlb_entry *e)
667fcf3a6efSOhad Ben-Cohen {
668fcf3a6efSOhad Ben-Cohen 	int err;
669fcf3a6efSOhad Ben-Cohen 
670fcf3a6efSOhad Ben-Cohen 	flush_iotlb_page(obj, e->da);
671fcf3a6efSOhad Ben-Cohen 	err = iopgtable_store_entry_core(obj, e);
672fcf3a6efSOhad Ben-Cohen 	if (!err)
6735da14a47SOhad Ben-Cohen 		prefetch_iotlb_entry(obj, e);
674fcf3a6efSOhad Ben-Cohen 	return err;
675fcf3a6efSOhad Ben-Cohen }
676fcf3a6efSOhad Ben-Cohen 
677fcf3a6efSOhad Ben-Cohen /**
678fcf3a6efSOhad Ben-Cohen  * iopgtable_lookup_entry - Lookup an iommu pte entry
679fcf3a6efSOhad Ben-Cohen  * @obj:	target iommu
680fcf3a6efSOhad Ben-Cohen  * @da:		iommu device virtual address
681fcf3a6efSOhad Ben-Cohen  * @ppgd:	iommu pgd entry pointer to be returned
682fcf3a6efSOhad Ben-Cohen  * @ppte:	iommu pte entry pointer to be returned
683fcf3a6efSOhad Ben-Cohen  **/
684e1f23813SOhad Ben-Cohen static void
iopgtable_lookup_entry(struct omap_iommu * obj,u32 da,u32 ** ppgd,u32 ** ppte)685e1f23813SOhad Ben-Cohen iopgtable_lookup_entry(struct omap_iommu *obj, u32 da, u32 **ppgd, u32 **ppte)
686fcf3a6efSOhad Ben-Cohen {
687fcf3a6efSOhad Ben-Cohen 	u32 *iopgd, *iopte = NULL;
688fcf3a6efSOhad Ben-Cohen 
689fcf3a6efSOhad Ben-Cohen 	iopgd = iopgd_offset(obj, da);
690fcf3a6efSOhad Ben-Cohen 	if (!*iopgd)
691fcf3a6efSOhad Ben-Cohen 		goto out;
692fcf3a6efSOhad Ben-Cohen 
693fcf3a6efSOhad Ben-Cohen 	if (iopgd_is_table(*iopgd))
694fcf3a6efSOhad Ben-Cohen 		iopte = iopte_offset(iopgd, da);
695fcf3a6efSOhad Ben-Cohen out:
696fcf3a6efSOhad Ben-Cohen 	*ppgd = iopgd;
697fcf3a6efSOhad Ben-Cohen 	*ppte = iopte;
698fcf3a6efSOhad Ben-Cohen }
699fcf3a6efSOhad Ben-Cohen 
iopgtable_clear_entry_core(struct omap_iommu * obj,u32 da)7006c32df43SOhad Ben-Cohen static size_t iopgtable_clear_entry_core(struct omap_iommu *obj, u32 da)
701fcf3a6efSOhad Ben-Cohen {
702fcf3a6efSOhad Ben-Cohen 	size_t bytes;
703fcf3a6efSOhad Ben-Cohen 	u32 *iopgd = iopgd_offset(obj, da);
704fcf3a6efSOhad Ben-Cohen 	int nent = 1;
705bfee0cf0SJosue Albarran 	dma_addr_t pt_dma;
706bfee0cf0SJosue Albarran 	unsigned long pd_offset = iopgd_index(da) * sizeof(da);
707bfee0cf0SJosue Albarran 	unsigned long pt_offset = iopte_index(da) * sizeof(da);
708fcf3a6efSOhad Ben-Cohen 
709fcf3a6efSOhad Ben-Cohen 	if (!*iopgd)
710fcf3a6efSOhad Ben-Cohen 		return 0;
711fcf3a6efSOhad Ben-Cohen 
712fcf3a6efSOhad Ben-Cohen 	if (iopgd_is_table(*iopgd)) {
713fcf3a6efSOhad Ben-Cohen 		int i;
714fcf3a6efSOhad Ben-Cohen 		u32 *iopte = iopte_offset(iopgd, da);
715fcf3a6efSOhad Ben-Cohen 
716fcf3a6efSOhad Ben-Cohen 		bytes = IOPTE_SIZE;
717fcf3a6efSOhad Ben-Cohen 		if (*iopte & IOPTE_LARGE) {
718fcf3a6efSOhad Ben-Cohen 			nent *= 16;
719fcf3a6efSOhad Ben-Cohen 			/* rewind to the 1st entry */
720fcf3a6efSOhad Ben-Cohen 			iopte = iopte_offset(iopgd, (da & IOLARGE_MASK));
721fcf3a6efSOhad Ben-Cohen 		}
722fcf3a6efSOhad Ben-Cohen 		bytes *= nent;
723fcf3a6efSOhad Ben-Cohen 		memset(iopte, 0, nent * sizeof(*iopte));
72404c532a1SRalf Goebel 		pt_dma = iopgd_page_paddr(iopgd);
725bfee0cf0SJosue Albarran 		flush_iopte_range(obj->dev, pt_dma, pt_offset, nent);
726fcf3a6efSOhad Ben-Cohen 
727fcf3a6efSOhad Ben-Cohen 		/*
728fcf3a6efSOhad Ben-Cohen 		 * do table walk to check if this table is necessary or not
729fcf3a6efSOhad Ben-Cohen 		 */
730fcf3a6efSOhad Ben-Cohen 		iopte = iopte_offset(iopgd, 0);
731fcf3a6efSOhad Ben-Cohen 		for (i = 0; i < PTRS_PER_IOPTE; i++)
732fcf3a6efSOhad Ben-Cohen 			if (iopte[i])
733fcf3a6efSOhad Ben-Cohen 				goto out;
734fcf3a6efSOhad Ben-Cohen 
735bfee0cf0SJosue Albarran 		iopte_free(obj, iopte, true);
736fcf3a6efSOhad Ben-Cohen 		nent = 1; /* for the next L1 entry */
737fcf3a6efSOhad Ben-Cohen 	} else {
738fcf3a6efSOhad Ben-Cohen 		bytes = IOPGD_SIZE;
739fcf3a6efSOhad Ben-Cohen 		if ((*iopgd & IOPGD_SUPER) == IOPGD_SUPER) {
740fcf3a6efSOhad Ben-Cohen 			nent *= 16;
741fcf3a6efSOhad Ben-Cohen 			/* rewind to the 1st entry */
742fcf3a6efSOhad Ben-Cohen 			iopgd = iopgd_offset(obj, (da & IOSUPER_MASK));
743fcf3a6efSOhad Ben-Cohen 		}
744fcf3a6efSOhad Ben-Cohen 		bytes *= nent;
745fcf3a6efSOhad Ben-Cohen 	}
746fcf3a6efSOhad Ben-Cohen 	memset(iopgd, 0, nent * sizeof(*iopgd));
747bfee0cf0SJosue Albarran 	flush_iopte_range(obj->dev, obj->pd_dma, pd_offset, nent);
748fcf3a6efSOhad Ben-Cohen out:
749fcf3a6efSOhad Ben-Cohen 	return bytes;
750fcf3a6efSOhad Ben-Cohen }
751fcf3a6efSOhad Ben-Cohen 
752fcf3a6efSOhad Ben-Cohen /**
753fcf3a6efSOhad Ben-Cohen  * iopgtable_clear_entry - Remove an iommu pte entry
754fcf3a6efSOhad Ben-Cohen  * @obj:	target iommu
755fcf3a6efSOhad Ben-Cohen  * @da:		iommu device virtual address
756fcf3a6efSOhad Ben-Cohen  **/
iopgtable_clear_entry(struct omap_iommu * obj,u32 da)7576c32df43SOhad Ben-Cohen static size_t iopgtable_clear_entry(struct omap_iommu *obj, u32 da)
758fcf3a6efSOhad Ben-Cohen {
759fcf3a6efSOhad Ben-Cohen 	size_t bytes;
760fcf3a6efSOhad Ben-Cohen 
761fcf3a6efSOhad Ben-Cohen 	spin_lock(&obj->page_table_lock);
762fcf3a6efSOhad Ben-Cohen 
763fcf3a6efSOhad Ben-Cohen 	bytes = iopgtable_clear_entry_core(obj, da);
764fcf3a6efSOhad Ben-Cohen 	flush_iotlb_page(obj, da);
765fcf3a6efSOhad Ben-Cohen 
766fcf3a6efSOhad Ben-Cohen 	spin_unlock(&obj->page_table_lock);
767fcf3a6efSOhad Ben-Cohen 
768fcf3a6efSOhad Ben-Cohen 	return bytes;
769fcf3a6efSOhad Ben-Cohen }
770fcf3a6efSOhad Ben-Cohen 
iopgtable_clear_entry_all(struct omap_iommu * obj)7716c32df43SOhad Ben-Cohen static void iopgtable_clear_entry_all(struct omap_iommu *obj)
772fcf3a6efSOhad Ben-Cohen {
773bfee0cf0SJosue Albarran 	unsigned long offset;
774fcf3a6efSOhad Ben-Cohen 	int i;
775fcf3a6efSOhad Ben-Cohen 
776fcf3a6efSOhad Ben-Cohen 	spin_lock(&obj->page_table_lock);
777fcf3a6efSOhad Ben-Cohen 
778fcf3a6efSOhad Ben-Cohen 	for (i = 0; i < PTRS_PER_IOPGD; i++) {
779fcf3a6efSOhad Ben-Cohen 		u32 da;
780fcf3a6efSOhad Ben-Cohen 		u32 *iopgd;
781fcf3a6efSOhad Ben-Cohen 
782fcf3a6efSOhad Ben-Cohen 		da = i << IOPGD_SHIFT;
783fcf3a6efSOhad Ben-Cohen 		iopgd = iopgd_offset(obj, da);
784bfee0cf0SJosue Albarran 		offset = iopgd_index(da) * sizeof(da);
785fcf3a6efSOhad Ben-Cohen 
786fcf3a6efSOhad Ben-Cohen 		if (!*iopgd)
787fcf3a6efSOhad Ben-Cohen 			continue;
788fcf3a6efSOhad Ben-Cohen 
789fcf3a6efSOhad Ben-Cohen 		if (iopgd_is_table(*iopgd))
790bfee0cf0SJosue Albarran 			iopte_free(obj, iopte_offset(iopgd, 0), true);
791fcf3a6efSOhad Ben-Cohen 
792fcf3a6efSOhad Ben-Cohen 		*iopgd = 0;
793bfee0cf0SJosue Albarran 		flush_iopte_range(obj->dev, obj->pd_dma, offset, 1);
794fcf3a6efSOhad Ben-Cohen 	}
795fcf3a6efSOhad Ben-Cohen 
796fcf3a6efSOhad Ben-Cohen 	flush_iotlb_all(obj);
797fcf3a6efSOhad Ben-Cohen 
798fcf3a6efSOhad Ben-Cohen 	spin_unlock(&obj->page_table_lock);
799fcf3a6efSOhad Ben-Cohen }
800fcf3a6efSOhad Ben-Cohen 
801fcf3a6efSOhad Ben-Cohen /*
802fcf3a6efSOhad Ben-Cohen  *	Device IOMMU generic operations
803fcf3a6efSOhad Ben-Cohen  */
iommu_fault_handler(int irq,void * data)804fcf3a6efSOhad Ben-Cohen static irqreturn_t iommu_fault_handler(int irq, void *data)
805fcf3a6efSOhad Ben-Cohen {
806fcf3a6efSOhad Ben-Cohen 	u32 da, errs;
807fcf3a6efSOhad Ben-Cohen 	u32 *iopgd, *iopte;
8086c32df43SOhad Ben-Cohen 	struct omap_iommu *obj = data;
809e7f10f02SOhad Ben-Cohen 	struct iommu_domain *domain = obj->domain;
8108cf851e0SJoerg Roedel 	struct omap_iommu_domain *omap_domain = to_omap_domain(domain);
811fcf3a6efSOhad Ben-Cohen 
8120d364288SSuman Anna 	if (!omap_domain->dev)
813fcf3a6efSOhad Ben-Cohen 		return IRQ_NONE;
814fcf3a6efSOhad Ben-Cohen 
815fcf3a6efSOhad Ben-Cohen 	errs = iommu_report_fault(obj, &da);
816fcf3a6efSOhad Ben-Cohen 	if (errs == 0)
817fcf3a6efSOhad Ben-Cohen 		return IRQ_HANDLED;
818fcf3a6efSOhad Ben-Cohen 
819fcf3a6efSOhad Ben-Cohen 	/* Fault callback or TLB/PTE Dynamic loading */
820e7f10f02SOhad Ben-Cohen 	if (!report_iommu_fault(domain, obj->dev, da, 0))
821fcf3a6efSOhad Ben-Cohen 		return IRQ_HANDLED;
822fcf3a6efSOhad Ben-Cohen 
823159d3e35SFernando Guzman Lugo 	iommu_write_reg(obj, 0, MMU_IRQENABLE);
824fcf3a6efSOhad Ben-Cohen 
825fcf3a6efSOhad Ben-Cohen 	iopgd = iopgd_offset(obj, da);
826fcf3a6efSOhad Ben-Cohen 
827fcf3a6efSOhad Ben-Cohen 	if (!iopgd_is_table(*iopgd)) {
828b6c2e09fSSuman Anna 		dev_err(obj->dev, "%s: errs:0x%08x da:0x%08x pgd:0x%p *pgd:px%08x\n",
829b6c2e09fSSuman Anna 			obj->name, errs, da, iopgd, *iopgd);
830fcf3a6efSOhad Ben-Cohen 		return IRQ_NONE;
831fcf3a6efSOhad Ben-Cohen 	}
832fcf3a6efSOhad Ben-Cohen 
833fcf3a6efSOhad Ben-Cohen 	iopte = iopte_offset(iopgd, da);
834fcf3a6efSOhad Ben-Cohen 
835b6c2e09fSSuman Anna 	dev_err(obj->dev, "%s: errs:0x%08x da:0x%08x pgd:0x%p *pgd:0x%08x pte:0x%p *pte:0x%08x\n",
836b6c2e09fSSuman Anna 		obj->name, errs, da, iopgd, *iopgd, iopte, *iopte);
837fcf3a6efSOhad Ben-Cohen 
838fcf3a6efSOhad Ben-Cohen 	return IRQ_NONE;
839fcf3a6efSOhad Ben-Cohen }
840fcf3a6efSOhad Ben-Cohen 
841fcf3a6efSOhad Ben-Cohen /**
842fcf3a6efSOhad Ben-Cohen  * omap_iommu_attach() - attach iommu device to an iommu domain
843ede1c2e7SJoerg Roedel  * @obj:	target omap iommu device
844fcf3a6efSOhad Ben-Cohen  * @iopgd:	page table
845fcf3a6efSOhad Ben-Cohen  **/
omap_iommu_attach(struct omap_iommu * obj,u32 * iopgd)846ede1c2e7SJoerg Roedel static int omap_iommu_attach(struct omap_iommu *obj, u32 *iopgd)
847fcf3a6efSOhad Ben-Cohen {
8487ee08b9eSSuman Anna 	int err;
849fcf3a6efSOhad Ben-Cohen 
850fcf3a6efSOhad Ben-Cohen 	spin_lock(&obj->iommu_lock);
851fcf3a6efSOhad Ben-Cohen 
852bfee0cf0SJosue Albarran 	obj->pd_dma = dma_map_single(obj->dev, iopgd, IOPGD_TABLE_SIZE,
853bfee0cf0SJosue Albarran 				     DMA_TO_DEVICE);
854bfee0cf0SJosue Albarran 	if (dma_mapping_error(obj->dev, obj->pd_dma)) {
855bfee0cf0SJosue Albarran 		dev_err(obj->dev, "DMA map error for L1 table\n");
856bfee0cf0SJosue Albarran 		err = -ENOMEM;
857bfee0cf0SJosue Albarran 		goto out_err;
858bfee0cf0SJosue Albarran 	}
859bfee0cf0SJosue Albarran 
860fcf3a6efSOhad Ben-Cohen 	obj->iopgd = iopgd;
861fcf3a6efSOhad Ben-Cohen 	err = iommu_enable(obj);
862fcf3a6efSOhad Ben-Cohen 	if (err)
863bfee0cf0SJosue Albarran 		goto out_err;
864fcf3a6efSOhad Ben-Cohen 	flush_iotlb_all(obj);
865fcf3a6efSOhad Ben-Cohen 
866fcf3a6efSOhad Ben-Cohen 	spin_unlock(&obj->iommu_lock);
867fcf3a6efSOhad Ben-Cohen 
868fcf3a6efSOhad Ben-Cohen 	dev_dbg(obj->dev, "%s: %s\n", __func__, obj->name);
869ede1c2e7SJoerg Roedel 
870ede1c2e7SJoerg Roedel 	return 0;
871fcf3a6efSOhad Ben-Cohen 
872bfee0cf0SJosue Albarran out_err:
873fcf3a6efSOhad Ben-Cohen 	spin_unlock(&obj->iommu_lock);
874ede1c2e7SJoerg Roedel 
875ede1c2e7SJoerg Roedel 	return err;
876fcf3a6efSOhad Ben-Cohen }
877fcf3a6efSOhad Ben-Cohen 
878fcf3a6efSOhad Ben-Cohen /**
879fcf3a6efSOhad Ben-Cohen  * omap_iommu_detach - release iommu device
880fcf3a6efSOhad Ben-Cohen  * @obj:	target iommu
881fcf3a6efSOhad Ben-Cohen  **/
omap_iommu_detach(struct omap_iommu * obj)8826c32df43SOhad Ben-Cohen static void omap_iommu_detach(struct omap_iommu *obj)
883fcf3a6efSOhad Ben-Cohen {
884fcf3a6efSOhad Ben-Cohen 	if (!obj || IS_ERR(obj))
885fcf3a6efSOhad Ben-Cohen 		return;
886fcf3a6efSOhad Ben-Cohen 
887fcf3a6efSOhad Ben-Cohen 	spin_lock(&obj->iommu_lock);
888fcf3a6efSOhad Ben-Cohen 
889bfee0cf0SJosue Albarran 	dma_unmap_single(obj->dev, obj->pd_dma, IOPGD_TABLE_SIZE,
890bfee0cf0SJosue Albarran 			 DMA_TO_DEVICE);
891bfee0cf0SJosue Albarran 	obj->pd_dma = 0;
892fcf3a6efSOhad Ben-Cohen 	obj->iopgd = NULL;
893c3b44a06SSuman Anna 	iommu_disable(obj);
894fcf3a6efSOhad Ben-Cohen 
895fcf3a6efSOhad Ben-Cohen 	spin_unlock(&obj->iommu_lock);
896fcf3a6efSOhad Ben-Cohen 
897fcf3a6efSOhad Ben-Cohen 	dev_dbg(obj->dev, "%s: %s\n", __func__, obj->name);
898fcf3a6efSOhad Ben-Cohen }
899fcf3a6efSOhad Ben-Cohen 
omap_iommu_save_tlb_entries(struct omap_iommu * obj)900c3b44a06SSuman Anna static void omap_iommu_save_tlb_entries(struct omap_iommu *obj)
901c3b44a06SSuman Anna {
902c3b44a06SSuman Anna 	struct iotlb_lock lock;
903c3b44a06SSuman Anna 	struct cr_regs cr;
904c3b44a06SSuman Anna 	struct cr_regs *tmp;
905c3b44a06SSuman Anna 	int i;
906c3b44a06SSuman Anna 
907c3b44a06SSuman Anna 	/* check if there are any locked tlbs to save */
908c3b44a06SSuman Anna 	iotlb_lock_get(obj, &lock);
909c3b44a06SSuman Anna 	obj->num_cr_ctx = lock.base;
910c3b44a06SSuman Anna 	if (!obj->num_cr_ctx)
911c3b44a06SSuman Anna 		return;
912c3b44a06SSuman Anna 
913c3b44a06SSuman Anna 	tmp = obj->cr_ctx;
914c3b44a06SSuman Anna 	for_each_iotlb_cr(obj, obj->num_cr_ctx, i, cr)
915c3b44a06SSuman Anna 		* tmp++ = cr;
916c3b44a06SSuman Anna }
917c3b44a06SSuman Anna 
omap_iommu_restore_tlb_entries(struct omap_iommu * obj)918c3b44a06SSuman Anna static void omap_iommu_restore_tlb_entries(struct omap_iommu *obj)
919c3b44a06SSuman Anna {
920c3b44a06SSuman Anna 	struct iotlb_lock l;
921c3b44a06SSuman Anna 	struct cr_regs *tmp;
922c3b44a06SSuman Anna 	int i;
923c3b44a06SSuman Anna 
924c3b44a06SSuman Anna 	/* no locked tlbs to restore */
925c3b44a06SSuman Anna 	if (!obj->num_cr_ctx)
926c3b44a06SSuman Anna 		return;
927c3b44a06SSuman Anna 
928c3b44a06SSuman Anna 	l.base = 0;
929c3b44a06SSuman Anna 	tmp = obj->cr_ctx;
930c3b44a06SSuman Anna 	for (i = 0; i < obj->num_cr_ctx; i++, tmp++) {
931c3b44a06SSuman Anna 		l.vict = i;
932c3b44a06SSuman Anna 		iotlb_lock_set(obj, &l);
933c3b44a06SSuman Anna 		iotlb_load_cr(obj, tmp);
934c3b44a06SSuman Anna 	}
935c3b44a06SSuman Anna 	l.base = obj->num_cr_ctx;
936c3b44a06SSuman Anna 	l.vict = i;
937c3b44a06SSuman Anna 	iotlb_lock_set(obj, &l);
938c3b44a06SSuman Anna }
939c3b44a06SSuman Anna 
940db8918f6SSuman Anna /**
941d9c4d8a6SSuman Anna  * omap_iommu_domain_deactivate - deactivate attached iommu devices
942d9c4d8a6SSuman Anna  * @domain: iommu domain attached to the target iommu device
943d9c4d8a6SSuman Anna  *
944d9c4d8a6SSuman Anna  * This API allows the client devices of IOMMU devices to suspend
945d9c4d8a6SSuman Anna  * the IOMMUs they control at runtime, after they are idled and
946d9c4d8a6SSuman Anna  * suspended all activity. System Suspend will leverage the PM
947d9c4d8a6SSuman Anna  * driver late callbacks.
948d9c4d8a6SSuman Anna  **/
omap_iommu_domain_deactivate(struct iommu_domain * domain)949d9c4d8a6SSuman Anna int omap_iommu_domain_deactivate(struct iommu_domain *domain)
950d9c4d8a6SSuman Anna {
951d9c4d8a6SSuman Anna 	struct omap_iommu_domain *omap_domain = to_omap_domain(domain);
952d9c4d8a6SSuman Anna 	struct omap_iommu_device *iommu;
953d9c4d8a6SSuman Anna 	struct omap_iommu *oiommu;
954d9c4d8a6SSuman Anna 	int i;
955d9c4d8a6SSuman Anna 
956d9c4d8a6SSuman Anna 	if (!omap_domain->dev)
957d9c4d8a6SSuman Anna 		return 0;
958d9c4d8a6SSuman Anna 
959d9c4d8a6SSuman Anna 	iommu = omap_domain->iommus;
960d9c4d8a6SSuman Anna 	iommu += (omap_domain->num_iommus - 1);
961d9c4d8a6SSuman Anna 	for (i = 0; i < omap_domain->num_iommus; i++, iommu--) {
962d9c4d8a6SSuman Anna 		oiommu = iommu->iommu_dev;
963d9c4d8a6SSuman Anna 		pm_runtime_put_sync(oiommu->dev);
964d9c4d8a6SSuman Anna 	}
965d9c4d8a6SSuman Anna 
966d9c4d8a6SSuman Anna 	return 0;
967d9c4d8a6SSuman Anna }
968d9c4d8a6SSuman Anna EXPORT_SYMBOL_GPL(omap_iommu_domain_deactivate);
969d9c4d8a6SSuman Anna 
970d9c4d8a6SSuman Anna /**
971d9c4d8a6SSuman Anna  * omap_iommu_domain_activate - activate attached iommu devices
972d9c4d8a6SSuman Anna  * @domain: iommu domain attached to the target iommu device
973d9c4d8a6SSuman Anna  *
974d9c4d8a6SSuman Anna  * This API allows the client devices of IOMMU devices to resume the
975d9c4d8a6SSuman Anna  * IOMMUs they control at runtime, before they can resume operations.
976d9c4d8a6SSuman Anna  * System Resume will leverage the PM driver late callbacks.
977d9c4d8a6SSuman Anna  **/
omap_iommu_domain_activate(struct iommu_domain * domain)978d9c4d8a6SSuman Anna int omap_iommu_domain_activate(struct iommu_domain *domain)
979d9c4d8a6SSuman Anna {
980d9c4d8a6SSuman Anna 	struct omap_iommu_domain *omap_domain = to_omap_domain(domain);
981d9c4d8a6SSuman Anna 	struct omap_iommu_device *iommu;
982d9c4d8a6SSuman Anna 	struct omap_iommu *oiommu;
983d9c4d8a6SSuman Anna 	int i;
984d9c4d8a6SSuman Anna 
985d9c4d8a6SSuman Anna 	if (!omap_domain->dev)
986d9c4d8a6SSuman Anna 		return 0;
987d9c4d8a6SSuman Anna 
988d9c4d8a6SSuman Anna 	iommu = omap_domain->iommus;
989d9c4d8a6SSuman Anna 	for (i = 0; i < omap_domain->num_iommus; i++, iommu++) {
990d9c4d8a6SSuman Anna 		oiommu = iommu->iommu_dev;
991d9c4d8a6SSuman Anna 		pm_runtime_get_sync(oiommu->dev);
992d9c4d8a6SSuman Anna 	}
993d9c4d8a6SSuman Anna 
994d9c4d8a6SSuman Anna 	return 0;
995d9c4d8a6SSuman Anna }
996d9c4d8a6SSuman Anna EXPORT_SYMBOL_GPL(omap_iommu_domain_activate);
997d9c4d8a6SSuman Anna 
998d9c4d8a6SSuman Anna /**
999db8918f6SSuman Anna  * omap_iommu_runtime_suspend - disable an iommu device
1000db8918f6SSuman Anna  * @dev:	iommu device
1001db8918f6SSuman Anna  *
1002db8918f6SSuman Anna  * This function performs all that is necessary to disable an
1003db8918f6SSuman Anna  * IOMMU device, either during final detachment from a client
1004db8918f6SSuman Anna  * device, or during system/runtime suspend of the device. This
1005db8918f6SSuman Anna  * includes programming all the appropriate IOMMU registers, and
1006db8918f6SSuman Anna  * managing the associated omap_hwmod's state and the device's
1007c3b44a06SSuman Anna  * reset line. This function also saves the context of any
1008c3b44a06SSuman Anna  * locked TLBs if suspending.
1009db8918f6SSuman Anna  **/
omap_iommu_runtime_suspend(struct device * dev)101096088a20SArnd Bergmann static __maybe_unused int omap_iommu_runtime_suspend(struct device *dev)
1011db8918f6SSuman Anna {
1012db8918f6SSuman Anna 	struct platform_device *pdev = to_platform_device(dev);
1013db8918f6SSuman Anna 	struct iommu_platform_data *pdata = dev_get_platdata(dev);
1014db8918f6SSuman Anna 	struct omap_iommu *obj = to_iommu(dev);
1015db8918f6SSuman Anna 	int ret;
1016db8918f6SSuman Anna 
1017c3b44a06SSuman Anna 	/* save the TLBs only during suspend, and not for power down */
1018c3b44a06SSuman Anna 	if (obj->domain && obj->iopgd)
1019c3b44a06SSuman Anna 		omap_iommu_save_tlb_entries(obj);
1020c3b44a06SSuman Anna 
1021db8918f6SSuman Anna 	omap2_iommu_disable(obj);
1022db8918f6SSuman Anna 
1023db8918f6SSuman Anna 	if (pdata && pdata->device_idle)
1024db8918f6SSuman Anna 		pdata->device_idle(pdev);
1025db8918f6SSuman Anna 
1026db8918f6SSuman Anna 	if (pdata && pdata->assert_reset)
1027db8918f6SSuman Anna 		pdata->assert_reset(pdev, pdata->reset_name);
1028db8918f6SSuman Anna 
1029db8918f6SSuman Anna 	if (pdata && pdata->set_pwrdm_constraint) {
1030db8918f6SSuman Anna 		ret = pdata->set_pwrdm_constraint(pdev, false, &obj->pwrst);
1031db8918f6SSuman Anna 		if (ret) {
1032db8918f6SSuman Anna 			dev_warn(obj->dev, "pwrdm_constraint failed to be reset, status = %d\n",
1033db8918f6SSuman Anna 				 ret);
1034db8918f6SSuman Anna 		}
1035db8918f6SSuman Anna 	}
1036db8918f6SSuman Anna 
1037db8918f6SSuman Anna 	return 0;
1038db8918f6SSuman Anna }
1039db8918f6SSuman Anna 
1040db8918f6SSuman Anna /**
1041db8918f6SSuman Anna  * omap_iommu_runtime_resume - enable an iommu device
1042db8918f6SSuman Anna  * @dev:	iommu device
1043db8918f6SSuman Anna  *
1044db8918f6SSuman Anna  * This function performs all that is necessary to enable an
1045db8918f6SSuman Anna  * IOMMU device, either during initial attachment to a client
1046db8918f6SSuman Anna  * device, or during system/runtime resume of the device. This
1047db8918f6SSuman Anna  * includes programming all the appropriate IOMMU registers, and
1048db8918f6SSuman Anna  * managing the associated omap_hwmod's state and the device's
1049c3b44a06SSuman Anna  * reset line. The function also restores any locked TLBs if
1050c3b44a06SSuman Anna  * resuming after a suspend.
1051db8918f6SSuman Anna  **/
omap_iommu_runtime_resume(struct device * dev)105296088a20SArnd Bergmann static __maybe_unused int omap_iommu_runtime_resume(struct device *dev)
1053db8918f6SSuman Anna {
1054db8918f6SSuman Anna 	struct platform_device *pdev = to_platform_device(dev);
1055db8918f6SSuman Anna 	struct iommu_platform_data *pdata = dev_get_platdata(dev);
1056db8918f6SSuman Anna 	struct omap_iommu *obj = to_iommu(dev);
1057db8918f6SSuman Anna 	int ret = 0;
1058db8918f6SSuman Anna 
1059db8918f6SSuman Anna 	if (pdata && pdata->set_pwrdm_constraint) {
1060db8918f6SSuman Anna 		ret = pdata->set_pwrdm_constraint(pdev, true, &obj->pwrst);
1061db8918f6SSuman Anna 		if (ret) {
1062db8918f6SSuman Anna 			dev_warn(obj->dev, "pwrdm_constraint failed to be set, status = %d\n",
1063db8918f6SSuman Anna 				 ret);
1064db8918f6SSuman Anna 		}
1065db8918f6SSuman Anna 	}
1066db8918f6SSuman Anna 
1067db8918f6SSuman Anna 	if (pdata && pdata->deassert_reset) {
1068db8918f6SSuman Anna 		ret = pdata->deassert_reset(pdev, pdata->reset_name);
1069db8918f6SSuman Anna 		if (ret) {
1070db8918f6SSuman Anna 			dev_err(dev, "deassert_reset failed: %d\n", ret);
1071db8918f6SSuman Anna 			return ret;
1072db8918f6SSuman Anna 		}
1073db8918f6SSuman Anna 	}
1074db8918f6SSuman Anna 
1075db8918f6SSuman Anna 	if (pdata && pdata->device_enable)
1076db8918f6SSuman Anna 		pdata->device_enable(pdev);
1077db8918f6SSuman Anna 
1078c3b44a06SSuman Anna 	/* restore the TLBs only during resume, and not for power up */
1079c3b44a06SSuman Anna 	if (obj->domain)
1080c3b44a06SSuman Anna 		omap_iommu_restore_tlb_entries(obj);
1081c3b44a06SSuman Anna 
1082db8918f6SSuman Anna 	ret = omap2_iommu_enable(obj);
1083db8918f6SSuman Anna 
1084db8918f6SSuman Anna 	return ret;
1085db8918f6SSuman Anna }
1086db8918f6SSuman Anna 
1087c4206c4eSSuman Anna /**
108830209b93SJohn Garry  * omap_iommu_prepare - prepare() dev_pm_ops implementation
1089c4206c4eSSuman Anna  * @dev:	iommu device
1090c4206c4eSSuman Anna  *
1091c4206c4eSSuman Anna  * This function performs the necessary checks to determine if the IOMMU
1092c4206c4eSSuman Anna  * device needs suspending or not. The function checks if the runtime_pm
1093c4206c4eSSuman Anna  * status of the device is suspended, and returns 1 in that case. This
1094c4206c4eSSuman Anna  * results in the PM core to skip invoking any of the Sleep PM callbacks
1095c4206c4eSSuman Anna  * (suspend, suspend_late, resume, resume_early etc).
1096c4206c4eSSuman Anna  */
omap_iommu_prepare(struct device * dev)1097c4206c4eSSuman Anna static int omap_iommu_prepare(struct device *dev)
1098c4206c4eSSuman Anna {
1099c4206c4eSSuman Anna 	if (pm_runtime_status_suspended(dev))
1100c4206c4eSSuman Anna 		return 1;
1101c4206c4eSSuman Anna 	return 0;
1102c4206c4eSSuman Anna }
1103c4206c4eSSuman Anna 
omap_iommu_can_register(struct platform_device * pdev)11049d5018deSSuman Anna static bool omap_iommu_can_register(struct platform_device *pdev)
11059d5018deSSuman Anna {
11069d5018deSSuman Anna 	struct device_node *np = pdev->dev.of_node;
11079d5018deSSuman Anna 
11089d5018deSSuman Anna 	if (!of_device_is_compatible(np, "ti,dra7-dsp-iommu"))
11099d5018deSSuman Anna 		return true;
11109d5018deSSuman Anna 
11119d5018deSSuman Anna 	/*
11129d5018deSSuman Anna 	 * restrict IOMMU core registration only for processor-port MDMA MMUs
11139d5018deSSuman Anna 	 * on DRA7 DSPs
11149d5018deSSuman Anna 	 */
11159d5018deSSuman Anna 	if ((!strcmp(dev_name(&pdev->dev), "40d01000.mmu")) ||
11169d5018deSSuman Anna 	    (!strcmp(dev_name(&pdev->dev), "41501000.mmu")))
11179d5018deSSuman Anna 		return true;
11189d5018deSSuman Anna 
11199d5018deSSuman Anna 	return false;
11209d5018deSSuman Anna }
11219d5018deSSuman Anna 
omap_iommu_dra7_get_dsp_system_cfg(struct platform_device * pdev,struct omap_iommu * obj)11223ca9299eSSuman Anna static int omap_iommu_dra7_get_dsp_system_cfg(struct platform_device *pdev,
11233ca9299eSSuman Anna 					      struct omap_iommu *obj)
11243ca9299eSSuman Anna {
11253ca9299eSSuman Anna 	struct device_node *np = pdev->dev.of_node;
11263ca9299eSSuman Anna 	int ret;
11273ca9299eSSuman Anna 
11283ca9299eSSuman Anna 	if (!of_device_is_compatible(np, "ti,dra7-dsp-iommu"))
11293ca9299eSSuman Anna 		return 0;
11303ca9299eSSuman Anna 
11313ca9299eSSuman Anna 	if (!of_property_read_bool(np, "ti,syscon-mmuconfig")) {
11323ca9299eSSuman Anna 		dev_err(&pdev->dev, "ti,syscon-mmuconfig property is missing\n");
11333ca9299eSSuman Anna 		return -EINVAL;
11343ca9299eSSuman Anna 	}
11353ca9299eSSuman Anna 
11363ca9299eSSuman Anna 	obj->syscfg =
11373ca9299eSSuman Anna 		syscon_regmap_lookup_by_phandle(np, "ti,syscon-mmuconfig");
11383ca9299eSSuman Anna 	if (IS_ERR(obj->syscfg)) {
11393ca9299eSSuman Anna 		/* can fail with -EPROBE_DEFER */
11403ca9299eSSuman Anna 		ret = PTR_ERR(obj->syscfg);
11413ca9299eSSuman Anna 		return ret;
11423ca9299eSSuman Anna 	}
11433ca9299eSSuman Anna 
11443ca9299eSSuman Anna 	if (of_property_read_u32_index(np, "ti,syscon-mmuconfig", 1,
11453ca9299eSSuman Anna 				       &obj->id)) {
11463ca9299eSSuman Anna 		dev_err(&pdev->dev, "couldn't get the IOMMU instance id within subsystem\n");
11473ca9299eSSuman Anna 		return -EINVAL;
11483ca9299eSSuman Anna 	}
11493ca9299eSSuman Anna 
11503ca9299eSSuman Anna 	if (obj->id != 0 && obj->id != 1) {
11513ca9299eSSuman Anna 		dev_err(&pdev->dev, "invalid IOMMU instance id\n");
11523ca9299eSSuman Anna 		return -EINVAL;
11533ca9299eSSuman Anna 	}
11543ca9299eSSuman Anna 
11553ca9299eSSuman Anna 	return 0;
11563ca9299eSSuman Anna }
11573ca9299eSSuman Anna 
1158fcf3a6efSOhad Ben-Cohen /*
1159fcf3a6efSOhad Ben-Cohen  *	OMAP Device MMU(IOMMU) detection
1160fcf3a6efSOhad Ben-Cohen  */
omap_iommu_probe(struct platform_device * pdev)1161d34d6517SGreg Kroah-Hartman static int omap_iommu_probe(struct platform_device *pdev)
1162fcf3a6efSOhad Ben-Cohen {
1163fcf3a6efSOhad Ben-Cohen 	int err = -ENODEV;
1164fcf3a6efSOhad Ben-Cohen 	int irq;
11656c32df43SOhad Ben-Cohen 	struct omap_iommu *obj;
1166fcf3a6efSOhad Ben-Cohen 	struct resource *res;
11673c92748dSFlorian Vaussard 	struct device_node *of = pdev->dev.of_node;
1168fcf3a6efSOhad Ben-Cohen 
116949a57ef7SSuman Anna 	if (!of) {
117049a57ef7SSuman Anna 		pr_err("%s: only DT-based devices are supported\n", __func__);
117149a57ef7SSuman Anna 		return -ENODEV;
117249a57ef7SSuman Anna 	}
117349a57ef7SSuman Anna 
1174f129b3dfSSuman Anna 	obj = devm_kzalloc(&pdev->dev, sizeof(*obj) + MMU_REG_SIZE, GFP_KERNEL);
1175fcf3a6efSOhad Ben-Cohen 	if (!obj)
1176fcf3a6efSOhad Ben-Cohen 		return -ENOMEM;
1177fcf3a6efSOhad Ben-Cohen 
1178db8918f6SSuman Anna 	/*
1179db8918f6SSuman Anna 	 * self-manage the ordering dependencies between omap_device_enable/idle
1180db8918f6SSuman Anna 	 * and omap_device_assert/deassert_hardreset API
1181db8918f6SSuman Anna 	 */
1182db8918f6SSuman Anna 	if (pdev->dev.pm_domain) {
1183db8918f6SSuman Anna 		dev_dbg(&pdev->dev, "device pm_domain is being reset\n");
1184db8918f6SSuman Anna 		pdev->dev.pm_domain = NULL;
1185db8918f6SSuman Anna 	}
1186db8918f6SSuman Anna 
11873c92748dSFlorian Vaussard 	obj->name = dev_name(&pdev->dev);
11883c92748dSFlorian Vaussard 	obj->nr_tlb_entries = 32;
118949a57ef7SSuman Anna 	err = of_property_read_u32(of, "ti,#tlb-entries", &obj->nr_tlb_entries);
11903c92748dSFlorian Vaussard 	if (err && err != -EINVAL)
11913c92748dSFlorian Vaussard 		return err;
11923c92748dSFlorian Vaussard 	if (obj->nr_tlb_entries != 32 && obj->nr_tlb_entries != 8)
11933c92748dSFlorian Vaussard 		return -EINVAL;
11940c043164SRob Herring 	if (of_property_read_bool(of, "ti,iommu-bus-err-back"))
1195b148d5fbSSuman Anna 		obj->has_bus_err_back = MMU_GP_REG_BUS_ERR_BACK_EN;
11963c92748dSFlorian Vaussard 
11973c92748dSFlorian Vaussard 	obj->dev = &pdev->dev;
11983c92748dSFlorian Vaussard 	obj->ctx = (void *)obj + sizeof(*obj);
1199c3b44a06SSuman Anna 	obj->cr_ctx = devm_kzalloc(&pdev->dev,
1200c3b44a06SSuman Anna 				   sizeof(*obj->cr_ctx) * obj->nr_tlb_entries,
1201c3b44a06SSuman Anna 				   GFP_KERNEL);
1202c3b44a06SSuman Anna 	if (!obj->cr_ctx)
1203c3b44a06SSuman Anna 		return -ENOMEM;
1204fcf3a6efSOhad Ben-Cohen 
1205fcf3a6efSOhad Ben-Cohen 	spin_lock_init(&obj->iommu_lock);
1206fcf3a6efSOhad Ben-Cohen 	spin_lock_init(&obj->page_table_lock);
1207fcf3a6efSOhad Ben-Cohen 
1208fcf3a6efSOhad Ben-Cohen 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1209f129b3dfSSuman Anna 	obj->regbase = devm_ioremap_resource(obj->dev, res);
1210f129b3dfSSuman Anna 	if (IS_ERR(obj->regbase))
1211f129b3dfSSuman Anna 		return PTR_ERR(obj->regbase);
1212fcf3a6efSOhad Ben-Cohen 
12133ca9299eSSuman Anna 	err = omap_iommu_dra7_get_dsp_system_cfg(pdev, obj);
12143ca9299eSSuman Anna 	if (err)
12153ca9299eSSuman Anna 		return err;
12163ca9299eSSuman Anna 
1217fcf3a6efSOhad Ben-Cohen 	irq = platform_get_irq(pdev, 0);
1218f129b3dfSSuman Anna 	if (irq < 0)
1219f129b3dfSSuman Anna 		return -ENODEV;
1220f129b3dfSSuman Anna 
1221f129b3dfSSuman Anna 	err = devm_request_irq(obj->dev, irq, iommu_fault_handler, IRQF_SHARED,
1222f129b3dfSSuman Anna 			       dev_name(obj->dev), obj);
1223fcf3a6efSOhad Ben-Cohen 	if (err < 0)
1224f129b3dfSSuman Anna 		return err;
1225fcf3a6efSOhad Ben-Cohen 	platform_set_drvdata(pdev, obj);
1226fcf3a6efSOhad Ben-Cohen 
12279d5018deSSuman Anna 	if (omap_iommu_can_register(pdev)) {
122828ae1e3eSJoerg Roedel 		obj->group = iommu_group_alloc();
122928ae1e3eSJoerg Roedel 		if (IS_ERR(obj->group))
123028ae1e3eSJoerg Roedel 			return PTR_ERR(obj->group);
123128ae1e3eSJoerg Roedel 
12329d5018deSSuman Anna 		err = iommu_device_sysfs_add(&obj->iommu, obj->dev, NULL,
12339d5018deSSuman Anna 					     obj->name);
123401611fe8SJoerg Roedel 		if (err)
123528ae1e3eSJoerg Roedel 			goto out_group;
123601611fe8SJoerg Roedel 
12372d471b20SRobin Murphy 		err = iommu_device_register(&obj->iommu, &omap_iommu_ops, &pdev->dev);
123801611fe8SJoerg Roedel 		if (err)
123901611fe8SJoerg Roedel 			goto out_sysfs;
12409d5018deSSuman Anna 	}
124101611fe8SJoerg Roedel 
1242ebf7cda0SOmar Ramirez Luna 	pm_runtime_enable(obj->dev);
1243ebf7cda0SOmar Ramirez Luna 
124461c75352SSuman Anna 	omap_iommu_debugfs_add(obj);
124561c75352SSuman Anna 
1246fcf3a6efSOhad Ben-Cohen 	dev_info(&pdev->dev, "%s registered\n", obj->name);
124728ae1e3eSJoerg Roedel 
1248c822b37cSJoerg Roedel 	/* Re-probe bus to probe device attached to this IOMMU */
1249c822b37cSJoerg Roedel 	bus_iommu_probe(&platform_bus_type);
1250604629bcSTero Kristo 
1251fcf3a6efSOhad Ben-Cohen 	return 0;
125201611fe8SJoerg Roedel 
125301611fe8SJoerg Roedel out_sysfs:
125401611fe8SJoerg Roedel 	iommu_device_sysfs_remove(&obj->iommu);
125528ae1e3eSJoerg Roedel out_group:
125628ae1e3eSJoerg Roedel 	iommu_group_put(obj->group);
125701611fe8SJoerg Roedel 	return err;
1258fcf3a6efSOhad Ben-Cohen }
1259fcf3a6efSOhad Ben-Cohen 
omap_iommu_remove(struct platform_device * pdev)1260*5930df68SUwe Kleine-König static void omap_iommu_remove(struct platform_device *pdev)
1261fcf3a6efSOhad Ben-Cohen {
12626c32df43SOhad Ben-Cohen 	struct omap_iommu *obj = platform_get_drvdata(pdev);
1263fcf3a6efSOhad Ben-Cohen 
12649d5018deSSuman Anna 	if (obj->group) {
126528ae1e3eSJoerg Roedel 		iommu_group_put(obj->group);
126628ae1e3eSJoerg Roedel 		obj->group = NULL;
126728ae1e3eSJoerg Roedel 
126801611fe8SJoerg Roedel 		iommu_device_sysfs_remove(&obj->iommu);
126901611fe8SJoerg Roedel 		iommu_device_unregister(&obj->iommu);
12709d5018deSSuman Anna 	}
127101611fe8SJoerg Roedel 
127261c75352SSuman Anna 	omap_iommu_debugfs_remove(obj);
1273fcf3a6efSOhad Ben-Cohen 
1274ebf7cda0SOmar Ramirez Luna 	pm_runtime_disable(obj->dev);
1275ebf7cda0SOmar Ramirez Luna 
1276fcf3a6efSOhad Ben-Cohen 	dev_info(&pdev->dev, "%s removed\n", obj->name);
1277fcf3a6efSOhad Ben-Cohen }
1278fcf3a6efSOhad Ben-Cohen 
1279db8918f6SSuman Anna static const struct dev_pm_ops omap_iommu_pm_ops = {
1280c4206c4eSSuman Anna 	.prepare = omap_iommu_prepare,
1281c4206c4eSSuman Anna 	SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1282c4206c4eSSuman Anna 				     pm_runtime_force_resume)
1283db8918f6SSuman Anna 	SET_RUNTIME_PM_OPS(omap_iommu_runtime_suspend,
1284db8918f6SSuman Anna 			   omap_iommu_runtime_resume, NULL)
1285db8918f6SSuman Anna };
1286db8918f6SSuman Anna 
1287d943b0ffSKiran Padwal static const struct of_device_id omap_iommu_of_match[] = {
12883c92748dSFlorian Vaussard 	{ .compatible = "ti,omap2-iommu" },
12893c92748dSFlorian Vaussard 	{ .compatible = "ti,omap4-iommu" },
12903c92748dSFlorian Vaussard 	{ .compatible = "ti,dra7-iommu"	},
12913ca9299eSSuman Anna 	{ .compatible = "ti,dra7-dsp-iommu" },
12923c92748dSFlorian Vaussard 	{},
12933c92748dSFlorian Vaussard };
12943c92748dSFlorian Vaussard 
1295fcf3a6efSOhad Ben-Cohen static struct platform_driver omap_iommu_driver = {
1296fcf3a6efSOhad Ben-Cohen 	.probe	= omap_iommu_probe,
1297*5930df68SUwe Kleine-König 	.remove_new = omap_iommu_remove,
1298fcf3a6efSOhad Ben-Cohen 	.driver	= {
1299fcf3a6efSOhad Ben-Cohen 		.name	= "omap-iommu",
1300db8918f6SSuman Anna 		.pm	= &omap_iommu_pm_ops,
13013c92748dSFlorian Vaussard 		.of_match_table = of_match_ptr(omap_iommu_of_match),
1302fcf3a6efSOhad Ben-Cohen 	},
1303fcf3a6efSOhad Ben-Cohen };
1304fcf3a6efSOhad Ben-Cohen 
iotlb_init_entry(struct iotlb_entry * e,u32 da,u32 pa,int pgsz)1305286f600bSLaurent Pinchart static u32 iotlb_init_entry(struct iotlb_entry *e, u32 da, u32 pa, int pgsz)
1306ed1c7de2STony Lindgren {
1307ed1c7de2STony Lindgren 	memset(e, 0, sizeof(*e));
1308ed1c7de2STony Lindgren 
1309ed1c7de2STony Lindgren 	e->da		= da;
1310ed1c7de2STony Lindgren 	e->pa		= pa;
1311d760e3e0SSuman Anna 	e->valid	= MMU_CAM_V;
1312286f600bSLaurent Pinchart 	e->pgsz		= pgsz;
1313286f600bSLaurent Pinchart 	e->endian	= MMU_RAM_ENDIAN_LITTLE;
1314286f600bSLaurent Pinchart 	e->elsz		= MMU_RAM_ELSZ_8;
1315286f600bSLaurent Pinchart 	e->mixed	= 0;
1316ed1c7de2STony Lindgren 
1317ed1c7de2STony Lindgren 	return iopgsz_to_bytes(e->pgsz);
1318ed1c7de2STony Lindgren }
1319ed1c7de2STony Lindgren 
omap_iommu_map(struct iommu_domain * domain,unsigned long da,phys_addr_t pa,size_t bytes,int prot,gfp_t gfp)1320fcf3a6efSOhad Ben-Cohen static int omap_iommu_map(struct iommu_domain *domain, unsigned long da,
1321781ca2deSTom Murphy 			  phys_addr_t pa, size_t bytes, int prot, gfp_t gfp)
1322fcf3a6efSOhad Ben-Cohen {
13238cf851e0SJoerg Roedel 	struct omap_iommu_domain *omap_domain = to_omap_domain(domain);
13249d5018deSSuman Anna 	struct device *dev = omap_domain->dev;
13259d5018deSSuman Anna 	struct omap_iommu_device *iommu;
13269d5018deSSuman Anna 	struct omap_iommu *oiommu;
1327fcf3a6efSOhad Ben-Cohen 	struct iotlb_entry e;
1328fcf3a6efSOhad Ben-Cohen 	int omap_pgsz;
13299d5018deSSuman Anna 	u32 ret = -EINVAL;
13309d5018deSSuman Anna 	int i;
1331fcf3a6efSOhad Ben-Cohen 
1332fcf3a6efSOhad Ben-Cohen 	omap_pgsz = bytes_to_iopgsz(bytes);
1333fcf3a6efSOhad Ben-Cohen 	if (omap_pgsz < 0) {
13346135a891SKrzysztof Kozlowski 		dev_err(dev, "invalid size to map: %zu\n", bytes);
1335fcf3a6efSOhad Ben-Cohen 		return -EINVAL;
1336fcf3a6efSOhad Ben-Cohen 	}
1337fcf3a6efSOhad Ben-Cohen 
13386135a891SKrzysztof Kozlowski 	dev_dbg(dev, "mapping da 0x%lx to pa %pa size 0x%zx\n", da, &pa, bytes);
1339fcf3a6efSOhad Ben-Cohen 
1340286f600bSLaurent Pinchart 	iotlb_init_entry(&e, da, pa, omap_pgsz);
1341fcf3a6efSOhad Ben-Cohen 
13429d5018deSSuman Anna 	iommu = omap_domain->iommus;
13439d5018deSSuman Anna 	for (i = 0; i < omap_domain->num_iommus; i++, iommu++) {
13449d5018deSSuman Anna 		oiommu = iommu->iommu_dev;
13456c32df43SOhad Ben-Cohen 		ret = omap_iopgtable_store_entry(oiommu, &e);
13469d5018deSSuman Anna 		if (ret) {
13479d5018deSSuman Anna 			dev_err(dev, "omap_iopgtable_store_entry failed: %d\n",
13489d5018deSSuman Anna 				ret);
13499d5018deSSuman Anna 			break;
13509d5018deSSuman Anna 		}
13519d5018deSSuman Anna 	}
13529d5018deSSuman Anna 
13539d5018deSSuman Anna 	if (ret) {
13549d5018deSSuman Anna 		while (i--) {
13559d5018deSSuman Anna 			iommu--;
13569d5018deSSuman Anna 			oiommu = iommu->iommu_dev;
13579d5018deSSuman Anna 			iopgtable_clear_entry(oiommu, da);
13589d5018deSSuman Anna 		}
13599d5018deSSuman Anna 	}
1360fcf3a6efSOhad Ben-Cohen 
1361b4550d41SOhad Ben-Cohen 	return ret;
1362fcf3a6efSOhad Ben-Cohen }
1363fcf3a6efSOhad Ben-Cohen 
omap_iommu_unmap(struct iommu_domain * domain,unsigned long da,size_t size,struct iommu_iotlb_gather * gather)13645009065dSOhad Ben-Cohen static size_t omap_iommu_unmap(struct iommu_domain *domain, unsigned long da,
136556f8af5eSWill Deacon 			       size_t size, struct iommu_iotlb_gather *gather)
1366fcf3a6efSOhad Ben-Cohen {
13678cf851e0SJoerg Roedel 	struct omap_iommu_domain *omap_domain = to_omap_domain(domain);
13689d5018deSSuman Anna 	struct device *dev = omap_domain->dev;
13699d5018deSSuman Anna 	struct omap_iommu_device *iommu;
13709d5018deSSuman Anna 	struct omap_iommu *oiommu;
13719d5018deSSuman Anna 	bool error = false;
13729d5018deSSuman Anna 	size_t bytes = 0;
13739d5018deSSuman Anna 	int i;
1374fcf3a6efSOhad Ben-Cohen 
13756135a891SKrzysztof Kozlowski 	dev_dbg(dev, "unmapping da 0x%lx size %zu\n", da, size);
1376fcf3a6efSOhad Ben-Cohen 
13779d5018deSSuman Anna 	iommu = omap_domain->iommus;
13789d5018deSSuman Anna 	for (i = 0; i < omap_domain->num_iommus; i++, iommu++) {
13799d5018deSSuman Anna 		oiommu = iommu->iommu_dev;
13809d5018deSSuman Anna 		bytes = iopgtable_clear_entry(oiommu, da);
13819d5018deSSuman Anna 		if (!bytes)
13829d5018deSSuman Anna 			error = true;
13839d5018deSSuman Anna 	}
13849d5018deSSuman Anna 
13859d5018deSSuman Anna 	/*
13869d5018deSSuman Anna 	 * simplify return - we are only checking if any of the iommus
13879d5018deSSuman Anna 	 * reported an error, but not if all of them are unmapping the
13889d5018deSSuman Anna 	 * same number of entries. This should not occur due to the
13899d5018deSSuman Anna 	 * mirror programming.
13909d5018deSSuman Anna 	 */
13919d5018deSSuman Anna 	return error ? 0 : bytes;
13929d5018deSSuman Anna }
13939d5018deSSuman Anna 
omap_iommu_count(struct device * dev)13949d5018deSSuman Anna static int omap_iommu_count(struct device *dev)
13959d5018deSSuman Anna {
139697ea1202SJoerg Roedel 	struct omap_iommu_arch_data *arch_data = dev_iommu_priv_get(dev);
13979d5018deSSuman Anna 	int count = 0;
13989d5018deSSuman Anna 
13999d5018deSSuman Anna 	while (arch_data->iommu_dev) {
14009d5018deSSuman Anna 		count++;
14019d5018deSSuman Anna 		arch_data++;
14029d5018deSSuman Anna 	}
14039d5018deSSuman Anna 
14049d5018deSSuman Anna 	return count;
14059d5018deSSuman Anna }
14069d5018deSSuman Anna 
14079d5018deSSuman Anna /* caller should call cleanup if this function fails */
omap_iommu_attach_init(struct device * dev,struct omap_iommu_domain * odomain)14089d5018deSSuman Anna static int omap_iommu_attach_init(struct device *dev,
14099d5018deSSuman Anna 				  struct omap_iommu_domain *odomain)
14109d5018deSSuman Anna {
14119d5018deSSuman Anna 	struct omap_iommu_device *iommu;
14129d5018deSSuman Anna 	int i;
14139d5018deSSuman Anna 
14149d5018deSSuman Anna 	odomain->num_iommus = omap_iommu_count(dev);
14159d5018deSSuman Anna 	if (!odomain->num_iommus)
1416bd7ebb77SNicolin Chen 		return -ENODEV;
14179d5018deSSuman Anna 
14189d5018deSSuman Anna 	odomain->iommus = kcalloc(odomain->num_iommus, sizeof(*iommu),
14199d5018deSSuman Anna 				  GFP_ATOMIC);
14209d5018deSSuman Anna 	if (!odomain->iommus)
14219d5018deSSuman Anna 		return -ENOMEM;
14229d5018deSSuman Anna 
14239d5018deSSuman Anna 	iommu = odomain->iommus;
14249d5018deSSuman Anna 	for (i = 0; i < odomain->num_iommus; i++, iommu++) {
14259d5018deSSuman Anna 		iommu->pgtable = kzalloc(IOPGD_TABLE_SIZE, GFP_ATOMIC);
14269d5018deSSuman Anna 		if (!iommu->pgtable)
14279d5018deSSuman Anna 			return -ENOMEM;
14289d5018deSSuman Anna 
14299d5018deSSuman Anna 		/*
14309d5018deSSuman Anna 		 * should never fail, but please keep this around to ensure
14319d5018deSSuman Anna 		 * we keep the hardware happy
14329d5018deSSuman Anna 		 */
14339d5018deSSuman Anna 		if (WARN_ON(!IS_ALIGNED((long)iommu->pgtable,
14349d5018deSSuman Anna 					IOPGD_TABLE_SIZE)))
14359d5018deSSuman Anna 			return -EINVAL;
14369d5018deSSuman Anna 	}
14379d5018deSSuman Anna 
14389d5018deSSuman Anna 	return 0;
14399d5018deSSuman Anna }
14409d5018deSSuman Anna 
omap_iommu_detach_fini(struct omap_iommu_domain * odomain)14419d5018deSSuman Anna static void omap_iommu_detach_fini(struct omap_iommu_domain *odomain)
14429d5018deSSuman Anna {
14439d5018deSSuman Anna 	int i;
14449d5018deSSuman Anna 	struct omap_iommu_device *iommu = odomain->iommus;
14459d5018deSSuman Anna 
14469d5018deSSuman Anna 	for (i = 0; iommu && i < odomain->num_iommus; i++, iommu++)
14479d5018deSSuman Anna 		kfree(iommu->pgtable);
14489d5018deSSuman Anna 
14499d5018deSSuman Anna 	kfree(odomain->iommus);
14509d5018deSSuman Anna 	odomain->num_iommus = 0;
14519d5018deSSuman Anna 	odomain->iommus = NULL;
1452fcf3a6efSOhad Ben-Cohen }
1453fcf3a6efSOhad Ben-Cohen 
1454fcf3a6efSOhad Ben-Cohen static int
omap_iommu_attach_dev(struct iommu_domain * domain,struct device * dev)1455fcf3a6efSOhad Ben-Cohen omap_iommu_attach_dev(struct iommu_domain *domain, struct device *dev)
1456fcf3a6efSOhad Ben-Cohen {
145797ea1202SJoerg Roedel 	struct omap_iommu_arch_data *arch_data = dev_iommu_priv_get(dev);
14588cf851e0SJoerg Roedel 	struct omap_iommu_domain *omap_domain = to_omap_domain(domain);
14599d5018deSSuman Anna 	struct omap_iommu_device *iommu;
1460ede1c2e7SJoerg Roedel 	struct omap_iommu *oiommu;
1461fcf3a6efSOhad Ben-Cohen 	int ret = 0;
14629d5018deSSuman Anna 	int i;
1463fcf3a6efSOhad Ben-Cohen 
1464ede1c2e7SJoerg Roedel 	if (!arch_data || !arch_data->iommu_dev) {
1465e3f595b9SSuman Anna 		dev_err(dev, "device doesn't have an associated iommu\n");
1466bd7ebb77SNicolin Chen 		return -ENODEV;
1467e3f595b9SSuman Anna 	}
1468e3f595b9SSuman Anna 
1469fcf3a6efSOhad Ben-Cohen 	spin_lock(&omap_domain->lock);
1470fcf3a6efSOhad Ben-Cohen 
14710d364288SSuman Anna 	/* only a single client device can be attached to a domain */
14720d364288SSuman Anna 	if (omap_domain->dev) {
1473fcf3a6efSOhad Ben-Cohen 		dev_err(dev, "iommu domain is already attached\n");
1474f4a14773SNicolin Chen 		ret = -EINVAL;
1475fcf3a6efSOhad Ben-Cohen 		goto out;
1476fcf3a6efSOhad Ben-Cohen 	}
1477fcf3a6efSOhad Ben-Cohen 
14789d5018deSSuman Anna 	ret = omap_iommu_attach_init(dev, omap_domain);
1479ede1c2e7SJoerg Roedel 	if (ret) {
14809d5018deSSuman Anna 		dev_err(dev, "failed to allocate required iommu data %d\n",
14819d5018deSSuman Anna 			ret);
14829d5018deSSuman Anna 		goto init_fail;
1483fcf3a6efSOhad Ben-Cohen 	}
1484fcf3a6efSOhad Ben-Cohen 
14859d5018deSSuman Anna 	iommu = omap_domain->iommus;
14869d5018deSSuman Anna 	for (i = 0; i < omap_domain->num_iommus; i++, iommu++, arch_data++) {
14879d5018deSSuman Anna 		/* configure and enable the omap iommu */
14889d5018deSSuman Anna 		oiommu = arch_data->iommu_dev;
14899d5018deSSuman Anna 		ret = omap_iommu_attach(oiommu, iommu->pgtable);
14909d5018deSSuman Anna 		if (ret) {
14919d5018deSSuman Anna 			dev_err(dev, "can't get omap iommu: %d\n", ret);
14929d5018deSSuman Anna 			goto attach_fail;
14939d5018deSSuman Anna 		}
1494fcf3a6efSOhad Ben-Cohen 
14959d5018deSSuman Anna 		oiommu->domain = domain;
14969d5018deSSuman Anna 		iommu->iommu_dev = oiommu;
14979d5018deSSuman Anna 	}
14989d5018deSSuman Anna 
14999d5018deSSuman Anna 	omap_domain->dev = dev;
15009d5018deSSuman Anna 
15019d5018deSSuman Anna 	goto out;
15029d5018deSSuman Anna 
15039d5018deSSuman Anna attach_fail:
15049d5018deSSuman Anna 	while (i--) {
15059d5018deSSuman Anna 		iommu--;
15069d5018deSSuman Anna 		arch_data--;
15079d5018deSSuman Anna 		oiommu = iommu->iommu_dev;
15089d5018deSSuman Anna 		omap_iommu_detach(oiommu);
15099d5018deSSuman Anna 		iommu->iommu_dev = NULL;
15109d5018deSSuman Anna 		oiommu->domain = NULL;
15119d5018deSSuman Anna 	}
15129d5018deSSuman Anna init_fail:
15139d5018deSSuman Anna 	omap_iommu_detach_fini(omap_domain);
1514fcf3a6efSOhad Ben-Cohen out:
1515fcf3a6efSOhad Ben-Cohen 	spin_unlock(&omap_domain->lock);
1516fcf3a6efSOhad Ben-Cohen 	return ret;
1517fcf3a6efSOhad Ben-Cohen }
1518fcf3a6efSOhad Ben-Cohen 
_omap_iommu_detach_dev(struct omap_iommu_domain * omap_domain,struct device * dev)1519803b5277SOmar Ramirez Luna static void _omap_iommu_detach_dev(struct omap_iommu_domain *omap_domain,
1520fcf3a6efSOhad Ben-Cohen 				   struct device *dev)
1521fcf3a6efSOhad Ben-Cohen {
152297ea1202SJoerg Roedel 	struct omap_iommu_arch_data *arch_data = dev_iommu_priv_get(dev);
15239d5018deSSuman Anna 	struct omap_iommu_device *iommu = omap_domain->iommus;
15249d5018deSSuman Anna 	struct omap_iommu *oiommu;
15259d5018deSSuman Anna 	int i;
1526fcf3a6efSOhad Ben-Cohen 
15270d364288SSuman Anna 	if (!omap_domain->dev) {
15280d364288SSuman Anna 		dev_err(dev, "domain has no attached device\n");
15290d364288SSuman Anna 		return;
15300d364288SSuman Anna 	}
15310d364288SSuman Anna 
1532fcf3a6efSOhad Ben-Cohen 	/* only a single device is supported per domain for now */
15330d364288SSuman Anna 	if (omap_domain->dev != dev) {
15340d364288SSuman Anna 		dev_err(dev, "invalid attached device\n");
1535803b5277SOmar Ramirez Luna 		return;
1536fcf3a6efSOhad Ben-Cohen 	}
1537fcf3a6efSOhad Ben-Cohen 
15389d5018deSSuman Anna 	/*
15399d5018deSSuman Anna 	 * cleanup in the reverse order of attachment - this addresses
15409d5018deSSuman Anna 	 * any h/w dependencies between multiple instances, if any
15419d5018deSSuman Anna 	 */
15429d5018deSSuman Anna 	iommu += (omap_domain->num_iommus - 1);
15439d5018deSSuman Anna 	arch_data += (omap_domain->num_iommus - 1);
15449d5018deSSuman Anna 	for (i = 0; i < omap_domain->num_iommus; i++, iommu--, arch_data--) {
15459d5018deSSuman Anna 		oiommu = iommu->iommu_dev;
1546fcf3a6efSOhad Ben-Cohen 		iopgtable_clear_entry_all(oiommu);
1547fcf3a6efSOhad Ben-Cohen 
1548fcf3a6efSOhad Ben-Cohen 		omap_iommu_detach(oiommu);
15499d5018deSSuman Anna 		iommu->iommu_dev = NULL;
1550f24d9ad3SSuman Anna 		oiommu->domain = NULL;
1551803b5277SOmar Ramirez Luna 	}
1552fcf3a6efSOhad Ben-Cohen 
15539d5018deSSuman Anna 	omap_iommu_detach_fini(omap_domain);
15549d5018deSSuman Anna 
15559d5018deSSuman Anna 	omap_domain->dev = NULL;
15569d5018deSSuman Anna }
15579d5018deSSuman Anna 
omap_iommu_set_platform_dma(struct device * dev)1558c1fe9119SLu Baolu static void omap_iommu_set_platform_dma(struct device *dev)
1559803b5277SOmar Ramirez Luna {
1560c1fe9119SLu Baolu 	struct iommu_domain *domain = iommu_get_domain_for_dev(dev);
15618cf851e0SJoerg Roedel 	struct omap_iommu_domain *omap_domain = to_omap_domain(domain);
1562803b5277SOmar Ramirez Luna 
1563803b5277SOmar Ramirez Luna 	spin_lock(&omap_domain->lock);
1564803b5277SOmar Ramirez Luna 	_omap_iommu_detach_dev(omap_domain, dev);
1565fcf3a6efSOhad Ben-Cohen 	spin_unlock(&omap_domain->lock);
1566fcf3a6efSOhad Ben-Cohen }
1567fcf3a6efSOhad Ben-Cohen 
omap_iommu_domain_alloc(unsigned type)15688cf851e0SJoerg Roedel static struct iommu_domain *omap_iommu_domain_alloc(unsigned type)
1569fcf3a6efSOhad Ben-Cohen {
1570fcf3a6efSOhad Ben-Cohen 	struct omap_iommu_domain *omap_domain;
1571fcf3a6efSOhad Ben-Cohen 
15728cf851e0SJoerg Roedel 	if (type != IOMMU_DOMAIN_UNMANAGED)
15738cf851e0SJoerg Roedel 		return NULL;
15748cf851e0SJoerg Roedel 
1575fcf3a6efSOhad Ben-Cohen 	omap_domain = kzalloc(sizeof(*omap_domain), GFP_KERNEL);
157699ee98d6SSuman Anna 	if (!omap_domain)
15779d5018deSSuman Anna 		return NULL;
1578fcf3a6efSOhad Ben-Cohen 
1579fcf3a6efSOhad Ben-Cohen 	spin_lock_init(&omap_domain->lock);
1580fcf3a6efSOhad Ben-Cohen 
15818cf851e0SJoerg Roedel 	omap_domain->domain.geometry.aperture_start = 0;
15828cf851e0SJoerg Roedel 	omap_domain->domain.geometry.aperture_end   = (1ULL << 32) - 1;
15838cf851e0SJoerg Roedel 	omap_domain->domain.geometry.force_aperture = true;
1584fcf3a6efSOhad Ben-Cohen 
15858cf851e0SJoerg Roedel 	return &omap_domain->domain;
1586fcf3a6efSOhad Ben-Cohen }
1587fcf3a6efSOhad Ben-Cohen 
omap_iommu_domain_free(struct iommu_domain * domain)15888cf851e0SJoerg Roedel static void omap_iommu_domain_free(struct iommu_domain *domain)
1589fcf3a6efSOhad Ben-Cohen {
15908cf851e0SJoerg Roedel 	struct omap_iommu_domain *omap_domain = to_omap_domain(domain);
1591fcf3a6efSOhad Ben-Cohen 
1592803b5277SOmar Ramirez Luna 	/*
1593803b5277SOmar Ramirez Luna 	 * An iommu device is still attached
1594803b5277SOmar Ramirez Luna 	 * (currently, only one device can be attached) ?
1595803b5277SOmar Ramirez Luna 	 */
15960d364288SSuman Anna 	if (omap_domain->dev)
1597803b5277SOmar Ramirez Luna 		_omap_iommu_detach_dev(omap_domain, omap_domain->dev);
1598803b5277SOmar Ramirez Luna 
1599fcf3a6efSOhad Ben-Cohen 	kfree(omap_domain);
1600fcf3a6efSOhad Ben-Cohen }
1601fcf3a6efSOhad Ben-Cohen 
omap_iommu_iova_to_phys(struct iommu_domain * domain,dma_addr_t da)1602fcf3a6efSOhad Ben-Cohen static phys_addr_t omap_iommu_iova_to_phys(struct iommu_domain *domain,
1603bb5547acSVarun Sethi 					   dma_addr_t da)
1604fcf3a6efSOhad Ben-Cohen {
16058cf851e0SJoerg Roedel 	struct omap_iommu_domain *omap_domain = to_omap_domain(domain);
16069d5018deSSuman Anna 	struct omap_iommu_device *iommu = omap_domain->iommus;
16079d5018deSSuman Anna 	struct omap_iommu *oiommu = iommu->iommu_dev;
1608fcf3a6efSOhad Ben-Cohen 	struct device *dev = oiommu->dev;
1609fcf3a6efSOhad Ben-Cohen 	u32 *pgd, *pte;
1610fcf3a6efSOhad Ben-Cohen 	phys_addr_t ret = 0;
1611fcf3a6efSOhad Ben-Cohen 
16129d5018deSSuman Anna 	/*
16139d5018deSSuman Anna 	 * all the iommus within the domain will have identical programming,
16149d5018deSSuman Anna 	 * so perform the lookup using just the first iommu
16159d5018deSSuman Anna 	 */
1616fcf3a6efSOhad Ben-Cohen 	iopgtable_lookup_entry(oiommu, da, &pgd, &pte);
1617fcf3a6efSOhad Ben-Cohen 
1618fcf3a6efSOhad Ben-Cohen 	if (pte) {
1619fcf3a6efSOhad Ben-Cohen 		if (iopte_is_small(*pte))
1620fcf3a6efSOhad Ben-Cohen 			ret = omap_iommu_translate(*pte, da, IOPTE_MASK);
1621fcf3a6efSOhad Ben-Cohen 		else if (iopte_is_large(*pte))
1622fcf3a6efSOhad Ben-Cohen 			ret = omap_iommu_translate(*pte, da, IOLARGE_MASK);
1623fcf3a6efSOhad Ben-Cohen 		else
16242abfcfbcSSuman Anna 			dev_err(dev, "bogus pte 0x%x, da 0x%llx", *pte,
16252abfcfbcSSuman Anna 				(unsigned long long)da);
1626fcf3a6efSOhad Ben-Cohen 	} else {
1627fcf3a6efSOhad Ben-Cohen 		if (iopgd_is_section(*pgd))
1628fcf3a6efSOhad Ben-Cohen 			ret = omap_iommu_translate(*pgd, da, IOSECTION_MASK);
1629fcf3a6efSOhad Ben-Cohen 		else if (iopgd_is_super(*pgd))
1630fcf3a6efSOhad Ben-Cohen 			ret = omap_iommu_translate(*pgd, da, IOSUPER_MASK);
1631fcf3a6efSOhad Ben-Cohen 		else
16322abfcfbcSSuman Anna 			dev_err(dev, "bogus pgd 0x%x, da 0x%llx", *pgd,
16332abfcfbcSSuman Anna 				(unsigned long long)da);
1634fcf3a6efSOhad Ben-Cohen 	}
1635fcf3a6efSOhad Ben-Cohen 
1636fcf3a6efSOhad Ben-Cohen 	return ret;
1637fcf3a6efSOhad Ben-Cohen }
1638fcf3a6efSOhad Ben-Cohen 
omap_iommu_probe_device(struct device * dev)16396785eb91SJoerg Roedel static struct iommu_device *omap_iommu_probe_device(struct device *dev)
164007a02030SLaurent Pinchart {
16419d5018deSSuman Anna 	struct omap_iommu_arch_data *arch_data, *tmp;
16427d682774SSuman Anna 	struct platform_device *pdev;
16436785eb91SJoerg Roedel 	struct omap_iommu *oiommu;
16446785eb91SJoerg Roedel 	struct device_node *np;
16459d5018deSSuman Anna 	int num_iommus, i;
164607a02030SLaurent Pinchart 
164707a02030SLaurent Pinchart 	/*
164897ea1202SJoerg Roedel 	 * Allocate the per-device iommu structure for DT-based devices.
164907a02030SLaurent Pinchart 	 *
165007a02030SLaurent Pinchart 	 * TODO: Simplify this when removing non-DT support completely from the
165107a02030SLaurent Pinchart 	 * IOMMU users.
165207a02030SLaurent Pinchart 	 */
165307a02030SLaurent Pinchart 	if (!dev->of_node)
16546785eb91SJoerg Roedel 		return ERR_PTR(-ENODEV);
165507a02030SLaurent Pinchart 
16569d5018deSSuman Anna 	/*
16579d5018deSSuman Anna 	 * retrieve the count of IOMMU nodes using phandle size as element size
16589d5018deSSuman Anna 	 * since #iommu-cells = 0 for OMAP
16599d5018deSSuman Anna 	 */
16609d5018deSSuman Anna 	num_iommus = of_property_count_elems_of_size(dev->of_node, "iommus",
16619d5018deSSuman Anna 						     sizeof(phandle));
16629d5018deSSuman Anna 	if (num_iommus < 0)
166371ff461cSTony Lindgren 		return ERR_PTR(-ENODEV);
166407a02030SLaurent Pinchart 
16656396bb22SKees Cook 	arch_data = kcalloc(num_iommus + 1, sizeof(*arch_data), GFP_KERNEL);
16669d5018deSSuman Anna 	if (!arch_data)
16676785eb91SJoerg Roedel 		return ERR_PTR(-ENOMEM);
16689d5018deSSuman Anna 
16699d5018deSSuman Anna 	for (i = 0, tmp = arch_data; i < num_iommus; i++, tmp++) {
16709d5018deSSuman Anna 		np = of_parse_phandle(dev->of_node, "iommus", i);
16719d5018deSSuman Anna 		if (!np) {
16729d5018deSSuman Anna 			kfree(arch_data);
16736785eb91SJoerg Roedel 			return ERR_PTR(-EINVAL);
16749d5018deSSuman Anna 		}
16759d5018deSSuman Anna 
16767d682774SSuman Anna 		pdev = of_find_device_by_node(np);
1677604629bcSTero Kristo 		if (!pdev) {
16787d682774SSuman Anna 			of_node_put(np);
16799d5018deSSuman Anna 			kfree(arch_data);
16806785eb91SJoerg Roedel 			return ERR_PTR(-ENODEV);
16817d682774SSuman Anna 		}
16827d682774SSuman Anna 
1683ede1c2e7SJoerg Roedel 		oiommu = platform_get_drvdata(pdev);
1684ede1c2e7SJoerg Roedel 		if (!oiommu) {
1685ede1c2e7SJoerg Roedel 			of_node_put(np);
16869d5018deSSuman Anna 			kfree(arch_data);
16876785eb91SJoerg Roedel 			return ERR_PTR(-EINVAL);
1688ede1c2e7SJoerg Roedel 		}
1689ede1c2e7SJoerg Roedel 
16909d5018deSSuman Anna 		tmp->iommu_dev = oiommu;
1691604629bcSTero Kristo 		tmp->dev = &pdev->dev;
16929d5018deSSuman Anna 
169307a02030SLaurent Pinchart 		of_node_put(np);
169407a02030SLaurent Pinchart 	}
169507a02030SLaurent Pinchart 
169697ea1202SJoerg Roedel 	dev_iommu_priv_set(dev, arch_data);
16976785eb91SJoerg Roedel 
16989d5018deSSuman Anna 	/*
16999d5018deSSuman Anna 	 * use the first IOMMU alone for the sysfs device linking.
17009d5018deSSuman Anna 	 * TODO: Evaluate if a single iommu_group needs to be
17019d5018deSSuman Anna 	 * maintained for both IOMMUs
17029d5018deSSuman Anna 	 */
17039d5018deSSuman Anna 	oiommu = arch_data->iommu_dev;
17046785eb91SJoerg Roedel 
17056785eb91SJoerg Roedel 	return &oiommu->iommu;
170601611fe8SJoerg Roedel }
170701611fe8SJoerg Roedel 
omap_iommu_release_device(struct device * dev)17086785eb91SJoerg Roedel static void omap_iommu_release_device(struct device *dev)
170907a02030SLaurent Pinchart {
171097ea1202SJoerg Roedel 	struct omap_iommu_arch_data *arch_data = dev_iommu_priv_get(dev);
171107a02030SLaurent Pinchart 
171207a02030SLaurent Pinchart 	if (!dev->of_node || !arch_data)
171307a02030SLaurent Pinchart 		return;
171407a02030SLaurent Pinchart 
171597ea1202SJoerg Roedel 	dev_iommu_priv_set(dev, NULL);
171607a02030SLaurent Pinchart 	kfree(arch_data);
171701611fe8SJoerg Roedel 
171807a02030SLaurent Pinchart }
171907a02030SLaurent Pinchart 
omap_iommu_device_group(struct device * dev)172028ae1e3eSJoerg Roedel static struct iommu_group *omap_iommu_device_group(struct device *dev)
172128ae1e3eSJoerg Roedel {
172297ea1202SJoerg Roedel 	struct omap_iommu_arch_data *arch_data = dev_iommu_priv_get(dev);
17238faf5e5aSJoerg Roedel 	struct iommu_group *group = ERR_PTR(-EINVAL);
172428ae1e3eSJoerg Roedel 
172546b14fc6STero Kristo via iommu 	if (!arch_data)
172646b14fc6STero Kristo via iommu 		return ERR_PTR(-ENODEV);
172746b14fc6STero Kristo via iommu 
172828ae1e3eSJoerg Roedel 	if (arch_data->iommu_dev)
1729b6d57f1dSJeffy Chen 		group = iommu_group_ref_get(arch_data->iommu_dev->group);
173028ae1e3eSJoerg Roedel 
173128ae1e3eSJoerg Roedel 	return group;
173228ae1e3eSJoerg Roedel }
173328ae1e3eSJoerg Roedel 
1734b22f6434SThierry Reding static const struct iommu_ops omap_iommu_ops = {
17358cf851e0SJoerg Roedel 	.domain_alloc	= omap_iommu_domain_alloc,
17369a630a4bSLu Baolu 	.probe_device	= omap_iommu_probe_device,
17379a630a4bSLu Baolu 	.release_device	= omap_iommu_release_device,
17389a630a4bSLu Baolu 	.device_group	= omap_iommu_device_group,
1739c1fe9119SLu Baolu 	.set_platform_dma_ops = omap_iommu_set_platform_dma,
17409a630a4bSLu Baolu 	.pgsize_bitmap	= OMAP_IOMMU_PGSIZES,
17419a630a4bSLu Baolu 	.default_domain_ops = &(const struct iommu_domain_ops) {
1742fcf3a6efSOhad Ben-Cohen 		.attach_dev	= omap_iommu_attach_dev,
1743fcf3a6efSOhad Ben-Cohen 		.map		= omap_iommu_map,
1744fcf3a6efSOhad Ben-Cohen 		.unmap		= omap_iommu_unmap,
1745fcf3a6efSOhad Ben-Cohen 		.iova_to_phys	= omap_iommu_iova_to_phys,
17469a630a4bSLu Baolu 		.free		= omap_iommu_domain_free,
17479a630a4bSLu Baolu 	}
1748fcf3a6efSOhad Ben-Cohen };
1749fcf3a6efSOhad Ben-Cohen 
omap_iommu_init(void)1750fcf3a6efSOhad Ben-Cohen static int __init omap_iommu_init(void)
1751fcf3a6efSOhad Ben-Cohen {
1752fcf3a6efSOhad Ben-Cohen 	struct kmem_cache *p;
175324ce0babSSuman Anna 	const slab_flags_t flags = SLAB_HWCACHE_ALIGN;
1754fcf3a6efSOhad Ben-Cohen 	size_t align = 1 << 10; /* L2 pagetable alignement */
1755f938aab2SThierry Reding 	struct device_node *np;
1756abaa7e5bSSuman Anna 	int ret;
1757f938aab2SThierry Reding 
1758f938aab2SThierry Reding 	np = of_find_matching_node(NULL, omap_iommu_of_match);
1759f938aab2SThierry Reding 	if (!np)
1760f938aab2SThierry Reding 		return 0;
1761f938aab2SThierry Reding 
1762f938aab2SThierry Reding 	of_node_put(np);
1763fcf3a6efSOhad Ben-Cohen 
1764fcf3a6efSOhad Ben-Cohen 	p = kmem_cache_create("iopte_cache", IOPTE_TABLE_SIZE, align, flags,
1765bfee0cf0SJosue Albarran 			      NULL);
1766fcf3a6efSOhad Ben-Cohen 	if (!p)
1767fcf3a6efSOhad Ben-Cohen 		return -ENOMEM;
1768fcf3a6efSOhad Ben-Cohen 	iopte_cachep = p;
1769fcf3a6efSOhad Ben-Cohen 
177061c75352SSuman Anna 	omap_iommu_debugfs_init();
177161c75352SSuman Anna 
1772abaa7e5bSSuman Anna 	ret = platform_driver_register(&omap_iommu_driver);
1773abaa7e5bSSuman Anna 	if (ret) {
1774abaa7e5bSSuman Anna 		pr_err("%s: failed to register driver\n", __func__);
1775abaa7e5bSSuman Anna 		goto fail_driver;
1776abaa7e5bSSuman Anna 	}
1777abaa7e5bSSuman Anna 
1778abaa7e5bSSuman Anna 	return 0;
1779abaa7e5bSSuman Anna 
1780abaa7e5bSSuman Anna fail_driver:
1781abaa7e5bSSuman Anna 	kmem_cache_destroy(iopte_cachep);
1782abaa7e5bSSuman Anna 	return ret;
1783fcf3a6efSOhad Ben-Cohen }
1784435792d9SOhad Ben-Cohen subsys_initcall(omap_iommu_init);
17850cdbf727SSuman Anna /* must be ready before omap3isp is probed */
1786