xref: /openbmc/linux/drivers/iommu/io-pgtable-arm.c (revision ca25ec247aadbff98083e92c5e79c198a16cd2db)
1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2e1d3c0fdSWill Deacon /*
3e1d3c0fdSWill Deacon  * CPU-agnostic ARM page table allocator.
4e1d3c0fdSWill Deacon  *
5e1d3c0fdSWill Deacon  * Copyright (C) 2014 ARM Limited
6e1d3c0fdSWill Deacon  *
7e1d3c0fdSWill Deacon  * Author: Will Deacon <will.deacon@arm.com>
8e1d3c0fdSWill Deacon  */
9e1d3c0fdSWill Deacon 
10e1d3c0fdSWill Deacon #define pr_fmt(fmt)	"arm-lpae io-pgtable: " fmt
11e1d3c0fdSWill Deacon 
122c3d273eSRobin Murphy #include <linux/atomic.h>
136c89928fSRobin Murphy #include <linux/bitops.h>
14b77cf11fSRob Herring #include <linux/io-pgtable.h>
15e1d3c0fdSWill Deacon #include <linux/kernel.h>
16e1d3c0fdSWill Deacon #include <linux/sizes.h>
17e1d3c0fdSWill Deacon #include <linux/slab.h>
18e1d3c0fdSWill Deacon #include <linux/types.h>
198f6aff98SLada Trimasova #include <linux/dma-mapping.h>
20e1d3c0fdSWill Deacon 
2187a91b15SRobin Murphy #include <asm/barrier.h>
2287a91b15SRobin Murphy 
237cef39ddSJean-Philippe Brucker #include "io-pgtable-arm.h"
247cef39ddSJean-Philippe Brucker 
256c89928fSRobin Murphy #define ARM_LPAE_MAX_ADDR_BITS		52
26e1d3c0fdSWill Deacon #define ARM_LPAE_S2_MAX_CONCAT_PAGES	16
27e1d3c0fdSWill Deacon #define ARM_LPAE_MAX_LEVELS		4
28e1d3c0fdSWill Deacon 
29e1d3c0fdSWill Deacon /* Struct accessors */
30e1d3c0fdSWill Deacon #define io_pgtable_to_data(x)						\
31e1d3c0fdSWill Deacon 	container_of((x), struct arm_lpae_io_pgtable, iop)
32e1d3c0fdSWill Deacon 
33e1d3c0fdSWill Deacon #define io_pgtable_ops_to_data(x)					\
34e1d3c0fdSWill Deacon 	io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
35e1d3c0fdSWill Deacon 
36e1d3c0fdSWill Deacon /*
37e1d3c0fdSWill Deacon  * Calculate the right shift amount to get to the portion describing level l
38e1d3c0fdSWill Deacon  * in a virtual address mapped by the pagetable in d.
39e1d3c0fdSWill Deacon  */
40e1d3c0fdSWill Deacon #define ARM_LPAE_LVL_SHIFT(l,d)						\
415fb190b0SRobin Murphy 	(((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level) +		\
425fb190b0SRobin Murphy 	ilog2(sizeof(arm_lpae_iopte)))
43e1d3c0fdSWill Deacon 
445fb190b0SRobin Murphy #define ARM_LPAE_GRANULE(d)						\
455fb190b0SRobin Murphy 	(sizeof(arm_lpae_iopte) << (d)->bits_per_level)
46c79278c1SRobin Murphy #define ARM_LPAE_PGD_SIZE(d)						\
47c79278c1SRobin Murphy 	(sizeof(arm_lpae_iopte) << (d)->pgd_bits)
48e1d3c0fdSWill Deacon 
491fe27be5SIsaac J. Manjarres #define ARM_LPAE_PTES_PER_TABLE(d)					\
501fe27be5SIsaac J. Manjarres 	(ARM_LPAE_GRANULE(d) >> ilog2(sizeof(arm_lpae_iopte)))
511fe27be5SIsaac J. Manjarres 
52e1d3c0fdSWill Deacon /*
53e1d3c0fdSWill Deacon  * Calculate the index at level l used to map virtual address a using the
54e1d3c0fdSWill Deacon  * pagetable in d.
55e1d3c0fdSWill Deacon  */
56e1d3c0fdSWill Deacon #define ARM_LPAE_PGD_IDX(l,d)						\
57c79278c1SRobin Murphy 	((l) == (d)->start_level ? (d)->pgd_bits - (d)->bits_per_level : 0)
58e1d3c0fdSWill Deacon 
59e1d3c0fdSWill Deacon #define ARM_LPAE_LVL_IDX(a,l,d)						\
60367bd978SWill Deacon 	(((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) &			\
61e1d3c0fdSWill Deacon 	 ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1))
62e1d3c0fdSWill Deacon 
63e1d3c0fdSWill Deacon /* Calculate the block/page mapping size at level l for pagetable in d. */
645fb190b0SRobin Murphy #define ARM_LPAE_BLOCK_SIZE(l,d)	(1ULL << ARM_LPAE_LVL_SHIFT(l,d))
65e1d3c0fdSWill Deacon 
66e1d3c0fdSWill Deacon /* Page table bits */
67e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_SHIFT		0
68e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_MASK		0x3
69e1d3c0fdSWill Deacon 
70e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_BLOCK		1
71e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_TABLE		3
72e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_PAGE		3
73e1d3c0fdSWill Deacon 
746c89928fSRobin Murphy #define ARM_LPAE_PTE_ADDR_MASK		GENMASK_ULL(47,12)
756c89928fSRobin Murphy 
76c896c132SLaurent Pinchart #define ARM_LPAE_PTE_NSTABLE		(((arm_lpae_iopte)1) << 63)
77e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_XN			(((arm_lpae_iopte)3) << 53)
78e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AF			(((arm_lpae_iopte)1) << 10)
79e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_NS		(((arm_lpae_iopte)0) << 8)
80e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_OS		(((arm_lpae_iopte)2) << 8)
81e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_IS		(((arm_lpae_iopte)3) << 8)
82c896c132SLaurent Pinchart #define ARM_LPAE_PTE_NS			(((arm_lpae_iopte)1) << 5)
83e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_VALID		(((arm_lpae_iopte)1) << 0)
84e1d3c0fdSWill Deacon 
85e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_LO_MASK	(((arm_lpae_iopte)0x3ff) << 2)
86e1d3c0fdSWill Deacon /* Ignore the contiguous bit for block splitting */
87e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_HI_MASK	(((arm_lpae_iopte)6) << 52)
88e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_MASK		(ARM_LPAE_PTE_ATTR_LO_MASK |	\
89e1d3c0fdSWill Deacon 					 ARM_LPAE_PTE_ATTR_HI_MASK)
902c3d273eSRobin Murphy /* Software bit for solving coherency races */
912c3d273eSRobin Murphy #define ARM_LPAE_PTE_SW_SYNC		(((arm_lpae_iopte)1) << 55)
92e1d3c0fdSWill Deacon 
93e1d3c0fdSWill Deacon /* Stage-1 PTE */
94e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AP_UNPRIV		(((arm_lpae_iopte)1) << 6)
95e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AP_RDONLY		(((arm_lpae_iopte)2) << 6)
96e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTRINDX_SHIFT	2
97e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_nG			(((arm_lpae_iopte)1) << 11)
98e1d3c0fdSWill Deacon 
99e1d3c0fdSWill Deacon /* Stage-2 PTE */
100e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_FAULT		(((arm_lpae_iopte)0) << 6)
101e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_READ		(((arm_lpae_iopte)1) << 6)
102e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_WRITE		(((arm_lpae_iopte)2) << 6)
103e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_OIWB	(((arm_lpae_iopte)0xf) << 2)
104e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_NC		(((arm_lpae_iopte)0x5) << 2)
105e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_DEV	(((arm_lpae_iopte)0x1) << 2)
106e1d3c0fdSWill Deacon 
107e1d3c0fdSWill Deacon /* Register bits */
108fb485eb1SRobin Murphy #define ARM_LPAE_VTCR_SL0_MASK		0x3
109e1d3c0fdSWill Deacon 
110e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_T0SZ_SHIFT		0
111e1d3c0fdSWill Deacon 
112fb485eb1SRobin Murphy #define ARM_LPAE_VTCR_PS_SHIFT		16
113fb485eb1SRobin Murphy #define ARM_LPAE_VTCR_PS_MASK		0x7
114e1d3c0fdSWill Deacon 
115e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_SHIFT(n)	((n) << 3)
116e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_MASK		0xff
117e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_DEVICE	0x04
118e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_NC		0x44
11990ec7a76SVivek Gautam #define ARM_LPAE_MAIR_ATTR_INC_OWBRWA	0xf4
120e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_WBRWA	0xff
121e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_NC	0
122e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_CACHE	1
123e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_DEV	2
12490ec7a76SVivek Gautam #define ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE	3
125e1d3c0fdSWill Deacon 
126d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_ADRMODE_TABLE (3u << 0)
127d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_READ_INNER	BIT(2)
128d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_SHARE_OUTER	BIT(4)
129d08d42deSRob Herring 
13052f325f4SRobin Murphy #define ARM_MALI_LPAE_MEMATTR_IMP_DEF	0x88ULL
13152f325f4SRobin Murphy #define ARM_MALI_LPAE_MEMATTR_WRITE_ALLOC 0x8DULL
13252f325f4SRobin Murphy 
133892384cdSSven Peter #define APPLE_DART_PTE_PROT_NO_WRITE (1<<7)
134892384cdSSven Peter #define APPLE_DART_PTE_PROT_NO_READ (1<<8)
135892384cdSSven Peter 
136e1d3c0fdSWill Deacon /* IOPTE accessors */
1376c89928fSRobin Murphy #define iopte_deref(pte,d) __va(iopte_to_paddr(pte, d))
138e1d3c0fdSWill Deacon 
139f37eb484SKunkun Jiang #define iopte_type(pte)					\
140e1d3c0fdSWill Deacon 	(((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK)
141e1d3c0fdSWill Deacon 
142e1d3c0fdSWill Deacon #define iopte_prot(pte)	((pte) & ARM_LPAE_PTE_ATTR_MASK)
143e1d3c0fdSWill Deacon 
144e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable {
145e1d3c0fdSWill Deacon 	struct io_pgtable	iop;
146e1d3c0fdSWill Deacon 
147c79278c1SRobin Murphy 	int			pgd_bits;
148594ab90fSRobin Murphy 	int			start_level;
1495fb190b0SRobin Murphy 	int			bits_per_level;
150e1d3c0fdSWill Deacon 
151e1d3c0fdSWill Deacon 	void			*pgd;
152e1d3c0fdSWill Deacon };
153e1d3c0fdSWill Deacon 
154e1d3c0fdSWill Deacon typedef u64 arm_lpae_iopte;
155e1d3c0fdSWill Deacon 
156d08d42deSRob Herring static inline bool iopte_leaf(arm_lpae_iopte pte, int lvl,
157d08d42deSRob Herring 			      enum io_pgtable_fmt fmt)
158d08d42deSRob Herring {
159d08d42deSRob Herring 	if (lvl == (ARM_LPAE_MAX_LEVELS - 1) && fmt != ARM_MALI_LPAE)
160f37eb484SKunkun Jiang 		return iopte_type(pte) == ARM_LPAE_PTE_TYPE_PAGE;
161d08d42deSRob Herring 
162f37eb484SKunkun Jiang 	return iopte_type(pte) == ARM_LPAE_PTE_TYPE_BLOCK;
163d08d42deSRob Herring }
164d08d42deSRob Herring 
1656c89928fSRobin Murphy static arm_lpae_iopte paddr_to_iopte(phys_addr_t paddr,
1666c89928fSRobin Murphy 				     struct arm_lpae_io_pgtable *data)
1676c89928fSRobin Murphy {
1686c89928fSRobin Murphy 	arm_lpae_iopte pte = paddr;
1696c89928fSRobin Murphy 
1706c89928fSRobin Murphy 	/* Of the bits which overlap, either 51:48 or 15:12 are always RES0 */
1716c89928fSRobin Murphy 	return (pte | (pte >> (48 - 12))) & ARM_LPAE_PTE_ADDR_MASK;
1726c89928fSRobin Murphy }
1736c89928fSRobin Murphy 
1746c89928fSRobin Murphy static phys_addr_t iopte_to_paddr(arm_lpae_iopte pte,
1756c89928fSRobin Murphy 				  struct arm_lpae_io_pgtable *data)
1766c89928fSRobin Murphy {
17778688059SRobin Murphy 	u64 paddr = pte & ARM_LPAE_PTE_ADDR_MASK;
1786c89928fSRobin Murphy 
1795fb190b0SRobin Murphy 	if (ARM_LPAE_GRANULE(data) < SZ_64K)
1806c89928fSRobin Murphy 		return paddr;
1816c89928fSRobin Murphy 
1826c89928fSRobin Murphy 	/* Rotate the packed high-order bits back to the top */
1836c89928fSRobin Murphy 	return (paddr | (paddr << (48 - 12))) & (ARM_LPAE_PTE_ADDR_MASK << 4);
1846c89928fSRobin Murphy }
1856c89928fSRobin Murphy 
186fe4b991dSWill Deacon static bool selftest_running = false;
187fe4b991dSWill Deacon 
188ffcb6d16SRobin Murphy static dma_addr_t __arm_lpae_dma_addr(void *pages)
189f8d54961SRobin Murphy {
190ffcb6d16SRobin Murphy 	return (dma_addr_t)virt_to_phys(pages);
191f8d54961SRobin Murphy }
192f8d54961SRobin Murphy 
193f8d54961SRobin Murphy static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp,
194f8d54961SRobin Murphy 				    struct io_pgtable_cfg *cfg)
195f8d54961SRobin Murphy {
196f8d54961SRobin Murphy 	struct device *dev = cfg->iommu_dev;
1974b123757SRobin Murphy 	int order = get_order(size);
1984b123757SRobin Murphy 	struct page *p;
199f8d54961SRobin Murphy 	dma_addr_t dma;
2004b123757SRobin Murphy 	void *pages;
201f8d54961SRobin Murphy 
2024b123757SRobin Murphy 	VM_BUG_ON((gfp & __GFP_HIGHMEM));
203*ca25ec24SRobin Murphy 	p = alloc_pages_node(dev_to_node(dev), gfp | __GFP_ZERO, order);
2044b123757SRobin Murphy 	if (!p)
205f8d54961SRobin Murphy 		return NULL;
206f8d54961SRobin Murphy 
2074b123757SRobin Murphy 	pages = page_address(p);
2084f41845bSWill Deacon 	if (!cfg->coherent_walk) {
209f8d54961SRobin Murphy 		dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE);
210f8d54961SRobin Murphy 		if (dma_mapping_error(dev, dma))
211f8d54961SRobin Murphy 			goto out_free;
212f8d54961SRobin Murphy 		/*
213f8d54961SRobin Murphy 		 * We depend on the IOMMU being able to work with any physical
214ffcb6d16SRobin Murphy 		 * address directly, so if the DMA layer suggests otherwise by
215ffcb6d16SRobin Murphy 		 * translating or truncating them, that bodes very badly...
216f8d54961SRobin Murphy 		 */
217ffcb6d16SRobin Murphy 		if (dma != virt_to_phys(pages))
218f8d54961SRobin Murphy 			goto out_unmap;
219f8d54961SRobin Murphy 	}
220f8d54961SRobin Murphy 
221f8d54961SRobin Murphy 	return pages;
222f8d54961SRobin Murphy 
223f8d54961SRobin Murphy out_unmap:
224f8d54961SRobin Murphy 	dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n");
225f8d54961SRobin Murphy 	dma_unmap_single(dev, dma, size, DMA_TO_DEVICE);
226f8d54961SRobin Murphy out_free:
2274b123757SRobin Murphy 	__free_pages(p, order);
228f8d54961SRobin Murphy 	return NULL;
229f8d54961SRobin Murphy }
230f8d54961SRobin Murphy 
231f8d54961SRobin Murphy static void __arm_lpae_free_pages(void *pages, size_t size,
232f8d54961SRobin Murphy 				  struct io_pgtable_cfg *cfg)
233f8d54961SRobin Murphy {
2344f41845bSWill Deacon 	if (!cfg->coherent_walk)
235ffcb6d16SRobin Murphy 		dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages),
236f8d54961SRobin Murphy 				 size, DMA_TO_DEVICE);
2374b123757SRobin Murphy 	free_pages((unsigned long)pages, get_order(size));
238f8d54961SRobin Murphy }
239f8d54961SRobin Murphy 
24041e1eb25SIsaac J. Manjarres static void __arm_lpae_sync_pte(arm_lpae_iopte *ptep, int num_entries,
2412c3d273eSRobin Murphy 				struct io_pgtable_cfg *cfg)
2422c3d273eSRobin Murphy {
2432c3d273eSRobin Murphy 	dma_sync_single_for_device(cfg->iommu_dev, __arm_lpae_dma_addr(ptep),
24441e1eb25SIsaac J. Manjarres 				   sizeof(*ptep) * num_entries, DMA_TO_DEVICE);
2452c3d273eSRobin Murphy }
2462c3d273eSRobin Murphy 
2471fe27be5SIsaac J. Manjarres static void __arm_lpae_clear_pte(arm_lpae_iopte *ptep, struct io_pgtable_cfg *cfg)
248f8d54961SRobin Murphy {
24941e1eb25SIsaac J. Manjarres 
2501fe27be5SIsaac J. Manjarres 	*ptep = 0;
251f8d54961SRobin Murphy 
2524f41845bSWill Deacon 	if (!cfg->coherent_walk)
2531fe27be5SIsaac J. Manjarres 		__arm_lpae_sync_pte(ptep, 1, cfg);
254f8d54961SRobin Murphy }
255f8d54961SRobin Murphy 
256193e67c0SVivek Gautam static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
2573951c41aSWill Deacon 			       struct iommu_iotlb_gather *gather,
2581fe27be5SIsaac J. Manjarres 			       unsigned long iova, size_t size, size_t pgcount,
2591fe27be5SIsaac J. Manjarres 			       int lvl, arm_lpae_iopte *ptep);
260cf27ec93SWill Deacon 
261fb3a9579SRobin Murphy static void __arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
262fb3a9579SRobin Murphy 				phys_addr_t paddr, arm_lpae_iopte prot,
26341e1eb25SIsaac J. Manjarres 				int lvl, int num_entries, arm_lpae_iopte *ptep)
264fb3a9579SRobin Murphy {
265fb3a9579SRobin Murphy 	arm_lpae_iopte pte = prot;
26641e1eb25SIsaac J. Manjarres 	struct io_pgtable_cfg *cfg = &data->iop.cfg;
26741e1eb25SIsaac J. Manjarres 	size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
26841e1eb25SIsaac J. Manjarres 	int i;
269fb3a9579SRobin Murphy 
270d08d42deSRob Herring 	if (data->iop.fmt != ARM_MALI_LPAE && lvl == ARM_LPAE_MAX_LEVELS - 1)
271fb3a9579SRobin Murphy 		pte |= ARM_LPAE_PTE_TYPE_PAGE;
272fb3a9579SRobin Murphy 	else
273fb3a9579SRobin Murphy 		pte |= ARM_LPAE_PTE_TYPE_BLOCK;
274fb3a9579SRobin Murphy 
27541e1eb25SIsaac J. Manjarres 	for (i = 0; i < num_entries; i++)
27641e1eb25SIsaac J. Manjarres 		ptep[i] = pte | paddr_to_iopte(paddr + i * sz, data);
277fb3a9579SRobin Murphy 
27841e1eb25SIsaac J. Manjarres 	if (!cfg->coherent_walk)
27941e1eb25SIsaac J. Manjarres 		__arm_lpae_sync_pte(ptep, num_entries, cfg);
280fb3a9579SRobin Murphy }
281fb3a9579SRobin Murphy 
282e1d3c0fdSWill Deacon static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
283e1d3c0fdSWill Deacon 			     unsigned long iova, phys_addr_t paddr,
28441e1eb25SIsaac J. Manjarres 			     arm_lpae_iopte prot, int lvl, int num_entries,
285e1d3c0fdSWill Deacon 			     arm_lpae_iopte *ptep)
286e1d3c0fdSWill Deacon {
28741e1eb25SIsaac J. Manjarres 	int i;
288e1d3c0fdSWill Deacon 
28941e1eb25SIsaac J. Manjarres 	for (i = 0; i < num_entries; i++)
29041e1eb25SIsaac J. Manjarres 		if (iopte_leaf(ptep[i], lvl, data->iop.fmt)) {
291cf27ec93SWill Deacon 			/* We require an unmap first */
292fe4b991dSWill Deacon 			WARN_ON(!selftest_running);
293e1d3c0fdSWill Deacon 			return -EEXIST;
29441e1eb25SIsaac J. Manjarres 		} else if (iopte_type(ptep[i]) == ARM_LPAE_PTE_TYPE_TABLE) {
295cf27ec93SWill Deacon 			/*
296cf27ec93SWill Deacon 			 * We need to unmap and free the old table before
297cf27ec93SWill Deacon 			 * overwriting it with a block entry.
298cf27ec93SWill Deacon 			 */
299cf27ec93SWill Deacon 			arm_lpae_iopte *tblp;
300cf27ec93SWill Deacon 			size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
301cf27ec93SWill Deacon 
302cf27ec93SWill Deacon 			tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data);
3031fe27be5SIsaac J. Manjarres 			if (__arm_lpae_unmap(data, NULL, iova + i * sz, sz, 1,
30441e1eb25SIsaac J. Manjarres 					     lvl, tblp) != sz) {
3053951c41aSWill Deacon 				WARN_ON(1);
306cf27ec93SWill Deacon 				return -EINVAL;
307fe4b991dSWill Deacon 			}
3083951c41aSWill Deacon 		}
309e1d3c0fdSWill Deacon 
31041e1eb25SIsaac J. Manjarres 	__arm_lpae_init_pte(data, paddr, prot, lvl, num_entries, ptep);
311e1d3c0fdSWill Deacon 	return 0;
312e1d3c0fdSWill Deacon }
313e1d3c0fdSWill Deacon 
314fb3a9579SRobin Murphy static arm_lpae_iopte arm_lpae_install_table(arm_lpae_iopte *table,
315fb3a9579SRobin Murphy 					     arm_lpae_iopte *ptep,
3162c3d273eSRobin Murphy 					     arm_lpae_iopte curr,
3179abe2ac8SHector Martin 					     struct arm_lpae_io_pgtable *data)
318fb3a9579SRobin Murphy {
3192c3d273eSRobin Murphy 	arm_lpae_iopte old, new;
3209abe2ac8SHector Martin 	struct io_pgtable_cfg *cfg = &data->iop.cfg;
321fb3a9579SRobin Murphy 
3229abe2ac8SHector Martin 	new = paddr_to_iopte(__pa(table), data) | ARM_LPAE_PTE_TYPE_TABLE;
323fb3a9579SRobin Murphy 	if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
324fb3a9579SRobin Murphy 		new |= ARM_LPAE_PTE_NSTABLE;
325fb3a9579SRobin Murphy 
32677f34458SWill Deacon 	/*
32777f34458SWill Deacon 	 * Ensure the table itself is visible before its PTE can be.
32877f34458SWill Deacon 	 * Whilst we could get away with cmpxchg64_release below, this
32977f34458SWill Deacon 	 * doesn't have any ordering semantics when !CONFIG_SMP.
33077f34458SWill Deacon 	 */
33177f34458SWill Deacon 	dma_wmb();
3322c3d273eSRobin Murphy 
3332c3d273eSRobin Murphy 	old = cmpxchg64_relaxed(ptep, curr, new);
3342c3d273eSRobin Murphy 
3354f41845bSWill Deacon 	if (cfg->coherent_walk || (old & ARM_LPAE_PTE_SW_SYNC))
3362c3d273eSRobin Murphy 		return old;
3372c3d273eSRobin Murphy 
3382c3d273eSRobin Murphy 	/* Even if it's not ours, there's no point waiting; just kick it */
33941e1eb25SIsaac J. Manjarres 	__arm_lpae_sync_pte(ptep, 1, cfg);
3402c3d273eSRobin Murphy 	if (old == curr)
3412c3d273eSRobin Murphy 		WRITE_ONCE(*ptep, new | ARM_LPAE_PTE_SW_SYNC);
3422c3d273eSRobin Murphy 
3432c3d273eSRobin Murphy 	return old;
344fb3a9579SRobin Murphy }
345fb3a9579SRobin Murphy 
346e1d3c0fdSWill Deacon static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova,
3474a77b12dSIsaac J. Manjarres 			  phys_addr_t paddr, size_t size, size_t pgcount,
3484a77b12dSIsaac J. Manjarres 			  arm_lpae_iopte prot, int lvl, arm_lpae_iopte *ptep,
3494a77b12dSIsaac J. Manjarres 			  gfp_t gfp, size_t *mapped)
350e1d3c0fdSWill Deacon {
351e1d3c0fdSWill Deacon 	arm_lpae_iopte *cptep, pte;
352e1d3c0fdSWill Deacon 	size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
3532c3d273eSRobin Murphy 	size_t tblsz = ARM_LPAE_GRANULE(data);
354f8d54961SRobin Murphy 	struct io_pgtable_cfg *cfg = &data->iop.cfg;
3554a77b12dSIsaac J. Manjarres 	int ret = 0, num_entries, max_entries, map_idx_start;
356e1d3c0fdSWill Deacon 
357e1d3c0fdSWill Deacon 	/* Find our entry at the current level */
3584a77b12dSIsaac J. Manjarres 	map_idx_start = ARM_LPAE_LVL_IDX(iova, lvl, data);
3594a77b12dSIsaac J. Manjarres 	ptep += map_idx_start;
360e1d3c0fdSWill Deacon 
361e1d3c0fdSWill Deacon 	/* If we can install a leaf entry at this level, then do so */
3624a77b12dSIsaac J. Manjarres 	if (size == block_size) {
3634a77b12dSIsaac J. Manjarres 		max_entries = ARM_LPAE_PTES_PER_TABLE(data) - map_idx_start;
3644a77b12dSIsaac J. Manjarres 		num_entries = min_t(int, pgcount, max_entries);
3654a77b12dSIsaac J. Manjarres 		ret = arm_lpae_init_pte(data, iova, paddr, prot, lvl, num_entries, ptep);
3664a77b12dSIsaac J. Manjarres 		if (!ret && mapped)
3674a77b12dSIsaac J. Manjarres 			*mapped += num_entries * size;
3684a77b12dSIsaac J. Manjarres 
3694a77b12dSIsaac J. Manjarres 		return ret;
3704a77b12dSIsaac J. Manjarres 	}
371e1d3c0fdSWill Deacon 
372e1d3c0fdSWill Deacon 	/* We can't allocate tables at the final level */
373e1d3c0fdSWill Deacon 	if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1))
374e1d3c0fdSWill Deacon 		return -EINVAL;
375e1d3c0fdSWill Deacon 
376e1d3c0fdSWill Deacon 	/* Grab a pointer to the next level */
3772c3d273eSRobin Murphy 	pte = READ_ONCE(*ptep);
378e1d3c0fdSWill Deacon 	if (!pte) {
379f34ce7a7SBaolin Wang 		cptep = __arm_lpae_alloc_pages(tblsz, gfp, cfg);
380e1d3c0fdSWill Deacon 		if (!cptep)
381e1d3c0fdSWill Deacon 			return -ENOMEM;
382e1d3c0fdSWill Deacon 
3839abe2ac8SHector Martin 		pte = arm_lpae_install_table(cptep, ptep, 0, data);
3842c3d273eSRobin Murphy 		if (pte)
3852c3d273eSRobin Murphy 			__arm_lpae_free_pages(cptep, tblsz, cfg);
3864f41845bSWill Deacon 	} else if (!cfg->coherent_walk && !(pte & ARM_LPAE_PTE_SW_SYNC)) {
38741e1eb25SIsaac J. Manjarres 		__arm_lpae_sync_pte(ptep, 1, cfg);
3882c3d273eSRobin Murphy 	}
3892c3d273eSRobin Murphy 
390d08d42deSRob Herring 	if (pte && !iopte_leaf(pte, lvl, data->iop.fmt)) {
391e1d3c0fdSWill Deacon 		cptep = iopte_deref(pte, data);
3922c3d273eSRobin Murphy 	} else if (pte) {
393ed46e66cSOleksandr Tyshchenko 		/* We require an unmap first */
394ed46e66cSOleksandr Tyshchenko 		WARN_ON(!selftest_running);
395ed46e66cSOleksandr Tyshchenko 		return -EEXIST;
396e1d3c0fdSWill Deacon 	}
397e1d3c0fdSWill Deacon 
398e1d3c0fdSWill Deacon 	/* Rinse, repeat */
3994a77b12dSIsaac J. Manjarres 	return __arm_lpae_map(data, iova, paddr, size, pgcount, prot, lvl + 1,
4004a77b12dSIsaac J. Manjarres 			      cptep, gfp, mapped);
401e1d3c0fdSWill Deacon }
402e1d3c0fdSWill Deacon 
403e1d3c0fdSWill Deacon static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
404e1d3c0fdSWill Deacon 					   int prot)
405e1d3c0fdSWill Deacon {
406e1d3c0fdSWill Deacon 	arm_lpae_iopte pte;
407e1d3c0fdSWill Deacon 
408892384cdSSven Peter 	if (data->iop.fmt == APPLE_DART) {
409892384cdSSven Peter 		pte = 0;
410892384cdSSven Peter 		if (!(prot & IOMMU_WRITE))
411892384cdSSven Peter 			pte |= APPLE_DART_PTE_PROT_NO_WRITE;
412892384cdSSven Peter 		if (!(prot & IOMMU_READ))
413892384cdSSven Peter 			pte |= APPLE_DART_PTE_PROT_NO_READ;
414892384cdSSven Peter 		return pte;
415892384cdSSven Peter 	}
416892384cdSSven Peter 
417e1d3c0fdSWill Deacon 	if (data->iop.fmt == ARM_64_LPAE_S1 ||
418e1d3c0fdSWill Deacon 	    data->iop.fmt == ARM_32_LPAE_S1) {
419e7468a23SJeremy Gebben 		pte = ARM_LPAE_PTE_nG;
420e1d3c0fdSWill Deacon 		if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ))
421e1d3c0fdSWill Deacon 			pte |= ARM_LPAE_PTE_AP_RDONLY;
422e7468a23SJeremy Gebben 		if (!(prot & IOMMU_PRIV))
423e7468a23SJeremy Gebben 			pte |= ARM_LPAE_PTE_AP_UNPRIV;
424e1d3c0fdSWill Deacon 	} else {
425e1d3c0fdSWill Deacon 		pte = ARM_LPAE_PTE_HAP_FAULT;
426e1d3c0fdSWill Deacon 		if (prot & IOMMU_READ)
427e1d3c0fdSWill Deacon 			pte |= ARM_LPAE_PTE_HAP_READ;
428e1d3c0fdSWill Deacon 		if (prot & IOMMU_WRITE)
429e1d3c0fdSWill Deacon 			pte |= ARM_LPAE_PTE_HAP_WRITE;
430d08d42deSRob Herring 	}
431d08d42deSRob Herring 
432d08d42deSRob Herring 	/*
433d08d42deSRob Herring 	 * Note that this logic is structured to accommodate Mali LPAE
434d08d42deSRob Herring 	 * having stage-1-like attributes but stage-2-like permissions.
435d08d42deSRob Herring 	 */
436d08d42deSRob Herring 	if (data->iop.fmt == ARM_64_LPAE_S2 ||
437d08d42deSRob Herring 	    data->iop.fmt == ARM_32_LPAE_S2) {
438fb948251SRobin Murphy 		if (prot & IOMMU_MMIO)
439fb948251SRobin Murphy 			pte |= ARM_LPAE_PTE_MEMATTR_DEV;
440fb948251SRobin Murphy 		else if (prot & IOMMU_CACHE)
441e1d3c0fdSWill Deacon 			pte |= ARM_LPAE_PTE_MEMATTR_OIWB;
442e1d3c0fdSWill Deacon 		else
443e1d3c0fdSWill Deacon 			pte |= ARM_LPAE_PTE_MEMATTR_NC;
444d08d42deSRob Herring 	} else {
445d08d42deSRob Herring 		if (prot & IOMMU_MMIO)
446d08d42deSRob Herring 			pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV
447d08d42deSRob Herring 				<< ARM_LPAE_PTE_ATTRINDX_SHIFT);
448d08d42deSRob Herring 		else if (prot & IOMMU_CACHE)
449d08d42deSRob Herring 			pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
450d08d42deSRob Herring 				<< ARM_LPAE_PTE_ATTRINDX_SHIFT);
451e1d3c0fdSWill Deacon 	}
452e1d3c0fdSWill Deacon 
453728da60dSRobin Murphy 	/*
454728da60dSRobin Murphy 	 * Also Mali has its own notions of shareability wherein its Inner
455728da60dSRobin Murphy 	 * domain covers the cores within the GPU, and its Outer domain is
456728da60dSRobin Murphy 	 * "outside the GPU" (i.e. either the Inner or System domain in CPU
457728da60dSRobin Murphy 	 * terms, depending on coherency).
458728da60dSRobin Murphy 	 */
459728da60dSRobin Murphy 	if (prot & IOMMU_CACHE && data->iop.fmt != ARM_MALI_LPAE)
4607618e479SRobin Murphy 		pte |= ARM_LPAE_PTE_SH_IS;
4617618e479SRobin Murphy 	else
4627618e479SRobin Murphy 		pte |= ARM_LPAE_PTE_SH_OS;
4637618e479SRobin Murphy 
464e1d3c0fdSWill Deacon 	if (prot & IOMMU_NOEXEC)
465e1d3c0fdSWill Deacon 		pte |= ARM_LPAE_PTE_XN;
466e1d3c0fdSWill Deacon 
4677618e479SRobin Murphy 	if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS)
4687618e479SRobin Murphy 		pte |= ARM_LPAE_PTE_NS;
4697618e479SRobin Murphy 
4707618e479SRobin Murphy 	if (data->iop.fmt != ARM_MALI_LPAE)
4717618e479SRobin Murphy 		pte |= ARM_LPAE_PTE_AF;
4727618e479SRobin Murphy 
473e1d3c0fdSWill Deacon 	return pte;
474e1d3c0fdSWill Deacon }
475e1d3c0fdSWill Deacon 
4764a77b12dSIsaac J. Manjarres static int arm_lpae_map_pages(struct io_pgtable_ops *ops, unsigned long iova,
4774a77b12dSIsaac J. Manjarres 			      phys_addr_t paddr, size_t pgsize, size_t pgcount,
4784a77b12dSIsaac J. Manjarres 			      int iommu_prot, gfp_t gfp, size_t *mapped)
479e1d3c0fdSWill Deacon {
480e1d3c0fdSWill Deacon 	struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
481f7b90d2cSRobin Murphy 	struct io_pgtable_cfg *cfg = &data->iop.cfg;
482e1d3c0fdSWill Deacon 	arm_lpae_iopte *ptep = data->pgd;
483594ab90fSRobin Murphy 	int ret, lvl = data->start_level;
484e1d3c0fdSWill Deacon 	arm_lpae_iopte prot;
48508090744SRobin Murphy 	long iaext = (s64)iova >> cfg->ias;
486e1d3c0fdSWill Deacon 
4874a77b12dSIsaac J. Manjarres 	if (WARN_ON(!pgsize || (pgsize & cfg->pgsize_bitmap) != pgsize))
488f7b90d2cSRobin Murphy 		return -EINVAL;
489f7b90d2cSRobin Murphy 
490db690301SRobin Murphy 	if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_TTBR1)
491db690301SRobin Murphy 		iaext = ~iaext;
492db690301SRobin Murphy 	if (WARN_ON(iaext || paddr >> cfg->oas))
49376557391SRobin Murphy 		return -ERANGE;
49476557391SRobin Murphy 
495f12e0d22SKeqian Zhu 	/* If no access, then nothing to do */
496f12e0d22SKeqian Zhu 	if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE)))
497f12e0d22SKeqian Zhu 		return 0;
498f12e0d22SKeqian Zhu 
499e1d3c0fdSWill Deacon 	prot = arm_lpae_prot_to_pte(data, iommu_prot);
5004a77b12dSIsaac J. Manjarres 	ret = __arm_lpae_map(data, iova, paddr, pgsize, pgcount, prot, lvl,
5014a77b12dSIsaac J. Manjarres 			     ptep, gfp, mapped);
50287a91b15SRobin Murphy 	/*
50387a91b15SRobin Murphy 	 * Synchronise all PTE updates for the new mapping before there's
50487a91b15SRobin Murphy 	 * a chance for anything to kick off a table walk for the new iova.
50587a91b15SRobin Murphy 	 */
50687a91b15SRobin Murphy 	wmb();
50787a91b15SRobin Murphy 
50887a91b15SRobin Murphy 	return ret;
509e1d3c0fdSWill Deacon }
510e1d3c0fdSWill Deacon 
5114a77b12dSIsaac J. Manjarres static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova,
5124a77b12dSIsaac J. Manjarres 			phys_addr_t paddr, size_t size, int iommu_prot, gfp_t gfp)
5134a77b12dSIsaac J. Manjarres {
5144a77b12dSIsaac J. Manjarres 	return arm_lpae_map_pages(ops, iova, paddr, size, 1, iommu_prot, gfp,
5154a77b12dSIsaac J. Manjarres 				  NULL);
5164a77b12dSIsaac J. Manjarres }
5174a77b12dSIsaac J. Manjarres 
518e1d3c0fdSWill Deacon static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl,
519e1d3c0fdSWill Deacon 				    arm_lpae_iopte *ptep)
520e1d3c0fdSWill Deacon {
521e1d3c0fdSWill Deacon 	arm_lpae_iopte *start, *end;
522e1d3c0fdSWill Deacon 	unsigned long table_size;
523e1d3c0fdSWill Deacon 
524594ab90fSRobin Murphy 	if (lvl == data->start_level)
525c79278c1SRobin Murphy 		table_size = ARM_LPAE_PGD_SIZE(data);
526e1d3c0fdSWill Deacon 	else
52706c610e8SRobin Murphy 		table_size = ARM_LPAE_GRANULE(data);
528e1d3c0fdSWill Deacon 
529e1d3c0fdSWill Deacon 	start = ptep;
53012c2ab09SWill Deacon 
53112c2ab09SWill Deacon 	/* Only leaf entries at the last level */
53212c2ab09SWill Deacon 	if (lvl == ARM_LPAE_MAX_LEVELS - 1)
53312c2ab09SWill Deacon 		end = ptep;
53412c2ab09SWill Deacon 	else
535e1d3c0fdSWill Deacon 		end = (void *)ptep + table_size;
536e1d3c0fdSWill Deacon 
537e1d3c0fdSWill Deacon 	while (ptep != end) {
538e1d3c0fdSWill Deacon 		arm_lpae_iopte pte = *ptep++;
539e1d3c0fdSWill Deacon 
540d08d42deSRob Herring 		if (!pte || iopte_leaf(pte, lvl, data->iop.fmt))
541e1d3c0fdSWill Deacon 			continue;
542e1d3c0fdSWill Deacon 
543e1d3c0fdSWill Deacon 		__arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
544e1d3c0fdSWill Deacon 	}
545e1d3c0fdSWill Deacon 
546f8d54961SRobin Murphy 	__arm_lpae_free_pages(start, table_size, &data->iop.cfg);
547e1d3c0fdSWill Deacon }
548e1d3c0fdSWill Deacon 
549e1d3c0fdSWill Deacon static void arm_lpae_free_pgtable(struct io_pgtable *iop)
550e1d3c0fdSWill Deacon {
551e1d3c0fdSWill Deacon 	struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop);
552e1d3c0fdSWill Deacon 
553594ab90fSRobin Murphy 	__arm_lpae_free_pgtable(data, data->start_level, data->pgd);
554e1d3c0fdSWill Deacon 	kfree(data);
555e1d3c0fdSWill Deacon }
556e1d3c0fdSWill Deacon 
557193e67c0SVivek Gautam static size_t arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data,
5583951c41aSWill Deacon 				       struct iommu_iotlb_gather *gather,
559e1d3c0fdSWill Deacon 				       unsigned long iova, size_t size,
560fb3a9579SRobin Murphy 				       arm_lpae_iopte blk_pte, int lvl,
5611fe27be5SIsaac J. Manjarres 				       arm_lpae_iopte *ptep, size_t pgcount)
562e1d3c0fdSWill Deacon {
563fb3a9579SRobin Murphy 	struct io_pgtable_cfg *cfg = &data->iop.cfg;
564fb3a9579SRobin Murphy 	arm_lpae_iopte pte, *tablep;
565e1d3c0fdSWill Deacon 	phys_addr_t blk_paddr;
566fb3a9579SRobin Murphy 	size_t tablesz = ARM_LPAE_GRANULE(data);
567fb3a9579SRobin Murphy 	size_t split_sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
5681fe27be5SIsaac J. Manjarres 	int ptes_per_table = ARM_LPAE_PTES_PER_TABLE(data);
5691fe27be5SIsaac J. Manjarres 	int i, unmap_idx_start = -1, num_entries = 0, max_entries;
570e1d3c0fdSWill Deacon 
571fb3a9579SRobin Murphy 	if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
572fb3a9579SRobin Murphy 		return 0;
573e1d3c0fdSWill Deacon 
574fb3a9579SRobin Murphy 	tablep = __arm_lpae_alloc_pages(tablesz, GFP_ATOMIC, cfg);
575fb3a9579SRobin Murphy 	if (!tablep)
576fb3a9579SRobin Murphy 		return 0; /* Bytes unmapped */
577e1d3c0fdSWill Deacon 
5781fe27be5SIsaac J. Manjarres 	if (size == split_sz) {
5791fe27be5SIsaac J. Manjarres 		unmap_idx_start = ARM_LPAE_LVL_IDX(iova, lvl, data);
5801fe27be5SIsaac J. Manjarres 		max_entries = ptes_per_table - unmap_idx_start;
5811fe27be5SIsaac J. Manjarres 		num_entries = min_t(int, pgcount, max_entries);
5821fe27be5SIsaac J. Manjarres 	}
583fb3a9579SRobin Murphy 
5846c89928fSRobin Murphy 	blk_paddr = iopte_to_paddr(blk_pte, data);
585fb3a9579SRobin Murphy 	pte = iopte_prot(blk_pte);
586fb3a9579SRobin Murphy 
5871fe27be5SIsaac J. Manjarres 	for (i = 0; i < ptes_per_table; i++, blk_paddr += split_sz) {
588e1d3c0fdSWill Deacon 		/* Unmap! */
5891fe27be5SIsaac J. Manjarres 		if (i >= unmap_idx_start && i < (unmap_idx_start + num_entries))
590e1d3c0fdSWill Deacon 			continue;
591e1d3c0fdSWill Deacon 
59241e1eb25SIsaac J. Manjarres 		__arm_lpae_init_pte(data, blk_paddr, pte, lvl, 1, &tablep[i]);
593e1d3c0fdSWill Deacon 	}
594e1d3c0fdSWill Deacon 
5959abe2ac8SHector Martin 	pte = arm_lpae_install_table(tablep, ptep, blk_pte, data);
5962c3d273eSRobin Murphy 	if (pte != blk_pte) {
5972c3d273eSRobin Murphy 		__arm_lpae_free_pages(tablep, tablesz, cfg);
5982c3d273eSRobin Murphy 		/*
5992c3d273eSRobin Murphy 		 * We may race against someone unmapping another part of this
6002c3d273eSRobin Murphy 		 * block, but anything else is invalid. We can't misinterpret
6012c3d273eSRobin Murphy 		 * a page entry here since we're never at the last level.
6022c3d273eSRobin Murphy 		 */
603f37eb484SKunkun Jiang 		if (iopte_type(pte) != ARM_LPAE_PTE_TYPE_TABLE)
6042c3d273eSRobin Murphy 			return 0;
6052c3d273eSRobin Murphy 
6062c3d273eSRobin Murphy 		tablep = iopte_deref(pte, data);
6071fe27be5SIsaac J. Manjarres 	} else if (unmap_idx_start >= 0) {
6081fe27be5SIsaac J. Manjarres 		for (i = 0; i < num_entries; i++)
6091fe27be5SIsaac J. Manjarres 			io_pgtable_tlb_add_page(&data->iop, gather, iova + i * size, size);
6101fe27be5SIsaac J. Manjarres 
6111fe27be5SIsaac J. Manjarres 		return num_entries * size;
612e1d3c0fdSWill Deacon 	}
613e1d3c0fdSWill Deacon 
6141fe27be5SIsaac J. Manjarres 	return __arm_lpae_unmap(data, gather, iova, size, pgcount, lvl, tablep);
61585c7a0f1SRobin Murphy }
61685c7a0f1SRobin Murphy 
617193e67c0SVivek Gautam static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
6183951c41aSWill Deacon 			       struct iommu_iotlb_gather *gather,
6191fe27be5SIsaac J. Manjarres 			       unsigned long iova, size_t size, size_t pgcount,
6201fe27be5SIsaac J. Manjarres 			       int lvl, arm_lpae_iopte *ptep)
621e1d3c0fdSWill Deacon {
622e1d3c0fdSWill Deacon 	arm_lpae_iopte pte;
623507e4c9dSRobin Murphy 	struct io_pgtable *iop = &data->iop;
6241fe27be5SIsaac J. Manjarres 	int i = 0, num_entries, max_entries, unmap_idx_start;
625e1d3c0fdSWill Deacon 
6262eb97c78SRobin Murphy 	/* Something went horribly wrong and we ran out of page table */
6272eb97c78SRobin Murphy 	if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
6282eb97c78SRobin Murphy 		return 0;
6292eb97c78SRobin Murphy 
6301fe27be5SIsaac J. Manjarres 	unmap_idx_start = ARM_LPAE_LVL_IDX(iova, lvl, data);
6311fe27be5SIsaac J. Manjarres 	ptep += unmap_idx_start;
6322c3d273eSRobin Murphy 	pte = READ_ONCE(*ptep);
6332eb97c78SRobin Murphy 	if (WARN_ON(!pte))
634e1d3c0fdSWill Deacon 		return 0;
635e1d3c0fdSWill Deacon 
636e1d3c0fdSWill Deacon 	/* If the size matches this level, we're in the right place */
637fb3a9579SRobin Murphy 	if (size == ARM_LPAE_BLOCK_SIZE(lvl, data)) {
6381fe27be5SIsaac J. Manjarres 		max_entries = ARM_LPAE_PTES_PER_TABLE(data) - unmap_idx_start;
6391fe27be5SIsaac J. Manjarres 		num_entries = min_t(int, pgcount, max_entries);
6401fe27be5SIsaac J. Manjarres 
6411fe27be5SIsaac J. Manjarres 		while (i < num_entries) {
6421fe27be5SIsaac J. Manjarres 			pte = READ_ONCE(*ptep);
6431fe27be5SIsaac J. Manjarres 			if (WARN_ON(!pte))
6441fe27be5SIsaac J. Manjarres 				break;
6451fe27be5SIsaac J. Manjarres 
6461fe27be5SIsaac J. Manjarres 			__arm_lpae_clear_pte(ptep, &iop->cfg);
647e1d3c0fdSWill Deacon 
648d08d42deSRob Herring 			if (!iopte_leaf(pte, lvl, iop->fmt)) {
649e1d3c0fdSWill Deacon 				/* Also flush any partial walks */
6501fe27be5SIsaac J. Manjarres 				io_pgtable_tlb_flush_walk(iop, iova + i * size, size,
65110b7a7d9SWill Deacon 							  ARM_LPAE_GRANULE(data));
6521fe27be5SIsaac J. Manjarres 				__arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
653f7403abfSRobin Murphy 			} else if (!iommu_iotlb_gather_queued(gather)) {
6541fe27be5SIsaac J. Manjarres 				io_pgtable_tlb_add_page(iop, gather, iova + i * size, size);
655e1d3c0fdSWill Deacon 			}
656e1d3c0fdSWill Deacon 
6571fe27be5SIsaac J. Manjarres 			ptep++;
6581fe27be5SIsaac J. Manjarres 			i++;
6591fe27be5SIsaac J. Manjarres 		}
6601fe27be5SIsaac J. Manjarres 
6611fe27be5SIsaac J. Manjarres 		return i * size;
662d08d42deSRob Herring 	} else if (iopte_leaf(pte, lvl, iop->fmt)) {
663e1d3c0fdSWill Deacon 		/*
664e1d3c0fdSWill Deacon 		 * Insert a table at the next level to map the old region,
665e1d3c0fdSWill Deacon 		 * minus the part we want to unmap
666e1d3c0fdSWill Deacon 		 */
6673951c41aSWill Deacon 		return arm_lpae_split_blk_unmap(data, gather, iova, size, pte,
6681fe27be5SIsaac J. Manjarres 						lvl + 1, ptep, pgcount);
669e1d3c0fdSWill Deacon 	}
670e1d3c0fdSWill Deacon 
671e1d3c0fdSWill Deacon 	/* Keep on walkin' */
672e1d3c0fdSWill Deacon 	ptep = iopte_deref(pte, data);
6731fe27be5SIsaac J. Manjarres 	return __arm_lpae_unmap(data, gather, iova, size, pgcount, lvl + 1, ptep);
674e1d3c0fdSWill Deacon }
675e1d3c0fdSWill Deacon 
6761fe27be5SIsaac J. Manjarres static size_t arm_lpae_unmap_pages(struct io_pgtable_ops *ops, unsigned long iova,
6771fe27be5SIsaac J. Manjarres 				   size_t pgsize, size_t pgcount,
6781fe27be5SIsaac J. Manjarres 				   struct iommu_iotlb_gather *gather)
679e1d3c0fdSWill Deacon {
680e1d3c0fdSWill Deacon 	struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
681f7b90d2cSRobin Murphy 	struct io_pgtable_cfg *cfg = &data->iop.cfg;
682e1d3c0fdSWill Deacon 	arm_lpae_iopte *ptep = data->pgd;
68308090744SRobin Murphy 	long iaext = (s64)iova >> cfg->ias;
684e1d3c0fdSWill Deacon 
6851fe27be5SIsaac J. Manjarres 	if (WARN_ON(!pgsize || (pgsize & cfg->pgsize_bitmap) != pgsize || !pgcount))
686f7b90d2cSRobin Murphy 		return 0;
687f7b90d2cSRobin Murphy 
688db690301SRobin Murphy 	if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_TTBR1)
689db690301SRobin Murphy 		iaext = ~iaext;
690db690301SRobin Murphy 	if (WARN_ON(iaext))
69176557391SRobin Murphy 		return 0;
69276557391SRobin Murphy 
6931fe27be5SIsaac J. Manjarres 	return __arm_lpae_unmap(data, gather, iova, pgsize, pgcount,
6941fe27be5SIsaac J. Manjarres 				data->start_level, ptep);
6951fe27be5SIsaac J. Manjarres }
6961fe27be5SIsaac J. Manjarres 
6971fe27be5SIsaac J. Manjarres static size_t arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova,
6981fe27be5SIsaac J. Manjarres 			     size_t size, struct iommu_iotlb_gather *gather)
6991fe27be5SIsaac J. Manjarres {
7001fe27be5SIsaac J. Manjarres 	return arm_lpae_unmap_pages(ops, iova, size, 1, gather);
701e1d3c0fdSWill Deacon }
702e1d3c0fdSWill Deacon 
703e1d3c0fdSWill Deacon static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops,
704e1d3c0fdSWill Deacon 					 unsigned long iova)
705e1d3c0fdSWill Deacon {
706e1d3c0fdSWill Deacon 	struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
707e1d3c0fdSWill Deacon 	arm_lpae_iopte pte, *ptep = data->pgd;
708594ab90fSRobin Murphy 	int lvl = data->start_level;
709e1d3c0fdSWill Deacon 
710e1d3c0fdSWill Deacon 	do {
711e1d3c0fdSWill Deacon 		/* Valid IOPTE pointer? */
712e1d3c0fdSWill Deacon 		if (!ptep)
713e1d3c0fdSWill Deacon 			return 0;
714e1d3c0fdSWill Deacon 
715e1d3c0fdSWill Deacon 		/* Grab the IOPTE we're interested in */
7162c3d273eSRobin Murphy 		ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
7172c3d273eSRobin Murphy 		pte = READ_ONCE(*ptep);
718e1d3c0fdSWill Deacon 
719e1d3c0fdSWill Deacon 		/* Valid entry? */
720e1d3c0fdSWill Deacon 		if (!pte)
721e1d3c0fdSWill Deacon 			return 0;
722e1d3c0fdSWill Deacon 
723e1d3c0fdSWill Deacon 		/* Leaf entry? */
724d08d42deSRob Herring 		if (iopte_leaf(pte, lvl, data->iop.fmt))
725e1d3c0fdSWill Deacon 			goto found_translation;
726e1d3c0fdSWill Deacon 
727e1d3c0fdSWill Deacon 		/* Take it to the next level */
728e1d3c0fdSWill Deacon 		ptep = iopte_deref(pte, data);
729e1d3c0fdSWill Deacon 	} while (++lvl < ARM_LPAE_MAX_LEVELS);
730e1d3c0fdSWill Deacon 
731e1d3c0fdSWill Deacon 	/* Ran out of page tables to walk */
732e1d3c0fdSWill Deacon 	return 0;
733e1d3c0fdSWill Deacon 
734e1d3c0fdSWill Deacon found_translation:
7357c6d90e2SWill Deacon 	iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1);
7366c89928fSRobin Murphy 	return iopte_to_paddr(pte, data) | iova;
737e1d3c0fdSWill Deacon }
738e1d3c0fdSWill Deacon 
739e1d3c0fdSWill Deacon static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg)
740e1d3c0fdSWill Deacon {
7416c89928fSRobin Murphy 	unsigned long granule, page_sizes;
7426c89928fSRobin Murphy 	unsigned int max_addr_bits = 48;
743e1d3c0fdSWill Deacon 
744e1d3c0fdSWill Deacon 	/*
745e1d3c0fdSWill Deacon 	 * We need to restrict the supported page sizes to match the
746e1d3c0fdSWill Deacon 	 * translation regime for a particular granule. Aim to match
747e1d3c0fdSWill Deacon 	 * the CPU page size if possible, otherwise prefer smaller sizes.
748e1d3c0fdSWill Deacon 	 * While we're at it, restrict the block sizes to match the
749e1d3c0fdSWill Deacon 	 * chosen granule.
750e1d3c0fdSWill Deacon 	 */
751e1d3c0fdSWill Deacon 	if (cfg->pgsize_bitmap & PAGE_SIZE)
752e1d3c0fdSWill Deacon 		granule = PAGE_SIZE;
753e1d3c0fdSWill Deacon 	else if (cfg->pgsize_bitmap & ~PAGE_MASK)
754e1d3c0fdSWill Deacon 		granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK);
755e1d3c0fdSWill Deacon 	else if (cfg->pgsize_bitmap & PAGE_MASK)
756e1d3c0fdSWill Deacon 		granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK);
757e1d3c0fdSWill Deacon 	else
758e1d3c0fdSWill Deacon 		granule = 0;
759e1d3c0fdSWill Deacon 
760e1d3c0fdSWill Deacon 	switch (granule) {
761e1d3c0fdSWill Deacon 	case SZ_4K:
7626c89928fSRobin Murphy 		page_sizes = (SZ_4K | SZ_2M | SZ_1G);
763e1d3c0fdSWill Deacon 		break;
764e1d3c0fdSWill Deacon 	case SZ_16K:
7656c89928fSRobin Murphy 		page_sizes = (SZ_16K | SZ_32M);
766e1d3c0fdSWill Deacon 		break;
767e1d3c0fdSWill Deacon 	case SZ_64K:
7686c89928fSRobin Murphy 		max_addr_bits = 52;
7696c89928fSRobin Murphy 		page_sizes = (SZ_64K | SZ_512M);
7706c89928fSRobin Murphy 		if (cfg->oas > 48)
7716c89928fSRobin Murphy 			page_sizes |= 1ULL << 42; /* 4TB */
772e1d3c0fdSWill Deacon 		break;
773e1d3c0fdSWill Deacon 	default:
7746c89928fSRobin Murphy 		page_sizes = 0;
775e1d3c0fdSWill Deacon 	}
7766c89928fSRobin Murphy 
7776c89928fSRobin Murphy 	cfg->pgsize_bitmap &= page_sizes;
7786c89928fSRobin Murphy 	cfg->ias = min(cfg->ias, max_addr_bits);
7796c89928fSRobin Murphy 	cfg->oas = min(cfg->oas, max_addr_bits);
780e1d3c0fdSWill Deacon }
781e1d3c0fdSWill Deacon 
782e1d3c0fdSWill Deacon static struct arm_lpae_io_pgtable *
783e1d3c0fdSWill Deacon arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg)
784e1d3c0fdSWill Deacon {
785e1d3c0fdSWill Deacon 	struct arm_lpae_io_pgtable *data;
7865fb190b0SRobin Murphy 	int levels, va_bits, pg_shift;
787e1d3c0fdSWill Deacon 
788e1d3c0fdSWill Deacon 	arm_lpae_restrict_pgsizes(cfg);
789e1d3c0fdSWill Deacon 
790e1d3c0fdSWill Deacon 	if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K)))
791e1d3c0fdSWill Deacon 		return NULL;
792e1d3c0fdSWill Deacon 
793e1d3c0fdSWill Deacon 	if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS)
794e1d3c0fdSWill Deacon 		return NULL;
795e1d3c0fdSWill Deacon 
796e1d3c0fdSWill Deacon 	if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS)
797e1d3c0fdSWill Deacon 		return NULL;
798e1d3c0fdSWill Deacon 
799e1d3c0fdSWill Deacon 	data = kmalloc(sizeof(*data), GFP_KERNEL);
800e1d3c0fdSWill Deacon 	if (!data)
801e1d3c0fdSWill Deacon 		return NULL;
802e1d3c0fdSWill Deacon 
8035fb190b0SRobin Murphy 	pg_shift = __ffs(cfg->pgsize_bitmap);
8045fb190b0SRobin Murphy 	data->bits_per_level = pg_shift - ilog2(sizeof(arm_lpae_iopte));
805e1d3c0fdSWill Deacon 
8065fb190b0SRobin Murphy 	va_bits = cfg->ias - pg_shift;
807594ab90fSRobin Murphy 	levels = DIV_ROUND_UP(va_bits, data->bits_per_level);
808594ab90fSRobin Murphy 	data->start_level = ARM_LPAE_MAX_LEVELS - levels;
809e1d3c0fdSWill Deacon 
810e1d3c0fdSWill Deacon 	/* Calculate the actual size of our pgd (without concatenation) */
811c79278c1SRobin Murphy 	data->pgd_bits = va_bits - (data->bits_per_level * (levels - 1));
812e1d3c0fdSWill Deacon 
813e1d3c0fdSWill Deacon 	data->iop.ops = (struct io_pgtable_ops) {
814e1d3c0fdSWill Deacon 		.map		= arm_lpae_map,
8154a77b12dSIsaac J. Manjarres 		.map_pages	= arm_lpae_map_pages,
816e1d3c0fdSWill Deacon 		.unmap		= arm_lpae_unmap,
8171fe27be5SIsaac J. Manjarres 		.unmap_pages	= arm_lpae_unmap_pages,
818e1d3c0fdSWill Deacon 		.iova_to_phys	= arm_lpae_iova_to_phys,
819e1d3c0fdSWill Deacon 	};
820e1d3c0fdSWill Deacon 
821e1d3c0fdSWill Deacon 	return data;
822e1d3c0fdSWill Deacon }
823e1d3c0fdSWill Deacon 
824e1d3c0fdSWill Deacon static struct io_pgtable *
825e1d3c0fdSWill Deacon arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
826e1d3c0fdSWill Deacon {
827e1d3c0fdSWill Deacon 	u64 reg;
8283850db49SRobin Murphy 	struct arm_lpae_io_pgtable *data;
829fb485eb1SRobin Murphy 	typeof(&cfg->arm_lpae_s1_cfg.tcr) tcr = &cfg->arm_lpae_s1_cfg.tcr;
830db690301SRobin Murphy 	bool tg1;
831e1d3c0fdSWill Deacon 
8324f41845bSWill Deacon 	if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS |
833e67890c9SSai Prakash Ranjan 			    IO_PGTABLE_QUIRK_ARM_TTBR1 |
834e67890c9SSai Prakash Ranjan 			    IO_PGTABLE_QUIRK_ARM_OUTER_WBWA))
8353850db49SRobin Murphy 		return NULL;
8363850db49SRobin Murphy 
8373850db49SRobin Murphy 	data = arm_lpae_alloc_pgtable(cfg);
838e1d3c0fdSWill Deacon 	if (!data)
839e1d3c0fdSWill Deacon 		return NULL;
840e1d3c0fdSWill Deacon 
841e1d3c0fdSWill Deacon 	/* TCR */
8429e6ea59fSBjorn Andersson 	if (cfg->coherent_walk) {
843fb485eb1SRobin Murphy 		tcr->sh = ARM_LPAE_TCR_SH_IS;
844fb485eb1SRobin Murphy 		tcr->irgn = ARM_LPAE_TCR_RGN_WBWA;
845fb485eb1SRobin Murphy 		tcr->orgn = ARM_LPAE_TCR_RGN_WBWA;
846e67890c9SSai Prakash Ranjan 		if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_OUTER_WBWA)
847e67890c9SSai Prakash Ranjan 			goto out_free_data;
8489e6ea59fSBjorn Andersson 	} else {
849fb485eb1SRobin Murphy 		tcr->sh = ARM_LPAE_TCR_SH_OS;
850fb485eb1SRobin Murphy 		tcr->irgn = ARM_LPAE_TCR_RGN_NC;
851e67890c9SSai Prakash Ranjan 		if (!(cfg->quirks & IO_PGTABLE_QUIRK_ARM_OUTER_WBWA))
852fb485eb1SRobin Murphy 			tcr->orgn = ARM_LPAE_TCR_RGN_NC;
853e67890c9SSai Prakash Ranjan 		else
854e67890c9SSai Prakash Ranjan 			tcr->orgn = ARM_LPAE_TCR_RGN_WBWA;
8559e6ea59fSBjorn Andersson 	}
856e1d3c0fdSWill Deacon 
857db690301SRobin Murphy 	tg1 = cfg->quirks & IO_PGTABLE_QUIRK_ARM_TTBR1;
85806c610e8SRobin Murphy 	switch (ARM_LPAE_GRANULE(data)) {
859e1d3c0fdSWill Deacon 	case SZ_4K:
860db690301SRobin Murphy 		tcr->tg = tg1 ? ARM_LPAE_TCR_TG1_4K : ARM_LPAE_TCR_TG0_4K;
861e1d3c0fdSWill Deacon 		break;
862e1d3c0fdSWill Deacon 	case SZ_16K:
863db690301SRobin Murphy 		tcr->tg = tg1 ? ARM_LPAE_TCR_TG1_16K : ARM_LPAE_TCR_TG0_16K;
864e1d3c0fdSWill Deacon 		break;
865e1d3c0fdSWill Deacon 	case SZ_64K:
866db690301SRobin Murphy 		tcr->tg = tg1 ? ARM_LPAE_TCR_TG1_64K : ARM_LPAE_TCR_TG0_64K;
867e1d3c0fdSWill Deacon 		break;
868e1d3c0fdSWill Deacon 	}
869e1d3c0fdSWill Deacon 
870e1d3c0fdSWill Deacon 	switch (cfg->oas) {
871e1d3c0fdSWill Deacon 	case 32:
872fb485eb1SRobin Murphy 		tcr->ips = ARM_LPAE_TCR_PS_32_BIT;
873e1d3c0fdSWill Deacon 		break;
874e1d3c0fdSWill Deacon 	case 36:
875fb485eb1SRobin Murphy 		tcr->ips = ARM_LPAE_TCR_PS_36_BIT;
876e1d3c0fdSWill Deacon 		break;
877e1d3c0fdSWill Deacon 	case 40:
878fb485eb1SRobin Murphy 		tcr->ips = ARM_LPAE_TCR_PS_40_BIT;
879e1d3c0fdSWill Deacon 		break;
880e1d3c0fdSWill Deacon 	case 42:
881fb485eb1SRobin Murphy 		tcr->ips = ARM_LPAE_TCR_PS_42_BIT;
882e1d3c0fdSWill Deacon 		break;
883e1d3c0fdSWill Deacon 	case 44:
884fb485eb1SRobin Murphy 		tcr->ips = ARM_LPAE_TCR_PS_44_BIT;
885e1d3c0fdSWill Deacon 		break;
886e1d3c0fdSWill Deacon 	case 48:
887fb485eb1SRobin Murphy 		tcr->ips = ARM_LPAE_TCR_PS_48_BIT;
888e1d3c0fdSWill Deacon 		break;
8896c89928fSRobin Murphy 	case 52:
890fb485eb1SRobin Murphy 		tcr->ips = ARM_LPAE_TCR_PS_52_BIT;
8916c89928fSRobin Murphy 		break;
892e1d3c0fdSWill Deacon 	default:
893e1d3c0fdSWill Deacon 		goto out_free_data;
894e1d3c0fdSWill Deacon 	}
895e1d3c0fdSWill Deacon 
896fb485eb1SRobin Murphy 	tcr->tsz = 64ULL - cfg->ias;
897e1d3c0fdSWill Deacon 
898e1d3c0fdSWill Deacon 	/* MAIRs */
899e1d3c0fdSWill Deacon 	reg = (ARM_LPAE_MAIR_ATTR_NC
900e1d3c0fdSWill Deacon 	       << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
901e1d3c0fdSWill Deacon 	      (ARM_LPAE_MAIR_ATTR_WBRWA
902e1d3c0fdSWill Deacon 	       << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
903e1d3c0fdSWill Deacon 	      (ARM_LPAE_MAIR_ATTR_DEVICE
90490ec7a76SVivek Gautam 	       << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV)) |
90590ec7a76SVivek Gautam 	      (ARM_LPAE_MAIR_ATTR_INC_OWBRWA
90690ec7a76SVivek Gautam 	       << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE));
907e1d3c0fdSWill Deacon 
908205577abSRobin Murphy 	cfg->arm_lpae_s1_cfg.mair = reg;
909e1d3c0fdSWill Deacon 
910e1d3c0fdSWill Deacon 	/* Looking good; allocate a pgd */
911c79278c1SRobin Murphy 	data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data),
912c79278c1SRobin Murphy 					   GFP_KERNEL, cfg);
913e1d3c0fdSWill Deacon 	if (!data->pgd)
914e1d3c0fdSWill Deacon 		goto out_free_data;
915e1d3c0fdSWill Deacon 
91687a91b15SRobin Murphy 	/* Ensure the empty pgd is visible before any actual TTBR write */
91787a91b15SRobin Murphy 	wmb();
918e1d3c0fdSWill Deacon 
919d1e5f26fSRobin Murphy 	/* TTBR */
920d1e5f26fSRobin Murphy 	cfg->arm_lpae_s1_cfg.ttbr = virt_to_phys(data->pgd);
921e1d3c0fdSWill Deacon 	return &data->iop;
922e1d3c0fdSWill Deacon 
923e1d3c0fdSWill Deacon out_free_data:
924e1d3c0fdSWill Deacon 	kfree(data);
925e1d3c0fdSWill Deacon 	return NULL;
926e1d3c0fdSWill Deacon }
927e1d3c0fdSWill Deacon 
928e1d3c0fdSWill Deacon static struct io_pgtable *
929e1d3c0fdSWill Deacon arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
930e1d3c0fdSWill Deacon {
931ac4b80e5SWill Deacon 	u64 sl;
9323850db49SRobin Murphy 	struct arm_lpae_io_pgtable *data;
933ac4b80e5SWill Deacon 	typeof(&cfg->arm_lpae_s2_cfg.vtcr) vtcr = &cfg->arm_lpae_s2_cfg.vtcr;
934e1d3c0fdSWill Deacon 
9353850db49SRobin Murphy 	/* The NS quirk doesn't apply at stage 2 */
936a8e5f044SRobin Murphy 	if (cfg->quirks)
9373850db49SRobin Murphy 		return NULL;
9383850db49SRobin Murphy 
9393850db49SRobin Murphy 	data = arm_lpae_alloc_pgtable(cfg);
940e1d3c0fdSWill Deacon 	if (!data)
941e1d3c0fdSWill Deacon 		return NULL;
942e1d3c0fdSWill Deacon 
943e1d3c0fdSWill Deacon 	/*
944e1d3c0fdSWill Deacon 	 * Concatenate PGDs at level 1 if possible in order to reduce
945e1d3c0fdSWill Deacon 	 * the depth of the stage-2 walk.
946e1d3c0fdSWill Deacon 	 */
947594ab90fSRobin Murphy 	if (data->start_level == 0) {
948e1d3c0fdSWill Deacon 		unsigned long pgd_pages;
949e1d3c0fdSWill Deacon 
950c79278c1SRobin Murphy 		pgd_pages = ARM_LPAE_PGD_SIZE(data) / sizeof(arm_lpae_iopte);
951e1d3c0fdSWill Deacon 		if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) {
952c79278c1SRobin Murphy 			data->pgd_bits += data->bits_per_level;
953594ab90fSRobin Murphy 			data->start_level++;
954e1d3c0fdSWill Deacon 		}
955e1d3c0fdSWill Deacon 	}
956e1d3c0fdSWill Deacon 
957e1d3c0fdSWill Deacon 	/* VTCR */
95830d2acb6SWill Deacon 	if (cfg->coherent_walk) {
959ac4b80e5SWill Deacon 		vtcr->sh = ARM_LPAE_TCR_SH_IS;
960ac4b80e5SWill Deacon 		vtcr->irgn = ARM_LPAE_TCR_RGN_WBWA;
961ac4b80e5SWill Deacon 		vtcr->orgn = ARM_LPAE_TCR_RGN_WBWA;
96230d2acb6SWill Deacon 	} else {
963ac4b80e5SWill Deacon 		vtcr->sh = ARM_LPAE_TCR_SH_OS;
964ac4b80e5SWill Deacon 		vtcr->irgn = ARM_LPAE_TCR_RGN_NC;
965ac4b80e5SWill Deacon 		vtcr->orgn = ARM_LPAE_TCR_RGN_NC;
96630d2acb6SWill Deacon 	}
967e1d3c0fdSWill Deacon 
968594ab90fSRobin Murphy 	sl = data->start_level;
969e1d3c0fdSWill Deacon 
97006c610e8SRobin Murphy 	switch (ARM_LPAE_GRANULE(data)) {
971e1d3c0fdSWill Deacon 	case SZ_4K:
972ac4b80e5SWill Deacon 		vtcr->tg = ARM_LPAE_TCR_TG0_4K;
973e1d3c0fdSWill Deacon 		sl++; /* SL0 format is different for 4K granule size */
974e1d3c0fdSWill Deacon 		break;
975e1d3c0fdSWill Deacon 	case SZ_16K:
976ac4b80e5SWill Deacon 		vtcr->tg = ARM_LPAE_TCR_TG0_16K;
977e1d3c0fdSWill Deacon 		break;
978e1d3c0fdSWill Deacon 	case SZ_64K:
979ac4b80e5SWill Deacon 		vtcr->tg = ARM_LPAE_TCR_TG0_64K;
980e1d3c0fdSWill Deacon 		break;
981e1d3c0fdSWill Deacon 	}
982e1d3c0fdSWill Deacon 
983e1d3c0fdSWill Deacon 	switch (cfg->oas) {
984e1d3c0fdSWill Deacon 	case 32:
985ac4b80e5SWill Deacon 		vtcr->ps = ARM_LPAE_TCR_PS_32_BIT;
986e1d3c0fdSWill Deacon 		break;
987e1d3c0fdSWill Deacon 	case 36:
988ac4b80e5SWill Deacon 		vtcr->ps = ARM_LPAE_TCR_PS_36_BIT;
989e1d3c0fdSWill Deacon 		break;
990e1d3c0fdSWill Deacon 	case 40:
991ac4b80e5SWill Deacon 		vtcr->ps = ARM_LPAE_TCR_PS_40_BIT;
992e1d3c0fdSWill Deacon 		break;
993e1d3c0fdSWill Deacon 	case 42:
994ac4b80e5SWill Deacon 		vtcr->ps = ARM_LPAE_TCR_PS_42_BIT;
995e1d3c0fdSWill Deacon 		break;
996e1d3c0fdSWill Deacon 	case 44:
997ac4b80e5SWill Deacon 		vtcr->ps = ARM_LPAE_TCR_PS_44_BIT;
998e1d3c0fdSWill Deacon 		break;
999e1d3c0fdSWill Deacon 	case 48:
1000ac4b80e5SWill Deacon 		vtcr->ps = ARM_LPAE_TCR_PS_48_BIT;
1001e1d3c0fdSWill Deacon 		break;
10026c89928fSRobin Murphy 	case 52:
1003ac4b80e5SWill Deacon 		vtcr->ps = ARM_LPAE_TCR_PS_52_BIT;
10046c89928fSRobin Murphy 		break;
1005e1d3c0fdSWill Deacon 	default:
1006e1d3c0fdSWill Deacon 		goto out_free_data;
1007e1d3c0fdSWill Deacon 	}
1008e1d3c0fdSWill Deacon 
1009ac4b80e5SWill Deacon 	vtcr->tsz = 64ULL - cfg->ias;
1010ac4b80e5SWill Deacon 	vtcr->sl = ~sl & ARM_LPAE_VTCR_SL0_MASK;
1011e1d3c0fdSWill Deacon 
1012e1d3c0fdSWill Deacon 	/* Allocate pgd pages */
1013c79278c1SRobin Murphy 	data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data),
1014c79278c1SRobin Murphy 					   GFP_KERNEL, cfg);
1015e1d3c0fdSWill Deacon 	if (!data->pgd)
1016e1d3c0fdSWill Deacon 		goto out_free_data;
1017e1d3c0fdSWill Deacon 
101887a91b15SRobin Murphy 	/* Ensure the empty pgd is visible before any actual TTBR write */
101987a91b15SRobin Murphy 	wmb();
1020e1d3c0fdSWill Deacon 
1021e1d3c0fdSWill Deacon 	/* VTTBR */
1022e1d3c0fdSWill Deacon 	cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd);
1023e1d3c0fdSWill Deacon 	return &data->iop;
1024e1d3c0fdSWill Deacon 
1025e1d3c0fdSWill Deacon out_free_data:
1026e1d3c0fdSWill Deacon 	kfree(data);
1027e1d3c0fdSWill Deacon 	return NULL;
1028e1d3c0fdSWill Deacon }
1029e1d3c0fdSWill Deacon 
1030e1d3c0fdSWill Deacon static struct io_pgtable *
1031e1d3c0fdSWill Deacon arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
1032e1d3c0fdSWill Deacon {
1033e1d3c0fdSWill Deacon 	if (cfg->ias > 32 || cfg->oas > 40)
1034e1d3c0fdSWill Deacon 		return NULL;
1035e1d3c0fdSWill Deacon 
1036e1d3c0fdSWill Deacon 	cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
1037fb485eb1SRobin Murphy 	return arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
1038e1d3c0fdSWill Deacon }
1039e1d3c0fdSWill Deacon 
1040e1d3c0fdSWill Deacon static struct io_pgtable *
1041e1d3c0fdSWill Deacon arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
1042e1d3c0fdSWill Deacon {
1043e1d3c0fdSWill Deacon 	if (cfg->ias > 40 || cfg->oas > 40)
1044e1d3c0fdSWill Deacon 		return NULL;
1045e1d3c0fdSWill Deacon 
1046e1d3c0fdSWill Deacon 	cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
1047ac4b80e5SWill Deacon 	return arm_64_lpae_alloc_pgtable_s2(cfg, cookie);
1048e1d3c0fdSWill Deacon }
1049e1d3c0fdSWill Deacon 
1050d08d42deSRob Herring static struct io_pgtable *
1051d08d42deSRob Herring arm_mali_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg, void *cookie)
1052d08d42deSRob Herring {
105352f325f4SRobin Murphy 	struct arm_lpae_io_pgtable *data;
1054d08d42deSRob Herring 
105552f325f4SRobin Murphy 	/* No quirks for Mali (hopefully) */
105652f325f4SRobin Murphy 	if (cfg->quirks)
105752f325f4SRobin Murphy 		return NULL;
1058d08d42deSRob Herring 
10591be08f45SRobin Murphy 	if (cfg->ias > 48 || cfg->oas > 40)
1060d08d42deSRob Herring 		return NULL;
1061d08d42deSRob Herring 
1062d08d42deSRob Herring 	cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
1063d08d42deSRob Herring 
106452f325f4SRobin Murphy 	data = arm_lpae_alloc_pgtable(cfg);
106552f325f4SRobin Murphy 	if (!data)
106652f325f4SRobin Murphy 		return NULL;
1067d08d42deSRob Herring 
10681be08f45SRobin Murphy 	/* Mali seems to need a full 4-level table regardless of IAS */
1069594ab90fSRobin Murphy 	if (data->start_level > 0) {
1070594ab90fSRobin Murphy 		data->start_level = 0;
1071c79278c1SRobin Murphy 		data->pgd_bits = 0;
10721be08f45SRobin Murphy 	}
107352f325f4SRobin Murphy 	/*
107452f325f4SRobin Murphy 	 * MEMATTR: Mali has no actual notion of a non-cacheable type, so the
107552f325f4SRobin Murphy 	 * best we can do is mimic the out-of-tree driver and hope that the
107652f325f4SRobin Murphy 	 * "implementation-defined caching policy" is good enough. Similarly,
107752f325f4SRobin Murphy 	 * we'll use it for the sake of a valid attribute for our 'device'
107852f325f4SRobin Murphy 	 * index, although callers should never request that in practice.
107952f325f4SRobin Murphy 	 */
108052f325f4SRobin Murphy 	cfg->arm_mali_lpae_cfg.memattr =
108152f325f4SRobin Murphy 		(ARM_MALI_LPAE_MEMATTR_IMP_DEF
108252f325f4SRobin Murphy 		 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
108352f325f4SRobin Murphy 		(ARM_MALI_LPAE_MEMATTR_WRITE_ALLOC
108452f325f4SRobin Murphy 		 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
108552f325f4SRobin Murphy 		(ARM_MALI_LPAE_MEMATTR_IMP_DEF
108652f325f4SRobin Murphy 		 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV));
108752f325f4SRobin Murphy 
1088c79278c1SRobin Murphy 	data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data), GFP_KERNEL,
1089c79278c1SRobin Murphy 					   cfg);
109052f325f4SRobin Murphy 	if (!data->pgd)
109152f325f4SRobin Murphy 		goto out_free_data;
109252f325f4SRobin Murphy 
109352f325f4SRobin Murphy 	/* Ensure the empty pgd is visible before TRANSTAB can be written */
109452f325f4SRobin Murphy 	wmb();
109552f325f4SRobin Murphy 
109652f325f4SRobin Murphy 	cfg->arm_mali_lpae_cfg.transtab = virt_to_phys(data->pgd) |
1097d08d42deSRob Herring 					  ARM_MALI_LPAE_TTBR_READ_INNER |
1098d08d42deSRob Herring 					  ARM_MALI_LPAE_TTBR_ADRMODE_TABLE;
1099728da60dSRobin Murphy 	if (cfg->coherent_walk)
1100728da60dSRobin Murphy 		cfg->arm_mali_lpae_cfg.transtab |= ARM_MALI_LPAE_TTBR_SHARE_OUTER;
1101728da60dSRobin Murphy 
110252f325f4SRobin Murphy 	return &data->iop;
1103d08d42deSRob Herring 
110452f325f4SRobin Murphy out_free_data:
110552f325f4SRobin Murphy 	kfree(data);
110652f325f4SRobin Murphy 	return NULL;
1107d08d42deSRob Herring }
1108d08d42deSRob Herring 
1109892384cdSSven Peter static struct io_pgtable *
1110892384cdSSven Peter apple_dart_alloc_pgtable(struct io_pgtable_cfg *cfg, void *cookie)
1111892384cdSSven Peter {
1112892384cdSSven Peter 	struct arm_lpae_io_pgtable *data;
1113892384cdSSven Peter 	int i;
1114892384cdSSven Peter 
1115892384cdSSven Peter 	if (cfg->oas > 36)
1116892384cdSSven Peter 		return NULL;
1117892384cdSSven Peter 
1118892384cdSSven Peter 	data = arm_lpae_alloc_pgtable(cfg);
1119892384cdSSven Peter 	if (!data)
1120892384cdSSven Peter 		return NULL;
1121892384cdSSven Peter 
1122892384cdSSven Peter 	/*
1123892384cdSSven Peter 	 * The table format itself always uses two levels, but the total VA
1124892384cdSSven Peter 	 * space is mapped by four separate tables, making the MMIO registers
1125892384cdSSven Peter 	 * an effective "level 1". For simplicity, though, we treat this
1126892384cdSSven Peter 	 * equivalently to LPAE stage 2 concatenation at level 2, with the
1127892384cdSSven Peter 	 * additional TTBRs each just pointing at consecutive pages.
1128892384cdSSven Peter 	 */
1129892384cdSSven Peter 	if (data->start_level < 1)
1130892384cdSSven Peter 		goto out_free_data;
1131892384cdSSven Peter 	if (data->start_level == 1 && data->pgd_bits > 2)
1132892384cdSSven Peter 		goto out_free_data;
1133892384cdSSven Peter 	if (data->start_level > 1)
1134892384cdSSven Peter 		data->pgd_bits = 0;
1135892384cdSSven Peter 	data->start_level = 2;
1136892384cdSSven Peter 	cfg->apple_dart_cfg.n_ttbrs = 1 << data->pgd_bits;
1137892384cdSSven Peter 	data->pgd_bits += data->bits_per_level;
1138892384cdSSven Peter 
1139892384cdSSven Peter 	data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data), GFP_KERNEL,
1140892384cdSSven Peter 					   cfg);
1141892384cdSSven Peter 	if (!data->pgd)
1142892384cdSSven Peter 		goto out_free_data;
1143892384cdSSven Peter 
1144892384cdSSven Peter 	for (i = 0; i < cfg->apple_dart_cfg.n_ttbrs; ++i)
1145892384cdSSven Peter 		cfg->apple_dart_cfg.ttbr[i] =
1146892384cdSSven Peter 			virt_to_phys(data->pgd + i * ARM_LPAE_GRANULE(data));
1147892384cdSSven Peter 
1148892384cdSSven Peter 	return &data->iop;
1149892384cdSSven Peter 
1150892384cdSSven Peter out_free_data:
1151892384cdSSven Peter 	kfree(data);
1152892384cdSSven Peter 	return NULL;
1153892384cdSSven Peter }
1154892384cdSSven Peter 
1155e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = {
1156e1d3c0fdSWill Deacon 	.alloc	= arm_64_lpae_alloc_pgtable_s1,
1157e1d3c0fdSWill Deacon 	.free	= arm_lpae_free_pgtable,
1158e1d3c0fdSWill Deacon };
1159e1d3c0fdSWill Deacon 
1160e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = {
1161e1d3c0fdSWill Deacon 	.alloc	= arm_64_lpae_alloc_pgtable_s2,
1162e1d3c0fdSWill Deacon 	.free	= arm_lpae_free_pgtable,
1163e1d3c0fdSWill Deacon };
1164e1d3c0fdSWill Deacon 
1165e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = {
1166e1d3c0fdSWill Deacon 	.alloc	= arm_32_lpae_alloc_pgtable_s1,
1167e1d3c0fdSWill Deacon 	.free	= arm_lpae_free_pgtable,
1168e1d3c0fdSWill Deacon };
1169e1d3c0fdSWill Deacon 
1170e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = {
1171e1d3c0fdSWill Deacon 	.alloc	= arm_32_lpae_alloc_pgtable_s2,
1172e1d3c0fdSWill Deacon 	.free	= arm_lpae_free_pgtable,
1173e1d3c0fdSWill Deacon };
1174fe4b991dSWill Deacon 
1175d08d42deSRob Herring struct io_pgtable_init_fns io_pgtable_arm_mali_lpae_init_fns = {
1176d08d42deSRob Herring 	.alloc	= arm_mali_lpae_alloc_pgtable,
1177d08d42deSRob Herring 	.free	= arm_lpae_free_pgtable,
1178d08d42deSRob Herring };
1179d08d42deSRob Herring 
1180892384cdSSven Peter struct io_pgtable_init_fns io_pgtable_apple_dart_init_fns = {
1181892384cdSSven Peter 	.alloc	= apple_dart_alloc_pgtable,
1182892384cdSSven Peter 	.free	= arm_lpae_free_pgtable,
1183892384cdSSven Peter };
1184892384cdSSven Peter 
1185fe4b991dSWill Deacon #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST
1186fe4b991dSWill Deacon 
1187b5813c16SRobin Murphy static struct io_pgtable_cfg *cfg_cookie __initdata;
1188fe4b991dSWill Deacon 
1189b5813c16SRobin Murphy static void __init dummy_tlb_flush_all(void *cookie)
1190fe4b991dSWill Deacon {
1191fe4b991dSWill Deacon 	WARN_ON(cookie != cfg_cookie);
1192fe4b991dSWill Deacon }
1193fe4b991dSWill Deacon 
1194b5813c16SRobin Murphy static void __init dummy_tlb_flush(unsigned long iova, size_t size,
1195b5813c16SRobin Murphy 				   size_t granule, void *cookie)
1196fe4b991dSWill Deacon {
1197fe4b991dSWill Deacon 	WARN_ON(cookie != cfg_cookie);
1198fe4b991dSWill Deacon 	WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
1199fe4b991dSWill Deacon }
1200fe4b991dSWill Deacon 
1201b5813c16SRobin Murphy static void __init dummy_tlb_add_page(struct iommu_iotlb_gather *gather,
1202b5813c16SRobin Murphy 				      unsigned long iova, size_t granule,
1203b5813c16SRobin Murphy 				      void *cookie)
120410b7a7d9SWill Deacon {
1205abfd6fe0SWill Deacon 	dummy_tlb_flush(iova, granule, granule, cookie);
120610b7a7d9SWill Deacon }
120710b7a7d9SWill Deacon 
1208298f7889SWill Deacon static const struct iommu_flush_ops dummy_tlb_ops __initconst = {
1209fe4b991dSWill Deacon 	.tlb_flush_all	= dummy_tlb_flush_all,
121010b7a7d9SWill Deacon 	.tlb_flush_walk	= dummy_tlb_flush,
1211abfd6fe0SWill Deacon 	.tlb_add_page	= dummy_tlb_add_page,
1212fe4b991dSWill Deacon };
1213fe4b991dSWill Deacon 
1214fe4b991dSWill Deacon static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops)
1215fe4b991dSWill Deacon {
1216fe4b991dSWill Deacon 	struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
1217fe4b991dSWill Deacon 	struct io_pgtable_cfg *cfg = &data->iop.cfg;
1218fe4b991dSWill Deacon 
1219fe4b991dSWill Deacon 	pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n",
1220fe4b991dSWill Deacon 		cfg->pgsize_bitmap, cfg->ias);
12215fb190b0SRobin Murphy 	pr_err("data: %d levels, 0x%zx pgd_size, %u pg_shift, %u bits_per_level, pgd @ %p\n",
1222c79278c1SRobin Murphy 		ARM_LPAE_MAX_LEVELS - data->start_level, ARM_LPAE_PGD_SIZE(data),
12235fb190b0SRobin Murphy 		ilog2(ARM_LPAE_GRANULE(data)), data->bits_per_level, data->pgd);
1224fe4b991dSWill Deacon }
1225fe4b991dSWill Deacon 
1226fe4b991dSWill Deacon #define __FAIL(ops, i)	({						\
1227fe4b991dSWill Deacon 		WARN(1, "selftest: test failed for fmt idx %d\n", (i));	\
1228fe4b991dSWill Deacon 		arm_lpae_dump_ops(ops);					\
1229fe4b991dSWill Deacon 		selftest_running = false;				\
1230fe4b991dSWill Deacon 		-EFAULT;						\
1231fe4b991dSWill Deacon })
1232fe4b991dSWill Deacon 
1233fe4b991dSWill Deacon static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg)
1234fe4b991dSWill Deacon {
12359062c1d0SChristophe JAILLET 	static const enum io_pgtable_fmt fmts[] __initconst = {
1236fe4b991dSWill Deacon 		ARM_64_LPAE_S1,
1237fe4b991dSWill Deacon 		ARM_64_LPAE_S2,
1238fe4b991dSWill Deacon 	};
1239fe4b991dSWill Deacon 
1240fe4b991dSWill Deacon 	int i, j;
1241fe4b991dSWill Deacon 	unsigned long iova;
1242fe4b991dSWill Deacon 	size_t size;
1243fe4b991dSWill Deacon 	struct io_pgtable_ops *ops;
1244fe4b991dSWill Deacon 
1245fe4b991dSWill Deacon 	selftest_running = true;
1246fe4b991dSWill Deacon 
1247fe4b991dSWill Deacon 	for (i = 0; i < ARRAY_SIZE(fmts); ++i) {
1248fe4b991dSWill Deacon 		cfg_cookie = cfg;
1249fe4b991dSWill Deacon 		ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg);
1250fe4b991dSWill Deacon 		if (!ops) {
1251fe4b991dSWill Deacon 			pr_err("selftest: failed to allocate io pgtable ops\n");
1252fe4b991dSWill Deacon 			return -ENOMEM;
1253fe4b991dSWill Deacon 		}
1254fe4b991dSWill Deacon 
1255fe4b991dSWill Deacon 		/*
1256fe4b991dSWill Deacon 		 * Initial sanity checks.
1257fe4b991dSWill Deacon 		 * Empty page tables shouldn't provide any translations.
1258fe4b991dSWill Deacon 		 */
1259fe4b991dSWill Deacon 		if (ops->iova_to_phys(ops, 42))
1260fe4b991dSWill Deacon 			return __FAIL(ops, i);
1261fe4b991dSWill Deacon 
1262fe4b991dSWill Deacon 		if (ops->iova_to_phys(ops, SZ_1G + 42))
1263fe4b991dSWill Deacon 			return __FAIL(ops, i);
1264fe4b991dSWill Deacon 
1265fe4b991dSWill Deacon 		if (ops->iova_to_phys(ops, SZ_2G + 42))
1266fe4b991dSWill Deacon 			return __FAIL(ops, i);
1267fe4b991dSWill Deacon 
1268fe4b991dSWill Deacon 		/*
1269fe4b991dSWill Deacon 		 * Distinct mappings of different granule sizes.
1270fe4b991dSWill Deacon 		 */
1271fe4b991dSWill Deacon 		iova = 0;
12724ae8a5c5SKefeng Wang 		for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
1273fe4b991dSWill Deacon 			size = 1UL << j;
1274fe4b991dSWill Deacon 
1275fe4b991dSWill Deacon 			if (ops->map(ops, iova, iova, size, IOMMU_READ |
1276fe4b991dSWill Deacon 							    IOMMU_WRITE |
1277fe4b991dSWill Deacon 							    IOMMU_NOEXEC |
1278f34ce7a7SBaolin Wang 							    IOMMU_CACHE, GFP_KERNEL))
1279fe4b991dSWill Deacon 				return __FAIL(ops, i);
1280fe4b991dSWill Deacon 
1281fe4b991dSWill Deacon 			/* Overlapping mappings */
1282fe4b991dSWill Deacon 			if (!ops->map(ops, iova, iova + size, size,
1283f34ce7a7SBaolin Wang 				      IOMMU_READ | IOMMU_NOEXEC, GFP_KERNEL))
1284fe4b991dSWill Deacon 				return __FAIL(ops, i);
1285fe4b991dSWill Deacon 
1286fe4b991dSWill Deacon 			if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
1287fe4b991dSWill Deacon 				return __FAIL(ops, i);
1288fe4b991dSWill Deacon 
1289fe4b991dSWill Deacon 			iova += SZ_1G;
1290fe4b991dSWill Deacon 		}
1291fe4b991dSWill Deacon 
1292fe4b991dSWill Deacon 		/* Partial unmap */
1293fe4b991dSWill Deacon 		size = 1UL << __ffs(cfg->pgsize_bitmap);
1294a2d3a382SWill Deacon 		if (ops->unmap(ops, SZ_1G + size, size, NULL) != size)
1295fe4b991dSWill Deacon 			return __FAIL(ops, i);
1296fe4b991dSWill Deacon 
1297fe4b991dSWill Deacon 		/* Remap of partial unmap */
1298f34ce7a7SBaolin Wang 		if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ, GFP_KERNEL))
1299fe4b991dSWill Deacon 			return __FAIL(ops, i);
1300fe4b991dSWill Deacon 
1301fe4b991dSWill Deacon 		if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42))
1302fe4b991dSWill Deacon 			return __FAIL(ops, i);
1303fe4b991dSWill Deacon 
1304fe4b991dSWill Deacon 		/* Full unmap */
1305fe4b991dSWill Deacon 		iova = 0;
1306f793b13eSYueHaibing 		for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
1307fe4b991dSWill Deacon 			size = 1UL << j;
1308fe4b991dSWill Deacon 
1309a2d3a382SWill Deacon 			if (ops->unmap(ops, iova, size, NULL) != size)
1310fe4b991dSWill Deacon 				return __FAIL(ops, i);
1311fe4b991dSWill Deacon 
1312fe4b991dSWill Deacon 			if (ops->iova_to_phys(ops, iova + 42))
1313fe4b991dSWill Deacon 				return __FAIL(ops, i);
1314fe4b991dSWill Deacon 
1315fe4b991dSWill Deacon 			/* Remap full block */
1316f34ce7a7SBaolin Wang 			if (ops->map(ops, iova, iova, size, IOMMU_WRITE, GFP_KERNEL))
1317fe4b991dSWill Deacon 				return __FAIL(ops, i);
1318fe4b991dSWill Deacon 
1319fe4b991dSWill Deacon 			if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
1320fe4b991dSWill Deacon 				return __FAIL(ops, i);
1321fe4b991dSWill Deacon 
1322fe4b991dSWill Deacon 			iova += SZ_1G;
1323fe4b991dSWill Deacon 		}
1324fe4b991dSWill Deacon 
1325fe4b991dSWill Deacon 		free_io_pgtable_ops(ops);
1326fe4b991dSWill Deacon 	}
1327fe4b991dSWill Deacon 
1328fe4b991dSWill Deacon 	selftest_running = false;
1329fe4b991dSWill Deacon 	return 0;
1330fe4b991dSWill Deacon }
1331fe4b991dSWill Deacon 
1332fe4b991dSWill Deacon static int __init arm_lpae_do_selftests(void)
1333fe4b991dSWill Deacon {
13349062c1d0SChristophe JAILLET 	static const unsigned long pgsize[] __initconst = {
1335fe4b991dSWill Deacon 		SZ_4K | SZ_2M | SZ_1G,
1336fe4b991dSWill Deacon 		SZ_16K | SZ_32M,
1337fe4b991dSWill Deacon 		SZ_64K | SZ_512M,
1338fe4b991dSWill Deacon 	};
1339fe4b991dSWill Deacon 
13409062c1d0SChristophe JAILLET 	static const unsigned int ias[] __initconst = {
1341fe4b991dSWill Deacon 		32, 36, 40, 42, 44, 48,
1342fe4b991dSWill Deacon 	};
1343fe4b991dSWill Deacon 
1344fe4b991dSWill Deacon 	int i, j, pass = 0, fail = 0;
1345*ca25ec24SRobin Murphy 	struct device dev;
1346fe4b991dSWill Deacon 	struct io_pgtable_cfg cfg = {
1347fe4b991dSWill Deacon 		.tlb = &dummy_tlb_ops,
1348fe4b991dSWill Deacon 		.oas = 48,
13494f41845bSWill Deacon 		.coherent_walk = true,
1350*ca25ec24SRobin Murphy 		.iommu_dev = &dev,
1351fe4b991dSWill Deacon 	};
1352fe4b991dSWill Deacon 
1353*ca25ec24SRobin Murphy 	/* __arm_lpae_alloc_pages() merely needs dev_to_node() to work */
1354*ca25ec24SRobin Murphy 	set_dev_node(&dev, NUMA_NO_NODE);
1355*ca25ec24SRobin Murphy 
1356fe4b991dSWill Deacon 	for (i = 0; i < ARRAY_SIZE(pgsize); ++i) {
1357fe4b991dSWill Deacon 		for (j = 0; j < ARRAY_SIZE(ias); ++j) {
1358fe4b991dSWill Deacon 			cfg.pgsize_bitmap = pgsize[i];
1359fe4b991dSWill Deacon 			cfg.ias = ias[j];
1360fe4b991dSWill Deacon 			pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n",
1361fe4b991dSWill Deacon 				pgsize[i], ias[j]);
1362fe4b991dSWill Deacon 			if (arm_lpae_run_tests(&cfg))
1363fe4b991dSWill Deacon 				fail++;
1364fe4b991dSWill Deacon 			else
1365fe4b991dSWill Deacon 				pass++;
1366fe4b991dSWill Deacon 		}
1367fe4b991dSWill Deacon 	}
1368fe4b991dSWill Deacon 
1369fe4b991dSWill Deacon 	pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail);
1370fe4b991dSWill Deacon 	return fail ? -EFAULT : 0;
1371fe4b991dSWill Deacon }
1372fe4b991dSWill Deacon subsys_initcall(arm_lpae_do_selftests);
1373fe4b991dSWill Deacon #endif
1374