1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2e1d3c0fdSWill Deacon /* 3e1d3c0fdSWill Deacon * CPU-agnostic ARM page table allocator. 4e1d3c0fdSWill Deacon * 5e1d3c0fdSWill Deacon * Copyright (C) 2014 ARM Limited 6e1d3c0fdSWill Deacon * 7e1d3c0fdSWill Deacon * Author: Will Deacon <will.deacon@arm.com> 8e1d3c0fdSWill Deacon */ 9e1d3c0fdSWill Deacon 10e1d3c0fdSWill Deacon #define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt 11e1d3c0fdSWill Deacon 122c3d273eSRobin Murphy #include <linux/atomic.h> 136c89928fSRobin Murphy #include <linux/bitops.h> 14b77cf11fSRob Herring #include <linux/io-pgtable.h> 15e1d3c0fdSWill Deacon #include <linux/kernel.h> 16e1d3c0fdSWill Deacon #include <linux/sizes.h> 17e1d3c0fdSWill Deacon #include <linux/slab.h> 18e1d3c0fdSWill Deacon #include <linux/types.h> 198f6aff98SLada Trimasova #include <linux/dma-mapping.h> 20e1d3c0fdSWill Deacon 2187a91b15SRobin Murphy #include <asm/barrier.h> 2287a91b15SRobin Murphy 236c89928fSRobin Murphy #define ARM_LPAE_MAX_ADDR_BITS 52 24e1d3c0fdSWill Deacon #define ARM_LPAE_S2_MAX_CONCAT_PAGES 16 25e1d3c0fdSWill Deacon #define ARM_LPAE_MAX_LEVELS 4 26e1d3c0fdSWill Deacon 27e1d3c0fdSWill Deacon /* Struct accessors */ 28e1d3c0fdSWill Deacon #define io_pgtable_to_data(x) \ 29e1d3c0fdSWill Deacon container_of((x), struct arm_lpae_io_pgtable, iop) 30e1d3c0fdSWill Deacon 31e1d3c0fdSWill Deacon #define io_pgtable_ops_to_data(x) \ 32e1d3c0fdSWill Deacon io_pgtable_to_data(io_pgtable_ops_to_pgtable(x)) 33e1d3c0fdSWill Deacon 34e1d3c0fdSWill Deacon /* 35e1d3c0fdSWill Deacon * For consistency with the architecture, we always consider 36e1d3c0fdSWill Deacon * ARM_LPAE_MAX_LEVELS levels, with the walk starting at level n >=0 37e1d3c0fdSWill Deacon */ 38e1d3c0fdSWill Deacon #define ARM_LPAE_START_LVL(d) (ARM_LPAE_MAX_LEVELS - (d)->levels) 39e1d3c0fdSWill Deacon 40e1d3c0fdSWill Deacon /* 41e1d3c0fdSWill Deacon * Calculate the right shift amount to get to the portion describing level l 42e1d3c0fdSWill Deacon * in a virtual address mapped by the pagetable in d. 43e1d3c0fdSWill Deacon */ 44e1d3c0fdSWill Deacon #define ARM_LPAE_LVL_SHIFT(l,d) \ 45e1d3c0fdSWill Deacon ((((d)->levels - ((l) - ARM_LPAE_START_LVL(d) + 1)) \ 46e1d3c0fdSWill Deacon * (d)->bits_per_level) + (d)->pg_shift) 47e1d3c0fdSWill Deacon 4806c610e8SRobin Murphy #define ARM_LPAE_GRANULE(d) (1UL << (d)->pg_shift) 4906c610e8SRobin Murphy 50367bd978SWill Deacon #define ARM_LPAE_PAGES_PER_PGD(d) \ 5106c610e8SRobin Murphy DIV_ROUND_UP((d)->pgd_size, ARM_LPAE_GRANULE(d)) 52e1d3c0fdSWill Deacon 53e1d3c0fdSWill Deacon /* 54e1d3c0fdSWill Deacon * Calculate the index at level l used to map virtual address a using the 55e1d3c0fdSWill Deacon * pagetable in d. 56e1d3c0fdSWill Deacon */ 57e1d3c0fdSWill Deacon #define ARM_LPAE_PGD_IDX(l,d) \ 58e1d3c0fdSWill Deacon ((l) == ARM_LPAE_START_LVL(d) ? ilog2(ARM_LPAE_PAGES_PER_PGD(d)) : 0) 59e1d3c0fdSWill Deacon 60e1d3c0fdSWill Deacon #define ARM_LPAE_LVL_IDX(a,l,d) \ 61367bd978SWill Deacon (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \ 62e1d3c0fdSWill Deacon ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1)) 63e1d3c0fdSWill Deacon 64e1d3c0fdSWill Deacon /* Calculate the block/page mapping size at level l for pagetable in d. */ 65e1d3c0fdSWill Deacon #define ARM_LPAE_BLOCK_SIZE(l,d) \ 66022f4e4fSRobin Murphy (1ULL << (ilog2(sizeof(arm_lpae_iopte)) + \ 67e1d3c0fdSWill Deacon ((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level))) 68e1d3c0fdSWill Deacon 69e1d3c0fdSWill Deacon /* Page table bits */ 70e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_SHIFT 0 71e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_MASK 0x3 72e1d3c0fdSWill Deacon 73e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_BLOCK 1 74e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_TABLE 3 75e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_PAGE 3 76e1d3c0fdSWill Deacon 776c89928fSRobin Murphy #define ARM_LPAE_PTE_ADDR_MASK GENMASK_ULL(47,12) 786c89928fSRobin Murphy 79c896c132SLaurent Pinchart #define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63) 80e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53) 81e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10) 82e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8) 83e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8) 84e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8) 85c896c132SLaurent Pinchart #define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5) 86e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0) 87e1d3c0fdSWill Deacon 88e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2) 89e1d3c0fdSWill Deacon /* Ignore the contiguous bit for block splitting */ 90e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52) 91e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \ 92e1d3c0fdSWill Deacon ARM_LPAE_PTE_ATTR_HI_MASK) 932c3d273eSRobin Murphy /* Software bit for solving coherency races */ 942c3d273eSRobin Murphy #define ARM_LPAE_PTE_SW_SYNC (((arm_lpae_iopte)1) << 55) 95e1d3c0fdSWill Deacon 96e1d3c0fdSWill Deacon /* Stage-1 PTE */ 97e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6) 98e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6) 99e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTRINDX_SHIFT 2 100e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11) 101e1d3c0fdSWill Deacon 102e1d3c0fdSWill Deacon /* Stage-2 PTE */ 103e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6) 104e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6) 105e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6) 106e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2) 107e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2) 108e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2) 109e1d3c0fdSWill Deacon 110e1d3c0fdSWill Deacon /* Register bits */ 111e1d3c0fdSWill Deacon #define ARM_32_LPAE_TCR_EAE (1 << 31) 112e1d3c0fdSWill Deacon #define ARM_64_LPAE_S2_TCR_RES1 (1 << 31) 113e1d3c0fdSWill Deacon 11463979b8dSWill Deacon #define ARM_LPAE_TCR_EPD1 (1 << 23) 11563979b8dSWill Deacon 116e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_TG0_4K (0 << 14) 117e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_TG0_64K (1 << 14) 118e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_TG0_16K (2 << 14) 119e1d3c0fdSWill Deacon 120e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH0_SHIFT 12 121e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH0_MASK 0x3 122e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH_NS 0 123e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH_OS 2 124e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH_IS 3 125e1d3c0fdSWill Deacon 126e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_ORGN0_SHIFT 10 127e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_IRGN0_SHIFT 8 128e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_MASK 0x3 129e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_NC 0 130e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_WBWA 1 131e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_WT 2 132e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_WB 3 133e1d3c0fdSWill Deacon 134e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SL0_SHIFT 6 135e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SL0_MASK 0x3 136e1d3c0fdSWill Deacon 137e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_T0SZ_SHIFT 0 138e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SZ_MASK 0xf 139e1d3c0fdSWill Deacon 140e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_SHIFT 16 141e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_MASK 0x7 142e1d3c0fdSWill Deacon 143e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_IPS_SHIFT 32 144e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_IPS_MASK 0x7 145e1d3c0fdSWill Deacon 146e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_32_BIT 0x0ULL 147e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_36_BIT 0x1ULL 148e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_40_BIT 0x2ULL 149e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_42_BIT 0x3ULL 150e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_44_BIT 0x4ULL 151e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_48_BIT 0x5ULL 1526c89928fSRobin Murphy #define ARM_LPAE_TCR_PS_52_BIT 0x6ULL 153e1d3c0fdSWill Deacon 154e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3) 155e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_MASK 0xff 156e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_DEVICE 0x04 157e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_NC 0x44 15890ec7a76SVivek Gautam #define ARM_LPAE_MAIR_ATTR_INC_OWBRWA 0xf4 159e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_WBRWA 0xff 160e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_NC 0 161e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1 162e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_DEV 2 16390ec7a76SVivek Gautam #define ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE 3 164e1d3c0fdSWill Deacon 165d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_ADRMODE_TABLE (3u << 0) 166d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_READ_INNER BIT(2) 167d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_SHARE_OUTER BIT(4) 168d08d42deSRob Herring 169e1d3c0fdSWill Deacon /* IOPTE accessors */ 1706c89928fSRobin Murphy #define iopte_deref(pte,d) __va(iopte_to_paddr(pte, d)) 171e1d3c0fdSWill Deacon 172e1d3c0fdSWill Deacon #define iopte_type(pte,l) \ 173e1d3c0fdSWill Deacon (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK) 174e1d3c0fdSWill Deacon 175e1d3c0fdSWill Deacon #define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK) 176e1d3c0fdSWill Deacon 177e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable { 178e1d3c0fdSWill Deacon struct io_pgtable iop; 179e1d3c0fdSWill Deacon 180e1d3c0fdSWill Deacon int levels; 181e1d3c0fdSWill Deacon size_t pgd_size; 182e1d3c0fdSWill Deacon unsigned long pg_shift; 183e1d3c0fdSWill Deacon unsigned long bits_per_level; 184e1d3c0fdSWill Deacon 185e1d3c0fdSWill Deacon void *pgd; 186e1d3c0fdSWill Deacon }; 187e1d3c0fdSWill Deacon 188e1d3c0fdSWill Deacon typedef u64 arm_lpae_iopte; 189e1d3c0fdSWill Deacon 190d08d42deSRob Herring static inline bool iopte_leaf(arm_lpae_iopte pte, int lvl, 191d08d42deSRob Herring enum io_pgtable_fmt fmt) 192d08d42deSRob Herring { 193d08d42deSRob Herring if (lvl == (ARM_LPAE_MAX_LEVELS - 1) && fmt != ARM_MALI_LPAE) 194d08d42deSRob Herring return iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_PAGE; 195d08d42deSRob Herring 196d08d42deSRob Herring return iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_BLOCK; 197d08d42deSRob Herring } 198d08d42deSRob Herring 1996c89928fSRobin Murphy static arm_lpae_iopte paddr_to_iopte(phys_addr_t paddr, 2006c89928fSRobin Murphy struct arm_lpae_io_pgtable *data) 2016c89928fSRobin Murphy { 2026c89928fSRobin Murphy arm_lpae_iopte pte = paddr; 2036c89928fSRobin Murphy 2046c89928fSRobin Murphy /* Of the bits which overlap, either 51:48 or 15:12 are always RES0 */ 2056c89928fSRobin Murphy return (pte | (pte >> (48 - 12))) & ARM_LPAE_PTE_ADDR_MASK; 2066c89928fSRobin Murphy } 2076c89928fSRobin Murphy 2086c89928fSRobin Murphy static phys_addr_t iopte_to_paddr(arm_lpae_iopte pte, 2096c89928fSRobin Murphy struct arm_lpae_io_pgtable *data) 2106c89928fSRobin Murphy { 21178688059SRobin Murphy u64 paddr = pte & ARM_LPAE_PTE_ADDR_MASK; 2126c89928fSRobin Murphy 2136c89928fSRobin Murphy if (data->pg_shift < 16) 2146c89928fSRobin Murphy return paddr; 2156c89928fSRobin Murphy 2166c89928fSRobin Murphy /* Rotate the packed high-order bits back to the top */ 2176c89928fSRobin Murphy return (paddr | (paddr << (48 - 12))) & (ARM_LPAE_PTE_ADDR_MASK << 4); 2186c89928fSRobin Murphy } 2196c89928fSRobin Murphy 220fe4b991dSWill Deacon static bool selftest_running = false; 221fe4b991dSWill Deacon 222ffcb6d16SRobin Murphy static dma_addr_t __arm_lpae_dma_addr(void *pages) 223f8d54961SRobin Murphy { 224ffcb6d16SRobin Murphy return (dma_addr_t)virt_to_phys(pages); 225f8d54961SRobin Murphy } 226f8d54961SRobin Murphy 227f8d54961SRobin Murphy static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp, 228f8d54961SRobin Murphy struct io_pgtable_cfg *cfg) 229f8d54961SRobin Murphy { 230f8d54961SRobin Murphy struct device *dev = cfg->iommu_dev; 2314b123757SRobin Murphy int order = get_order(size); 2324b123757SRobin Murphy struct page *p; 233f8d54961SRobin Murphy dma_addr_t dma; 2344b123757SRobin Murphy void *pages; 235f8d54961SRobin Murphy 2364b123757SRobin Murphy VM_BUG_ON((gfp & __GFP_HIGHMEM)); 237fac83d29SJean-Philippe Brucker p = alloc_pages_node(dev ? dev_to_node(dev) : NUMA_NO_NODE, 238fac83d29SJean-Philippe Brucker gfp | __GFP_ZERO, order); 2394b123757SRobin Murphy if (!p) 240f8d54961SRobin Murphy return NULL; 241f8d54961SRobin Murphy 2424b123757SRobin Murphy pages = page_address(p); 2434f41845bSWill Deacon if (!cfg->coherent_walk) { 244f8d54961SRobin Murphy dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE); 245f8d54961SRobin Murphy if (dma_mapping_error(dev, dma)) 246f8d54961SRobin Murphy goto out_free; 247f8d54961SRobin Murphy /* 248f8d54961SRobin Murphy * We depend on the IOMMU being able to work with any physical 249ffcb6d16SRobin Murphy * address directly, so if the DMA layer suggests otherwise by 250ffcb6d16SRobin Murphy * translating or truncating them, that bodes very badly... 251f8d54961SRobin Murphy */ 252ffcb6d16SRobin Murphy if (dma != virt_to_phys(pages)) 253f8d54961SRobin Murphy goto out_unmap; 254f8d54961SRobin Murphy } 255f8d54961SRobin Murphy 256f8d54961SRobin Murphy return pages; 257f8d54961SRobin Murphy 258f8d54961SRobin Murphy out_unmap: 259f8d54961SRobin Murphy dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n"); 260f8d54961SRobin Murphy dma_unmap_single(dev, dma, size, DMA_TO_DEVICE); 261f8d54961SRobin Murphy out_free: 2624b123757SRobin Murphy __free_pages(p, order); 263f8d54961SRobin Murphy return NULL; 264f8d54961SRobin Murphy } 265f8d54961SRobin Murphy 266f8d54961SRobin Murphy static void __arm_lpae_free_pages(void *pages, size_t size, 267f8d54961SRobin Murphy struct io_pgtable_cfg *cfg) 268f8d54961SRobin Murphy { 2694f41845bSWill Deacon if (!cfg->coherent_walk) 270ffcb6d16SRobin Murphy dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages), 271f8d54961SRobin Murphy size, DMA_TO_DEVICE); 2724b123757SRobin Murphy free_pages((unsigned long)pages, get_order(size)); 273f8d54961SRobin Murphy } 274f8d54961SRobin Murphy 2752c3d273eSRobin Murphy static void __arm_lpae_sync_pte(arm_lpae_iopte *ptep, 2762c3d273eSRobin Murphy struct io_pgtable_cfg *cfg) 2772c3d273eSRobin Murphy { 2782c3d273eSRobin Murphy dma_sync_single_for_device(cfg->iommu_dev, __arm_lpae_dma_addr(ptep), 2792c3d273eSRobin Murphy sizeof(*ptep), DMA_TO_DEVICE); 2802c3d273eSRobin Murphy } 2812c3d273eSRobin Murphy 282f8d54961SRobin Murphy static void __arm_lpae_set_pte(arm_lpae_iopte *ptep, arm_lpae_iopte pte, 28387a91b15SRobin Murphy struct io_pgtable_cfg *cfg) 284f8d54961SRobin Murphy { 285f8d54961SRobin Murphy *ptep = pte; 286f8d54961SRobin Murphy 2874f41845bSWill Deacon if (!cfg->coherent_walk) 2882c3d273eSRobin Murphy __arm_lpae_sync_pte(ptep, cfg); 289f8d54961SRobin Murphy } 290f8d54961SRobin Murphy 291193e67c0SVivek Gautam static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data, 292cf27ec93SWill Deacon unsigned long iova, size_t size, int lvl, 293cf27ec93SWill Deacon arm_lpae_iopte *ptep); 294cf27ec93SWill Deacon 295fb3a9579SRobin Murphy static void __arm_lpae_init_pte(struct arm_lpae_io_pgtable *data, 296fb3a9579SRobin Murphy phys_addr_t paddr, arm_lpae_iopte prot, 297fb3a9579SRobin Murphy int lvl, arm_lpae_iopte *ptep) 298fb3a9579SRobin Murphy { 299fb3a9579SRobin Murphy arm_lpae_iopte pte = prot; 300fb3a9579SRobin Murphy 301fb3a9579SRobin Murphy if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS) 302fb3a9579SRobin Murphy pte |= ARM_LPAE_PTE_NS; 303fb3a9579SRobin Murphy 304d08d42deSRob Herring if (data->iop.fmt != ARM_MALI_LPAE && lvl == ARM_LPAE_MAX_LEVELS - 1) 305fb3a9579SRobin Murphy pte |= ARM_LPAE_PTE_TYPE_PAGE; 306fb3a9579SRobin Murphy else 307fb3a9579SRobin Murphy pte |= ARM_LPAE_PTE_TYPE_BLOCK; 308fb3a9579SRobin Murphy 309d08d42deSRob Herring if (data->iop.fmt != ARM_MALI_LPAE) 310d08d42deSRob Herring pte |= ARM_LPAE_PTE_AF; 311d08d42deSRob Herring pte |= ARM_LPAE_PTE_SH_IS; 3126c89928fSRobin Murphy pte |= paddr_to_iopte(paddr, data); 313fb3a9579SRobin Murphy 314fb3a9579SRobin Murphy __arm_lpae_set_pte(ptep, pte, &data->iop.cfg); 315fb3a9579SRobin Murphy } 316fb3a9579SRobin Murphy 317e1d3c0fdSWill Deacon static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data, 318e1d3c0fdSWill Deacon unsigned long iova, phys_addr_t paddr, 319e1d3c0fdSWill Deacon arm_lpae_iopte prot, int lvl, 320e1d3c0fdSWill Deacon arm_lpae_iopte *ptep) 321e1d3c0fdSWill Deacon { 322fb3a9579SRobin Murphy arm_lpae_iopte pte = *ptep; 323e1d3c0fdSWill Deacon 324d08d42deSRob Herring if (iopte_leaf(pte, lvl, data->iop.fmt)) { 325cf27ec93SWill Deacon /* We require an unmap first */ 326fe4b991dSWill Deacon WARN_ON(!selftest_running); 327e1d3c0fdSWill Deacon return -EEXIST; 328fb3a9579SRobin Murphy } else if (iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_TABLE) { 329cf27ec93SWill Deacon /* 330cf27ec93SWill Deacon * We need to unmap and free the old table before 331cf27ec93SWill Deacon * overwriting it with a block entry. 332cf27ec93SWill Deacon */ 333cf27ec93SWill Deacon arm_lpae_iopte *tblp; 334cf27ec93SWill Deacon size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data); 335cf27ec93SWill Deacon 336cf27ec93SWill Deacon tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data); 337cf27ec93SWill Deacon if (WARN_ON(__arm_lpae_unmap(data, iova, sz, lvl, tblp) != sz)) 338cf27ec93SWill Deacon return -EINVAL; 339fe4b991dSWill Deacon } 340e1d3c0fdSWill Deacon 341fb3a9579SRobin Murphy __arm_lpae_init_pte(data, paddr, prot, lvl, ptep); 342e1d3c0fdSWill Deacon return 0; 343e1d3c0fdSWill Deacon } 344e1d3c0fdSWill Deacon 345fb3a9579SRobin Murphy static arm_lpae_iopte arm_lpae_install_table(arm_lpae_iopte *table, 346fb3a9579SRobin Murphy arm_lpae_iopte *ptep, 3472c3d273eSRobin Murphy arm_lpae_iopte curr, 348fb3a9579SRobin Murphy struct io_pgtable_cfg *cfg) 349fb3a9579SRobin Murphy { 3502c3d273eSRobin Murphy arm_lpae_iopte old, new; 351fb3a9579SRobin Murphy 352fb3a9579SRobin Murphy new = __pa(table) | ARM_LPAE_PTE_TYPE_TABLE; 353fb3a9579SRobin Murphy if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS) 354fb3a9579SRobin Murphy new |= ARM_LPAE_PTE_NSTABLE; 355fb3a9579SRobin Murphy 35677f34458SWill Deacon /* 35777f34458SWill Deacon * Ensure the table itself is visible before its PTE can be. 35877f34458SWill Deacon * Whilst we could get away with cmpxchg64_release below, this 35977f34458SWill Deacon * doesn't have any ordering semantics when !CONFIG_SMP. 36077f34458SWill Deacon */ 36177f34458SWill Deacon dma_wmb(); 3622c3d273eSRobin Murphy 3632c3d273eSRobin Murphy old = cmpxchg64_relaxed(ptep, curr, new); 3642c3d273eSRobin Murphy 3654f41845bSWill Deacon if (cfg->coherent_walk || (old & ARM_LPAE_PTE_SW_SYNC)) 3662c3d273eSRobin Murphy return old; 3672c3d273eSRobin Murphy 3682c3d273eSRobin Murphy /* Even if it's not ours, there's no point waiting; just kick it */ 3692c3d273eSRobin Murphy __arm_lpae_sync_pte(ptep, cfg); 3702c3d273eSRobin Murphy if (old == curr) 3712c3d273eSRobin Murphy WRITE_ONCE(*ptep, new | ARM_LPAE_PTE_SW_SYNC); 3722c3d273eSRobin Murphy 3732c3d273eSRobin Murphy return old; 374fb3a9579SRobin Murphy } 375fb3a9579SRobin Murphy 376e1d3c0fdSWill Deacon static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova, 377e1d3c0fdSWill Deacon phys_addr_t paddr, size_t size, arm_lpae_iopte prot, 378e1d3c0fdSWill Deacon int lvl, arm_lpae_iopte *ptep) 379e1d3c0fdSWill Deacon { 380e1d3c0fdSWill Deacon arm_lpae_iopte *cptep, pte; 381e1d3c0fdSWill Deacon size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data); 3822c3d273eSRobin Murphy size_t tblsz = ARM_LPAE_GRANULE(data); 383f8d54961SRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg; 384e1d3c0fdSWill Deacon 385e1d3c0fdSWill Deacon /* Find our entry at the current level */ 386e1d3c0fdSWill Deacon ptep += ARM_LPAE_LVL_IDX(iova, lvl, data); 387e1d3c0fdSWill Deacon 388e1d3c0fdSWill Deacon /* If we can install a leaf entry at this level, then do so */ 389f8d54961SRobin Murphy if (size == block_size && (size & cfg->pgsize_bitmap)) 390e1d3c0fdSWill Deacon return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep); 391e1d3c0fdSWill Deacon 392e1d3c0fdSWill Deacon /* We can't allocate tables at the final level */ 393e1d3c0fdSWill Deacon if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1)) 394e1d3c0fdSWill Deacon return -EINVAL; 395e1d3c0fdSWill Deacon 396e1d3c0fdSWill Deacon /* Grab a pointer to the next level */ 3972c3d273eSRobin Murphy pte = READ_ONCE(*ptep); 398e1d3c0fdSWill Deacon if (!pte) { 3992c3d273eSRobin Murphy cptep = __arm_lpae_alloc_pages(tblsz, GFP_ATOMIC, cfg); 400e1d3c0fdSWill Deacon if (!cptep) 401e1d3c0fdSWill Deacon return -ENOMEM; 402e1d3c0fdSWill Deacon 4032c3d273eSRobin Murphy pte = arm_lpae_install_table(cptep, ptep, 0, cfg); 4042c3d273eSRobin Murphy if (pte) 4052c3d273eSRobin Murphy __arm_lpae_free_pages(cptep, tblsz, cfg); 4064f41845bSWill Deacon } else if (!cfg->coherent_walk && !(pte & ARM_LPAE_PTE_SW_SYNC)) { 4072c3d273eSRobin Murphy __arm_lpae_sync_pte(ptep, cfg); 4082c3d273eSRobin Murphy } 4092c3d273eSRobin Murphy 410d08d42deSRob Herring if (pte && !iopte_leaf(pte, lvl, data->iop.fmt)) { 411e1d3c0fdSWill Deacon cptep = iopte_deref(pte, data); 4122c3d273eSRobin Murphy } else if (pte) { 413ed46e66cSOleksandr Tyshchenko /* We require an unmap first */ 414ed46e66cSOleksandr Tyshchenko WARN_ON(!selftest_running); 415ed46e66cSOleksandr Tyshchenko return -EEXIST; 416e1d3c0fdSWill Deacon } 417e1d3c0fdSWill Deacon 418e1d3c0fdSWill Deacon /* Rinse, repeat */ 419e1d3c0fdSWill Deacon return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep); 420e1d3c0fdSWill Deacon } 421e1d3c0fdSWill Deacon 422e1d3c0fdSWill Deacon static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data, 423e1d3c0fdSWill Deacon int prot) 424e1d3c0fdSWill Deacon { 425e1d3c0fdSWill Deacon arm_lpae_iopte pte; 426e1d3c0fdSWill Deacon 427e1d3c0fdSWill Deacon if (data->iop.fmt == ARM_64_LPAE_S1 || 428e1d3c0fdSWill Deacon data->iop.fmt == ARM_32_LPAE_S1) { 429e7468a23SJeremy Gebben pte = ARM_LPAE_PTE_nG; 430e1d3c0fdSWill Deacon if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ)) 431e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_AP_RDONLY; 432e7468a23SJeremy Gebben if (!(prot & IOMMU_PRIV)) 433e7468a23SJeremy Gebben pte |= ARM_LPAE_PTE_AP_UNPRIV; 434e1d3c0fdSWill Deacon } else { 435e1d3c0fdSWill Deacon pte = ARM_LPAE_PTE_HAP_FAULT; 436e1d3c0fdSWill Deacon if (prot & IOMMU_READ) 437e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_HAP_READ; 438e1d3c0fdSWill Deacon if (prot & IOMMU_WRITE) 439e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_HAP_WRITE; 440d08d42deSRob Herring } 441d08d42deSRob Herring 442d08d42deSRob Herring /* 443d08d42deSRob Herring * Note that this logic is structured to accommodate Mali LPAE 444d08d42deSRob Herring * having stage-1-like attributes but stage-2-like permissions. 445d08d42deSRob Herring */ 446d08d42deSRob Herring if (data->iop.fmt == ARM_64_LPAE_S2 || 447d08d42deSRob Herring data->iop.fmt == ARM_32_LPAE_S2) { 448fb948251SRobin Murphy if (prot & IOMMU_MMIO) 449fb948251SRobin Murphy pte |= ARM_LPAE_PTE_MEMATTR_DEV; 450fb948251SRobin Murphy else if (prot & IOMMU_CACHE) 451e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_MEMATTR_OIWB; 452e1d3c0fdSWill Deacon else 453e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_MEMATTR_NC; 454d08d42deSRob Herring } else { 455d08d42deSRob Herring if (prot & IOMMU_MMIO) 456d08d42deSRob Herring pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV 457d08d42deSRob Herring << ARM_LPAE_PTE_ATTRINDX_SHIFT); 458d08d42deSRob Herring else if (prot & IOMMU_CACHE) 459d08d42deSRob Herring pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE 460d08d42deSRob Herring << ARM_LPAE_PTE_ATTRINDX_SHIFT); 46190ec7a76SVivek Gautam else if (prot & IOMMU_QCOM_SYS_CACHE) 46290ec7a76SVivek Gautam pte |= (ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE 46390ec7a76SVivek Gautam << ARM_LPAE_PTE_ATTRINDX_SHIFT); 464e1d3c0fdSWill Deacon } 465e1d3c0fdSWill Deacon 466e1d3c0fdSWill Deacon if (prot & IOMMU_NOEXEC) 467e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_XN; 468e1d3c0fdSWill Deacon 469e1d3c0fdSWill Deacon return pte; 470e1d3c0fdSWill Deacon } 471e1d3c0fdSWill Deacon 472e1d3c0fdSWill Deacon static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova, 473e1d3c0fdSWill Deacon phys_addr_t paddr, size_t size, int iommu_prot) 474e1d3c0fdSWill Deacon { 475e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 476e1d3c0fdSWill Deacon arm_lpae_iopte *ptep = data->pgd; 47787a91b15SRobin Murphy int ret, lvl = ARM_LPAE_START_LVL(data); 478e1d3c0fdSWill Deacon arm_lpae_iopte prot; 479e1d3c0fdSWill Deacon 480e1d3c0fdSWill Deacon /* If no access, then nothing to do */ 481e1d3c0fdSWill Deacon if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE))) 482e1d3c0fdSWill Deacon return 0; 483e1d3c0fdSWill Deacon 48476557391SRobin Murphy if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias) || 48576557391SRobin Murphy paddr >= (1ULL << data->iop.cfg.oas))) 48676557391SRobin Murphy return -ERANGE; 48776557391SRobin Murphy 488e1d3c0fdSWill Deacon prot = arm_lpae_prot_to_pte(data, iommu_prot); 48987a91b15SRobin Murphy ret = __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep); 49087a91b15SRobin Murphy /* 49187a91b15SRobin Murphy * Synchronise all PTE updates for the new mapping before there's 49287a91b15SRobin Murphy * a chance for anything to kick off a table walk for the new iova. 49387a91b15SRobin Murphy */ 49487a91b15SRobin Murphy wmb(); 49587a91b15SRobin Murphy 49687a91b15SRobin Murphy return ret; 497e1d3c0fdSWill Deacon } 498e1d3c0fdSWill Deacon 499e1d3c0fdSWill Deacon static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl, 500e1d3c0fdSWill Deacon arm_lpae_iopte *ptep) 501e1d3c0fdSWill Deacon { 502e1d3c0fdSWill Deacon arm_lpae_iopte *start, *end; 503e1d3c0fdSWill Deacon unsigned long table_size; 504e1d3c0fdSWill Deacon 505e1d3c0fdSWill Deacon if (lvl == ARM_LPAE_START_LVL(data)) 506e1d3c0fdSWill Deacon table_size = data->pgd_size; 507e1d3c0fdSWill Deacon else 50806c610e8SRobin Murphy table_size = ARM_LPAE_GRANULE(data); 509e1d3c0fdSWill Deacon 510e1d3c0fdSWill Deacon start = ptep; 51112c2ab09SWill Deacon 51212c2ab09SWill Deacon /* Only leaf entries at the last level */ 51312c2ab09SWill Deacon if (lvl == ARM_LPAE_MAX_LEVELS - 1) 51412c2ab09SWill Deacon end = ptep; 51512c2ab09SWill Deacon else 516e1d3c0fdSWill Deacon end = (void *)ptep + table_size; 517e1d3c0fdSWill Deacon 518e1d3c0fdSWill Deacon while (ptep != end) { 519e1d3c0fdSWill Deacon arm_lpae_iopte pte = *ptep++; 520e1d3c0fdSWill Deacon 521d08d42deSRob Herring if (!pte || iopte_leaf(pte, lvl, data->iop.fmt)) 522e1d3c0fdSWill Deacon continue; 523e1d3c0fdSWill Deacon 524e1d3c0fdSWill Deacon __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data)); 525e1d3c0fdSWill Deacon } 526e1d3c0fdSWill Deacon 527f8d54961SRobin Murphy __arm_lpae_free_pages(start, table_size, &data->iop.cfg); 528e1d3c0fdSWill Deacon } 529e1d3c0fdSWill Deacon 530e1d3c0fdSWill Deacon static void arm_lpae_free_pgtable(struct io_pgtable *iop) 531e1d3c0fdSWill Deacon { 532e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop); 533e1d3c0fdSWill Deacon 534e1d3c0fdSWill Deacon __arm_lpae_free_pgtable(data, ARM_LPAE_START_LVL(data), data->pgd); 535e1d3c0fdSWill Deacon kfree(data); 536e1d3c0fdSWill Deacon } 537e1d3c0fdSWill Deacon 538193e67c0SVivek Gautam static size_t arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data, 539e1d3c0fdSWill Deacon unsigned long iova, size_t size, 540fb3a9579SRobin Murphy arm_lpae_iopte blk_pte, int lvl, 541fb3a9579SRobin Murphy arm_lpae_iopte *ptep) 542e1d3c0fdSWill Deacon { 543fb3a9579SRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg; 544fb3a9579SRobin Murphy arm_lpae_iopte pte, *tablep; 545e1d3c0fdSWill Deacon phys_addr_t blk_paddr; 546fb3a9579SRobin Murphy size_t tablesz = ARM_LPAE_GRANULE(data); 547fb3a9579SRobin Murphy size_t split_sz = ARM_LPAE_BLOCK_SIZE(lvl, data); 548fb3a9579SRobin Murphy int i, unmap_idx = -1; 549e1d3c0fdSWill Deacon 550fb3a9579SRobin Murphy if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS)) 551fb3a9579SRobin Murphy return 0; 552e1d3c0fdSWill Deacon 553fb3a9579SRobin Murphy tablep = __arm_lpae_alloc_pages(tablesz, GFP_ATOMIC, cfg); 554fb3a9579SRobin Murphy if (!tablep) 555fb3a9579SRobin Murphy return 0; /* Bytes unmapped */ 556e1d3c0fdSWill Deacon 557fb3a9579SRobin Murphy if (size == split_sz) 558fb3a9579SRobin Murphy unmap_idx = ARM_LPAE_LVL_IDX(iova, lvl, data); 559fb3a9579SRobin Murphy 5606c89928fSRobin Murphy blk_paddr = iopte_to_paddr(blk_pte, data); 561fb3a9579SRobin Murphy pte = iopte_prot(blk_pte); 562fb3a9579SRobin Murphy 563fb3a9579SRobin Murphy for (i = 0; i < tablesz / sizeof(pte); i++, blk_paddr += split_sz) { 564e1d3c0fdSWill Deacon /* Unmap! */ 565fb3a9579SRobin Murphy if (i == unmap_idx) 566e1d3c0fdSWill Deacon continue; 567e1d3c0fdSWill Deacon 568fb3a9579SRobin Murphy __arm_lpae_init_pte(data, blk_paddr, pte, lvl, &tablep[i]); 569e1d3c0fdSWill Deacon } 570e1d3c0fdSWill Deacon 5712c3d273eSRobin Murphy pte = arm_lpae_install_table(tablep, ptep, blk_pte, cfg); 5722c3d273eSRobin Murphy if (pte != blk_pte) { 5732c3d273eSRobin Murphy __arm_lpae_free_pages(tablep, tablesz, cfg); 5742c3d273eSRobin Murphy /* 5752c3d273eSRobin Murphy * We may race against someone unmapping another part of this 5762c3d273eSRobin Murphy * block, but anything else is invalid. We can't misinterpret 5772c3d273eSRobin Murphy * a page entry here since we're never at the last level. 5782c3d273eSRobin Murphy */ 5792c3d273eSRobin Murphy if (iopte_type(pte, lvl - 1) != ARM_LPAE_PTE_TYPE_TABLE) 5802c3d273eSRobin Murphy return 0; 5812c3d273eSRobin Murphy 5822c3d273eSRobin Murphy tablep = iopte_deref(pte, data); 58385c7a0f1SRobin Murphy } else if (unmap_idx >= 0) { 584abfd6fe0SWill Deacon io_pgtable_tlb_add_page(&data->iop, iova, size); 585e1d3c0fdSWill Deacon return size; 586e1d3c0fdSWill Deacon } 587e1d3c0fdSWill Deacon 58885c7a0f1SRobin Murphy return __arm_lpae_unmap(data, iova, size, lvl, tablep); 58985c7a0f1SRobin Murphy } 59085c7a0f1SRobin Murphy 591193e67c0SVivek Gautam static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data, 592e1d3c0fdSWill Deacon unsigned long iova, size_t size, int lvl, 593e1d3c0fdSWill Deacon arm_lpae_iopte *ptep) 594e1d3c0fdSWill Deacon { 595e1d3c0fdSWill Deacon arm_lpae_iopte pte; 596507e4c9dSRobin Murphy struct io_pgtable *iop = &data->iop; 597e1d3c0fdSWill Deacon 5982eb97c78SRobin Murphy /* Something went horribly wrong and we ran out of page table */ 5992eb97c78SRobin Murphy if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS)) 6002eb97c78SRobin Murphy return 0; 6012eb97c78SRobin Murphy 602e1d3c0fdSWill Deacon ptep += ARM_LPAE_LVL_IDX(iova, lvl, data); 6032c3d273eSRobin Murphy pte = READ_ONCE(*ptep); 6042eb97c78SRobin Murphy if (WARN_ON(!pte)) 605e1d3c0fdSWill Deacon return 0; 606e1d3c0fdSWill Deacon 607e1d3c0fdSWill Deacon /* If the size matches this level, we're in the right place */ 608fb3a9579SRobin Murphy if (size == ARM_LPAE_BLOCK_SIZE(lvl, data)) { 609507e4c9dSRobin Murphy __arm_lpae_set_pte(ptep, 0, &iop->cfg); 610e1d3c0fdSWill Deacon 611d08d42deSRob Herring if (!iopte_leaf(pte, lvl, iop->fmt)) { 612e1d3c0fdSWill Deacon /* Also flush any partial walks */ 61310b7a7d9SWill Deacon io_pgtable_tlb_flush_walk(iop, iova, size, 61410b7a7d9SWill Deacon ARM_LPAE_GRANULE(data)); 615e1d3c0fdSWill Deacon ptep = iopte_deref(pte, data); 616e1d3c0fdSWill Deacon __arm_lpae_free_pgtable(data, lvl + 1, ptep); 617b6b65ca2SZhen Lei } else if (iop->cfg.quirks & IO_PGTABLE_QUIRK_NON_STRICT) { 618b6b65ca2SZhen Lei /* 619b6b65ca2SZhen Lei * Order the PTE update against queueing the IOVA, to 620b6b65ca2SZhen Lei * guarantee that a flush callback from a different CPU 621b6b65ca2SZhen Lei * has observed it before the TLBIALL can be issued. 622b6b65ca2SZhen Lei */ 623b6b65ca2SZhen Lei smp_wmb(); 624e1d3c0fdSWill Deacon } else { 625abfd6fe0SWill Deacon io_pgtable_tlb_add_page(iop, iova, size); 626e1d3c0fdSWill Deacon } 627e1d3c0fdSWill Deacon 628e1d3c0fdSWill Deacon return size; 629d08d42deSRob Herring } else if (iopte_leaf(pte, lvl, iop->fmt)) { 630e1d3c0fdSWill Deacon /* 631e1d3c0fdSWill Deacon * Insert a table at the next level to map the old region, 632e1d3c0fdSWill Deacon * minus the part we want to unmap 633e1d3c0fdSWill Deacon */ 634fb3a9579SRobin Murphy return arm_lpae_split_blk_unmap(data, iova, size, pte, 635fb3a9579SRobin Murphy lvl + 1, ptep); 636e1d3c0fdSWill Deacon } 637e1d3c0fdSWill Deacon 638e1d3c0fdSWill Deacon /* Keep on walkin' */ 639e1d3c0fdSWill Deacon ptep = iopte_deref(pte, data); 640e1d3c0fdSWill Deacon return __arm_lpae_unmap(data, iova, size, lvl + 1, ptep); 641e1d3c0fdSWill Deacon } 642e1d3c0fdSWill Deacon 643193e67c0SVivek Gautam static size_t arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova, 644*a2d3a382SWill Deacon size_t size, struct iommu_iotlb_gather *gather) 645e1d3c0fdSWill Deacon { 646e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 647e1d3c0fdSWill Deacon arm_lpae_iopte *ptep = data->pgd; 648e1d3c0fdSWill Deacon int lvl = ARM_LPAE_START_LVL(data); 649e1d3c0fdSWill Deacon 65076557391SRobin Murphy if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias))) 65176557391SRobin Murphy return 0; 65276557391SRobin Murphy 65332b12449SRobin Murphy return __arm_lpae_unmap(data, iova, size, lvl, ptep); 654e1d3c0fdSWill Deacon } 655e1d3c0fdSWill Deacon 656e1d3c0fdSWill Deacon static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops, 657e1d3c0fdSWill Deacon unsigned long iova) 658e1d3c0fdSWill Deacon { 659e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 660e1d3c0fdSWill Deacon arm_lpae_iopte pte, *ptep = data->pgd; 661e1d3c0fdSWill Deacon int lvl = ARM_LPAE_START_LVL(data); 662e1d3c0fdSWill Deacon 663e1d3c0fdSWill Deacon do { 664e1d3c0fdSWill Deacon /* Valid IOPTE pointer? */ 665e1d3c0fdSWill Deacon if (!ptep) 666e1d3c0fdSWill Deacon return 0; 667e1d3c0fdSWill Deacon 668e1d3c0fdSWill Deacon /* Grab the IOPTE we're interested in */ 6692c3d273eSRobin Murphy ptep += ARM_LPAE_LVL_IDX(iova, lvl, data); 6702c3d273eSRobin Murphy pte = READ_ONCE(*ptep); 671e1d3c0fdSWill Deacon 672e1d3c0fdSWill Deacon /* Valid entry? */ 673e1d3c0fdSWill Deacon if (!pte) 674e1d3c0fdSWill Deacon return 0; 675e1d3c0fdSWill Deacon 676e1d3c0fdSWill Deacon /* Leaf entry? */ 677d08d42deSRob Herring if (iopte_leaf(pte, lvl, data->iop.fmt)) 678e1d3c0fdSWill Deacon goto found_translation; 679e1d3c0fdSWill Deacon 680e1d3c0fdSWill Deacon /* Take it to the next level */ 681e1d3c0fdSWill Deacon ptep = iopte_deref(pte, data); 682e1d3c0fdSWill Deacon } while (++lvl < ARM_LPAE_MAX_LEVELS); 683e1d3c0fdSWill Deacon 684e1d3c0fdSWill Deacon /* Ran out of page tables to walk */ 685e1d3c0fdSWill Deacon return 0; 686e1d3c0fdSWill Deacon 687e1d3c0fdSWill Deacon found_translation: 6887c6d90e2SWill Deacon iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1); 6896c89928fSRobin Murphy return iopte_to_paddr(pte, data) | iova; 690e1d3c0fdSWill Deacon } 691e1d3c0fdSWill Deacon 692e1d3c0fdSWill Deacon static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg) 693e1d3c0fdSWill Deacon { 6946c89928fSRobin Murphy unsigned long granule, page_sizes; 6956c89928fSRobin Murphy unsigned int max_addr_bits = 48; 696e1d3c0fdSWill Deacon 697e1d3c0fdSWill Deacon /* 698e1d3c0fdSWill Deacon * We need to restrict the supported page sizes to match the 699e1d3c0fdSWill Deacon * translation regime for a particular granule. Aim to match 700e1d3c0fdSWill Deacon * the CPU page size if possible, otherwise prefer smaller sizes. 701e1d3c0fdSWill Deacon * While we're at it, restrict the block sizes to match the 702e1d3c0fdSWill Deacon * chosen granule. 703e1d3c0fdSWill Deacon */ 704e1d3c0fdSWill Deacon if (cfg->pgsize_bitmap & PAGE_SIZE) 705e1d3c0fdSWill Deacon granule = PAGE_SIZE; 706e1d3c0fdSWill Deacon else if (cfg->pgsize_bitmap & ~PAGE_MASK) 707e1d3c0fdSWill Deacon granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK); 708e1d3c0fdSWill Deacon else if (cfg->pgsize_bitmap & PAGE_MASK) 709e1d3c0fdSWill Deacon granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK); 710e1d3c0fdSWill Deacon else 711e1d3c0fdSWill Deacon granule = 0; 712e1d3c0fdSWill Deacon 713e1d3c0fdSWill Deacon switch (granule) { 714e1d3c0fdSWill Deacon case SZ_4K: 7156c89928fSRobin Murphy page_sizes = (SZ_4K | SZ_2M | SZ_1G); 716e1d3c0fdSWill Deacon break; 717e1d3c0fdSWill Deacon case SZ_16K: 7186c89928fSRobin Murphy page_sizes = (SZ_16K | SZ_32M); 719e1d3c0fdSWill Deacon break; 720e1d3c0fdSWill Deacon case SZ_64K: 7216c89928fSRobin Murphy max_addr_bits = 52; 7226c89928fSRobin Murphy page_sizes = (SZ_64K | SZ_512M); 7236c89928fSRobin Murphy if (cfg->oas > 48) 7246c89928fSRobin Murphy page_sizes |= 1ULL << 42; /* 4TB */ 725e1d3c0fdSWill Deacon break; 726e1d3c0fdSWill Deacon default: 7276c89928fSRobin Murphy page_sizes = 0; 728e1d3c0fdSWill Deacon } 7296c89928fSRobin Murphy 7306c89928fSRobin Murphy cfg->pgsize_bitmap &= page_sizes; 7316c89928fSRobin Murphy cfg->ias = min(cfg->ias, max_addr_bits); 7326c89928fSRobin Murphy cfg->oas = min(cfg->oas, max_addr_bits); 733e1d3c0fdSWill Deacon } 734e1d3c0fdSWill Deacon 735e1d3c0fdSWill Deacon static struct arm_lpae_io_pgtable * 736e1d3c0fdSWill Deacon arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg) 737e1d3c0fdSWill Deacon { 738e1d3c0fdSWill Deacon unsigned long va_bits, pgd_bits; 739e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data; 740e1d3c0fdSWill Deacon 741e1d3c0fdSWill Deacon arm_lpae_restrict_pgsizes(cfg); 742e1d3c0fdSWill Deacon 743e1d3c0fdSWill Deacon if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K))) 744e1d3c0fdSWill Deacon return NULL; 745e1d3c0fdSWill Deacon 746e1d3c0fdSWill Deacon if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS) 747e1d3c0fdSWill Deacon return NULL; 748e1d3c0fdSWill Deacon 749e1d3c0fdSWill Deacon if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS) 750e1d3c0fdSWill Deacon return NULL; 751e1d3c0fdSWill Deacon 752ffcb6d16SRobin Murphy if (!selftest_running && cfg->iommu_dev->dma_pfn_offset) { 753ffcb6d16SRobin Murphy dev_err(cfg->iommu_dev, "Cannot accommodate DMA offset for IOMMU page tables\n"); 754ffcb6d16SRobin Murphy return NULL; 755ffcb6d16SRobin Murphy } 756ffcb6d16SRobin Murphy 757e1d3c0fdSWill Deacon data = kmalloc(sizeof(*data), GFP_KERNEL); 758e1d3c0fdSWill Deacon if (!data) 759e1d3c0fdSWill Deacon return NULL; 760e1d3c0fdSWill Deacon 761e1d3c0fdSWill Deacon data->pg_shift = __ffs(cfg->pgsize_bitmap); 762e1d3c0fdSWill Deacon data->bits_per_level = data->pg_shift - ilog2(sizeof(arm_lpae_iopte)); 763e1d3c0fdSWill Deacon 764e1d3c0fdSWill Deacon va_bits = cfg->ias - data->pg_shift; 765e1d3c0fdSWill Deacon data->levels = DIV_ROUND_UP(va_bits, data->bits_per_level); 766e1d3c0fdSWill Deacon 767e1d3c0fdSWill Deacon /* Calculate the actual size of our pgd (without concatenation) */ 768e1d3c0fdSWill Deacon pgd_bits = va_bits - (data->bits_per_level * (data->levels - 1)); 769e1d3c0fdSWill Deacon data->pgd_size = 1UL << (pgd_bits + ilog2(sizeof(arm_lpae_iopte))); 770e1d3c0fdSWill Deacon 771e1d3c0fdSWill Deacon data->iop.ops = (struct io_pgtable_ops) { 772e1d3c0fdSWill Deacon .map = arm_lpae_map, 773e1d3c0fdSWill Deacon .unmap = arm_lpae_unmap, 774e1d3c0fdSWill Deacon .iova_to_phys = arm_lpae_iova_to_phys, 775e1d3c0fdSWill Deacon }; 776e1d3c0fdSWill Deacon 777e1d3c0fdSWill Deacon return data; 778e1d3c0fdSWill Deacon } 779e1d3c0fdSWill Deacon 780e1d3c0fdSWill Deacon static struct io_pgtable * 781e1d3c0fdSWill Deacon arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie) 782e1d3c0fdSWill Deacon { 783e1d3c0fdSWill Deacon u64 reg; 7843850db49SRobin Murphy struct arm_lpae_io_pgtable *data; 785e1d3c0fdSWill Deacon 7864f41845bSWill Deacon if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS | 787b6b65ca2SZhen Lei IO_PGTABLE_QUIRK_NON_STRICT)) 7883850db49SRobin Murphy return NULL; 7893850db49SRobin Murphy 7903850db49SRobin Murphy data = arm_lpae_alloc_pgtable(cfg); 791e1d3c0fdSWill Deacon if (!data) 792e1d3c0fdSWill Deacon return NULL; 793e1d3c0fdSWill Deacon 794e1d3c0fdSWill Deacon /* TCR */ 7959e6ea59fSBjorn Andersson if (cfg->coherent_walk) { 796e1d3c0fdSWill Deacon reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) | 797e1d3c0fdSWill Deacon (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) | 798e1d3c0fdSWill Deacon (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT); 7999e6ea59fSBjorn Andersson } else { 8009e6ea59fSBjorn Andersson reg = (ARM_LPAE_TCR_SH_OS << ARM_LPAE_TCR_SH0_SHIFT) | 8019e6ea59fSBjorn Andersson (ARM_LPAE_TCR_RGN_NC << ARM_LPAE_TCR_IRGN0_SHIFT) | 8029e6ea59fSBjorn Andersson (ARM_LPAE_TCR_RGN_NC << ARM_LPAE_TCR_ORGN0_SHIFT); 8039e6ea59fSBjorn Andersson } 804e1d3c0fdSWill Deacon 80506c610e8SRobin Murphy switch (ARM_LPAE_GRANULE(data)) { 806e1d3c0fdSWill Deacon case SZ_4K: 807e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_4K; 808e1d3c0fdSWill Deacon break; 809e1d3c0fdSWill Deacon case SZ_16K: 810e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_16K; 811e1d3c0fdSWill Deacon break; 812e1d3c0fdSWill Deacon case SZ_64K: 813e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_64K; 814e1d3c0fdSWill Deacon break; 815e1d3c0fdSWill Deacon } 816e1d3c0fdSWill Deacon 817e1d3c0fdSWill Deacon switch (cfg->oas) { 818e1d3c0fdSWill Deacon case 32: 819e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT); 820e1d3c0fdSWill Deacon break; 821e1d3c0fdSWill Deacon case 36: 822e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT); 823e1d3c0fdSWill Deacon break; 824e1d3c0fdSWill Deacon case 40: 825e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT); 826e1d3c0fdSWill Deacon break; 827e1d3c0fdSWill Deacon case 42: 828e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT); 829e1d3c0fdSWill Deacon break; 830e1d3c0fdSWill Deacon case 44: 831e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT); 832e1d3c0fdSWill Deacon break; 833e1d3c0fdSWill Deacon case 48: 834e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT); 835e1d3c0fdSWill Deacon break; 8366c89928fSRobin Murphy case 52: 8376c89928fSRobin Murphy reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_IPS_SHIFT); 8386c89928fSRobin Murphy break; 839e1d3c0fdSWill Deacon default: 840e1d3c0fdSWill Deacon goto out_free_data; 841e1d3c0fdSWill Deacon } 842e1d3c0fdSWill Deacon 843e1d3c0fdSWill Deacon reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT; 84463979b8dSWill Deacon 84563979b8dSWill Deacon /* Disable speculative walks through TTBR1 */ 84663979b8dSWill Deacon reg |= ARM_LPAE_TCR_EPD1; 847e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.tcr = reg; 848e1d3c0fdSWill Deacon 849e1d3c0fdSWill Deacon /* MAIRs */ 850e1d3c0fdSWill Deacon reg = (ARM_LPAE_MAIR_ATTR_NC 851e1d3c0fdSWill Deacon << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) | 852e1d3c0fdSWill Deacon (ARM_LPAE_MAIR_ATTR_WBRWA 853e1d3c0fdSWill Deacon << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) | 854e1d3c0fdSWill Deacon (ARM_LPAE_MAIR_ATTR_DEVICE 85590ec7a76SVivek Gautam << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV)) | 85690ec7a76SVivek Gautam (ARM_LPAE_MAIR_ATTR_INC_OWBRWA 85790ec7a76SVivek Gautam << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE)); 858e1d3c0fdSWill Deacon 859e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.mair[0] = reg; 860e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.mair[1] = 0; 861e1d3c0fdSWill Deacon 862e1d3c0fdSWill Deacon /* Looking good; allocate a pgd */ 863f8d54961SRobin Murphy data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg); 864e1d3c0fdSWill Deacon if (!data->pgd) 865e1d3c0fdSWill Deacon goto out_free_data; 866e1d3c0fdSWill Deacon 86787a91b15SRobin Murphy /* Ensure the empty pgd is visible before any actual TTBR write */ 86887a91b15SRobin Murphy wmb(); 869e1d3c0fdSWill Deacon 870e1d3c0fdSWill Deacon /* TTBRs */ 871e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.ttbr[0] = virt_to_phys(data->pgd); 872e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.ttbr[1] = 0; 873e1d3c0fdSWill Deacon return &data->iop; 874e1d3c0fdSWill Deacon 875e1d3c0fdSWill Deacon out_free_data: 876e1d3c0fdSWill Deacon kfree(data); 877e1d3c0fdSWill Deacon return NULL; 878e1d3c0fdSWill Deacon } 879e1d3c0fdSWill Deacon 880e1d3c0fdSWill Deacon static struct io_pgtable * 881e1d3c0fdSWill Deacon arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie) 882e1d3c0fdSWill Deacon { 883e1d3c0fdSWill Deacon u64 reg, sl; 8843850db49SRobin Murphy struct arm_lpae_io_pgtable *data; 885e1d3c0fdSWill Deacon 8863850db49SRobin Murphy /* The NS quirk doesn't apply at stage 2 */ 8874f41845bSWill Deacon if (cfg->quirks & ~(IO_PGTABLE_QUIRK_NON_STRICT)) 8883850db49SRobin Murphy return NULL; 8893850db49SRobin Murphy 8903850db49SRobin Murphy data = arm_lpae_alloc_pgtable(cfg); 891e1d3c0fdSWill Deacon if (!data) 892e1d3c0fdSWill Deacon return NULL; 893e1d3c0fdSWill Deacon 894e1d3c0fdSWill Deacon /* 895e1d3c0fdSWill Deacon * Concatenate PGDs at level 1 if possible in order to reduce 896e1d3c0fdSWill Deacon * the depth of the stage-2 walk. 897e1d3c0fdSWill Deacon */ 898e1d3c0fdSWill Deacon if (data->levels == ARM_LPAE_MAX_LEVELS) { 899e1d3c0fdSWill Deacon unsigned long pgd_pages; 900e1d3c0fdSWill Deacon 901e1d3c0fdSWill Deacon pgd_pages = data->pgd_size >> ilog2(sizeof(arm_lpae_iopte)); 902e1d3c0fdSWill Deacon if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) { 903e1d3c0fdSWill Deacon data->pgd_size = pgd_pages << data->pg_shift; 904e1d3c0fdSWill Deacon data->levels--; 905e1d3c0fdSWill Deacon } 906e1d3c0fdSWill Deacon } 907e1d3c0fdSWill Deacon 908e1d3c0fdSWill Deacon /* VTCR */ 909e1d3c0fdSWill Deacon reg = ARM_64_LPAE_S2_TCR_RES1 | 910e1d3c0fdSWill Deacon (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) | 911e1d3c0fdSWill Deacon (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) | 912e1d3c0fdSWill Deacon (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT); 913e1d3c0fdSWill Deacon 914e1d3c0fdSWill Deacon sl = ARM_LPAE_START_LVL(data); 915e1d3c0fdSWill Deacon 91606c610e8SRobin Murphy switch (ARM_LPAE_GRANULE(data)) { 917e1d3c0fdSWill Deacon case SZ_4K: 918e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_4K; 919e1d3c0fdSWill Deacon sl++; /* SL0 format is different for 4K granule size */ 920e1d3c0fdSWill Deacon break; 921e1d3c0fdSWill Deacon case SZ_16K: 922e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_16K; 923e1d3c0fdSWill Deacon break; 924e1d3c0fdSWill Deacon case SZ_64K: 925e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_64K; 926e1d3c0fdSWill Deacon break; 927e1d3c0fdSWill Deacon } 928e1d3c0fdSWill Deacon 929e1d3c0fdSWill Deacon switch (cfg->oas) { 930e1d3c0fdSWill Deacon case 32: 931e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT); 932e1d3c0fdSWill Deacon break; 933e1d3c0fdSWill Deacon case 36: 934e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT); 935e1d3c0fdSWill Deacon break; 936e1d3c0fdSWill Deacon case 40: 937e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT); 938e1d3c0fdSWill Deacon break; 939e1d3c0fdSWill Deacon case 42: 940e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT); 941e1d3c0fdSWill Deacon break; 942e1d3c0fdSWill Deacon case 44: 943e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT); 944e1d3c0fdSWill Deacon break; 945e1d3c0fdSWill Deacon case 48: 946e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT); 947e1d3c0fdSWill Deacon break; 9486c89928fSRobin Murphy case 52: 9496c89928fSRobin Murphy reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_PS_SHIFT); 9506c89928fSRobin Murphy break; 951e1d3c0fdSWill Deacon default: 952e1d3c0fdSWill Deacon goto out_free_data; 953e1d3c0fdSWill Deacon } 954e1d3c0fdSWill Deacon 955e1d3c0fdSWill Deacon reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT; 956e1d3c0fdSWill Deacon reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT; 957e1d3c0fdSWill Deacon cfg->arm_lpae_s2_cfg.vtcr = reg; 958e1d3c0fdSWill Deacon 959e1d3c0fdSWill Deacon /* Allocate pgd pages */ 960f8d54961SRobin Murphy data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg); 961e1d3c0fdSWill Deacon if (!data->pgd) 962e1d3c0fdSWill Deacon goto out_free_data; 963e1d3c0fdSWill Deacon 96487a91b15SRobin Murphy /* Ensure the empty pgd is visible before any actual TTBR write */ 96587a91b15SRobin Murphy wmb(); 966e1d3c0fdSWill Deacon 967e1d3c0fdSWill Deacon /* VTTBR */ 968e1d3c0fdSWill Deacon cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd); 969e1d3c0fdSWill Deacon return &data->iop; 970e1d3c0fdSWill Deacon 971e1d3c0fdSWill Deacon out_free_data: 972e1d3c0fdSWill Deacon kfree(data); 973e1d3c0fdSWill Deacon return NULL; 974e1d3c0fdSWill Deacon } 975e1d3c0fdSWill Deacon 976e1d3c0fdSWill Deacon static struct io_pgtable * 977e1d3c0fdSWill Deacon arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie) 978e1d3c0fdSWill Deacon { 979e1d3c0fdSWill Deacon struct io_pgtable *iop; 980e1d3c0fdSWill Deacon 981e1d3c0fdSWill Deacon if (cfg->ias > 32 || cfg->oas > 40) 982e1d3c0fdSWill Deacon return NULL; 983e1d3c0fdSWill Deacon 984e1d3c0fdSWill Deacon cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G); 985e1d3c0fdSWill Deacon iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie); 986e1d3c0fdSWill Deacon if (iop) { 987e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE; 988e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff; 989e1d3c0fdSWill Deacon } 990e1d3c0fdSWill Deacon 991e1d3c0fdSWill Deacon return iop; 992e1d3c0fdSWill Deacon } 993e1d3c0fdSWill Deacon 994e1d3c0fdSWill Deacon static struct io_pgtable * 995e1d3c0fdSWill Deacon arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie) 996e1d3c0fdSWill Deacon { 997e1d3c0fdSWill Deacon struct io_pgtable *iop; 998e1d3c0fdSWill Deacon 999e1d3c0fdSWill Deacon if (cfg->ias > 40 || cfg->oas > 40) 1000e1d3c0fdSWill Deacon return NULL; 1001e1d3c0fdSWill Deacon 1002e1d3c0fdSWill Deacon cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G); 1003e1d3c0fdSWill Deacon iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie); 1004e1d3c0fdSWill Deacon if (iop) 1005e1d3c0fdSWill Deacon cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff; 1006e1d3c0fdSWill Deacon 1007e1d3c0fdSWill Deacon return iop; 1008e1d3c0fdSWill Deacon } 1009e1d3c0fdSWill Deacon 1010d08d42deSRob Herring static struct io_pgtable * 1011d08d42deSRob Herring arm_mali_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg, void *cookie) 1012d08d42deSRob Herring { 1013d08d42deSRob Herring struct io_pgtable *iop; 1014d08d42deSRob Herring 1015d08d42deSRob Herring if (cfg->ias != 48 || cfg->oas > 40) 1016d08d42deSRob Herring return NULL; 1017d08d42deSRob Herring 1018d08d42deSRob Herring cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G); 1019d08d42deSRob Herring iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie); 1020d08d42deSRob Herring if (iop) { 1021d08d42deSRob Herring u64 mair, ttbr; 1022d08d42deSRob Herring 1023d08d42deSRob Herring /* Copy values as union fields overlap */ 1024d08d42deSRob Herring mair = cfg->arm_lpae_s1_cfg.mair[0]; 1025d08d42deSRob Herring ttbr = cfg->arm_lpae_s1_cfg.ttbr[0]; 1026d08d42deSRob Herring 1027d08d42deSRob Herring cfg->arm_mali_lpae_cfg.memattr = mair; 1028d08d42deSRob Herring cfg->arm_mali_lpae_cfg.transtab = ttbr | 1029d08d42deSRob Herring ARM_MALI_LPAE_TTBR_READ_INNER | 1030d08d42deSRob Herring ARM_MALI_LPAE_TTBR_ADRMODE_TABLE; 1031d08d42deSRob Herring } 1032d08d42deSRob Herring 1033d08d42deSRob Herring return iop; 1034d08d42deSRob Herring } 1035d08d42deSRob Herring 1036e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = { 1037e1d3c0fdSWill Deacon .alloc = arm_64_lpae_alloc_pgtable_s1, 1038e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1039e1d3c0fdSWill Deacon }; 1040e1d3c0fdSWill Deacon 1041e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = { 1042e1d3c0fdSWill Deacon .alloc = arm_64_lpae_alloc_pgtable_s2, 1043e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1044e1d3c0fdSWill Deacon }; 1045e1d3c0fdSWill Deacon 1046e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = { 1047e1d3c0fdSWill Deacon .alloc = arm_32_lpae_alloc_pgtable_s1, 1048e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1049e1d3c0fdSWill Deacon }; 1050e1d3c0fdSWill Deacon 1051e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = { 1052e1d3c0fdSWill Deacon .alloc = arm_32_lpae_alloc_pgtable_s2, 1053e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1054e1d3c0fdSWill Deacon }; 1055fe4b991dSWill Deacon 1056d08d42deSRob Herring struct io_pgtable_init_fns io_pgtable_arm_mali_lpae_init_fns = { 1057d08d42deSRob Herring .alloc = arm_mali_lpae_alloc_pgtable, 1058d08d42deSRob Herring .free = arm_lpae_free_pgtable, 1059d08d42deSRob Herring }; 1060d08d42deSRob Herring 1061fe4b991dSWill Deacon #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST 1062fe4b991dSWill Deacon 1063fe4b991dSWill Deacon static struct io_pgtable_cfg *cfg_cookie; 1064fe4b991dSWill Deacon 1065fe4b991dSWill Deacon static void dummy_tlb_flush_all(void *cookie) 1066fe4b991dSWill Deacon { 1067fe4b991dSWill Deacon WARN_ON(cookie != cfg_cookie); 1068fe4b991dSWill Deacon } 1069fe4b991dSWill Deacon 107010b7a7d9SWill Deacon static void dummy_tlb_flush(unsigned long iova, size_t size, size_t granule, 107110b7a7d9SWill Deacon void *cookie) 1072fe4b991dSWill Deacon { 1073fe4b991dSWill Deacon WARN_ON(cookie != cfg_cookie); 1074fe4b991dSWill Deacon WARN_ON(!(size & cfg_cookie->pgsize_bitmap)); 1075fe4b991dSWill Deacon } 1076fe4b991dSWill Deacon 1077abfd6fe0SWill Deacon static void dummy_tlb_add_page(unsigned long iova, size_t granule, void *cookie) 107810b7a7d9SWill Deacon { 1079abfd6fe0SWill Deacon dummy_tlb_flush(iova, granule, granule, cookie); 108010b7a7d9SWill Deacon } 108110b7a7d9SWill Deacon 1082298f7889SWill Deacon static const struct iommu_flush_ops dummy_tlb_ops __initconst = { 1083fe4b991dSWill Deacon .tlb_flush_all = dummy_tlb_flush_all, 108410b7a7d9SWill Deacon .tlb_flush_walk = dummy_tlb_flush, 108510b7a7d9SWill Deacon .tlb_flush_leaf = dummy_tlb_flush, 1086abfd6fe0SWill Deacon .tlb_add_page = dummy_tlb_add_page, 1087fe4b991dSWill Deacon }; 1088fe4b991dSWill Deacon 1089fe4b991dSWill Deacon static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops) 1090fe4b991dSWill Deacon { 1091fe4b991dSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 1092fe4b991dSWill Deacon struct io_pgtable_cfg *cfg = &data->iop.cfg; 1093fe4b991dSWill Deacon 1094fe4b991dSWill Deacon pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n", 1095fe4b991dSWill Deacon cfg->pgsize_bitmap, cfg->ias); 1096fe4b991dSWill Deacon pr_err("data: %d levels, 0x%zx pgd_size, %lu pg_shift, %lu bits_per_level, pgd @ %p\n", 1097fe4b991dSWill Deacon data->levels, data->pgd_size, data->pg_shift, 1098fe4b991dSWill Deacon data->bits_per_level, data->pgd); 1099fe4b991dSWill Deacon } 1100fe4b991dSWill Deacon 1101fe4b991dSWill Deacon #define __FAIL(ops, i) ({ \ 1102fe4b991dSWill Deacon WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \ 1103fe4b991dSWill Deacon arm_lpae_dump_ops(ops); \ 1104fe4b991dSWill Deacon selftest_running = false; \ 1105fe4b991dSWill Deacon -EFAULT; \ 1106fe4b991dSWill Deacon }) 1107fe4b991dSWill Deacon 1108fe4b991dSWill Deacon static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg) 1109fe4b991dSWill Deacon { 1110fe4b991dSWill Deacon static const enum io_pgtable_fmt fmts[] = { 1111fe4b991dSWill Deacon ARM_64_LPAE_S1, 1112fe4b991dSWill Deacon ARM_64_LPAE_S2, 1113fe4b991dSWill Deacon }; 1114fe4b991dSWill Deacon 1115fe4b991dSWill Deacon int i, j; 1116fe4b991dSWill Deacon unsigned long iova; 1117fe4b991dSWill Deacon size_t size; 1118fe4b991dSWill Deacon struct io_pgtable_ops *ops; 1119fe4b991dSWill Deacon 1120fe4b991dSWill Deacon selftest_running = true; 1121fe4b991dSWill Deacon 1122fe4b991dSWill Deacon for (i = 0; i < ARRAY_SIZE(fmts); ++i) { 1123fe4b991dSWill Deacon cfg_cookie = cfg; 1124fe4b991dSWill Deacon ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg); 1125fe4b991dSWill Deacon if (!ops) { 1126fe4b991dSWill Deacon pr_err("selftest: failed to allocate io pgtable ops\n"); 1127fe4b991dSWill Deacon return -ENOMEM; 1128fe4b991dSWill Deacon } 1129fe4b991dSWill Deacon 1130fe4b991dSWill Deacon /* 1131fe4b991dSWill Deacon * Initial sanity checks. 1132fe4b991dSWill Deacon * Empty page tables shouldn't provide any translations. 1133fe4b991dSWill Deacon */ 1134fe4b991dSWill Deacon if (ops->iova_to_phys(ops, 42)) 1135fe4b991dSWill Deacon return __FAIL(ops, i); 1136fe4b991dSWill Deacon 1137fe4b991dSWill Deacon if (ops->iova_to_phys(ops, SZ_1G + 42)) 1138fe4b991dSWill Deacon return __FAIL(ops, i); 1139fe4b991dSWill Deacon 1140fe4b991dSWill Deacon if (ops->iova_to_phys(ops, SZ_2G + 42)) 1141fe4b991dSWill Deacon return __FAIL(ops, i); 1142fe4b991dSWill Deacon 1143fe4b991dSWill Deacon /* 1144fe4b991dSWill Deacon * Distinct mappings of different granule sizes. 1145fe4b991dSWill Deacon */ 1146fe4b991dSWill Deacon iova = 0; 11474ae8a5c5SKefeng Wang for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) { 1148fe4b991dSWill Deacon size = 1UL << j; 1149fe4b991dSWill Deacon 1150fe4b991dSWill Deacon if (ops->map(ops, iova, iova, size, IOMMU_READ | 1151fe4b991dSWill Deacon IOMMU_WRITE | 1152fe4b991dSWill Deacon IOMMU_NOEXEC | 1153fe4b991dSWill Deacon IOMMU_CACHE)) 1154fe4b991dSWill Deacon return __FAIL(ops, i); 1155fe4b991dSWill Deacon 1156fe4b991dSWill Deacon /* Overlapping mappings */ 1157fe4b991dSWill Deacon if (!ops->map(ops, iova, iova + size, size, 1158fe4b991dSWill Deacon IOMMU_READ | IOMMU_NOEXEC)) 1159fe4b991dSWill Deacon return __FAIL(ops, i); 1160fe4b991dSWill Deacon 1161fe4b991dSWill Deacon if (ops->iova_to_phys(ops, iova + 42) != (iova + 42)) 1162fe4b991dSWill Deacon return __FAIL(ops, i); 1163fe4b991dSWill Deacon 1164fe4b991dSWill Deacon iova += SZ_1G; 1165fe4b991dSWill Deacon } 1166fe4b991dSWill Deacon 1167fe4b991dSWill Deacon /* Partial unmap */ 1168fe4b991dSWill Deacon size = 1UL << __ffs(cfg->pgsize_bitmap); 1169*a2d3a382SWill Deacon if (ops->unmap(ops, SZ_1G + size, size, NULL) != size) 1170fe4b991dSWill Deacon return __FAIL(ops, i); 1171fe4b991dSWill Deacon 1172fe4b991dSWill Deacon /* Remap of partial unmap */ 1173fe4b991dSWill Deacon if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ)) 1174fe4b991dSWill Deacon return __FAIL(ops, i); 1175fe4b991dSWill Deacon 1176fe4b991dSWill Deacon if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42)) 1177fe4b991dSWill Deacon return __FAIL(ops, i); 1178fe4b991dSWill Deacon 1179fe4b991dSWill Deacon /* Full unmap */ 1180fe4b991dSWill Deacon iova = 0; 1181f793b13eSYueHaibing for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) { 1182fe4b991dSWill Deacon size = 1UL << j; 1183fe4b991dSWill Deacon 1184*a2d3a382SWill Deacon if (ops->unmap(ops, iova, size, NULL) != size) 1185fe4b991dSWill Deacon return __FAIL(ops, i); 1186fe4b991dSWill Deacon 1187fe4b991dSWill Deacon if (ops->iova_to_phys(ops, iova + 42)) 1188fe4b991dSWill Deacon return __FAIL(ops, i); 1189fe4b991dSWill Deacon 1190fe4b991dSWill Deacon /* Remap full block */ 1191fe4b991dSWill Deacon if (ops->map(ops, iova, iova, size, IOMMU_WRITE)) 1192fe4b991dSWill Deacon return __FAIL(ops, i); 1193fe4b991dSWill Deacon 1194fe4b991dSWill Deacon if (ops->iova_to_phys(ops, iova + 42) != (iova + 42)) 1195fe4b991dSWill Deacon return __FAIL(ops, i); 1196fe4b991dSWill Deacon 1197fe4b991dSWill Deacon iova += SZ_1G; 1198fe4b991dSWill Deacon } 1199fe4b991dSWill Deacon 1200fe4b991dSWill Deacon free_io_pgtable_ops(ops); 1201fe4b991dSWill Deacon } 1202fe4b991dSWill Deacon 1203fe4b991dSWill Deacon selftest_running = false; 1204fe4b991dSWill Deacon return 0; 1205fe4b991dSWill Deacon } 1206fe4b991dSWill Deacon 1207fe4b991dSWill Deacon static int __init arm_lpae_do_selftests(void) 1208fe4b991dSWill Deacon { 1209fe4b991dSWill Deacon static const unsigned long pgsize[] = { 1210fe4b991dSWill Deacon SZ_4K | SZ_2M | SZ_1G, 1211fe4b991dSWill Deacon SZ_16K | SZ_32M, 1212fe4b991dSWill Deacon SZ_64K | SZ_512M, 1213fe4b991dSWill Deacon }; 1214fe4b991dSWill Deacon 1215fe4b991dSWill Deacon static const unsigned int ias[] = { 1216fe4b991dSWill Deacon 32, 36, 40, 42, 44, 48, 1217fe4b991dSWill Deacon }; 1218fe4b991dSWill Deacon 1219fe4b991dSWill Deacon int i, j, pass = 0, fail = 0; 1220fe4b991dSWill Deacon struct io_pgtable_cfg cfg = { 1221fe4b991dSWill Deacon .tlb = &dummy_tlb_ops, 1222fe4b991dSWill Deacon .oas = 48, 12234f41845bSWill Deacon .coherent_walk = true, 1224fe4b991dSWill Deacon }; 1225fe4b991dSWill Deacon 1226fe4b991dSWill Deacon for (i = 0; i < ARRAY_SIZE(pgsize); ++i) { 1227fe4b991dSWill Deacon for (j = 0; j < ARRAY_SIZE(ias); ++j) { 1228fe4b991dSWill Deacon cfg.pgsize_bitmap = pgsize[i]; 1229fe4b991dSWill Deacon cfg.ias = ias[j]; 1230fe4b991dSWill Deacon pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n", 1231fe4b991dSWill Deacon pgsize[i], ias[j]); 1232fe4b991dSWill Deacon if (arm_lpae_run_tests(&cfg)) 1233fe4b991dSWill Deacon fail++; 1234fe4b991dSWill Deacon else 1235fe4b991dSWill Deacon pass++; 1236fe4b991dSWill Deacon } 1237fe4b991dSWill Deacon } 1238fe4b991dSWill Deacon 1239fe4b991dSWill Deacon pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail); 1240fe4b991dSWill Deacon return fail ? -EFAULT : 0; 1241fe4b991dSWill Deacon } 1242fe4b991dSWill Deacon subsys_initcall(arm_lpae_do_selftests); 1243fe4b991dSWill Deacon #endif 1244