1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2e1d3c0fdSWill Deacon /* 3e1d3c0fdSWill Deacon * CPU-agnostic ARM page table allocator. 4e1d3c0fdSWill Deacon * 5e1d3c0fdSWill Deacon * Copyright (C) 2014 ARM Limited 6e1d3c0fdSWill Deacon * 7e1d3c0fdSWill Deacon * Author: Will Deacon <will.deacon@arm.com> 8e1d3c0fdSWill Deacon */ 9e1d3c0fdSWill Deacon 10e1d3c0fdSWill Deacon #define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt 11e1d3c0fdSWill Deacon 122c3d273eSRobin Murphy #include <linux/atomic.h> 136c89928fSRobin Murphy #include <linux/bitops.h> 14b77cf11fSRob Herring #include <linux/io-pgtable.h> 15e1d3c0fdSWill Deacon #include <linux/kernel.h> 16e1d3c0fdSWill Deacon #include <linux/sizes.h> 17e1d3c0fdSWill Deacon #include <linux/slab.h> 18e1d3c0fdSWill Deacon #include <linux/types.h> 198f6aff98SLada Trimasova #include <linux/dma-mapping.h> 20e1d3c0fdSWill Deacon 2187a91b15SRobin Murphy #include <asm/barrier.h> 2287a91b15SRobin Murphy 237cef39ddSJean-Philippe Brucker #include "io-pgtable-arm.h" 247cef39ddSJean-Philippe Brucker 256c89928fSRobin Murphy #define ARM_LPAE_MAX_ADDR_BITS 52 26e1d3c0fdSWill Deacon #define ARM_LPAE_S2_MAX_CONCAT_PAGES 16 27e1d3c0fdSWill Deacon #define ARM_LPAE_MAX_LEVELS 4 28e1d3c0fdSWill Deacon 29e1d3c0fdSWill Deacon /* Struct accessors */ 30e1d3c0fdSWill Deacon #define io_pgtable_to_data(x) \ 31e1d3c0fdSWill Deacon container_of((x), struct arm_lpae_io_pgtable, iop) 32e1d3c0fdSWill Deacon 33e1d3c0fdSWill Deacon #define io_pgtable_ops_to_data(x) \ 34e1d3c0fdSWill Deacon io_pgtable_to_data(io_pgtable_ops_to_pgtable(x)) 35e1d3c0fdSWill Deacon 36e1d3c0fdSWill Deacon /* 37e1d3c0fdSWill Deacon * Calculate the right shift amount to get to the portion describing level l 38e1d3c0fdSWill Deacon * in a virtual address mapped by the pagetable in d. 39e1d3c0fdSWill Deacon */ 40e1d3c0fdSWill Deacon #define ARM_LPAE_LVL_SHIFT(l,d) \ 415fb190b0SRobin Murphy (((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level) + \ 425fb190b0SRobin Murphy ilog2(sizeof(arm_lpae_iopte))) 43e1d3c0fdSWill Deacon 445fb190b0SRobin Murphy #define ARM_LPAE_GRANULE(d) \ 455fb190b0SRobin Murphy (sizeof(arm_lpae_iopte) << (d)->bits_per_level) 46c79278c1SRobin Murphy #define ARM_LPAE_PGD_SIZE(d) \ 47c79278c1SRobin Murphy (sizeof(arm_lpae_iopte) << (d)->pgd_bits) 48e1d3c0fdSWill Deacon 491fe27be5SIsaac J. Manjarres #define ARM_LPAE_PTES_PER_TABLE(d) \ 501fe27be5SIsaac J. Manjarres (ARM_LPAE_GRANULE(d) >> ilog2(sizeof(arm_lpae_iopte))) 511fe27be5SIsaac J. Manjarres 52e1d3c0fdSWill Deacon /* 53e1d3c0fdSWill Deacon * Calculate the index at level l used to map virtual address a using the 54e1d3c0fdSWill Deacon * pagetable in d. 55e1d3c0fdSWill Deacon */ 56e1d3c0fdSWill Deacon #define ARM_LPAE_PGD_IDX(l,d) \ 57c79278c1SRobin Murphy ((l) == (d)->start_level ? (d)->pgd_bits - (d)->bits_per_level : 0) 58e1d3c0fdSWill Deacon 59e1d3c0fdSWill Deacon #define ARM_LPAE_LVL_IDX(a,l,d) \ 60367bd978SWill Deacon (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \ 61e1d3c0fdSWill Deacon ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1)) 62e1d3c0fdSWill Deacon 63e1d3c0fdSWill Deacon /* Calculate the block/page mapping size at level l for pagetable in d. */ 645fb190b0SRobin Murphy #define ARM_LPAE_BLOCK_SIZE(l,d) (1ULL << ARM_LPAE_LVL_SHIFT(l,d)) 65e1d3c0fdSWill Deacon 66e1d3c0fdSWill Deacon /* Page table bits */ 67e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_SHIFT 0 68e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_MASK 0x3 69e1d3c0fdSWill Deacon 70e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_BLOCK 1 71e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_TABLE 3 72e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_PAGE 3 73e1d3c0fdSWill Deacon 746c89928fSRobin Murphy #define ARM_LPAE_PTE_ADDR_MASK GENMASK_ULL(47,12) 756c89928fSRobin Murphy 76c896c132SLaurent Pinchart #define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63) 77e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53) 78e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10) 79e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8) 80e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8) 81e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8) 82c896c132SLaurent Pinchart #define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5) 83e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0) 84e1d3c0fdSWill Deacon 85e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2) 86e1d3c0fdSWill Deacon /* Ignore the contiguous bit for block splitting */ 87e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52) 88e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \ 89e1d3c0fdSWill Deacon ARM_LPAE_PTE_ATTR_HI_MASK) 902c3d273eSRobin Murphy /* Software bit for solving coherency races */ 912c3d273eSRobin Murphy #define ARM_LPAE_PTE_SW_SYNC (((arm_lpae_iopte)1) << 55) 92e1d3c0fdSWill Deacon 93e1d3c0fdSWill Deacon /* Stage-1 PTE */ 94e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6) 95e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6) 96e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTRINDX_SHIFT 2 97e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11) 98e1d3c0fdSWill Deacon 99e1d3c0fdSWill Deacon /* Stage-2 PTE */ 100e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6) 101e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6) 102e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6) 103e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2) 104e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2) 105e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2) 106e1d3c0fdSWill Deacon 107e1d3c0fdSWill Deacon /* Register bits */ 108fb485eb1SRobin Murphy #define ARM_LPAE_VTCR_SL0_MASK 0x3 109e1d3c0fdSWill Deacon 110e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_T0SZ_SHIFT 0 111e1d3c0fdSWill Deacon 112fb485eb1SRobin Murphy #define ARM_LPAE_VTCR_PS_SHIFT 16 113fb485eb1SRobin Murphy #define ARM_LPAE_VTCR_PS_MASK 0x7 114e1d3c0fdSWill Deacon 115e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3) 116e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_MASK 0xff 117e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_DEVICE 0x04 118e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_NC 0x44 11990ec7a76SVivek Gautam #define ARM_LPAE_MAIR_ATTR_INC_OWBRWA 0xf4 120e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_WBRWA 0xff 121e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_NC 0 122e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1 123e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_DEV 2 12490ec7a76SVivek Gautam #define ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE 3 125e1d3c0fdSWill Deacon 126d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_ADRMODE_TABLE (3u << 0) 127d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_READ_INNER BIT(2) 128d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_SHARE_OUTER BIT(4) 129d08d42deSRob Herring 13052f325f4SRobin Murphy #define ARM_MALI_LPAE_MEMATTR_IMP_DEF 0x88ULL 13152f325f4SRobin Murphy #define ARM_MALI_LPAE_MEMATTR_WRITE_ALLOC 0x8DULL 13252f325f4SRobin Murphy 133e1d3c0fdSWill Deacon /* IOPTE accessors */ 1346c89928fSRobin Murphy #define iopte_deref(pte,d) __va(iopte_to_paddr(pte, d)) 135e1d3c0fdSWill Deacon 136f37eb484SKunkun Jiang #define iopte_type(pte) \ 137e1d3c0fdSWill Deacon (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK) 138e1d3c0fdSWill Deacon 139e1d3c0fdSWill Deacon #define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK) 140e1d3c0fdSWill Deacon 141e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable { 142e1d3c0fdSWill Deacon struct io_pgtable iop; 143e1d3c0fdSWill Deacon 144c79278c1SRobin Murphy int pgd_bits; 145594ab90fSRobin Murphy int start_level; 1465fb190b0SRobin Murphy int bits_per_level; 147e1d3c0fdSWill Deacon 148e1d3c0fdSWill Deacon void *pgd; 149e1d3c0fdSWill Deacon }; 150e1d3c0fdSWill Deacon 151e1d3c0fdSWill Deacon typedef u64 arm_lpae_iopte; 152e1d3c0fdSWill Deacon 153d08d42deSRob Herring static inline bool iopte_leaf(arm_lpae_iopte pte, int lvl, 154d08d42deSRob Herring enum io_pgtable_fmt fmt) 155d08d42deSRob Herring { 156d08d42deSRob Herring if (lvl == (ARM_LPAE_MAX_LEVELS - 1) && fmt != ARM_MALI_LPAE) 157f37eb484SKunkun Jiang return iopte_type(pte) == ARM_LPAE_PTE_TYPE_PAGE; 158d08d42deSRob Herring 159f37eb484SKunkun Jiang return iopte_type(pte) == ARM_LPAE_PTE_TYPE_BLOCK; 160d08d42deSRob Herring } 161d08d42deSRob Herring 1626c89928fSRobin Murphy static arm_lpae_iopte paddr_to_iopte(phys_addr_t paddr, 1636c89928fSRobin Murphy struct arm_lpae_io_pgtable *data) 1646c89928fSRobin Murphy { 1656c89928fSRobin Murphy arm_lpae_iopte pte = paddr; 1666c89928fSRobin Murphy 1676c89928fSRobin Murphy /* Of the bits which overlap, either 51:48 or 15:12 are always RES0 */ 1686c89928fSRobin Murphy return (pte | (pte >> (48 - 12))) & ARM_LPAE_PTE_ADDR_MASK; 1696c89928fSRobin Murphy } 1706c89928fSRobin Murphy 1716c89928fSRobin Murphy static phys_addr_t iopte_to_paddr(arm_lpae_iopte pte, 1726c89928fSRobin Murphy struct arm_lpae_io_pgtable *data) 1736c89928fSRobin Murphy { 17478688059SRobin Murphy u64 paddr = pte & ARM_LPAE_PTE_ADDR_MASK; 1756c89928fSRobin Murphy 1765fb190b0SRobin Murphy if (ARM_LPAE_GRANULE(data) < SZ_64K) 1776c89928fSRobin Murphy return paddr; 1786c89928fSRobin Murphy 1796c89928fSRobin Murphy /* Rotate the packed high-order bits back to the top */ 1806c89928fSRobin Murphy return (paddr | (paddr << (48 - 12))) & (ARM_LPAE_PTE_ADDR_MASK << 4); 1816c89928fSRobin Murphy } 1826c89928fSRobin Murphy 183fe4b991dSWill Deacon static bool selftest_running = false; 184fe4b991dSWill Deacon 185ffcb6d16SRobin Murphy static dma_addr_t __arm_lpae_dma_addr(void *pages) 186f8d54961SRobin Murphy { 187ffcb6d16SRobin Murphy return (dma_addr_t)virt_to_phys(pages); 188f8d54961SRobin Murphy } 189f8d54961SRobin Murphy 190f8d54961SRobin Murphy static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp, 191f8d54961SRobin Murphy struct io_pgtable_cfg *cfg) 192f8d54961SRobin Murphy { 193f8d54961SRobin Murphy struct device *dev = cfg->iommu_dev; 1944b123757SRobin Murphy int order = get_order(size); 1954b123757SRobin Murphy struct page *p; 196f8d54961SRobin Murphy dma_addr_t dma; 1974b123757SRobin Murphy void *pages; 198f8d54961SRobin Murphy 1994b123757SRobin Murphy VM_BUG_ON((gfp & __GFP_HIGHMEM)); 200ca25ec24SRobin Murphy p = alloc_pages_node(dev_to_node(dev), gfp | __GFP_ZERO, order); 2014b123757SRobin Murphy if (!p) 202f8d54961SRobin Murphy return NULL; 203f8d54961SRobin Murphy 2044b123757SRobin Murphy pages = page_address(p); 2054f41845bSWill Deacon if (!cfg->coherent_walk) { 206f8d54961SRobin Murphy dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE); 207f8d54961SRobin Murphy if (dma_mapping_error(dev, dma)) 208f8d54961SRobin Murphy goto out_free; 209f8d54961SRobin Murphy /* 210f8d54961SRobin Murphy * We depend on the IOMMU being able to work with any physical 211ffcb6d16SRobin Murphy * address directly, so if the DMA layer suggests otherwise by 212ffcb6d16SRobin Murphy * translating or truncating them, that bodes very badly... 213f8d54961SRobin Murphy */ 214ffcb6d16SRobin Murphy if (dma != virt_to_phys(pages)) 215f8d54961SRobin Murphy goto out_unmap; 216f8d54961SRobin Murphy } 217f8d54961SRobin Murphy 218f8d54961SRobin Murphy return pages; 219f8d54961SRobin Murphy 220f8d54961SRobin Murphy out_unmap: 221f8d54961SRobin Murphy dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n"); 222f8d54961SRobin Murphy dma_unmap_single(dev, dma, size, DMA_TO_DEVICE); 223f8d54961SRobin Murphy out_free: 2244b123757SRobin Murphy __free_pages(p, order); 225f8d54961SRobin Murphy return NULL; 226f8d54961SRobin Murphy } 227f8d54961SRobin Murphy 228f8d54961SRobin Murphy static void __arm_lpae_free_pages(void *pages, size_t size, 229f8d54961SRobin Murphy struct io_pgtable_cfg *cfg) 230f8d54961SRobin Murphy { 2314f41845bSWill Deacon if (!cfg->coherent_walk) 232ffcb6d16SRobin Murphy dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages), 233f8d54961SRobin Murphy size, DMA_TO_DEVICE); 2344b123757SRobin Murphy free_pages((unsigned long)pages, get_order(size)); 235f8d54961SRobin Murphy } 236f8d54961SRobin Murphy 23741e1eb25SIsaac J. Manjarres static void __arm_lpae_sync_pte(arm_lpae_iopte *ptep, int num_entries, 2382c3d273eSRobin Murphy struct io_pgtable_cfg *cfg) 2392c3d273eSRobin Murphy { 2402c3d273eSRobin Murphy dma_sync_single_for_device(cfg->iommu_dev, __arm_lpae_dma_addr(ptep), 24141e1eb25SIsaac J. Manjarres sizeof(*ptep) * num_entries, DMA_TO_DEVICE); 2422c3d273eSRobin Murphy } 2432c3d273eSRobin Murphy 2441fe27be5SIsaac J. Manjarres static void __arm_lpae_clear_pte(arm_lpae_iopte *ptep, struct io_pgtable_cfg *cfg) 245f8d54961SRobin Murphy { 24641e1eb25SIsaac J. Manjarres 2471fe27be5SIsaac J. Manjarres *ptep = 0; 248f8d54961SRobin Murphy 2494f41845bSWill Deacon if (!cfg->coherent_walk) 2501fe27be5SIsaac J. Manjarres __arm_lpae_sync_pte(ptep, 1, cfg); 251f8d54961SRobin Murphy } 252f8d54961SRobin Murphy 253193e67c0SVivek Gautam static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data, 2543951c41aSWill Deacon struct iommu_iotlb_gather *gather, 2551fe27be5SIsaac J. Manjarres unsigned long iova, size_t size, size_t pgcount, 2561fe27be5SIsaac J. Manjarres int lvl, arm_lpae_iopte *ptep); 257cf27ec93SWill Deacon 258fb3a9579SRobin Murphy static void __arm_lpae_init_pte(struct arm_lpae_io_pgtable *data, 259fb3a9579SRobin Murphy phys_addr_t paddr, arm_lpae_iopte prot, 26041e1eb25SIsaac J. Manjarres int lvl, int num_entries, arm_lpae_iopte *ptep) 261fb3a9579SRobin Murphy { 262fb3a9579SRobin Murphy arm_lpae_iopte pte = prot; 26341e1eb25SIsaac J. Manjarres struct io_pgtable_cfg *cfg = &data->iop.cfg; 26441e1eb25SIsaac J. Manjarres size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data); 26541e1eb25SIsaac J. Manjarres int i; 266fb3a9579SRobin Murphy 267d08d42deSRob Herring if (data->iop.fmt != ARM_MALI_LPAE && lvl == ARM_LPAE_MAX_LEVELS - 1) 268fb3a9579SRobin Murphy pte |= ARM_LPAE_PTE_TYPE_PAGE; 269fb3a9579SRobin Murphy else 270fb3a9579SRobin Murphy pte |= ARM_LPAE_PTE_TYPE_BLOCK; 271fb3a9579SRobin Murphy 27241e1eb25SIsaac J. Manjarres for (i = 0; i < num_entries; i++) 27341e1eb25SIsaac J. Manjarres ptep[i] = pte | paddr_to_iopte(paddr + i * sz, data); 274fb3a9579SRobin Murphy 27541e1eb25SIsaac J. Manjarres if (!cfg->coherent_walk) 27641e1eb25SIsaac J. Manjarres __arm_lpae_sync_pte(ptep, num_entries, cfg); 277fb3a9579SRobin Murphy } 278fb3a9579SRobin Murphy 279e1d3c0fdSWill Deacon static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data, 280e1d3c0fdSWill Deacon unsigned long iova, phys_addr_t paddr, 28141e1eb25SIsaac J. Manjarres arm_lpae_iopte prot, int lvl, int num_entries, 282e1d3c0fdSWill Deacon arm_lpae_iopte *ptep) 283e1d3c0fdSWill Deacon { 28441e1eb25SIsaac J. Manjarres int i; 285e1d3c0fdSWill Deacon 28641e1eb25SIsaac J. Manjarres for (i = 0; i < num_entries; i++) 28741e1eb25SIsaac J. Manjarres if (iopte_leaf(ptep[i], lvl, data->iop.fmt)) { 288cf27ec93SWill Deacon /* We require an unmap first */ 289fe4b991dSWill Deacon WARN_ON(!selftest_running); 290e1d3c0fdSWill Deacon return -EEXIST; 29141e1eb25SIsaac J. Manjarres } else if (iopte_type(ptep[i]) == ARM_LPAE_PTE_TYPE_TABLE) { 292cf27ec93SWill Deacon /* 293cf27ec93SWill Deacon * We need to unmap and free the old table before 294cf27ec93SWill Deacon * overwriting it with a block entry. 295cf27ec93SWill Deacon */ 296cf27ec93SWill Deacon arm_lpae_iopte *tblp; 297cf27ec93SWill Deacon size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data); 298cf27ec93SWill Deacon 299cf27ec93SWill Deacon tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data); 3001fe27be5SIsaac J. Manjarres if (__arm_lpae_unmap(data, NULL, iova + i * sz, sz, 1, 30141e1eb25SIsaac J. Manjarres lvl, tblp) != sz) { 3023951c41aSWill Deacon WARN_ON(1); 303cf27ec93SWill Deacon return -EINVAL; 304fe4b991dSWill Deacon } 3053951c41aSWill Deacon } 306e1d3c0fdSWill Deacon 30741e1eb25SIsaac J. Manjarres __arm_lpae_init_pte(data, paddr, prot, lvl, num_entries, ptep); 308e1d3c0fdSWill Deacon return 0; 309e1d3c0fdSWill Deacon } 310e1d3c0fdSWill Deacon 311fb3a9579SRobin Murphy static arm_lpae_iopte arm_lpae_install_table(arm_lpae_iopte *table, 312fb3a9579SRobin Murphy arm_lpae_iopte *ptep, 3132c3d273eSRobin Murphy arm_lpae_iopte curr, 3149abe2ac8SHector Martin struct arm_lpae_io_pgtable *data) 315fb3a9579SRobin Murphy { 3162c3d273eSRobin Murphy arm_lpae_iopte old, new; 3179abe2ac8SHector Martin struct io_pgtable_cfg *cfg = &data->iop.cfg; 318fb3a9579SRobin Murphy 3199abe2ac8SHector Martin new = paddr_to_iopte(__pa(table), data) | ARM_LPAE_PTE_TYPE_TABLE; 320fb3a9579SRobin Murphy if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS) 321fb3a9579SRobin Murphy new |= ARM_LPAE_PTE_NSTABLE; 322fb3a9579SRobin Murphy 32377f34458SWill Deacon /* 32477f34458SWill Deacon * Ensure the table itself is visible before its PTE can be. 32577f34458SWill Deacon * Whilst we could get away with cmpxchg64_release below, this 32677f34458SWill Deacon * doesn't have any ordering semantics when !CONFIG_SMP. 32777f34458SWill Deacon */ 32877f34458SWill Deacon dma_wmb(); 3292c3d273eSRobin Murphy 3302c3d273eSRobin Murphy old = cmpxchg64_relaxed(ptep, curr, new); 3312c3d273eSRobin Murphy 3324f41845bSWill Deacon if (cfg->coherent_walk || (old & ARM_LPAE_PTE_SW_SYNC)) 3332c3d273eSRobin Murphy return old; 3342c3d273eSRobin Murphy 3352c3d273eSRobin Murphy /* Even if it's not ours, there's no point waiting; just kick it */ 33641e1eb25SIsaac J. Manjarres __arm_lpae_sync_pte(ptep, 1, cfg); 3372c3d273eSRobin Murphy if (old == curr) 3382c3d273eSRobin Murphy WRITE_ONCE(*ptep, new | ARM_LPAE_PTE_SW_SYNC); 3392c3d273eSRobin Murphy 3402c3d273eSRobin Murphy return old; 341fb3a9579SRobin Murphy } 342fb3a9579SRobin Murphy 343e1d3c0fdSWill Deacon static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova, 3444a77b12dSIsaac J. Manjarres phys_addr_t paddr, size_t size, size_t pgcount, 3454a77b12dSIsaac J. Manjarres arm_lpae_iopte prot, int lvl, arm_lpae_iopte *ptep, 3464a77b12dSIsaac J. Manjarres gfp_t gfp, size_t *mapped) 347e1d3c0fdSWill Deacon { 348e1d3c0fdSWill Deacon arm_lpae_iopte *cptep, pte; 349e1d3c0fdSWill Deacon size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data); 3502c3d273eSRobin Murphy size_t tblsz = ARM_LPAE_GRANULE(data); 351f8d54961SRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg; 3524a77b12dSIsaac J. Manjarres int ret = 0, num_entries, max_entries, map_idx_start; 353e1d3c0fdSWill Deacon 354e1d3c0fdSWill Deacon /* Find our entry at the current level */ 3554a77b12dSIsaac J. Manjarres map_idx_start = ARM_LPAE_LVL_IDX(iova, lvl, data); 3564a77b12dSIsaac J. Manjarres ptep += map_idx_start; 357e1d3c0fdSWill Deacon 358e1d3c0fdSWill Deacon /* If we can install a leaf entry at this level, then do so */ 3594a77b12dSIsaac J. Manjarres if (size == block_size) { 3604a77b12dSIsaac J. Manjarres max_entries = ARM_LPAE_PTES_PER_TABLE(data) - map_idx_start; 3614a77b12dSIsaac J. Manjarres num_entries = min_t(int, pgcount, max_entries); 3624a77b12dSIsaac J. Manjarres ret = arm_lpae_init_pte(data, iova, paddr, prot, lvl, num_entries, ptep); 363*99cbb8e4SRobin Murphy if (!ret) 3644a77b12dSIsaac J. Manjarres *mapped += num_entries * size; 3654a77b12dSIsaac J. Manjarres 3664a77b12dSIsaac J. Manjarres return ret; 3674a77b12dSIsaac J. Manjarres } 368e1d3c0fdSWill Deacon 369e1d3c0fdSWill Deacon /* We can't allocate tables at the final level */ 370e1d3c0fdSWill Deacon if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1)) 371e1d3c0fdSWill Deacon return -EINVAL; 372e1d3c0fdSWill Deacon 373e1d3c0fdSWill Deacon /* Grab a pointer to the next level */ 3742c3d273eSRobin Murphy pte = READ_ONCE(*ptep); 375e1d3c0fdSWill Deacon if (!pte) { 376f34ce7a7SBaolin Wang cptep = __arm_lpae_alloc_pages(tblsz, gfp, cfg); 377e1d3c0fdSWill Deacon if (!cptep) 378e1d3c0fdSWill Deacon return -ENOMEM; 379e1d3c0fdSWill Deacon 3809abe2ac8SHector Martin pte = arm_lpae_install_table(cptep, ptep, 0, data); 3812c3d273eSRobin Murphy if (pte) 3822c3d273eSRobin Murphy __arm_lpae_free_pages(cptep, tblsz, cfg); 3834f41845bSWill Deacon } else if (!cfg->coherent_walk && !(pte & ARM_LPAE_PTE_SW_SYNC)) { 38441e1eb25SIsaac J. Manjarres __arm_lpae_sync_pte(ptep, 1, cfg); 3852c3d273eSRobin Murphy } 3862c3d273eSRobin Murphy 387d08d42deSRob Herring if (pte && !iopte_leaf(pte, lvl, data->iop.fmt)) { 388e1d3c0fdSWill Deacon cptep = iopte_deref(pte, data); 3892c3d273eSRobin Murphy } else if (pte) { 390ed46e66cSOleksandr Tyshchenko /* We require an unmap first */ 391ed46e66cSOleksandr Tyshchenko WARN_ON(!selftest_running); 392ed46e66cSOleksandr Tyshchenko return -EEXIST; 393e1d3c0fdSWill Deacon } 394e1d3c0fdSWill Deacon 395e1d3c0fdSWill Deacon /* Rinse, repeat */ 3964a77b12dSIsaac J. Manjarres return __arm_lpae_map(data, iova, paddr, size, pgcount, prot, lvl + 1, 3974a77b12dSIsaac J. Manjarres cptep, gfp, mapped); 398e1d3c0fdSWill Deacon } 399e1d3c0fdSWill Deacon 400e1d3c0fdSWill Deacon static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data, 401e1d3c0fdSWill Deacon int prot) 402e1d3c0fdSWill Deacon { 403e1d3c0fdSWill Deacon arm_lpae_iopte pte; 404e1d3c0fdSWill Deacon 405e1d3c0fdSWill Deacon if (data->iop.fmt == ARM_64_LPAE_S1 || 406e1d3c0fdSWill Deacon data->iop.fmt == ARM_32_LPAE_S1) { 407e7468a23SJeremy Gebben pte = ARM_LPAE_PTE_nG; 408e1d3c0fdSWill Deacon if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ)) 409e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_AP_RDONLY; 410e7468a23SJeremy Gebben if (!(prot & IOMMU_PRIV)) 411e7468a23SJeremy Gebben pte |= ARM_LPAE_PTE_AP_UNPRIV; 412e1d3c0fdSWill Deacon } else { 413e1d3c0fdSWill Deacon pte = ARM_LPAE_PTE_HAP_FAULT; 414e1d3c0fdSWill Deacon if (prot & IOMMU_READ) 415e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_HAP_READ; 416e1d3c0fdSWill Deacon if (prot & IOMMU_WRITE) 417e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_HAP_WRITE; 418d08d42deSRob Herring } 419d08d42deSRob Herring 420d08d42deSRob Herring /* 421d08d42deSRob Herring * Note that this logic is structured to accommodate Mali LPAE 422d08d42deSRob Herring * having stage-1-like attributes but stage-2-like permissions. 423d08d42deSRob Herring */ 424d08d42deSRob Herring if (data->iop.fmt == ARM_64_LPAE_S2 || 425d08d42deSRob Herring data->iop.fmt == ARM_32_LPAE_S2) { 426fb948251SRobin Murphy if (prot & IOMMU_MMIO) 427fb948251SRobin Murphy pte |= ARM_LPAE_PTE_MEMATTR_DEV; 428fb948251SRobin Murphy else if (prot & IOMMU_CACHE) 429e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_MEMATTR_OIWB; 430e1d3c0fdSWill Deacon else 431e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_MEMATTR_NC; 432d08d42deSRob Herring } else { 433d08d42deSRob Herring if (prot & IOMMU_MMIO) 434d08d42deSRob Herring pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV 435d08d42deSRob Herring << ARM_LPAE_PTE_ATTRINDX_SHIFT); 436d08d42deSRob Herring else if (prot & IOMMU_CACHE) 437d08d42deSRob Herring pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE 438d08d42deSRob Herring << ARM_LPAE_PTE_ATTRINDX_SHIFT); 439e1d3c0fdSWill Deacon } 440e1d3c0fdSWill Deacon 441728da60dSRobin Murphy /* 442728da60dSRobin Murphy * Also Mali has its own notions of shareability wherein its Inner 443728da60dSRobin Murphy * domain covers the cores within the GPU, and its Outer domain is 444728da60dSRobin Murphy * "outside the GPU" (i.e. either the Inner or System domain in CPU 445728da60dSRobin Murphy * terms, depending on coherency). 446728da60dSRobin Murphy */ 447728da60dSRobin Murphy if (prot & IOMMU_CACHE && data->iop.fmt != ARM_MALI_LPAE) 4487618e479SRobin Murphy pte |= ARM_LPAE_PTE_SH_IS; 4497618e479SRobin Murphy else 4507618e479SRobin Murphy pte |= ARM_LPAE_PTE_SH_OS; 4517618e479SRobin Murphy 452e1d3c0fdSWill Deacon if (prot & IOMMU_NOEXEC) 453e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_XN; 454e1d3c0fdSWill Deacon 4557618e479SRobin Murphy if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS) 4567618e479SRobin Murphy pte |= ARM_LPAE_PTE_NS; 4577618e479SRobin Murphy 4587618e479SRobin Murphy if (data->iop.fmt != ARM_MALI_LPAE) 4597618e479SRobin Murphy pte |= ARM_LPAE_PTE_AF; 4607618e479SRobin Murphy 461e1d3c0fdSWill Deacon return pte; 462e1d3c0fdSWill Deacon } 463e1d3c0fdSWill Deacon 4644a77b12dSIsaac J. Manjarres static int arm_lpae_map_pages(struct io_pgtable_ops *ops, unsigned long iova, 4654a77b12dSIsaac J. Manjarres phys_addr_t paddr, size_t pgsize, size_t pgcount, 4664a77b12dSIsaac J. Manjarres int iommu_prot, gfp_t gfp, size_t *mapped) 467e1d3c0fdSWill Deacon { 468e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 469f7b90d2cSRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg; 470e1d3c0fdSWill Deacon arm_lpae_iopte *ptep = data->pgd; 471594ab90fSRobin Murphy int ret, lvl = data->start_level; 472e1d3c0fdSWill Deacon arm_lpae_iopte prot; 47308090744SRobin Murphy long iaext = (s64)iova >> cfg->ias; 474e1d3c0fdSWill Deacon 4754a77b12dSIsaac J. Manjarres if (WARN_ON(!pgsize || (pgsize & cfg->pgsize_bitmap) != pgsize)) 476f7b90d2cSRobin Murphy return -EINVAL; 477f7b90d2cSRobin Murphy 478db690301SRobin Murphy if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_TTBR1) 479db690301SRobin Murphy iaext = ~iaext; 480db690301SRobin Murphy if (WARN_ON(iaext || paddr >> cfg->oas)) 48176557391SRobin Murphy return -ERANGE; 48276557391SRobin Murphy 483f12e0d22SKeqian Zhu /* If no access, then nothing to do */ 484f12e0d22SKeqian Zhu if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE))) 485f12e0d22SKeqian Zhu return 0; 486f12e0d22SKeqian Zhu 487e1d3c0fdSWill Deacon prot = arm_lpae_prot_to_pte(data, iommu_prot); 4884a77b12dSIsaac J. Manjarres ret = __arm_lpae_map(data, iova, paddr, pgsize, pgcount, prot, lvl, 4894a77b12dSIsaac J. Manjarres ptep, gfp, mapped); 49087a91b15SRobin Murphy /* 49187a91b15SRobin Murphy * Synchronise all PTE updates for the new mapping before there's 49287a91b15SRobin Murphy * a chance for anything to kick off a table walk for the new iova. 49387a91b15SRobin Murphy */ 49487a91b15SRobin Murphy wmb(); 49587a91b15SRobin Murphy 49687a91b15SRobin Murphy return ret; 497e1d3c0fdSWill Deacon } 498e1d3c0fdSWill Deacon 499e1d3c0fdSWill Deacon static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl, 500e1d3c0fdSWill Deacon arm_lpae_iopte *ptep) 501e1d3c0fdSWill Deacon { 502e1d3c0fdSWill Deacon arm_lpae_iopte *start, *end; 503e1d3c0fdSWill Deacon unsigned long table_size; 504e1d3c0fdSWill Deacon 505594ab90fSRobin Murphy if (lvl == data->start_level) 506c79278c1SRobin Murphy table_size = ARM_LPAE_PGD_SIZE(data); 507e1d3c0fdSWill Deacon else 50806c610e8SRobin Murphy table_size = ARM_LPAE_GRANULE(data); 509e1d3c0fdSWill Deacon 510e1d3c0fdSWill Deacon start = ptep; 51112c2ab09SWill Deacon 51212c2ab09SWill Deacon /* Only leaf entries at the last level */ 51312c2ab09SWill Deacon if (lvl == ARM_LPAE_MAX_LEVELS - 1) 51412c2ab09SWill Deacon end = ptep; 51512c2ab09SWill Deacon else 516e1d3c0fdSWill Deacon end = (void *)ptep + table_size; 517e1d3c0fdSWill Deacon 518e1d3c0fdSWill Deacon while (ptep != end) { 519e1d3c0fdSWill Deacon arm_lpae_iopte pte = *ptep++; 520e1d3c0fdSWill Deacon 521d08d42deSRob Herring if (!pte || iopte_leaf(pte, lvl, data->iop.fmt)) 522e1d3c0fdSWill Deacon continue; 523e1d3c0fdSWill Deacon 524e1d3c0fdSWill Deacon __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data)); 525e1d3c0fdSWill Deacon } 526e1d3c0fdSWill Deacon 527f8d54961SRobin Murphy __arm_lpae_free_pages(start, table_size, &data->iop.cfg); 528e1d3c0fdSWill Deacon } 529e1d3c0fdSWill Deacon 530e1d3c0fdSWill Deacon static void arm_lpae_free_pgtable(struct io_pgtable *iop) 531e1d3c0fdSWill Deacon { 532e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop); 533e1d3c0fdSWill Deacon 534594ab90fSRobin Murphy __arm_lpae_free_pgtable(data, data->start_level, data->pgd); 535e1d3c0fdSWill Deacon kfree(data); 536e1d3c0fdSWill Deacon } 537e1d3c0fdSWill Deacon 538193e67c0SVivek Gautam static size_t arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data, 5393951c41aSWill Deacon struct iommu_iotlb_gather *gather, 540e1d3c0fdSWill Deacon unsigned long iova, size_t size, 541fb3a9579SRobin Murphy arm_lpae_iopte blk_pte, int lvl, 5421fe27be5SIsaac J. Manjarres arm_lpae_iopte *ptep, size_t pgcount) 543e1d3c0fdSWill Deacon { 544fb3a9579SRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg; 545fb3a9579SRobin Murphy arm_lpae_iopte pte, *tablep; 546e1d3c0fdSWill Deacon phys_addr_t blk_paddr; 547fb3a9579SRobin Murphy size_t tablesz = ARM_LPAE_GRANULE(data); 548fb3a9579SRobin Murphy size_t split_sz = ARM_LPAE_BLOCK_SIZE(lvl, data); 5491fe27be5SIsaac J. Manjarres int ptes_per_table = ARM_LPAE_PTES_PER_TABLE(data); 5501fe27be5SIsaac J. Manjarres int i, unmap_idx_start = -1, num_entries = 0, max_entries; 551e1d3c0fdSWill Deacon 552fb3a9579SRobin Murphy if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS)) 553fb3a9579SRobin Murphy return 0; 554e1d3c0fdSWill Deacon 555fb3a9579SRobin Murphy tablep = __arm_lpae_alloc_pages(tablesz, GFP_ATOMIC, cfg); 556fb3a9579SRobin Murphy if (!tablep) 557fb3a9579SRobin Murphy return 0; /* Bytes unmapped */ 558e1d3c0fdSWill Deacon 5591fe27be5SIsaac J. Manjarres if (size == split_sz) { 5601fe27be5SIsaac J. Manjarres unmap_idx_start = ARM_LPAE_LVL_IDX(iova, lvl, data); 5611fe27be5SIsaac J. Manjarres max_entries = ptes_per_table - unmap_idx_start; 5621fe27be5SIsaac J. Manjarres num_entries = min_t(int, pgcount, max_entries); 5631fe27be5SIsaac J. Manjarres } 564fb3a9579SRobin Murphy 5656c89928fSRobin Murphy blk_paddr = iopte_to_paddr(blk_pte, data); 566fb3a9579SRobin Murphy pte = iopte_prot(blk_pte); 567fb3a9579SRobin Murphy 5681fe27be5SIsaac J. Manjarres for (i = 0; i < ptes_per_table; i++, blk_paddr += split_sz) { 569e1d3c0fdSWill Deacon /* Unmap! */ 5701fe27be5SIsaac J. Manjarres if (i >= unmap_idx_start && i < (unmap_idx_start + num_entries)) 571e1d3c0fdSWill Deacon continue; 572e1d3c0fdSWill Deacon 57341e1eb25SIsaac J. Manjarres __arm_lpae_init_pte(data, blk_paddr, pte, lvl, 1, &tablep[i]); 574e1d3c0fdSWill Deacon } 575e1d3c0fdSWill Deacon 5769abe2ac8SHector Martin pte = arm_lpae_install_table(tablep, ptep, blk_pte, data); 5772c3d273eSRobin Murphy if (pte != blk_pte) { 5782c3d273eSRobin Murphy __arm_lpae_free_pages(tablep, tablesz, cfg); 5792c3d273eSRobin Murphy /* 5802c3d273eSRobin Murphy * We may race against someone unmapping another part of this 5812c3d273eSRobin Murphy * block, but anything else is invalid. We can't misinterpret 5822c3d273eSRobin Murphy * a page entry here since we're never at the last level. 5832c3d273eSRobin Murphy */ 584f37eb484SKunkun Jiang if (iopte_type(pte) != ARM_LPAE_PTE_TYPE_TABLE) 5852c3d273eSRobin Murphy return 0; 5862c3d273eSRobin Murphy 5872c3d273eSRobin Murphy tablep = iopte_deref(pte, data); 5881fe27be5SIsaac J. Manjarres } else if (unmap_idx_start >= 0) { 5891fe27be5SIsaac J. Manjarres for (i = 0; i < num_entries; i++) 5901fe27be5SIsaac J. Manjarres io_pgtable_tlb_add_page(&data->iop, gather, iova + i * size, size); 5911fe27be5SIsaac J. Manjarres 5921fe27be5SIsaac J. Manjarres return num_entries * size; 593e1d3c0fdSWill Deacon } 594e1d3c0fdSWill Deacon 5951fe27be5SIsaac J. Manjarres return __arm_lpae_unmap(data, gather, iova, size, pgcount, lvl, tablep); 59685c7a0f1SRobin Murphy } 59785c7a0f1SRobin Murphy 598193e67c0SVivek Gautam static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data, 5993951c41aSWill Deacon struct iommu_iotlb_gather *gather, 6001fe27be5SIsaac J. Manjarres unsigned long iova, size_t size, size_t pgcount, 6011fe27be5SIsaac J. Manjarres int lvl, arm_lpae_iopte *ptep) 602e1d3c0fdSWill Deacon { 603e1d3c0fdSWill Deacon arm_lpae_iopte pte; 604507e4c9dSRobin Murphy struct io_pgtable *iop = &data->iop; 6051fe27be5SIsaac J. Manjarres int i = 0, num_entries, max_entries, unmap_idx_start; 606e1d3c0fdSWill Deacon 6072eb97c78SRobin Murphy /* Something went horribly wrong and we ran out of page table */ 6082eb97c78SRobin Murphy if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS)) 6092eb97c78SRobin Murphy return 0; 6102eb97c78SRobin Murphy 6111fe27be5SIsaac J. Manjarres unmap_idx_start = ARM_LPAE_LVL_IDX(iova, lvl, data); 6121fe27be5SIsaac J. Manjarres ptep += unmap_idx_start; 6132c3d273eSRobin Murphy pte = READ_ONCE(*ptep); 6142eb97c78SRobin Murphy if (WARN_ON(!pte)) 615e1d3c0fdSWill Deacon return 0; 616e1d3c0fdSWill Deacon 617e1d3c0fdSWill Deacon /* If the size matches this level, we're in the right place */ 618fb3a9579SRobin Murphy if (size == ARM_LPAE_BLOCK_SIZE(lvl, data)) { 6191fe27be5SIsaac J. Manjarres max_entries = ARM_LPAE_PTES_PER_TABLE(data) - unmap_idx_start; 6201fe27be5SIsaac J. Manjarres num_entries = min_t(int, pgcount, max_entries); 6211fe27be5SIsaac J. Manjarres 6221fe27be5SIsaac J. Manjarres while (i < num_entries) { 6231fe27be5SIsaac J. Manjarres pte = READ_ONCE(*ptep); 6241fe27be5SIsaac J. Manjarres if (WARN_ON(!pte)) 6251fe27be5SIsaac J. Manjarres break; 6261fe27be5SIsaac J. Manjarres 6271fe27be5SIsaac J. Manjarres __arm_lpae_clear_pte(ptep, &iop->cfg); 628e1d3c0fdSWill Deacon 629d08d42deSRob Herring if (!iopte_leaf(pte, lvl, iop->fmt)) { 630e1d3c0fdSWill Deacon /* Also flush any partial walks */ 6311fe27be5SIsaac J. Manjarres io_pgtable_tlb_flush_walk(iop, iova + i * size, size, 63210b7a7d9SWill Deacon ARM_LPAE_GRANULE(data)); 6331fe27be5SIsaac J. Manjarres __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data)); 634f7403abfSRobin Murphy } else if (!iommu_iotlb_gather_queued(gather)) { 6351fe27be5SIsaac J. Manjarres io_pgtable_tlb_add_page(iop, gather, iova + i * size, size); 636e1d3c0fdSWill Deacon } 637e1d3c0fdSWill Deacon 6381fe27be5SIsaac J. Manjarres ptep++; 6391fe27be5SIsaac J. Manjarres i++; 6401fe27be5SIsaac J. Manjarres } 6411fe27be5SIsaac J. Manjarres 6421fe27be5SIsaac J. Manjarres return i * size; 643d08d42deSRob Herring } else if (iopte_leaf(pte, lvl, iop->fmt)) { 644e1d3c0fdSWill Deacon /* 645e1d3c0fdSWill Deacon * Insert a table at the next level to map the old region, 646e1d3c0fdSWill Deacon * minus the part we want to unmap 647e1d3c0fdSWill Deacon */ 6483951c41aSWill Deacon return arm_lpae_split_blk_unmap(data, gather, iova, size, pte, 6491fe27be5SIsaac J. Manjarres lvl + 1, ptep, pgcount); 650e1d3c0fdSWill Deacon } 651e1d3c0fdSWill Deacon 652e1d3c0fdSWill Deacon /* Keep on walkin' */ 653e1d3c0fdSWill Deacon ptep = iopte_deref(pte, data); 6541fe27be5SIsaac J. Manjarres return __arm_lpae_unmap(data, gather, iova, size, pgcount, lvl + 1, ptep); 655e1d3c0fdSWill Deacon } 656e1d3c0fdSWill Deacon 6571fe27be5SIsaac J. Manjarres static size_t arm_lpae_unmap_pages(struct io_pgtable_ops *ops, unsigned long iova, 6581fe27be5SIsaac J. Manjarres size_t pgsize, size_t pgcount, 6591fe27be5SIsaac J. Manjarres struct iommu_iotlb_gather *gather) 660e1d3c0fdSWill Deacon { 661e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 662f7b90d2cSRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg; 663e1d3c0fdSWill Deacon arm_lpae_iopte *ptep = data->pgd; 66408090744SRobin Murphy long iaext = (s64)iova >> cfg->ias; 665e1d3c0fdSWill Deacon 6661fe27be5SIsaac J. Manjarres if (WARN_ON(!pgsize || (pgsize & cfg->pgsize_bitmap) != pgsize || !pgcount)) 667f7b90d2cSRobin Murphy return 0; 668f7b90d2cSRobin Murphy 669db690301SRobin Murphy if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_TTBR1) 670db690301SRobin Murphy iaext = ~iaext; 671db690301SRobin Murphy if (WARN_ON(iaext)) 67276557391SRobin Murphy return 0; 67376557391SRobin Murphy 6741fe27be5SIsaac J. Manjarres return __arm_lpae_unmap(data, gather, iova, pgsize, pgcount, 6751fe27be5SIsaac J. Manjarres data->start_level, ptep); 6761fe27be5SIsaac J. Manjarres } 6771fe27be5SIsaac J. Manjarres 678e1d3c0fdSWill Deacon static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops, 679e1d3c0fdSWill Deacon unsigned long iova) 680e1d3c0fdSWill Deacon { 681e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 682e1d3c0fdSWill Deacon arm_lpae_iopte pte, *ptep = data->pgd; 683594ab90fSRobin Murphy int lvl = data->start_level; 684e1d3c0fdSWill Deacon 685e1d3c0fdSWill Deacon do { 686e1d3c0fdSWill Deacon /* Valid IOPTE pointer? */ 687e1d3c0fdSWill Deacon if (!ptep) 688e1d3c0fdSWill Deacon return 0; 689e1d3c0fdSWill Deacon 690e1d3c0fdSWill Deacon /* Grab the IOPTE we're interested in */ 6912c3d273eSRobin Murphy ptep += ARM_LPAE_LVL_IDX(iova, lvl, data); 6922c3d273eSRobin Murphy pte = READ_ONCE(*ptep); 693e1d3c0fdSWill Deacon 694e1d3c0fdSWill Deacon /* Valid entry? */ 695e1d3c0fdSWill Deacon if (!pte) 696e1d3c0fdSWill Deacon return 0; 697e1d3c0fdSWill Deacon 698e1d3c0fdSWill Deacon /* Leaf entry? */ 699d08d42deSRob Herring if (iopte_leaf(pte, lvl, data->iop.fmt)) 700e1d3c0fdSWill Deacon goto found_translation; 701e1d3c0fdSWill Deacon 702e1d3c0fdSWill Deacon /* Take it to the next level */ 703e1d3c0fdSWill Deacon ptep = iopte_deref(pte, data); 704e1d3c0fdSWill Deacon } while (++lvl < ARM_LPAE_MAX_LEVELS); 705e1d3c0fdSWill Deacon 706e1d3c0fdSWill Deacon /* Ran out of page tables to walk */ 707e1d3c0fdSWill Deacon return 0; 708e1d3c0fdSWill Deacon 709e1d3c0fdSWill Deacon found_translation: 7107c6d90e2SWill Deacon iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1); 7116c89928fSRobin Murphy return iopte_to_paddr(pte, data) | iova; 712e1d3c0fdSWill Deacon } 713e1d3c0fdSWill Deacon 714e1d3c0fdSWill Deacon static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg) 715e1d3c0fdSWill Deacon { 7166c89928fSRobin Murphy unsigned long granule, page_sizes; 7176c89928fSRobin Murphy unsigned int max_addr_bits = 48; 718e1d3c0fdSWill Deacon 719e1d3c0fdSWill Deacon /* 720e1d3c0fdSWill Deacon * We need to restrict the supported page sizes to match the 721e1d3c0fdSWill Deacon * translation regime for a particular granule. Aim to match 722e1d3c0fdSWill Deacon * the CPU page size if possible, otherwise prefer smaller sizes. 723e1d3c0fdSWill Deacon * While we're at it, restrict the block sizes to match the 724e1d3c0fdSWill Deacon * chosen granule. 725e1d3c0fdSWill Deacon */ 726e1d3c0fdSWill Deacon if (cfg->pgsize_bitmap & PAGE_SIZE) 727e1d3c0fdSWill Deacon granule = PAGE_SIZE; 728e1d3c0fdSWill Deacon else if (cfg->pgsize_bitmap & ~PAGE_MASK) 729e1d3c0fdSWill Deacon granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK); 730e1d3c0fdSWill Deacon else if (cfg->pgsize_bitmap & PAGE_MASK) 731e1d3c0fdSWill Deacon granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK); 732e1d3c0fdSWill Deacon else 733e1d3c0fdSWill Deacon granule = 0; 734e1d3c0fdSWill Deacon 735e1d3c0fdSWill Deacon switch (granule) { 736e1d3c0fdSWill Deacon case SZ_4K: 7376c89928fSRobin Murphy page_sizes = (SZ_4K | SZ_2M | SZ_1G); 738e1d3c0fdSWill Deacon break; 739e1d3c0fdSWill Deacon case SZ_16K: 7406c89928fSRobin Murphy page_sizes = (SZ_16K | SZ_32M); 741e1d3c0fdSWill Deacon break; 742e1d3c0fdSWill Deacon case SZ_64K: 7436c89928fSRobin Murphy max_addr_bits = 52; 7446c89928fSRobin Murphy page_sizes = (SZ_64K | SZ_512M); 7456c89928fSRobin Murphy if (cfg->oas > 48) 7466c89928fSRobin Murphy page_sizes |= 1ULL << 42; /* 4TB */ 747e1d3c0fdSWill Deacon break; 748e1d3c0fdSWill Deacon default: 7496c89928fSRobin Murphy page_sizes = 0; 750e1d3c0fdSWill Deacon } 7516c89928fSRobin Murphy 7526c89928fSRobin Murphy cfg->pgsize_bitmap &= page_sizes; 7536c89928fSRobin Murphy cfg->ias = min(cfg->ias, max_addr_bits); 7546c89928fSRobin Murphy cfg->oas = min(cfg->oas, max_addr_bits); 755e1d3c0fdSWill Deacon } 756e1d3c0fdSWill Deacon 757e1d3c0fdSWill Deacon static struct arm_lpae_io_pgtable * 758e1d3c0fdSWill Deacon arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg) 759e1d3c0fdSWill Deacon { 760e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data; 7615fb190b0SRobin Murphy int levels, va_bits, pg_shift; 762e1d3c0fdSWill Deacon 763e1d3c0fdSWill Deacon arm_lpae_restrict_pgsizes(cfg); 764e1d3c0fdSWill Deacon 765e1d3c0fdSWill Deacon if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K))) 766e1d3c0fdSWill Deacon return NULL; 767e1d3c0fdSWill Deacon 768e1d3c0fdSWill Deacon if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS) 769e1d3c0fdSWill Deacon return NULL; 770e1d3c0fdSWill Deacon 771e1d3c0fdSWill Deacon if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS) 772e1d3c0fdSWill Deacon return NULL; 773e1d3c0fdSWill Deacon 774e1d3c0fdSWill Deacon data = kmalloc(sizeof(*data), GFP_KERNEL); 775e1d3c0fdSWill Deacon if (!data) 776e1d3c0fdSWill Deacon return NULL; 777e1d3c0fdSWill Deacon 7785fb190b0SRobin Murphy pg_shift = __ffs(cfg->pgsize_bitmap); 7795fb190b0SRobin Murphy data->bits_per_level = pg_shift - ilog2(sizeof(arm_lpae_iopte)); 780e1d3c0fdSWill Deacon 7815fb190b0SRobin Murphy va_bits = cfg->ias - pg_shift; 782594ab90fSRobin Murphy levels = DIV_ROUND_UP(va_bits, data->bits_per_level); 783594ab90fSRobin Murphy data->start_level = ARM_LPAE_MAX_LEVELS - levels; 784e1d3c0fdSWill Deacon 785e1d3c0fdSWill Deacon /* Calculate the actual size of our pgd (without concatenation) */ 786c79278c1SRobin Murphy data->pgd_bits = va_bits - (data->bits_per_level * (levels - 1)); 787e1d3c0fdSWill Deacon 788e1d3c0fdSWill Deacon data->iop.ops = (struct io_pgtable_ops) { 7894a77b12dSIsaac J. Manjarres .map_pages = arm_lpae_map_pages, 7901fe27be5SIsaac J. Manjarres .unmap_pages = arm_lpae_unmap_pages, 791e1d3c0fdSWill Deacon .iova_to_phys = arm_lpae_iova_to_phys, 792e1d3c0fdSWill Deacon }; 793e1d3c0fdSWill Deacon 794e1d3c0fdSWill Deacon return data; 795e1d3c0fdSWill Deacon } 796e1d3c0fdSWill Deacon 797e1d3c0fdSWill Deacon static struct io_pgtable * 798e1d3c0fdSWill Deacon arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie) 799e1d3c0fdSWill Deacon { 800e1d3c0fdSWill Deacon u64 reg; 8013850db49SRobin Murphy struct arm_lpae_io_pgtable *data; 802fb485eb1SRobin Murphy typeof(&cfg->arm_lpae_s1_cfg.tcr) tcr = &cfg->arm_lpae_s1_cfg.tcr; 803db690301SRobin Murphy bool tg1; 804e1d3c0fdSWill Deacon 8054f41845bSWill Deacon if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS | 806e67890c9SSai Prakash Ranjan IO_PGTABLE_QUIRK_ARM_TTBR1 | 807e67890c9SSai Prakash Ranjan IO_PGTABLE_QUIRK_ARM_OUTER_WBWA)) 8083850db49SRobin Murphy return NULL; 8093850db49SRobin Murphy 8103850db49SRobin Murphy data = arm_lpae_alloc_pgtable(cfg); 811e1d3c0fdSWill Deacon if (!data) 812e1d3c0fdSWill Deacon return NULL; 813e1d3c0fdSWill Deacon 814e1d3c0fdSWill Deacon /* TCR */ 8159e6ea59fSBjorn Andersson if (cfg->coherent_walk) { 816fb485eb1SRobin Murphy tcr->sh = ARM_LPAE_TCR_SH_IS; 817fb485eb1SRobin Murphy tcr->irgn = ARM_LPAE_TCR_RGN_WBWA; 818fb485eb1SRobin Murphy tcr->orgn = ARM_LPAE_TCR_RGN_WBWA; 819e67890c9SSai Prakash Ranjan if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_OUTER_WBWA) 820e67890c9SSai Prakash Ranjan goto out_free_data; 8219e6ea59fSBjorn Andersson } else { 822fb485eb1SRobin Murphy tcr->sh = ARM_LPAE_TCR_SH_OS; 823fb485eb1SRobin Murphy tcr->irgn = ARM_LPAE_TCR_RGN_NC; 824e67890c9SSai Prakash Ranjan if (!(cfg->quirks & IO_PGTABLE_QUIRK_ARM_OUTER_WBWA)) 825fb485eb1SRobin Murphy tcr->orgn = ARM_LPAE_TCR_RGN_NC; 826e67890c9SSai Prakash Ranjan else 827e67890c9SSai Prakash Ranjan tcr->orgn = ARM_LPAE_TCR_RGN_WBWA; 8289e6ea59fSBjorn Andersson } 829e1d3c0fdSWill Deacon 830db690301SRobin Murphy tg1 = cfg->quirks & IO_PGTABLE_QUIRK_ARM_TTBR1; 83106c610e8SRobin Murphy switch (ARM_LPAE_GRANULE(data)) { 832e1d3c0fdSWill Deacon case SZ_4K: 833db690301SRobin Murphy tcr->tg = tg1 ? ARM_LPAE_TCR_TG1_4K : ARM_LPAE_TCR_TG0_4K; 834e1d3c0fdSWill Deacon break; 835e1d3c0fdSWill Deacon case SZ_16K: 836db690301SRobin Murphy tcr->tg = tg1 ? ARM_LPAE_TCR_TG1_16K : ARM_LPAE_TCR_TG0_16K; 837e1d3c0fdSWill Deacon break; 838e1d3c0fdSWill Deacon case SZ_64K: 839db690301SRobin Murphy tcr->tg = tg1 ? ARM_LPAE_TCR_TG1_64K : ARM_LPAE_TCR_TG0_64K; 840e1d3c0fdSWill Deacon break; 841e1d3c0fdSWill Deacon } 842e1d3c0fdSWill Deacon 843e1d3c0fdSWill Deacon switch (cfg->oas) { 844e1d3c0fdSWill Deacon case 32: 845fb485eb1SRobin Murphy tcr->ips = ARM_LPAE_TCR_PS_32_BIT; 846e1d3c0fdSWill Deacon break; 847e1d3c0fdSWill Deacon case 36: 848fb485eb1SRobin Murphy tcr->ips = ARM_LPAE_TCR_PS_36_BIT; 849e1d3c0fdSWill Deacon break; 850e1d3c0fdSWill Deacon case 40: 851fb485eb1SRobin Murphy tcr->ips = ARM_LPAE_TCR_PS_40_BIT; 852e1d3c0fdSWill Deacon break; 853e1d3c0fdSWill Deacon case 42: 854fb485eb1SRobin Murphy tcr->ips = ARM_LPAE_TCR_PS_42_BIT; 855e1d3c0fdSWill Deacon break; 856e1d3c0fdSWill Deacon case 44: 857fb485eb1SRobin Murphy tcr->ips = ARM_LPAE_TCR_PS_44_BIT; 858e1d3c0fdSWill Deacon break; 859e1d3c0fdSWill Deacon case 48: 860fb485eb1SRobin Murphy tcr->ips = ARM_LPAE_TCR_PS_48_BIT; 861e1d3c0fdSWill Deacon break; 8626c89928fSRobin Murphy case 52: 863fb485eb1SRobin Murphy tcr->ips = ARM_LPAE_TCR_PS_52_BIT; 8646c89928fSRobin Murphy break; 865e1d3c0fdSWill Deacon default: 866e1d3c0fdSWill Deacon goto out_free_data; 867e1d3c0fdSWill Deacon } 868e1d3c0fdSWill Deacon 869fb485eb1SRobin Murphy tcr->tsz = 64ULL - cfg->ias; 870e1d3c0fdSWill Deacon 871e1d3c0fdSWill Deacon /* MAIRs */ 872e1d3c0fdSWill Deacon reg = (ARM_LPAE_MAIR_ATTR_NC 873e1d3c0fdSWill Deacon << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) | 874e1d3c0fdSWill Deacon (ARM_LPAE_MAIR_ATTR_WBRWA 875e1d3c0fdSWill Deacon << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) | 876e1d3c0fdSWill Deacon (ARM_LPAE_MAIR_ATTR_DEVICE 87790ec7a76SVivek Gautam << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV)) | 87890ec7a76SVivek Gautam (ARM_LPAE_MAIR_ATTR_INC_OWBRWA 87990ec7a76SVivek Gautam << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE)); 880e1d3c0fdSWill Deacon 881205577abSRobin Murphy cfg->arm_lpae_s1_cfg.mair = reg; 882e1d3c0fdSWill Deacon 883e1d3c0fdSWill Deacon /* Looking good; allocate a pgd */ 884c79278c1SRobin Murphy data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data), 885c79278c1SRobin Murphy GFP_KERNEL, cfg); 886e1d3c0fdSWill Deacon if (!data->pgd) 887e1d3c0fdSWill Deacon goto out_free_data; 888e1d3c0fdSWill Deacon 88987a91b15SRobin Murphy /* Ensure the empty pgd is visible before any actual TTBR write */ 89087a91b15SRobin Murphy wmb(); 891e1d3c0fdSWill Deacon 892d1e5f26fSRobin Murphy /* TTBR */ 893d1e5f26fSRobin Murphy cfg->arm_lpae_s1_cfg.ttbr = virt_to_phys(data->pgd); 894e1d3c0fdSWill Deacon return &data->iop; 895e1d3c0fdSWill Deacon 896e1d3c0fdSWill Deacon out_free_data: 897e1d3c0fdSWill Deacon kfree(data); 898e1d3c0fdSWill Deacon return NULL; 899e1d3c0fdSWill Deacon } 900e1d3c0fdSWill Deacon 901e1d3c0fdSWill Deacon static struct io_pgtable * 902e1d3c0fdSWill Deacon arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie) 903e1d3c0fdSWill Deacon { 904ac4b80e5SWill Deacon u64 sl; 9053850db49SRobin Murphy struct arm_lpae_io_pgtable *data; 906ac4b80e5SWill Deacon typeof(&cfg->arm_lpae_s2_cfg.vtcr) vtcr = &cfg->arm_lpae_s2_cfg.vtcr; 907e1d3c0fdSWill Deacon 9083850db49SRobin Murphy /* The NS quirk doesn't apply at stage 2 */ 909a8e5f044SRobin Murphy if (cfg->quirks) 9103850db49SRobin Murphy return NULL; 9113850db49SRobin Murphy 9123850db49SRobin Murphy data = arm_lpae_alloc_pgtable(cfg); 913e1d3c0fdSWill Deacon if (!data) 914e1d3c0fdSWill Deacon return NULL; 915e1d3c0fdSWill Deacon 916e1d3c0fdSWill Deacon /* 917e1d3c0fdSWill Deacon * Concatenate PGDs at level 1 if possible in order to reduce 918e1d3c0fdSWill Deacon * the depth of the stage-2 walk. 919e1d3c0fdSWill Deacon */ 920594ab90fSRobin Murphy if (data->start_level == 0) { 921e1d3c0fdSWill Deacon unsigned long pgd_pages; 922e1d3c0fdSWill Deacon 923c79278c1SRobin Murphy pgd_pages = ARM_LPAE_PGD_SIZE(data) / sizeof(arm_lpae_iopte); 924e1d3c0fdSWill Deacon if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) { 925c79278c1SRobin Murphy data->pgd_bits += data->bits_per_level; 926594ab90fSRobin Murphy data->start_level++; 927e1d3c0fdSWill Deacon } 928e1d3c0fdSWill Deacon } 929e1d3c0fdSWill Deacon 930e1d3c0fdSWill Deacon /* VTCR */ 93130d2acb6SWill Deacon if (cfg->coherent_walk) { 932ac4b80e5SWill Deacon vtcr->sh = ARM_LPAE_TCR_SH_IS; 933ac4b80e5SWill Deacon vtcr->irgn = ARM_LPAE_TCR_RGN_WBWA; 934ac4b80e5SWill Deacon vtcr->orgn = ARM_LPAE_TCR_RGN_WBWA; 93530d2acb6SWill Deacon } else { 936ac4b80e5SWill Deacon vtcr->sh = ARM_LPAE_TCR_SH_OS; 937ac4b80e5SWill Deacon vtcr->irgn = ARM_LPAE_TCR_RGN_NC; 938ac4b80e5SWill Deacon vtcr->orgn = ARM_LPAE_TCR_RGN_NC; 93930d2acb6SWill Deacon } 940e1d3c0fdSWill Deacon 941594ab90fSRobin Murphy sl = data->start_level; 942e1d3c0fdSWill Deacon 94306c610e8SRobin Murphy switch (ARM_LPAE_GRANULE(data)) { 944e1d3c0fdSWill Deacon case SZ_4K: 945ac4b80e5SWill Deacon vtcr->tg = ARM_LPAE_TCR_TG0_4K; 946e1d3c0fdSWill Deacon sl++; /* SL0 format is different for 4K granule size */ 947e1d3c0fdSWill Deacon break; 948e1d3c0fdSWill Deacon case SZ_16K: 949ac4b80e5SWill Deacon vtcr->tg = ARM_LPAE_TCR_TG0_16K; 950e1d3c0fdSWill Deacon break; 951e1d3c0fdSWill Deacon case SZ_64K: 952ac4b80e5SWill Deacon vtcr->tg = ARM_LPAE_TCR_TG0_64K; 953e1d3c0fdSWill Deacon break; 954e1d3c0fdSWill Deacon } 955e1d3c0fdSWill Deacon 956e1d3c0fdSWill Deacon switch (cfg->oas) { 957e1d3c0fdSWill Deacon case 32: 958ac4b80e5SWill Deacon vtcr->ps = ARM_LPAE_TCR_PS_32_BIT; 959e1d3c0fdSWill Deacon break; 960e1d3c0fdSWill Deacon case 36: 961ac4b80e5SWill Deacon vtcr->ps = ARM_LPAE_TCR_PS_36_BIT; 962e1d3c0fdSWill Deacon break; 963e1d3c0fdSWill Deacon case 40: 964ac4b80e5SWill Deacon vtcr->ps = ARM_LPAE_TCR_PS_40_BIT; 965e1d3c0fdSWill Deacon break; 966e1d3c0fdSWill Deacon case 42: 967ac4b80e5SWill Deacon vtcr->ps = ARM_LPAE_TCR_PS_42_BIT; 968e1d3c0fdSWill Deacon break; 969e1d3c0fdSWill Deacon case 44: 970ac4b80e5SWill Deacon vtcr->ps = ARM_LPAE_TCR_PS_44_BIT; 971e1d3c0fdSWill Deacon break; 972e1d3c0fdSWill Deacon case 48: 973ac4b80e5SWill Deacon vtcr->ps = ARM_LPAE_TCR_PS_48_BIT; 974e1d3c0fdSWill Deacon break; 9756c89928fSRobin Murphy case 52: 976ac4b80e5SWill Deacon vtcr->ps = ARM_LPAE_TCR_PS_52_BIT; 9776c89928fSRobin Murphy break; 978e1d3c0fdSWill Deacon default: 979e1d3c0fdSWill Deacon goto out_free_data; 980e1d3c0fdSWill Deacon } 981e1d3c0fdSWill Deacon 982ac4b80e5SWill Deacon vtcr->tsz = 64ULL - cfg->ias; 983ac4b80e5SWill Deacon vtcr->sl = ~sl & ARM_LPAE_VTCR_SL0_MASK; 984e1d3c0fdSWill Deacon 985e1d3c0fdSWill Deacon /* Allocate pgd pages */ 986c79278c1SRobin Murphy data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data), 987c79278c1SRobin Murphy GFP_KERNEL, cfg); 988e1d3c0fdSWill Deacon if (!data->pgd) 989e1d3c0fdSWill Deacon goto out_free_data; 990e1d3c0fdSWill Deacon 99187a91b15SRobin Murphy /* Ensure the empty pgd is visible before any actual TTBR write */ 99287a91b15SRobin Murphy wmb(); 993e1d3c0fdSWill Deacon 994e1d3c0fdSWill Deacon /* VTTBR */ 995e1d3c0fdSWill Deacon cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd); 996e1d3c0fdSWill Deacon return &data->iop; 997e1d3c0fdSWill Deacon 998e1d3c0fdSWill Deacon out_free_data: 999e1d3c0fdSWill Deacon kfree(data); 1000e1d3c0fdSWill Deacon return NULL; 1001e1d3c0fdSWill Deacon } 1002e1d3c0fdSWill Deacon 1003e1d3c0fdSWill Deacon static struct io_pgtable * 1004e1d3c0fdSWill Deacon arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie) 1005e1d3c0fdSWill Deacon { 1006e1d3c0fdSWill Deacon if (cfg->ias > 32 || cfg->oas > 40) 1007e1d3c0fdSWill Deacon return NULL; 1008e1d3c0fdSWill Deacon 1009e1d3c0fdSWill Deacon cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G); 1010fb485eb1SRobin Murphy return arm_64_lpae_alloc_pgtable_s1(cfg, cookie); 1011e1d3c0fdSWill Deacon } 1012e1d3c0fdSWill Deacon 1013e1d3c0fdSWill Deacon static struct io_pgtable * 1014e1d3c0fdSWill Deacon arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie) 1015e1d3c0fdSWill Deacon { 1016e1d3c0fdSWill Deacon if (cfg->ias > 40 || cfg->oas > 40) 1017e1d3c0fdSWill Deacon return NULL; 1018e1d3c0fdSWill Deacon 1019e1d3c0fdSWill Deacon cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G); 1020ac4b80e5SWill Deacon return arm_64_lpae_alloc_pgtable_s2(cfg, cookie); 1021e1d3c0fdSWill Deacon } 1022e1d3c0fdSWill Deacon 1023d08d42deSRob Herring static struct io_pgtable * 1024d08d42deSRob Herring arm_mali_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg, void *cookie) 1025d08d42deSRob Herring { 102652f325f4SRobin Murphy struct arm_lpae_io_pgtable *data; 1027d08d42deSRob Herring 102852f325f4SRobin Murphy /* No quirks for Mali (hopefully) */ 102952f325f4SRobin Murphy if (cfg->quirks) 103052f325f4SRobin Murphy return NULL; 1031d08d42deSRob Herring 10321be08f45SRobin Murphy if (cfg->ias > 48 || cfg->oas > 40) 1033d08d42deSRob Herring return NULL; 1034d08d42deSRob Herring 1035d08d42deSRob Herring cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G); 1036d08d42deSRob Herring 103752f325f4SRobin Murphy data = arm_lpae_alloc_pgtable(cfg); 103852f325f4SRobin Murphy if (!data) 103952f325f4SRobin Murphy return NULL; 1040d08d42deSRob Herring 10411be08f45SRobin Murphy /* Mali seems to need a full 4-level table regardless of IAS */ 1042594ab90fSRobin Murphy if (data->start_level > 0) { 1043594ab90fSRobin Murphy data->start_level = 0; 1044c79278c1SRobin Murphy data->pgd_bits = 0; 10451be08f45SRobin Murphy } 104652f325f4SRobin Murphy /* 104752f325f4SRobin Murphy * MEMATTR: Mali has no actual notion of a non-cacheable type, so the 104852f325f4SRobin Murphy * best we can do is mimic the out-of-tree driver and hope that the 104952f325f4SRobin Murphy * "implementation-defined caching policy" is good enough. Similarly, 105052f325f4SRobin Murphy * we'll use it for the sake of a valid attribute for our 'device' 105152f325f4SRobin Murphy * index, although callers should never request that in practice. 105252f325f4SRobin Murphy */ 105352f325f4SRobin Murphy cfg->arm_mali_lpae_cfg.memattr = 105452f325f4SRobin Murphy (ARM_MALI_LPAE_MEMATTR_IMP_DEF 105552f325f4SRobin Murphy << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) | 105652f325f4SRobin Murphy (ARM_MALI_LPAE_MEMATTR_WRITE_ALLOC 105752f325f4SRobin Murphy << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) | 105852f325f4SRobin Murphy (ARM_MALI_LPAE_MEMATTR_IMP_DEF 105952f325f4SRobin Murphy << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV)); 106052f325f4SRobin Murphy 1061c79278c1SRobin Murphy data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data), GFP_KERNEL, 1062c79278c1SRobin Murphy cfg); 106352f325f4SRobin Murphy if (!data->pgd) 106452f325f4SRobin Murphy goto out_free_data; 106552f325f4SRobin Murphy 106652f325f4SRobin Murphy /* Ensure the empty pgd is visible before TRANSTAB can be written */ 106752f325f4SRobin Murphy wmb(); 106852f325f4SRobin Murphy 106952f325f4SRobin Murphy cfg->arm_mali_lpae_cfg.transtab = virt_to_phys(data->pgd) | 1070d08d42deSRob Herring ARM_MALI_LPAE_TTBR_READ_INNER | 1071d08d42deSRob Herring ARM_MALI_LPAE_TTBR_ADRMODE_TABLE; 1072728da60dSRobin Murphy if (cfg->coherent_walk) 1073728da60dSRobin Murphy cfg->arm_mali_lpae_cfg.transtab |= ARM_MALI_LPAE_TTBR_SHARE_OUTER; 1074728da60dSRobin Murphy 107552f325f4SRobin Murphy return &data->iop; 1076d08d42deSRob Herring 107752f325f4SRobin Murphy out_free_data: 107852f325f4SRobin Murphy kfree(data); 107952f325f4SRobin Murphy return NULL; 1080d08d42deSRob Herring } 1081d08d42deSRob Herring 1082e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = { 1083e1d3c0fdSWill Deacon .alloc = arm_64_lpae_alloc_pgtable_s1, 1084e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1085e1d3c0fdSWill Deacon }; 1086e1d3c0fdSWill Deacon 1087e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = { 1088e1d3c0fdSWill Deacon .alloc = arm_64_lpae_alloc_pgtable_s2, 1089e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1090e1d3c0fdSWill Deacon }; 1091e1d3c0fdSWill Deacon 1092e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = { 1093e1d3c0fdSWill Deacon .alloc = arm_32_lpae_alloc_pgtable_s1, 1094e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1095e1d3c0fdSWill Deacon }; 1096e1d3c0fdSWill Deacon 1097e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = { 1098e1d3c0fdSWill Deacon .alloc = arm_32_lpae_alloc_pgtable_s2, 1099e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1100e1d3c0fdSWill Deacon }; 1101fe4b991dSWill Deacon 1102d08d42deSRob Herring struct io_pgtable_init_fns io_pgtable_arm_mali_lpae_init_fns = { 1103d08d42deSRob Herring .alloc = arm_mali_lpae_alloc_pgtable, 1104d08d42deSRob Herring .free = arm_lpae_free_pgtable, 1105d08d42deSRob Herring }; 1106d08d42deSRob Herring 1107fe4b991dSWill Deacon #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST 1108fe4b991dSWill Deacon 1109b5813c16SRobin Murphy static struct io_pgtable_cfg *cfg_cookie __initdata; 1110fe4b991dSWill Deacon 1111b5813c16SRobin Murphy static void __init dummy_tlb_flush_all(void *cookie) 1112fe4b991dSWill Deacon { 1113fe4b991dSWill Deacon WARN_ON(cookie != cfg_cookie); 1114fe4b991dSWill Deacon } 1115fe4b991dSWill Deacon 1116b5813c16SRobin Murphy static void __init dummy_tlb_flush(unsigned long iova, size_t size, 1117b5813c16SRobin Murphy size_t granule, void *cookie) 1118fe4b991dSWill Deacon { 1119fe4b991dSWill Deacon WARN_ON(cookie != cfg_cookie); 1120fe4b991dSWill Deacon WARN_ON(!(size & cfg_cookie->pgsize_bitmap)); 1121fe4b991dSWill Deacon } 1122fe4b991dSWill Deacon 1123b5813c16SRobin Murphy static void __init dummy_tlb_add_page(struct iommu_iotlb_gather *gather, 1124b5813c16SRobin Murphy unsigned long iova, size_t granule, 1125b5813c16SRobin Murphy void *cookie) 112610b7a7d9SWill Deacon { 1127abfd6fe0SWill Deacon dummy_tlb_flush(iova, granule, granule, cookie); 112810b7a7d9SWill Deacon } 112910b7a7d9SWill Deacon 1130298f7889SWill Deacon static const struct iommu_flush_ops dummy_tlb_ops __initconst = { 1131fe4b991dSWill Deacon .tlb_flush_all = dummy_tlb_flush_all, 113210b7a7d9SWill Deacon .tlb_flush_walk = dummy_tlb_flush, 1133abfd6fe0SWill Deacon .tlb_add_page = dummy_tlb_add_page, 1134fe4b991dSWill Deacon }; 1135fe4b991dSWill Deacon 1136fe4b991dSWill Deacon static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops) 1137fe4b991dSWill Deacon { 1138fe4b991dSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 1139fe4b991dSWill Deacon struct io_pgtable_cfg *cfg = &data->iop.cfg; 1140fe4b991dSWill Deacon 1141fe4b991dSWill Deacon pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n", 1142fe4b991dSWill Deacon cfg->pgsize_bitmap, cfg->ias); 11435fb190b0SRobin Murphy pr_err("data: %d levels, 0x%zx pgd_size, %u pg_shift, %u bits_per_level, pgd @ %p\n", 1144c79278c1SRobin Murphy ARM_LPAE_MAX_LEVELS - data->start_level, ARM_LPAE_PGD_SIZE(data), 11455fb190b0SRobin Murphy ilog2(ARM_LPAE_GRANULE(data)), data->bits_per_level, data->pgd); 1146fe4b991dSWill Deacon } 1147fe4b991dSWill Deacon 1148fe4b991dSWill Deacon #define __FAIL(ops, i) ({ \ 1149fe4b991dSWill Deacon WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \ 1150fe4b991dSWill Deacon arm_lpae_dump_ops(ops); \ 1151fe4b991dSWill Deacon selftest_running = false; \ 1152fe4b991dSWill Deacon -EFAULT; \ 1153fe4b991dSWill Deacon }) 1154fe4b991dSWill Deacon 1155fe4b991dSWill Deacon static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg) 1156fe4b991dSWill Deacon { 11579062c1d0SChristophe JAILLET static const enum io_pgtable_fmt fmts[] __initconst = { 1158fe4b991dSWill Deacon ARM_64_LPAE_S1, 1159fe4b991dSWill Deacon ARM_64_LPAE_S2, 1160fe4b991dSWill Deacon }; 1161fe4b991dSWill Deacon 1162fe4b991dSWill Deacon int i, j; 1163fe4b991dSWill Deacon unsigned long iova; 1164*99cbb8e4SRobin Murphy size_t size, mapped; 1165fe4b991dSWill Deacon struct io_pgtable_ops *ops; 1166fe4b991dSWill Deacon 1167fe4b991dSWill Deacon selftest_running = true; 1168fe4b991dSWill Deacon 1169fe4b991dSWill Deacon for (i = 0; i < ARRAY_SIZE(fmts); ++i) { 1170fe4b991dSWill Deacon cfg_cookie = cfg; 1171fe4b991dSWill Deacon ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg); 1172fe4b991dSWill Deacon if (!ops) { 1173fe4b991dSWill Deacon pr_err("selftest: failed to allocate io pgtable ops\n"); 1174fe4b991dSWill Deacon return -ENOMEM; 1175fe4b991dSWill Deacon } 1176fe4b991dSWill Deacon 1177fe4b991dSWill Deacon /* 1178fe4b991dSWill Deacon * Initial sanity checks. 1179fe4b991dSWill Deacon * Empty page tables shouldn't provide any translations. 1180fe4b991dSWill Deacon */ 1181fe4b991dSWill Deacon if (ops->iova_to_phys(ops, 42)) 1182fe4b991dSWill Deacon return __FAIL(ops, i); 1183fe4b991dSWill Deacon 1184fe4b991dSWill Deacon if (ops->iova_to_phys(ops, SZ_1G + 42)) 1185fe4b991dSWill Deacon return __FAIL(ops, i); 1186fe4b991dSWill Deacon 1187fe4b991dSWill Deacon if (ops->iova_to_phys(ops, SZ_2G + 42)) 1188fe4b991dSWill Deacon return __FAIL(ops, i); 1189fe4b991dSWill Deacon 1190fe4b991dSWill Deacon /* 1191fe4b991dSWill Deacon * Distinct mappings of different granule sizes. 1192fe4b991dSWill Deacon */ 1193fe4b991dSWill Deacon iova = 0; 11944ae8a5c5SKefeng Wang for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) { 1195fe4b991dSWill Deacon size = 1UL << j; 1196fe4b991dSWill Deacon 1197*99cbb8e4SRobin Murphy if (ops->map_pages(ops, iova, iova, size, 1, 1198*99cbb8e4SRobin Murphy IOMMU_READ | IOMMU_WRITE | 1199*99cbb8e4SRobin Murphy IOMMU_NOEXEC | IOMMU_CACHE, 1200*99cbb8e4SRobin Murphy GFP_KERNEL, &mapped)) 1201fe4b991dSWill Deacon return __FAIL(ops, i); 1202fe4b991dSWill Deacon 1203fe4b991dSWill Deacon /* Overlapping mappings */ 1204*99cbb8e4SRobin Murphy if (!ops->map_pages(ops, iova, iova + size, size, 1, 1205*99cbb8e4SRobin Murphy IOMMU_READ | IOMMU_NOEXEC, 1206*99cbb8e4SRobin Murphy GFP_KERNEL, &mapped)) 1207fe4b991dSWill Deacon return __FAIL(ops, i); 1208fe4b991dSWill Deacon 1209fe4b991dSWill Deacon if (ops->iova_to_phys(ops, iova + 42) != (iova + 42)) 1210fe4b991dSWill Deacon return __FAIL(ops, i); 1211fe4b991dSWill Deacon 1212fe4b991dSWill Deacon iova += SZ_1G; 1213fe4b991dSWill Deacon } 1214fe4b991dSWill Deacon 1215fe4b991dSWill Deacon /* Partial unmap */ 1216fe4b991dSWill Deacon size = 1UL << __ffs(cfg->pgsize_bitmap); 1217*99cbb8e4SRobin Murphy if (ops->unmap_pages(ops, SZ_1G + size, size, 1, NULL) != size) 1218fe4b991dSWill Deacon return __FAIL(ops, i); 1219fe4b991dSWill Deacon 1220fe4b991dSWill Deacon /* Remap of partial unmap */ 1221*99cbb8e4SRobin Murphy if (ops->map_pages(ops, SZ_1G + size, size, size, 1, 1222*99cbb8e4SRobin Murphy IOMMU_READ, GFP_KERNEL, &mapped)) 1223fe4b991dSWill Deacon return __FAIL(ops, i); 1224fe4b991dSWill Deacon 1225fe4b991dSWill Deacon if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42)) 1226fe4b991dSWill Deacon return __FAIL(ops, i); 1227fe4b991dSWill Deacon 1228fe4b991dSWill Deacon /* Full unmap */ 1229fe4b991dSWill Deacon iova = 0; 1230f793b13eSYueHaibing for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) { 1231fe4b991dSWill Deacon size = 1UL << j; 1232fe4b991dSWill Deacon 1233*99cbb8e4SRobin Murphy if (ops->unmap_pages(ops, iova, size, 1, NULL) != size) 1234fe4b991dSWill Deacon return __FAIL(ops, i); 1235fe4b991dSWill Deacon 1236fe4b991dSWill Deacon if (ops->iova_to_phys(ops, iova + 42)) 1237fe4b991dSWill Deacon return __FAIL(ops, i); 1238fe4b991dSWill Deacon 1239fe4b991dSWill Deacon /* Remap full block */ 1240*99cbb8e4SRobin Murphy if (ops->map_pages(ops, iova, iova, size, 1, 1241*99cbb8e4SRobin Murphy IOMMU_WRITE, GFP_KERNEL, &mapped)) 1242fe4b991dSWill Deacon return __FAIL(ops, i); 1243fe4b991dSWill Deacon 1244fe4b991dSWill Deacon if (ops->iova_to_phys(ops, iova + 42) != (iova + 42)) 1245fe4b991dSWill Deacon return __FAIL(ops, i); 1246fe4b991dSWill Deacon 1247fe4b991dSWill Deacon iova += SZ_1G; 1248fe4b991dSWill Deacon } 1249fe4b991dSWill Deacon 1250fe4b991dSWill Deacon free_io_pgtable_ops(ops); 1251fe4b991dSWill Deacon } 1252fe4b991dSWill Deacon 1253fe4b991dSWill Deacon selftest_running = false; 1254fe4b991dSWill Deacon return 0; 1255fe4b991dSWill Deacon } 1256fe4b991dSWill Deacon 1257fe4b991dSWill Deacon static int __init arm_lpae_do_selftests(void) 1258fe4b991dSWill Deacon { 12599062c1d0SChristophe JAILLET static const unsigned long pgsize[] __initconst = { 1260fe4b991dSWill Deacon SZ_4K | SZ_2M | SZ_1G, 1261fe4b991dSWill Deacon SZ_16K | SZ_32M, 1262fe4b991dSWill Deacon SZ_64K | SZ_512M, 1263fe4b991dSWill Deacon }; 1264fe4b991dSWill Deacon 12659062c1d0SChristophe JAILLET static const unsigned int ias[] __initconst = { 1266fe4b991dSWill Deacon 32, 36, 40, 42, 44, 48, 1267fe4b991dSWill Deacon }; 1268fe4b991dSWill Deacon 1269fe4b991dSWill Deacon int i, j, pass = 0, fail = 0; 1270ca25ec24SRobin Murphy struct device dev; 1271fe4b991dSWill Deacon struct io_pgtable_cfg cfg = { 1272fe4b991dSWill Deacon .tlb = &dummy_tlb_ops, 1273fe4b991dSWill Deacon .oas = 48, 12744f41845bSWill Deacon .coherent_walk = true, 1275ca25ec24SRobin Murphy .iommu_dev = &dev, 1276fe4b991dSWill Deacon }; 1277fe4b991dSWill Deacon 1278ca25ec24SRobin Murphy /* __arm_lpae_alloc_pages() merely needs dev_to_node() to work */ 1279ca25ec24SRobin Murphy set_dev_node(&dev, NUMA_NO_NODE); 1280ca25ec24SRobin Murphy 1281fe4b991dSWill Deacon for (i = 0; i < ARRAY_SIZE(pgsize); ++i) { 1282fe4b991dSWill Deacon for (j = 0; j < ARRAY_SIZE(ias); ++j) { 1283fe4b991dSWill Deacon cfg.pgsize_bitmap = pgsize[i]; 1284fe4b991dSWill Deacon cfg.ias = ias[j]; 1285fe4b991dSWill Deacon pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n", 1286fe4b991dSWill Deacon pgsize[i], ias[j]); 1287fe4b991dSWill Deacon if (arm_lpae_run_tests(&cfg)) 1288fe4b991dSWill Deacon fail++; 1289fe4b991dSWill Deacon else 1290fe4b991dSWill Deacon pass++; 1291fe4b991dSWill Deacon } 1292fe4b991dSWill Deacon } 1293fe4b991dSWill Deacon 1294fe4b991dSWill Deacon pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail); 1295fe4b991dSWill Deacon return fail ? -EFAULT : 0; 1296fe4b991dSWill Deacon } 1297fe4b991dSWill Deacon subsys_initcall(arm_lpae_do_selftests); 1298fe4b991dSWill Deacon #endif 1299