1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2e1d3c0fdSWill Deacon /* 3e1d3c0fdSWill Deacon * CPU-agnostic ARM page table allocator. 4e1d3c0fdSWill Deacon * 5e1d3c0fdSWill Deacon * Copyright (C) 2014 ARM Limited 6e1d3c0fdSWill Deacon * 7e1d3c0fdSWill Deacon * Author: Will Deacon <will.deacon@arm.com> 8e1d3c0fdSWill Deacon */ 9e1d3c0fdSWill Deacon 10e1d3c0fdSWill Deacon #define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt 11e1d3c0fdSWill Deacon 122c3d273eSRobin Murphy #include <linux/atomic.h> 136c89928fSRobin Murphy #include <linux/bitops.h> 14b77cf11fSRob Herring #include <linux/io-pgtable.h> 15e1d3c0fdSWill Deacon #include <linux/kernel.h> 16e1d3c0fdSWill Deacon #include <linux/sizes.h> 17e1d3c0fdSWill Deacon #include <linux/slab.h> 18e1d3c0fdSWill Deacon #include <linux/types.h> 198f6aff98SLada Trimasova #include <linux/dma-mapping.h> 20e1d3c0fdSWill Deacon 2187a91b15SRobin Murphy #include <asm/barrier.h> 2287a91b15SRobin Murphy 236c89928fSRobin Murphy #define ARM_LPAE_MAX_ADDR_BITS 52 24e1d3c0fdSWill Deacon #define ARM_LPAE_S2_MAX_CONCAT_PAGES 16 25e1d3c0fdSWill Deacon #define ARM_LPAE_MAX_LEVELS 4 26e1d3c0fdSWill Deacon 27e1d3c0fdSWill Deacon /* Struct accessors */ 28e1d3c0fdSWill Deacon #define io_pgtable_to_data(x) \ 29e1d3c0fdSWill Deacon container_of((x), struct arm_lpae_io_pgtable, iop) 30e1d3c0fdSWill Deacon 31e1d3c0fdSWill Deacon #define io_pgtable_ops_to_data(x) \ 32e1d3c0fdSWill Deacon io_pgtable_to_data(io_pgtable_ops_to_pgtable(x)) 33e1d3c0fdSWill Deacon 34e1d3c0fdSWill Deacon /* 35e1d3c0fdSWill Deacon * Calculate the right shift amount to get to the portion describing level l 36e1d3c0fdSWill Deacon * in a virtual address mapped by the pagetable in d. 37e1d3c0fdSWill Deacon */ 38e1d3c0fdSWill Deacon #define ARM_LPAE_LVL_SHIFT(l,d) \ 395fb190b0SRobin Murphy (((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level) + \ 405fb190b0SRobin Murphy ilog2(sizeof(arm_lpae_iopte))) 41e1d3c0fdSWill Deacon 425fb190b0SRobin Murphy #define ARM_LPAE_GRANULE(d) \ 435fb190b0SRobin Murphy (sizeof(arm_lpae_iopte) << (d)->bits_per_level) 44c79278c1SRobin Murphy #define ARM_LPAE_PGD_SIZE(d) \ 45c79278c1SRobin Murphy (sizeof(arm_lpae_iopte) << (d)->pgd_bits) 46e1d3c0fdSWill Deacon 47e1d3c0fdSWill Deacon /* 48e1d3c0fdSWill Deacon * Calculate the index at level l used to map virtual address a using the 49e1d3c0fdSWill Deacon * pagetable in d. 50e1d3c0fdSWill Deacon */ 51e1d3c0fdSWill Deacon #define ARM_LPAE_PGD_IDX(l,d) \ 52c79278c1SRobin Murphy ((l) == (d)->start_level ? (d)->pgd_bits - (d)->bits_per_level : 0) 53e1d3c0fdSWill Deacon 54e1d3c0fdSWill Deacon #define ARM_LPAE_LVL_IDX(a,l,d) \ 55367bd978SWill Deacon (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \ 56e1d3c0fdSWill Deacon ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1)) 57e1d3c0fdSWill Deacon 58e1d3c0fdSWill Deacon /* Calculate the block/page mapping size at level l for pagetable in d. */ 595fb190b0SRobin Murphy #define ARM_LPAE_BLOCK_SIZE(l,d) (1ULL << ARM_LPAE_LVL_SHIFT(l,d)) 60e1d3c0fdSWill Deacon 61e1d3c0fdSWill Deacon /* Page table bits */ 62e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_SHIFT 0 63e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_MASK 0x3 64e1d3c0fdSWill Deacon 65e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_BLOCK 1 66e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_TABLE 3 67e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_PAGE 3 68e1d3c0fdSWill Deacon 696c89928fSRobin Murphy #define ARM_LPAE_PTE_ADDR_MASK GENMASK_ULL(47,12) 706c89928fSRobin Murphy 71c896c132SLaurent Pinchart #define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63) 72e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53) 73e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10) 74e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8) 75e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8) 76e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8) 77c896c132SLaurent Pinchart #define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5) 78e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0) 79e1d3c0fdSWill Deacon 80e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2) 81e1d3c0fdSWill Deacon /* Ignore the contiguous bit for block splitting */ 82e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52) 83e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \ 84e1d3c0fdSWill Deacon ARM_LPAE_PTE_ATTR_HI_MASK) 852c3d273eSRobin Murphy /* Software bit for solving coherency races */ 862c3d273eSRobin Murphy #define ARM_LPAE_PTE_SW_SYNC (((arm_lpae_iopte)1) << 55) 87e1d3c0fdSWill Deacon 88e1d3c0fdSWill Deacon /* Stage-1 PTE */ 89e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6) 90e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6) 91e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTRINDX_SHIFT 2 92e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11) 93e1d3c0fdSWill Deacon 94e1d3c0fdSWill Deacon /* Stage-2 PTE */ 95e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6) 96e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6) 97e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6) 98e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2) 99e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2) 100e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2) 101e1d3c0fdSWill Deacon 102e1d3c0fdSWill Deacon /* Register bits */ 103e1d3c0fdSWill Deacon #define ARM_32_LPAE_TCR_EAE (1 << 31) 104e1d3c0fdSWill Deacon #define ARM_64_LPAE_S2_TCR_RES1 (1 << 31) 105e1d3c0fdSWill Deacon 10663979b8dSWill Deacon #define ARM_LPAE_TCR_EPD1 (1 << 23) 10763979b8dSWill Deacon 108e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_TG0_4K (0 << 14) 109e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_TG0_64K (1 << 14) 110e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_TG0_16K (2 << 14) 111e1d3c0fdSWill Deacon 112e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH0_SHIFT 12 113e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH0_MASK 0x3 114e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH_NS 0 115e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH_OS 2 116e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH_IS 3 117e1d3c0fdSWill Deacon 118e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_ORGN0_SHIFT 10 119e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_IRGN0_SHIFT 8 120e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_MASK 0x3 121e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_NC 0 122e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_WBWA 1 123e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_WT 2 124e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_WB 3 125e1d3c0fdSWill Deacon 126e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SL0_SHIFT 6 127e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SL0_MASK 0x3 128e1d3c0fdSWill Deacon 129e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_T0SZ_SHIFT 0 130e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SZ_MASK 0xf 131e1d3c0fdSWill Deacon 132e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_SHIFT 16 133e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_MASK 0x7 134e1d3c0fdSWill Deacon 135e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_IPS_SHIFT 32 136e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_IPS_MASK 0x7 137e1d3c0fdSWill Deacon 138e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_32_BIT 0x0ULL 139e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_36_BIT 0x1ULL 140e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_40_BIT 0x2ULL 141e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_42_BIT 0x3ULL 142e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_44_BIT 0x4ULL 143e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_48_BIT 0x5ULL 1446c89928fSRobin Murphy #define ARM_LPAE_TCR_PS_52_BIT 0x6ULL 145e1d3c0fdSWill Deacon 146e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3) 147e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_MASK 0xff 148e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_DEVICE 0x04 149e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_NC 0x44 15090ec7a76SVivek Gautam #define ARM_LPAE_MAIR_ATTR_INC_OWBRWA 0xf4 151e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_WBRWA 0xff 152e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_NC 0 153e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1 154e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_DEV 2 15590ec7a76SVivek Gautam #define ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE 3 156e1d3c0fdSWill Deacon 157d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_ADRMODE_TABLE (3u << 0) 158d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_READ_INNER BIT(2) 159d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_SHARE_OUTER BIT(4) 160d08d42deSRob Herring 16152f325f4SRobin Murphy #define ARM_MALI_LPAE_MEMATTR_IMP_DEF 0x88ULL 16252f325f4SRobin Murphy #define ARM_MALI_LPAE_MEMATTR_WRITE_ALLOC 0x8DULL 16352f325f4SRobin Murphy 164e1d3c0fdSWill Deacon /* IOPTE accessors */ 1656c89928fSRobin Murphy #define iopte_deref(pte,d) __va(iopte_to_paddr(pte, d)) 166e1d3c0fdSWill Deacon 167e1d3c0fdSWill Deacon #define iopte_type(pte,l) \ 168e1d3c0fdSWill Deacon (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK) 169e1d3c0fdSWill Deacon 170e1d3c0fdSWill Deacon #define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK) 171e1d3c0fdSWill Deacon 172e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable { 173e1d3c0fdSWill Deacon struct io_pgtable iop; 174e1d3c0fdSWill Deacon 175c79278c1SRobin Murphy int pgd_bits; 176594ab90fSRobin Murphy int start_level; 1775fb190b0SRobin Murphy int bits_per_level; 178e1d3c0fdSWill Deacon 179e1d3c0fdSWill Deacon void *pgd; 180e1d3c0fdSWill Deacon }; 181e1d3c0fdSWill Deacon 182e1d3c0fdSWill Deacon typedef u64 arm_lpae_iopte; 183e1d3c0fdSWill Deacon 184d08d42deSRob Herring static inline bool iopte_leaf(arm_lpae_iopte pte, int lvl, 185d08d42deSRob Herring enum io_pgtable_fmt fmt) 186d08d42deSRob Herring { 187d08d42deSRob Herring if (lvl == (ARM_LPAE_MAX_LEVELS - 1) && fmt != ARM_MALI_LPAE) 188d08d42deSRob Herring return iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_PAGE; 189d08d42deSRob Herring 190d08d42deSRob Herring return iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_BLOCK; 191d08d42deSRob Herring } 192d08d42deSRob Herring 1936c89928fSRobin Murphy static arm_lpae_iopte paddr_to_iopte(phys_addr_t paddr, 1946c89928fSRobin Murphy struct arm_lpae_io_pgtable *data) 1956c89928fSRobin Murphy { 1966c89928fSRobin Murphy arm_lpae_iopte pte = paddr; 1976c89928fSRobin Murphy 1986c89928fSRobin Murphy /* Of the bits which overlap, either 51:48 or 15:12 are always RES0 */ 1996c89928fSRobin Murphy return (pte | (pte >> (48 - 12))) & ARM_LPAE_PTE_ADDR_MASK; 2006c89928fSRobin Murphy } 2016c89928fSRobin Murphy 2026c89928fSRobin Murphy static phys_addr_t iopte_to_paddr(arm_lpae_iopte pte, 2036c89928fSRobin Murphy struct arm_lpae_io_pgtable *data) 2046c89928fSRobin Murphy { 20578688059SRobin Murphy u64 paddr = pte & ARM_LPAE_PTE_ADDR_MASK; 2066c89928fSRobin Murphy 2075fb190b0SRobin Murphy if (ARM_LPAE_GRANULE(data) < SZ_64K) 2086c89928fSRobin Murphy return paddr; 2096c89928fSRobin Murphy 2106c89928fSRobin Murphy /* Rotate the packed high-order bits back to the top */ 2116c89928fSRobin Murphy return (paddr | (paddr << (48 - 12))) & (ARM_LPAE_PTE_ADDR_MASK << 4); 2126c89928fSRobin Murphy } 2136c89928fSRobin Murphy 214fe4b991dSWill Deacon static bool selftest_running = false; 215fe4b991dSWill Deacon 216ffcb6d16SRobin Murphy static dma_addr_t __arm_lpae_dma_addr(void *pages) 217f8d54961SRobin Murphy { 218ffcb6d16SRobin Murphy return (dma_addr_t)virt_to_phys(pages); 219f8d54961SRobin Murphy } 220f8d54961SRobin Murphy 221f8d54961SRobin Murphy static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp, 222f8d54961SRobin Murphy struct io_pgtable_cfg *cfg) 223f8d54961SRobin Murphy { 224f8d54961SRobin Murphy struct device *dev = cfg->iommu_dev; 2254b123757SRobin Murphy int order = get_order(size); 2264b123757SRobin Murphy struct page *p; 227f8d54961SRobin Murphy dma_addr_t dma; 2284b123757SRobin Murphy void *pages; 229f8d54961SRobin Murphy 2304b123757SRobin Murphy VM_BUG_ON((gfp & __GFP_HIGHMEM)); 231fac83d29SJean-Philippe Brucker p = alloc_pages_node(dev ? dev_to_node(dev) : NUMA_NO_NODE, 232fac83d29SJean-Philippe Brucker gfp | __GFP_ZERO, order); 2334b123757SRobin Murphy if (!p) 234f8d54961SRobin Murphy return NULL; 235f8d54961SRobin Murphy 2364b123757SRobin Murphy pages = page_address(p); 2374f41845bSWill Deacon if (!cfg->coherent_walk) { 238f8d54961SRobin Murphy dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE); 239f8d54961SRobin Murphy if (dma_mapping_error(dev, dma)) 240f8d54961SRobin Murphy goto out_free; 241f8d54961SRobin Murphy /* 242f8d54961SRobin Murphy * We depend on the IOMMU being able to work with any physical 243ffcb6d16SRobin Murphy * address directly, so if the DMA layer suggests otherwise by 244ffcb6d16SRobin Murphy * translating or truncating them, that bodes very badly... 245f8d54961SRobin Murphy */ 246ffcb6d16SRobin Murphy if (dma != virt_to_phys(pages)) 247f8d54961SRobin Murphy goto out_unmap; 248f8d54961SRobin Murphy } 249f8d54961SRobin Murphy 250f8d54961SRobin Murphy return pages; 251f8d54961SRobin Murphy 252f8d54961SRobin Murphy out_unmap: 253f8d54961SRobin Murphy dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n"); 254f8d54961SRobin Murphy dma_unmap_single(dev, dma, size, DMA_TO_DEVICE); 255f8d54961SRobin Murphy out_free: 2564b123757SRobin Murphy __free_pages(p, order); 257f8d54961SRobin Murphy return NULL; 258f8d54961SRobin Murphy } 259f8d54961SRobin Murphy 260f8d54961SRobin Murphy static void __arm_lpae_free_pages(void *pages, size_t size, 261f8d54961SRobin Murphy struct io_pgtable_cfg *cfg) 262f8d54961SRobin Murphy { 2634f41845bSWill Deacon if (!cfg->coherent_walk) 264ffcb6d16SRobin Murphy dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages), 265f8d54961SRobin Murphy size, DMA_TO_DEVICE); 2664b123757SRobin Murphy free_pages((unsigned long)pages, get_order(size)); 267f8d54961SRobin Murphy } 268f8d54961SRobin Murphy 2692c3d273eSRobin Murphy static void __arm_lpae_sync_pte(arm_lpae_iopte *ptep, 2702c3d273eSRobin Murphy struct io_pgtable_cfg *cfg) 2712c3d273eSRobin Murphy { 2722c3d273eSRobin Murphy dma_sync_single_for_device(cfg->iommu_dev, __arm_lpae_dma_addr(ptep), 2732c3d273eSRobin Murphy sizeof(*ptep), DMA_TO_DEVICE); 2742c3d273eSRobin Murphy } 2752c3d273eSRobin Murphy 276f8d54961SRobin Murphy static void __arm_lpae_set_pte(arm_lpae_iopte *ptep, arm_lpae_iopte pte, 27787a91b15SRobin Murphy struct io_pgtable_cfg *cfg) 278f8d54961SRobin Murphy { 279f8d54961SRobin Murphy *ptep = pte; 280f8d54961SRobin Murphy 2814f41845bSWill Deacon if (!cfg->coherent_walk) 2822c3d273eSRobin Murphy __arm_lpae_sync_pte(ptep, cfg); 283f8d54961SRobin Murphy } 284f8d54961SRobin Murphy 285193e67c0SVivek Gautam static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data, 2863951c41aSWill Deacon struct iommu_iotlb_gather *gather, 287cf27ec93SWill Deacon unsigned long iova, size_t size, int lvl, 288cf27ec93SWill Deacon arm_lpae_iopte *ptep); 289cf27ec93SWill Deacon 290fb3a9579SRobin Murphy static void __arm_lpae_init_pte(struct arm_lpae_io_pgtable *data, 291fb3a9579SRobin Murphy phys_addr_t paddr, arm_lpae_iopte prot, 292fb3a9579SRobin Murphy int lvl, arm_lpae_iopte *ptep) 293fb3a9579SRobin Murphy { 294fb3a9579SRobin Murphy arm_lpae_iopte pte = prot; 295fb3a9579SRobin Murphy 296d08d42deSRob Herring if (data->iop.fmt != ARM_MALI_LPAE && lvl == ARM_LPAE_MAX_LEVELS - 1) 297fb3a9579SRobin Murphy pte |= ARM_LPAE_PTE_TYPE_PAGE; 298fb3a9579SRobin Murphy else 299fb3a9579SRobin Murphy pte |= ARM_LPAE_PTE_TYPE_BLOCK; 300fb3a9579SRobin Murphy 3016c89928fSRobin Murphy pte |= paddr_to_iopte(paddr, data); 302fb3a9579SRobin Murphy 303fb3a9579SRobin Murphy __arm_lpae_set_pte(ptep, pte, &data->iop.cfg); 304fb3a9579SRobin Murphy } 305fb3a9579SRobin Murphy 306e1d3c0fdSWill Deacon static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data, 307e1d3c0fdSWill Deacon unsigned long iova, phys_addr_t paddr, 308e1d3c0fdSWill Deacon arm_lpae_iopte prot, int lvl, 309e1d3c0fdSWill Deacon arm_lpae_iopte *ptep) 310e1d3c0fdSWill Deacon { 311fb3a9579SRobin Murphy arm_lpae_iopte pte = *ptep; 312e1d3c0fdSWill Deacon 313d08d42deSRob Herring if (iopte_leaf(pte, lvl, data->iop.fmt)) { 314cf27ec93SWill Deacon /* We require an unmap first */ 315fe4b991dSWill Deacon WARN_ON(!selftest_running); 316e1d3c0fdSWill Deacon return -EEXIST; 317fb3a9579SRobin Murphy } else if (iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_TABLE) { 318cf27ec93SWill Deacon /* 319cf27ec93SWill Deacon * We need to unmap and free the old table before 320cf27ec93SWill Deacon * overwriting it with a block entry. 321cf27ec93SWill Deacon */ 322cf27ec93SWill Deacon arm_lpae_iopte *tblp; 323cf27ec93SWill Deacon size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data); 324cf27ec93SWill Deacon 325cf27ec93SWill Deacon tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data); 3263951c41aSWill Deacon if (__arm_lpae_unmap(data, NULL, iova, sz, lvl, tblp) != sz) { 3273951c41aSWill Deacon WARN_ON(1); 328cf27ec93SWill Deacon return -EINVAL; 329fe4b991dSWill Deacon } 3303951c41aSWill Deacon } 331e1d3c0fdSWill Deacon 332fb3a9579SRobin Murphy __arm_lpae_init_pte(data, paddr, prot, lvl, ptep); 333e1d3c0fdSWill Deacon return 0; 334e1d3c0fdSWill Deacon } 335e1d3c0fdSWill Deacon 336fb3a9579SRobin Murphy static arm_lpae_iopte arm_lpae_install_table(arm_lpae_iopte *table, 337fb3a9579SRobin Murphy arm_lpae_iopte *ptep, 3382c3d273eSRobin Murphy arm_lpae_iopte curr, 339fb3a9579SRobin Murphy struct io_pgtable_cfg *cfg) 340fb3a9579SRobin Murphy { 3412c3d273eSRobin Murphy arm_lpae_iopte old, new; 342fb3a9579SRobin Murphy 343fb3a9579SRobin Murphy new = __pa(table) | ARM_LPAE_PTE_TYPE_TABLE; 344fb3a9579SRobin Murphy if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS) 345fb3a9579SRobin Murphy new |= ARM_LPAE_PTE_NSTABLE; 346fb3a9579SRobin Murphy 34777f34458SWill Deacon /* 34877f34458SWill Deacon * Ensure the table itself is visible before its PTE can be. 34977f34458SWill Deacon * Whilst we could get away with cmpxchg64_release below, this 35077f34458SWill Deacon * doesn't have any ordering semantics when !CONFIG_SMP. 35177f34458SWill Deacon */ 35277f34458SWill Deacon dma_wmb(); 3532c3d273eSRobin Murphy 3542c3d273eSRobin Murphy old = cmpxchg64_relaxed(ptep, curr, new); 3552c3d273eSRobin Murphy 3564f41845bSWill Deacon if (cfg->coherent_walk || (old & ARM_LPAE_PTE_SW_SYNC)) 3572c3d273eSRobin Murphy return old; 3582c3d273eSRobin Murphy 3592c3d273eSRobin Murphy /* Even if it's not ours, there's no point waiting; just kick it */ 3602c3d273eSRobin Murphy __arm_lpae_sync_pte(ptep, cfg); 3612c3d273eSRobin Murphy if (old == curr) 3622c3d273eSRobin Murphy WRITE_ONCE(*ptep, new | ARM_LPAE_PTE_SW_SYNC); 3632c3d273eSRobin Murphy 3642c3d273eSRobin Murphy return old; 365fb3a9579SRobin Murphy } 366fb3a9579SRobin Murphy 367e1d3c0fdSWill Deacon static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova, 368e1d3c0fdSWill Deacon phys_addr_t paddr, size_t size, arm_lpae_iopte prot, 369e1d3c0fdSWill Deacon int lvl, arm_lpae_iopte *ptep) 370e1d3c0fdSWill Deacon { 371e1d3c0fdSWill Deacon arm_lpae_iopte *cptep, pte; 372e1d3c0fdSWill Deacon size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data); 3732c3d273eSRobin Murphy size_t tblsz = ARM_LPAE_GRANULE(data); 374f8d54961SRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg; 375e1d3c0fdSWill Deacon 376e1d3c0fdSWill Deacon /* Find our entry at the current level */ 377e1d3c0fdSWill Deacon ptep += ARM_LPAE_LVL_IDX(iova, lvl, data); 378e1d3c0fdSWill Deacon 379e1d3c0fdSWill Deacon /* If we can install a leaf entry at this level, then do so */ 380f7b90d2cSRobin Murphy if (size == block_size) 381e1d3c0fdSWill Deacon return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep); 382e1d3c0fdSWill Deacon 383e1d3c0fdSWill Deacon /* We can't allocate tables at the final level */ 384e1d3c0fdSWill Deacon if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1)) 385e1d3c0fdSWill Deacon return -EINVAL; 386e1d3c0fdSWill Deacon 387e1d3c0fdSWill Deacon /* Grab a pointer to the next level */ 3882c3d273eSRobin Murphy pte = READ_ONCE(*ptep); 389e1d3c0fdSWill Deacon if (!pte) { 3902c3d273eSRobin Murphy cptep = __arm_lpae_alloc_pages(tblsz, GFP_ATOMIC, cfg); 391e1d3c0fdSWill Deacon if (!cptep) 392e1d3c0fdSWill Deacon return -ENOMEM; 393e1d3c0fdSWill Deacon 3942c3d273eSRobin Murphy pte = arm_lpae_install_table(cptep, ptep, 0, cfg); 3952c3d273eSRobin Murphy if (pte) 3962c3d273eSRobin Murphy __arm_lpae_free_pages(cptep, tblsz, cfg); 3974f41845bSWill Deacon } else if (!cfg->coherent_walk && !(pte & ARM_LPAE_PTE_SW_SYNC)) { 3982c3d273eSRobin Murphy __arm_lpae_sync_pte(ptep, cfg); 3992c3d273eSRobin Murphy } 4002c3d273eSRobin Murphy 401d08d42deSRob Herring if (pte && !iopte_leaf(pte, lvl, data->iop.fmt)) { 402e1d3c0fdSWill Deacon cptep = iopte_deref(pte, data); 4032c3d273eSRobin Murphy } else if (pte) { 404ed46e66cSOleksandr Tyshchenko /* We require an unmap first */ 405ed46e66cSOleksandr Tyshchenko WARN_ON(!selftest_running); 406ed46e66cSOleksandr Tyshchenko return -EEXIST; 407e1d3c0fdSWill Deacon } 408e1d3c0fdSWill Deacon 409e1d3c0fdSWill Deacon /* Rinse, repeat */ 410e1d3c0fdSWill Deacon return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep); 411e1d3c0fdSWill Deacon } 412e1d3c0fdSWill Deacon 413e1d3c0fdSWill Deacon static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data, 414e1d3c0fdSWill Deacon int prot) 415e1d3c0fdSWill Deacon { 416e1d3c0fdSWill Deacon arm_lpae_iopte pte; 417e1d3c0fdSWill Deacon 418e1d3c0fdSWill Deacon if (data->iop.fmt == ARM_64_LPAE_S1 || 419e1d3c0fdSWill Deacon data->iop.fmt == ARM_32_LPAE_S1) { 420e7468a23SJeremy Gebben pte = ARM_LPAE_PTE_nG; 421e1d3c0fdSWill Deacon if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ)) 422e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_AP_RDONLY; 423e7468a23SJeremy Gebben if (!(prot & IOMMU_PRIV)) 424e7468a23SJeremy Gebben pte |= ARM_LPAE_PTE_AP_UNPRIV; 425e1d3c0fdSWill Deacon } else { 426e1d3c0fdSWill Deacon pte = ARM_LPAE_PTE_HAP_FAULT; 427e1d3c0fdSWill Deacon if (prot & IOMMU_READ) 428e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_HAP_READ; 429e1d3c0fdSWill Deacon if (prot & IOMMU_WRITE) 430e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_HAP_WRITE; 431d08d42deSRob Herring } 432d08d42deSRob Herring 433d08d42deSRob Herring /* 434d08d42deSRob Herring * Note that this logic is structured to accommodate Mali LPAE 435d08d42deSRob Herring * having stage-1-like attributes but stage-2-like permissions. 436d08d42deSRob Herring */ 437d08d42deSRob Herring if (data->iop.fmt == ARM_64_LPAE_S2 || 438d08d42deSRob Herring data->iop.fmt == ARM_32_LPAE_S2) { 439fb948251SRobin Murphy if (prot & IOMMU_MMIO) 440fb948251SRobin Murphy pte |= ARM_LPAE_PTE_MEMATTR_DEV; 441fb948251SRobin Murphy else if (prot & IOMMU_CACHE) 442e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_MEMATTR_OIWB; 443e1d3c0fdSWill Deacon else 444e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_MEMATTR_NC; 445d08d42deSRob Herring } else { 446d08d42deSRob Herring if (prot & IOMMU_MMIO) 447d08d42deSRob Herring pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV 448d08d42deSRob Herring << ARM_LPAE_PTE_ATTRINDX_SHIFT); 449d08d42deSRob Herring else if (prot & IOMMU_CACHE) 450d08d42deSRob Herring pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE 451d08d42deSRob Herring << ARM_LPAE_PTE_ATTRINDX_SHIFT); 452dd5ddd3cSWill Deacon else if (prot & IOMMU_SYS_CACHE_ONLY) 45390ec7a76SVivek Gautam pte |= (ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE 45490ec7a76SVivek Gautam << ARM_LPAE_PTE_ATTRINDX_SHIFT); 455e1d3c0fdSWill Deacon } 456e1d3c0fdSWill Deacon 457*7618e479SRobin Murphy if (prot & IOMMU_CACHE) 458*7618e479SRobin Murphy pte |= ARM_LPAE_PTE_SH_IS; 459*7618e479SRobin Murphy else 460*7618e479SRobin Murphy pte |= ARM_LPAE_PTE_SH_OS; 461*7618e479SRobin Murphy 462e1d3c0fdSWill Deacon if (prot & IOMMU_NOEXEC) 463e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_XN; 464e1d3c0fdSWill Deacon 465*7618e479SRobin Murphy if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS) 466*7618e479SRobin Murphy pte |= ARM_LPAE_PTE_NS; 467*7618e479SRobin Murphy 468*7618e479SRobin Murphy if (data->iop.fmt != ARM_MALI_LPAE) 469*7618e479SRobin Murphy pte |= ARM_LPAE_PTE_AF; 470*7618e479SRobin Murphy 471e1d3c0fdSWill Deacon return pte; 472e1d3c0fdSWill Deacon } 473e1d3c0fdSWill Deacon 474e1d3c0fdSWill Deacon static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova, 475e1d3c0fdSWill Deacon phys_addr_t paddr, size_t size, int iommu_prot) 476e1d3c0fdSWill Deacon { 477e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 478f7b90d2cSRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg; 479e1d3c0fdSWill Deacon arm_lpae_iopte *ptep = data->pgd; 480594ab90fSRobin Murphy int ret, lvl = data->start_level; 481e1d3c0fdSWill Deacon arm_lpae_iopte prot; 482e1d3c0fdSWill Deacon 483e1d3c0fdSWill Deacon /* If no access, then nothing to do */ 484e1d3c0fdSWill Deacon if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE))) 485e1d3c0fdSWill Deacon return 0; 486e1d3c0fdSWill Deacon 487f7b90d2cSRobin Murphy if (WARN_ON(!size || (size & cfg->pgsize_bitmap) != size)) 488f7b90d2cSRobin Murphy return -EINVAL; 489f7b90d2cSRobin Murphy 49067f3e53dSRobin Murphy if (WARN_ON(iova >> data->iop.cfg.ias || paddr >> data->iop.cfg.oas)) 49176557391SRobin Murphy return -ERANGE; 49276557391SRobin Murphy 493e1d3c0fdSWill Deacon prot = arm_lpae_prot_to_pte(data, iommu_prot); 49487a91b15SRobin Murphy ret = __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep); 49587a91b15SRobin Murphy /* 49687a91b15SRobin Murphy * Synchronise all PTE updates for the new mapping before there's 49787a91b15SRobin Murphy * a chance for anything to kick off a table walk for the new iova. 49887a91b15SRobin Murphy */ 49987a91b15SRobin Murphy wmb(); 50087a91b15SRobin Murphy 50187a91b15SRobin Murphy return ret; 502e1d3c0fdSWill Deacon } 503e1d3c0fdSWill Deacon 504e1d3c0fdSWill Deacon static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl, 505e1d3c0fdSWill Deacon arm_lpae_iopte *ptep) 506e1d3c0fdSWill Deacon { 507e1d3c0fdSWill Deacon arm_lpae_iopte *start, *end; 508e1d3c0fdSWill Deacon unsigned long table_size; 509e1d3c0fdSWill Deacon 510594ab90fSRobin Murphy if (lvl == data->start_level) 511c79278c1SRobin Murphy table_size = ARM_LPAE_PGD_SIZE(data); 512e1d3c0fdSWill Deacon else 51306c610e8SRobin Murphy table_size = ARM_LPAE_GRANULE(data); 514e1d3c0fdSWill Deacon 515e1d3c0fdSWill Deacon start = ptep; 51612c2ab09SWill Deacon 51712c2ab09SWill Deacon /* Only leaf entries at the last level */ 51812c2ab09SWill Deacon if (lvl == ARM_LPAE_MAX_LEVELS - 1) 51912c2ab09SWill Deacon end = ptep; 52012c2ab09SWill Deacon else 521e1d3c0fdSWill Deacon end = (void *)ptep + table_size; 522e1d3c0fdSWill Deacon 523e1d3c0fdSWill Deacon while (ptep != end) { 524e1d3c0fdSWill Deacon arm_lpae_iopte pte = *ptep++; 525e1d3c0fdSWill Deacon 526d08d42deSRob Herring if (!pte || iopte_leaf(pte, lvl, data->iop.fmt)) 527e1d3c0fdSWill Deacon continue; 528e1d3c0fdSWill Deacon 529e1d3c0fdSWill Deacon __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data)); 530e1d3c0fdSWill Deacon } 531e1d3c0fdSWill Deacon 532f8d54961SRobin Murphy __arm_lpae_free_pages(start, table_size, &data->iop.cfg); 533e1d3c0fdSWill Deacon } 534e1d3c0fdSWill Deacon 535e1d3c0fdSWill Deacon static void arm_lpae_free_pgtable(struct io_pgtable *iop) 536e1d3c0fdSWill Deacon { 537e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop); 538e1d3c0fdSWill Deacon 539594ab90fSRobin Murphy __arm_lpae_free_pgtable(data, data->start_level, data->pgd); 540e1d3c0fdSWill Deacon kfree(data); 541e1d3c0fdSWill Deacon } 542e1d3c0fdSWill Deacon 543193e67c0SVivek Gautam static size_t arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data, 5443951c41aSWill Deacon struct iommu_iotlb_gather *gather, 545e1d3c0fdSWill Deacon unsigned long iova, size_t size, 546fb3a9579SRobin Murphy arm_lpae_iopte blk_pte, int lvl, 547fb3a9579SRobin Murphy arm_lpae_iopte *ptep) 548e1d3c0fdSWill Deacon { 549fb3a9579SRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg; 550fb3a9579SRobin Murphy arm_lpae_iopte pte, *tablep; 551e1d3c0fdSWill Deacon phys_addr_t blk_paddr; 552fb3a9579SRobin Murphy size_t tablesz = ARM_LPAE_GRANULE(data); 553fb3a9579SRobin Murphy size_t split_sz = ARM_LPAE_BLOCK_SIZE(lvl, data); 554fb3a9579SRobin Murphy int i, unmap_idx = -1; 555e1d3c0fdSWill Deacon 556fb3a9579SRobin Murphy if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS)) 557fb3a9579SRobin Murphy return 0; 558e1d3c0fdSWill Deacon 559fb3a9579SRobin Murphy tablep = __arm_lpae_alloc_pages(tablesz, GFP_ATOMIC, cfg); 560fb3a9579SRobin Murphy if (!tablep) 561fb3a9579SRobin Murphy return 0; /* Bytes unmapped */ 562e1d3c0fdSWill Deacon 563fb3a9579SRobin Murphy if (size == split_sz) 564fb3a9579SRobin Murphy unmap_idx = ARM_LPAE_LVL_IDX(iova, lvl, data); 565fb3a9579SRobin Murphy 5666c89928fSRobin Murphy blk_paddr = iopte_to_paddr(blk_pte, data); 567fb3a9579SRobin Murphy pte = iopte_prot(blk_pte); 568fb3a9579SRobin Murphy 569fb3a9579SRobin Murphy for (i = 0; i < tablesz / sizeof(pte); i++, blk_paddr += split_sz) { 570e1d3c0fdSWill Deacon /* Unmap! */ 571fb3a9579SRobin Murphy if (i == unmap_idx) 572e1d3c0fdSWill Deacon continue; 573e1d3c0fdSWill Deacon 574fb3a9579SRobin Murphy __arm_lpae_init_pte(data, blk_paddr, pte, lvl, &tablep[i]); 575e1d3c0fdSWill Deacon } 576e1d3c0fdSWill Deacon 5772c3d273eSRobin Murphy pte = arm_lpae_install_table(tablep, ptep, blk_pte, cfg); 5782c3d273eSRobin Murphy if (pte != blk_pte) { 5792c3d273eSRobin Murphy __arm_lpae_free_pages(tablep, tablesz, cfg); 5802c3d273eSRobin Murphy /* 5812c3d273eSRobin Murphy * We may race against someone unmapping another part of this 5822c3d273eSRobin Murphy * block, but anything else is invalid. We can't misinterpret 5832c3d273eSRobin Murphy * a page entry here since we're never at the last level. 5842c3d273eSRobin Murphy */ 5852c3d273eSRobin Murphy if (iopte_type(pte, lvl - 1) != ARM_LPAE_PTE_TYPE_TABLE) 5862c3d273eSRobin Murphy return 0; 5872c3d273eSRobin Murphy 5882c3d273eSRobin Murphy tablep = iopte_deref(pte, data); 58985c7a0f1SRobin Murphy } else if (unmap_idx >= 0) { 5903951c41aSWill Deacon io_pgtable_tlb_add_page(&data->iop, gather, iova, size); 591e1d3c0fdSWill Deacon return size; 592e1d3c0fdSWill Deacon } 593e1d3c0fdSWill Deacon 5943951c41aSWill Deacon return __arm_lpae_unmap(data, gather, iova, size, lvl, tablep); 59585c7a0f1SRobin Murphy } 59685c7a0f1SRobin Murphy 597193e67c0SVivek Gautam static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data, 5983951c41aSWill Deacon struct iommu_iotlb_gather *gather, 599e1d3c0fdSWill Deacon unsigned long iova, size_t size, int lvl, 600e1d3c0fdSWill Deacon arm_lpae_iopte *ptep) 601e1d3c0fdSWill Deacon { 602e1d3c0fdSWill Deacon arm_lpae_iopte pte; 603507e4c9dSRobin Murphy struct io_pgtable *iop = &data->iop; 604e1d3c0fdSWill Deacon 6052eb97c78SRobin Murphy /* Something went horribly wrong and we ran out of page table */ 6062eb97c78SRobin Murphy if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS)) 6072eb97c78SRobin Murphy return 0; 6082eb97c78SRobin Murphy 609e1d3c0fdSWill Deacon ptep += ARM_LPAE_LVL_IDX(iova, lvl, data); 6102c3d273eSRobin Murphy pte = READ_ONCE(*ptep); 6112eb97c78SRobin Murphy if (WARN_ON(!pte)) 612e1d3c0fdSWill Deacon return 0; 613e1d3c0fdSWill Deacon 614e1d3c0fdSWill Deacon /* If the size matches this level, we're in the right place */ 615fb3a9579SRobin Murphy if (size == ARM_LPAE_BLOCK_SIZE(lvl, data)) { 616507e4c9dSRobin Murphy __arm_lpae_set_pte(ptep, 0, &iop->cfg); 617e1d3c0fdSWill Deacon 618d08d42deSRob Herring if (!iopte_leaf(pte, lvl, iop->fmt)) { 619e1d3c0fdSWill Deacon /* Also flush any partial walks */ 62010b7a7d9SWill Deacon io_pgtable_tlb_flush_walk(iop, iova, size, 62110b7a7d9SWill Deacon ARM_LPAE_GRANULE(data)); 622e1d3c0fdSWill Deacon ptep = iopte_deref(pte, data); 623e1d3c0fdSWill Deacon __arm_lpae_free_pgtable(data, lvl + 1, ptep); 624b6b65ca2SZhen Lei } else if (iop->cfg.quirks & IO_PGTABLE_QUIRK_NON_STRICT) { 625b6b65ca2SZhen Lei /* 626b6b65ca2SZhen Lei * Order the PTE update against queueing the IOVA, to 627b6b65ca2SZhen Lei * guarantee that a flush callback from a different CPU 628b6b65ca2SZhen Lei * has observed it before the TLBIALL can be issued. 629b6b65ca2SZhen Lei */ 630b6b65ca2SZhen Lei smp_wmb(); 631e1d3c0fdSWill Deacon } else { 6323951c41aSWill Deacon io_pgtable_tlb_add_page(iop, gather, iova, size); 633e1d3c0fdSWill Deacon } 634e1d3c0fdSWill Deacon 635e1d3c0fdSWill Deacon return size; 636d08d42deSRob Herring } else if (iopte_leaf(pte, lvl, iop->fmt)) { 637e1d3c0fdSWill Deacon /* 638e1d3c0fdSWill Deacon * Insert a table at the next level to map the old region, 639e1d3c0fdSWill Deacon * minus the part we want to unmap 640e1d3c0fdSWill Deacon */ 6413951c41aSWill Deacon return arm_lpae_split_blk_unmap(data, gather, iova, size, pte, 642fb3a9579SRobin Murphy lvl + 1, ptep); 643e1d3c0fdSWill Deacon } 644e1d3c0fdSWill Deacon 645e1d3c0fdSWill Deacon /* Keep on walkin' */ 646e1d3c0fdSWill Deacon ptep = iopte_deref(pte, data); 6473951c41aSWill Deacon return __arm_lpae_unmap(data, gather, iova, size, lvl + 1, ptep); 648e1d3c0fdSWill Deacon } 649e1d3c0fdSWill Deacon 650193e67c0SVivek Gautam static size_t arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova, 651a2d3a382SWill Deacon size_t size, struct iommu_iotlb_gather *gather) 652e1d3c0fdSWill Deacon { 653e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 654f7b90d2cSRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg; 655e1d3c0fdSWill Deacon arm_lpae_iopte *ptep = data->pgd; 656e1d3c0fdSWill Deacon 657f7b90d2cSRobin Murphy if (WARN_ON(!size || (size & cfg->pgsize_bitmap) != size)) 658f7b90d2cSRobin Murphy return 0; 659f7b90d2cSRobin Murphy 66067f3e53dSRobin Murphy if (WARN_ON(iova >> data->iop.cfg.ias)) 66176557391SRobin Murphy return 0; 66276557391SRobin Murphy 663594ab90fSRobin Murphy return __arm_lpae_unmap(data, gather, iova, size, data->start_level, ptep); 664e1d3c0fdSWill Deacon } 665e1d3c0fdSWill Deacon 666e1d3c0fdSWill Deacon static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops, 667e1d3c0fdSWill Deacon unsigned long iova) 668e1d3c0fdSWill Deacon { 669e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 670e1d3c0fdSWill Deacon arm_lpae_iopte pte, *ptep = data->pgd; 671594ab90fSRobin Murphy int lvl = data->start_level; 672e1d3c0fdSWill Deacon 673e1d3c0fdSWill Deacon do { 674e1d3c0fdSWill Deacon /* Valid IOPTE pointer? */ 675e1d3c0fdSWill Deacon if (!ptep) 676e1d3c0fdSWill Deacon return 0; 677e1d3c0fdSWill Deacon 678e1d3c0fdSWill Deacon /* Grab the IOPTE we're interested in */ 6792c3d273eSRobin Murphy ptep += ARM_LPAE_LVL_IDX(iova, lvl, data); 6802c3d273eSRobin Murphy pte = READ_ONCE(*ptep); 681e1d3c0fdSWill Deacon 682e1d3c0fdSWill Deacon /* Valid entry? */ 683e1d3c0fdSWill Deacon if (!pte) 684e1d3c0fdSWill Deacon return 0; 685e1d3c0fdSWill Deacon 686e1d3c0fdSWill Deacon /* Leaf entry? */ 687d08d42deSRob Herring if (iopte_leaf(pte, lvl, data->iop.fmt)) 688e1d3c0fdSWill Deacon goto found_translation; 689e1d3c0fdSWill Deacon 690e1d3c0fdSWill Deacon /* Take it to the next level */ 691e1d3c0fdSWill Deacon ptep = iopte_deref(pte, data); 692e1d3c0fdSWill Deacon } while (++lvl < ARM_LPAE_MAX_LEVELS); 693e1d3c0fdSWill Deacon 694e1d3c0fdSWill Deacon /* Ran out of page tables to walk */ 695e1d3c0fdSWill Deacon return 0; 696e1d3c0fdSWill Deacon 697e1d3c0fdSWill Deacon found_translation: 6987c6d90e2SWill Deacon iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1); 6996c89928fSRobin Murphy return iopte_to_paddr(pte, data) | iova; 700e1d3c0fdSWill Deacon } 701e1d3c0fdSWill Deacon 702e1d3c0fdSWill Deacon static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg) 703e1d3c0fdSWill Deacon { 7046c89928fSRobin Murphy unsigned long granule, page_sizes; 7056c89928fSRobin Murphy unsigned int max_addr_bits = 48; 706e1d3c0fdSWill Deacon 707e1d3c0fdSWill Deacon /* 708e1d3c0fdSWill Deacon * We need to restrict the supported page sizes to match the 709e1d3c0fdSWill Deacon * translation regime for a particular granule. Aim to match 710e1d3c0fdSWill Deacon * the CPU page size if possible, otherwise prefer smaller sizes. 711e1d3c0fdSWill Deacon * While we're at it, restrict the block sizes to match the 712e1d3c0fdSWill Deacon * chosen granule. 713e1d3c0fdSWill Deacon */ 714e1d3c0fdSWill Deacon if (cfg->pgsize_bitmap & PAGE_SIZE) 715e1d3c0fdSWill Deacon granule = PAGE_SIZE; 716e1d3c0fdSWill Deacon else if (cfg->pgsize_bitmap & ~PAGE_MASK) 717e1d3c0fdSWill Deacon granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK); 718e1d3c0fdSWill Deacon else if (cfg->pgsize_bitmap & PAGE_MASK) 719e1d3c0fdSWill Deacon granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK); 720e1d3c0fdSWill Deacon else 721e1d3c0fdSWill Deacon granule = 0; 722e1d3c0fdSWill Deacon 723e1d3c0fdSWill Deacon switch (granule) { 724e1d3c0fdSWill Deacon case SZ_4K: 7256c89928fSRobin Murphy page_sizes = (SZ_4K | SZ_2M | SZ_1G); 726e1d3c0fdSWill Deacon break; 727e1d3c0fdSWill Deacon case SZ_16K: 7286c89928fSRobin Murphy page_sizes = (SZ_16K | SZ_32M); 729e1d3c0fdSWill Deacon break; 730e1d3c0fdSWill Deacon case SZ_64K: 7316c89928fSRobin Murphy max_addr_bits = 52; 7326c89928fSRobin Murphy page_sizes = (SZ_64K | SZ_512M); 7336c89928fSRobin Murphy if (cfg->oas > 48) 7346c89928fSRobin Murphy page_sizes |= 1ULL << 42; /* 4TB */ 735e1d3c0fdSWill Deacon break; 736e1d3c0fdSWill Deacon default: 7376c89928fSRobin Murphy page_sizes = 0; 738e1d3c0fdSWill Deacon } 7396c89928fSRobin Murphy 7406c89928fSRobin Murphy cfg->pgsize_bitmap &= page_sizes; 7416c89928fSRobin Murphy cfg->ias = min(cfg->ias, max_addr_bits); 7426c89928fSRobin Murphy cfg->oas = min(cfg->oas, max_addr_bits); 743e1d3c0fdSWill Deacon } 744e1d3c0fdSWill Deacon 745e1d3c0fdSWill Deacon static struct arm_lpae_io_pgtable * 746e1d3c0fdSWill Deacon arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg) 747e1d3c0fdSWill Deacon { 748e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data; 7495fb190b0SRobin Murphy int levels, va_bits, pg_shift; 750e1d3c0fdSWill Deacon 751e1d3c0fdSWill Deacon arm_lpae_restrict_pgsizes(cfg); 752e1d3c0fdSWill Deacon 753e1d3c0fdSWill Deacon if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K))) 754e1d3c0fdSWill Deacon return NULL; 755e1d3c0fdSWill Deacon 756e1d3c0fdSWill Deacon if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS) 757e1d3c0fdSWill Deacon return NULL; 758e1d3c0fdSWill Deacon 759e1d3c0fdSWill Deacon if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS) 760e1d3c0fdSWill Deacon return NULL; 761e1d3c0fdSWill Deacon 762ffcb6d16SRobin Murphy if (!selftest_running && cfg->iommu_dev->dma_pfn_offset) { 763ffcb6d16SRobin Murphy dev_err(cfg->iommu_dev, "Cannot accommodate DMA offset for IOMMU page tables\n"); 764ffcb6d16SRobin Murphy return NULL; 765ffcb6d16SRobin Murphy } 766ffcb6d16SRobin Murphy 767e1d3c0fdSWill Deacon data = kmalloc(sizeof(*data), GFP_KERNEL); 768e1d3c0fdSWill Deacon if (!data) 769e1d3c0fdSWill Deacon return NULL; 770e1d3c0fdSWill Deacon 7715fb190b0SRobin Murphy pg_shift = __ffs(cfg->pgsize_bitmap); 7725fb190b0SRobin Murphy data->bits_per_level = pg_shift - ilog2(sizeof(arm_lpae_iopte)); 773e1d3c0fdSWill Deacon 7745fb190b0SRobin Murphy va_bits = cfg->ias - pg_shift; 775594ab90fSRobin Murphy levels = DIV_ROUND_UP(va_bits, data->bits_per_level); 776594ab90fSRobin Murphy data->start_level = ARM_LPAE_MAX_LEVELS - levels; 777e1d3c0fdSWill Deacon 778e1d3c0fdSWill Deacon /* Calculate the actual size of our pgd (without concatenation) */ 779c79278c1SRobin Murphy data->pgd_bits = va_bits - (data->bits_per_level * (levels - 1)); 780e1d3c0fdSWill Deacon 781e1d3c0fdSWill Deacon data->iop.ops = (struct io_pgtable_ops) { 782e1d3c0fdSWill Deacon .map = arm_lpae_map, 783e1d3c0fdSWill Deacon .unmap = arm_lpae_unmap, 784e1d3c0fdSWill Deacon .iova_to_phys = arm_lpae_iova_to_phys, 785e1d3c0fdSWill Deacon }; 786e1d3c0fdSWill Deacon 787e1d3c0fdSWill Deacon return data; 788e1d3c0fdSWill Deacon } 789e1d3c0fdSWill Deacon 790e1d3c0fdSWill Deacon static struct io_pgtable * 791e1d3c0fdSWill Deacon arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie) 792e1d3c0fdSWill Deacon { 793e1d3c0fdSWill Deacon u64 reg; 7943850db49SRobin Murphy struct arm_lpae_io_pgtable *data; 795e1d3c0fdSWill Deacon 7964f41845bSWill Deacon if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS | 797b6b65ca2SZhen Lei IO_PGTABLE_QUIRK_NON_STRICT)) 7983850db49SRobin Murphy return NULL; 7993850db49SRobin Murphy 8003850db49SRobin Murphy data = arm_lpae_alloc_pgtable(cfg); 801e1d3c0fdSWill Deacon if (!data) 802e1d3c0fdSWill Deacon return NULL; 803e1d3c0fdSWill Deacon 804e1d3c0fdSWill Deacon /* TCR */ 8059e6ea59fSBjorn Andersson if (cfg->coherent_walk) { 806e1d3c0fdSWill Deacon reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) | 807e1d3c0fdSWill Deacon (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) | 808e1d3c0fdSWill Deacon (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT); 8099e6ea59fSBjorn Andersson } else { 8109e6ea59fSBjorn Andersson reg = (ARM_LPAE_TCR_SH_OS << ARM_LPAE_TCR_SH0_SHIFT) | 8119e6ea59fSBjorn Andersson (ARM_LPAE_TCR_RGN_NC << ARM_LPAE_TCR_IRGN0_SHIFT) | 8129e6ea59fSBjorn Andersson (ARM_LPAE_TCR_RGN_NC << ARM_LPAE_TCR_ORGN0_SHIFT); 8139e6ea59fSBjorn Andersson } 814e1d3c0fdSWill Deacon 81506c610e8SRobin Murphy switch (ARM_LPAE_GRANULE(data)) { 816e1d3c0fdSWill Deacon case SZ_4K: 817e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_4K; 818e1d3c0fdSWill Deacon break; 819e1d3c0fdSWill Deacon case SZ_16K: 820e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_16K; 821e1d3c0fdSWill Deacon break; 822e1d3c0fdSWill Deacon case SZ_64K: 823e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_64K; 824e1d3c0fdSWill Deacon break; 825e1d3c0fdSWill Deacon } 826e1d3c0fdSWill Deacon 827e1d3c0fdSWill Deacon switch (cfg->oas) { 828e1d3c0fdSWill Deacon case 32: 829e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT); 830e1d3c0fdSWill Deacon break; 831e1d3c0fdSWill Deacon case 36: 832e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT); 833e1d3c0fdSWill Deacon break; 834e1d3c0fdSWill Deacon case 40: 835e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT); 836e1d3c0fdSWill Deacon break; 837e1d3c0fdSWill Deacon case 42: 838e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT); 839e1d3c0fdSWill Deacon break; 840e1d3c0fdSWill Deacon case 44: 841e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT); 842e1d3c0fdSWill Deacon break; 843e1d3c0fdSWill Deacon case 48: 844e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT); 845e1d3c0fdSWill Deacon break; 8466c89928fSRobin Murphy case 52: 8476c89928fSRobin Murphy reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_IPS_SHIFT); 8486c89928fSRobin Murphy break; 849e1d3c0fdSWill Deacon default: 850e1d3c0fdSWill Deacon goto out_free_data; 851e1d3c0fdSWill Deacon } 852e1d3c0fdSWill Deacon 853e1d3c0fdSWill Deacon reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT; 85463979b8dSWill Deacon 85563979b8dSWill Deacon /* Disable speculative walks through TTBR1 */ 85663979b8dSWill Deacon reg |= ARM_LPAE_TCR_EPD1; 857e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.tcr = reg; 858e1d3c0fdSWill Deacon 859e1d3c0fdSWill Deacon /* MAIRs */ 860e1d3c0fdSWill Deacon reg = (ARM_LPAE_MAIR_ATTR_NC 861e1d3c0fdSWill Deacon << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) | 862e1d3c0fdSWill Deacon (ARM_LPAE_MAIR_ATTR_WBRWA 863e1d3c0fdSWill Deacon << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) | 864e1d3c0fdSWill Deacon (ARM_LPAE_MAIR_ATTR_DEVICE 86590ec7a76SVivek Gautam << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV)) | 86690ec7a76SVivek Gautam (ARM_LPAE_MAIR_ATTR_INC_OWBRWA 86790ec7a76SVivek Gautam << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE)); 868e1d3c0fdSWill Deacon 869205577abSRobin Murphy cfg->arm_lpae_s1_cfg.mair = reg; 870e1d3c0fdSWill Deacon 871e1d3c0fdSWill Deacon /* Looking good; allocate a pgd */ 872c79278c1SRobin Murphy data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data), 873c79278c1SRobin Murphy GFP_KERNEL, cfg); 874e1d3c0fdSWill Deacon if (!data->pgd) 875e1d3c0fdSWill Deacon goto out_free_data; 876e1d3c0fdSWill Deacon 87787a91b15SRobin Murphy /* Ensure the empty pgd is visible before any actual TTBR write */ 87887a91b15SRobin Murphy wmb(); 879e1d3c0fdSWill Deacon 880d1e5f26fSRobin Murphy /* TTBR */ 881d1e5f26fSRobin Murphy cfg->arm_lpae_s1_cfg.ttbr = virt_to_phys(data->pgd); 882e1d3c0fdSWill Deacon return &data->iop; 883e1d3c0fdSWill Deacon 884e1d3c0fdSWill Deacon out_free_data: 885e1d3c0fdSWill Deacon kfree(data); 886e1d3c0fdSWill Deacon return NULL; 887e1d3c0fdSWill Deacon } 888e1d3c0fdSWill Deacon 889e1d3c0fdSWill Deacon static struct io_pgtable * 890e1d3c0fdSWill Deacon arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie) 891e1d3c0fdSWill Deacon { 892e1d3c0fdSWill Deacon u64 reg, sl; 8933850db49SRobin Murphy struct arm_lpae_io_pgtable *data; 894e1d3c0fdSWill Deacon 8953850db49SRobin Murphy /* The NS quirk doesn't apply at stage 2 */ 8964f41845bSWill Deacon if (cfg->quirks & ~(IO_PGTABLE_QUIRK_NON_STRICT)) 8973850db49SRobin Murphy return NULL; 8983850db49SRobin Murphy 8993850db49SRobin Murphy data = arm_lpae_alloc_pgtable(cfg); 900e1d3c0fdSWill Deacon if (!data) 901e1d3c0fdSWill Deacon return NULL; 902e1d3c0fdSWill Deacon 903e1d3c0fdSWill Deacon /* 904e1d3c0fdSWill Deacon * Concatenate PGDs at level 1 if possible in order to reduce 905e1d3c0fdSWill Deacon * the depth of the stage-2 walk. 906e1d3c0fdSWill Deacon */ 907594ab90fSRobin Murphy if (data->start_level == 0) { 908e1d3c0fdSWill Deacon unsigned long pgd_pages; 909e1d3c0fdSWill Deacon 910c79278c1SRobin Murphy pgd_pages = ARM_LPAE_PGD_SIZE(data) / sizeof(arm_lpae_iopte); 911e1d3c0fdSWill Deacon if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) { 912c79278c1SRobin Murphy data->pgd_bits += data->bits_per_level; 913594ab90fSRobin Murphy data->start_level++; 914e1d3c0fdSWill Deacon } 915e1d3c0fdSWill Deacon } 916e1d3c0fdSWill Deacon 917e1d3c0fdSWill Deacon /* VTCR */ 91830d2acb6SWill Deacon reg = ARM_64_LPAE_S2_TCR_RES1; 91930d2acb6SWill Deacon if (cfg->coherent_walk) { 92030d2acb6SWill Deacon reg |= (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) | 921e1d3c0fdSWill Deacon (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) | 922e1d3c0fdSWill Deacon (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT); 92330d2acb6SWill Deacon } else { 92430d2acb6SWill Deacon reg |= (ARM_LPAE_TCR_SH_OS << ARM_LPAE_TCR_SH0_SHIFT) | 92530d2acb6SWill Deacon (ARM_LPAE_TCR_RGN_NC << ARM_LPAE_TCR_IRGN0_SHIFT) | 92630d2acb6SWill Deacon (ARM_LPAE_TCR_RGN_NC << ARM_LPAE_TCR_ORGN0_SHIFT); 92730d2acb6SWill Deacon } 928e1d3c0fdSWill Deacon 929594ab90fSRobin Murphy sl = data->start_level; 930e1d3c0fdSWill Deacon 93106c610e8SRobin Murphy switch (ARM_LPAE_GRANULE(data)) { 932e1d3c0fdSWill Deacon case SZ_4K: 933e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_4K; 934e1d3c0fdSWill Deacon sl++; /* SL0 format is different for 4K granule size */ 935e1d3c0fdSWill Deacon break; 936e1d3c0fdSWill Deacon case SZ_16K: 937e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_16K; 938e1d3c0fdSWill Deacon break; 939e1d3c0fdSWill Deacon case SZ_64K: 940e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_64K; 941e1d3c0fdSWill Deacon break; 942e1d3c0fdSWill Deacon } 943e1d3c0fdSWill Deacon 944e1d3c0fdSWill Deacon switch (cfg->oas) { 945e1d3c0fdSWill Deacon case 32: 946e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT); 947e1d3c0fdSWill Deacon break; 948e1d3c0fdSWill Deacon case 36: 949e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT); 950e1d3c0fdSWill Deacon break; 951e1d3c0fdSWill Deacon case 40: 952e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT); 953e1d3c0fdSWill Deacon break; 954e1d3c0fdSWill Deacon case 42: 955e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT); 956e1d3c0fdSWill Deacon break; 957e1d3c0fdSWill Deacon case 44: 958e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT); 959e1d3c0fdSWill Deacon break; 960e1d3c0fdSWill Deacon case 48: 961e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT); 962e1d3c0fdSWill Deacon break; 9636c89928fSRobin Murphy case 52: 9646c89928fSRobin Murphy reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_PS_SHIFT); 9656c89928fSRobin Murphy break; 966e1d3c0fdSWill Deacon default: 967e1d3c0fdSWill Deacon goto out_free_data; 968e1d3c0fdSWill Deacon } 969e1d3c0fdSWill Deacon 970e1d3c0fdSWill Deacon reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT; 971e1d3c0fdSWill Deacon reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT; 972e1d3c0fdSWill Deacon cfg->arm_lpae_s2_cfg.vtcr = reg; 973e1d3c0fdSWill Deacon 974e1d3c0fdSWill Deacon /* Allocate pgd pages */ 975c79278c1SRobin Murphy data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data), 976c79278c1SRobin Murphy GFP_KERNEL, cfg); 977e1d3c0fdSWill Deacon if (!data->pgd) 978e1d3c0fdSWill Deacon goto out_free_data; 979e1d3c0fdSWill Deacon 98087a91b15SRobin Murphy /* Ensure the empty pgd is visible before any actual TTBR write */ 98187a91b15SRobin Murphy wmb(); 982e1d3c0fdSWill Deacon 983e1d3c0fdSWill Deacon /* VTTBR */ 984e1d3c0fdSWill Deacon cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd); 985e1d3c0fdSWill Deacon return &data->iop; 986e1d3c0fdSWill Deacon 987e1d3c0fdSWill Deacon out_free_data: 988e1d3c0fdSWill Deacon kfree(data); 989e1d3c0fdSWill Deacon return NULL; 990e1d3c0fdSWill Deacon } 991e1d3c0fdSWill Deacon 992e1d3c0fdSWill Deacon static struct io_pgtable * 993e1d3c0fdSWill Deacon arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie) 994e1d3c0fdSWill Deacon { 995e1d3c0fdSWill Deacon struct io_pgtable *iop; 996e1d3c0fdSWill Deacon 997e1d3c0fdSWill Deacon if (cfg->ias > 32 || cfg->oas > 40) 998e1d3c0fdSWill Deacon return NULL; 999e1d3c0fdSWill Deacon 1000e1d3c0fdSWill Deacon cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G); 1001e1d3c0fdSWill Deacon iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie); 1002e1d3c0fdSWill Deacon if (iop) { 1003e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE; 1004e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff; 1005e1d3c0fdSWill Deacon } 1006e1d3c0fdSWill Deacon 1007e1d3c0fdSWill Deacon return iop; 1008e1d3c0fdSWill Deacon } 1009e1d3c0fdSWill Deacon 1010e1d3c0fdSWill Deacon static struct io_pgtable * 1011e1d3c0fdSWill Deacon arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie) 1012e1d3c0fdSWill Deacon { 1013e1d3c0fdSWill Deacon struct io_pgtable *iop; 1014e1d3c0fdSWill Deacon 1015e1d3c0fdSWill Deacon if (cfg->ias > 40 || cfg->oas > 40) 1016e1d3c0fdSWill Deacon return NULL; 1017e1d3c0fdSWill Deacon 1018e1d3c0fdSWill Deacon cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G); 1019e1d3c0fdSWill Deacon iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie); 1020e1d3c0fdSWill Deacon if (iop) 1021e1d3c0fdSWill Deacon cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff; 1022e1d3c0fdSWill Deacon 1023e1d3c0fdSWill Deacon return iop; 1024e1d3c0fdSWill Deacon } 1025e1d3c0fdSWill Deacon 1026d08d42deSRob Herring static struct io_pgtable * 1027d08d42deSRob Herring arm_mali_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg, void *cookie) 1028d08d42deSRob Herring { 102952f325f4SRobin Murphy struct arm_lpae_io_pgtable *data; 1030d08d42deSRob Herring 103152f325f4SRobin Murphy /* No quirks for Mali (hopefully) */ 103252f325f4SRobin Murphy if (cfg->quirks) 103352f325f4SRobin Murphy return NULL; 1034d08d42deSRob Herring 10351be08f45SRobin Murphy if (cfg->ias > 48 || cfg->oas > 40) 1036d08d42deSRob Herring return NULL; 1037d08d42deSRob Herring 1038d08d42deSRob Herring cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G); 1039d08d42deSRob Herring 104052f325f4SRobin Murphy data = arm_lpae_alloc_pgtable(cfg); 104152f325f4SRobin Murphy if (!data) 104252f325f4SRobin Murphy return NULL; 1043d08d42deSRob Herring 10441be08f45SRobin Murphy /* Mali seems to need a full 4-level table regardless of IAS */ 1045594ab90fSRobin Murphy if (data->start_level > 0) { 1046594ab90fSRobin Murphy data->start_level = 0; 1047c79278c1SRobin Murphy data->pgd_bits = 0; 10481be08f45SRobin Murphy } 104952f325f4SRobin Murphy /* 105052f325f4SRobin Murphy * MEMATTR: Mali has no actual notion of a non-cacheable type, so the 105152f325f4SRobin Murphy * best we can do is mimic the out-of-tree driver and hope that the 105252f325f4SRobin Murphy * "implementation-defined caching policy" is good enough. Similarly, 105352f325f4SRobin Murphy * we'll use it for the sake of a valid attribute for our 'device' 105452f325f4SRobin Murphy * index, although callers should never request that in practice. 105552f325f4SRobin Murphy */ 105652f325f4SRobin Murphy cfg->arm_mali_lpae_cfg.memattr = 105752f325f4SRobin Murphy (ARM_MALI_LPAE_MEMATTR_IMP_DEF 105852f325f4SRobin Murphy << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) | 105952f325f4SRobin Murphy (ARM_MALI_LPAE_MEMATTR_WRITE_ALLOC 106052f325f4SRobin Murphy << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) | 106152f325f4SRobin Murphy (ARM_MALI_LPAE_MEMATTR_IMP_DEF 106252f325f4SRobin Murphy << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV)); 106352f325f4SRobin Murphy 1064c79278c1SRobin Murphy data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data), GFP_KERNEL, 1065c79278c1SRobin Murphy cfg); 106652f325f4SRobin Murphy if (!data->pgd) 106752f325f4SRobin Murphy goto out_free_data; 106852f325f4SRobin Murphy 106952f325f4SRobin Murphy /* Ensure the empty pgd is visible before TRANSTAB can be written */ 107052f325f4SRobin Murphy wmb(); 107152f325f4SRobin Murphy 107252f325f4SRobin Murphy cfg->arm_mali_lpae_cfg.transtab = virt_to_phys(data->pgd) | 1073d08d42deSRob Herring ARM_MALI_LPAE_TTBR_READ_INNER | 1074d08d42deSRob Herring ARM_MALI_LPAE_TTBR_ADRMODE_TABLE; 107552f325f4SRobin Murphy return &data->iop; 1076d08d42deSRob Herring 107752f325f4SRobin Murphy out_free_data: 107852f325f4SRobin Murphy kfree(data); 107952f325f4SRobin Murphy return NULL; 1080d08d42deSRob Herring } 1081d08d42deSRob Herring 1082e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = { 1083e1d3c0fdSWill Deacon .alloc = arm_64_lpae_alloc_pgtable_s1, 1084e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1085e1d3c0fdSWill Deacon }; 1086e1d3c0fdSWill Deacon 1087e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = { 1088e1d3c0fdSWill Deacon .alloc = arm_64_lpae_alloc_pgtable_s2, 1089e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1090e1d3c0fdSWill Deacon }; 1091e1d3c0fdSWill Deacon 1092e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = { 1093e1d3c0fdSWill Deacon .alloc = arm_32_lpae_alloc_pgtable_s1, 1094e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1095e1d3c0fdSWill Deacon }; 1096e1d3c0fdSWill Deacon 1097e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = { 1098e1d3c0fdSWill Deacon .alloc = arm_32_lpae_alloc_pgtable_s2, 1099e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1100e1d3c0fdSWill Deacon }; 1101fe4b991dSWill Deacon 1102d08d42deSRob Herring struct io_pgtable_init_fns io_pgtable_arm_mali_lpae_init_fns = { 1103d08d42deSRob Herring .alloc = arm_mali_lpae_alloc_pgtable, 1104d08d42deSRob Herring .free = arm_lpae_free_pgtable, 1105d08d42deSRob Herring }; 1106d08d42deSRob Herring 1107fe4b991dSWill Deacon #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST 1108fe4b991dSWill Deacon 1109b5813c16SRobin Murphy static struct io_pgtable_cfg *cfg_cookie __initdata; 1110fe4b991dSWill Deacon 1111b5813c16SRobin Murphy static void __init dummy_tlb_flush_all(void *cookie) 1112fe4b991dSWill Deacon { 1113fe4b991dSWill Deacon WARN_ON(cookie != cfg_cookie); 1114fe4b991dSWill Deacon } 1115fe4b991dSWill Deacon 1116b5813c16SRobin Murphy static void __init dummy_tlb_flush(unsigned long iova, size_t size, 1117b5813c16SRobin Murphy size_t granule, void *cookie) 1118fe4b991dSWill Deacon { 1119fe4b991dSWill Deacon WARN_ON(cookie != cfg_cookie); 1120fe4b991dSWill Deacon WARN_ON(!(size & cfg_cookie->pgsize_bitmap)); 1121fe4b991dSWill Deacon } 1122fe4b991dSWill Deacon 1123b5813c16SRobin Murphy static void __init dummy_tlb_add_page(struct iommu_iotlb_gather *gather, 1124b5813c16SRobin Murphy unsigned long iova, size_t granule, 1125b5813c16SRobin Murphy void *cookie) 112610b7a7d9SWill Deacon { 1127abfd6fe0SWill Deacon dummy_tlb_flush(iova, granule, granule, cookie); 112810b7a7d9SWill Deacon } 112910b7a7d9SWill Deacon 1130298f7889SWill Deacon static const struct iommu_flush_ops dummy_tlb_ops __initconst = { 1131fe4b991dSWill Deacon .tlb_flush_all = dummy_tlb_flush_all, 113210b7a7d9SWill Deacon .tlb_flush_walk = dummy_tlb_flush, 113310b7a7d9SWill Deacon .tlb_flush_leaf = dummy_tlb_flush, 1134abfd6fe0SWill Deacon .tlb_add_page = dummy_tlb_add_page, 1135fe4b991dSWill Deacon }; 1136fe4b991dSWill Deacon 1137fe4b991dSWill Deacon static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops) 1138fe4b991dSWill Deacon { 1139fe4b991dSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 1140fe4b991dSWill Deacon struct io_pgtable_cfg *cfg = &data->iop.cfg; 1141fe4b991dSWill Deacon 1142fe4b991dSWill Deacon pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n", 1143fe4b991dSWill Deacon cfg->pgsize_bitmap, cfg->ias); 11445fb190b0SRobin Murphy pr_err("data: %d levels, 0x%zx pgd_size, %u pg_shift, %u bits_per_level, pgd @ %p\n", 1145c79278c1SRobin Murphy ARM_LPAE_MAX_LEVELS - data->start_level, ARM_LPAE_PGD_SIZE(data), 11465fb190b0SRobin Murphy ilog2(ARM_LPAE_GRANULE(data)), data->bits_per_level, data->pgd); 1147fe4b991dSWill Deacon } 1148fe4b991dSWill Deacon 1149fe4b991dSWill Deacon #define __FAIL(ops, i) ({ \ 1150fe4b991dSWill Deacon WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \ 1151fe4b991dSWill Deacon arm_lpae_dump_ops(ops); \ 1152fe4b991dSWill Deacon selftest_running = false; \ 1153fe4b991dSWill Deacon -EFAULT; \ 1154fe4b991dSWill Deacon }) 1155fe4b991dSWill Deacon 1156fe4b991dSWill Deacon static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg) 1157fe4b991dSWill Deacon { 11589062c1d0SChristophe JAILLET static const enum io_pgtable_fmt fmts[] __initconst = { 1159fe4b991dSWill Deacon ARM_64_LPAE_S1, 1160fe4b991dSWill Deacon ARM_64_LPAE_S2, 1161fe4b991dSWill Deacon }; 1162fe4b991dSWill Deacon 1163fe4b991dSWill Deacon int i, j; 1164fe4b991dSWill Deacon unsigned long iova; 1165fe4b991dSWill Deacon size_t size; 1166fe4b991dSWill Deacon struct io_pgtable_ops *ops; 1167fe4b991dSWill Deacon 1168fe4b991dSWill Deacon selftest_running = true; 1169fe4b991dSWill Deacon 1170fe4b991dSWill Deacon for (i = 0; i < ARRAY_SIZE(fmts); ++i) { 1171fe4b991dSWill Deacon cfg_cookie = cfg; 1172fe4b991dSWill Deacon ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg); 1173fe4b991dSWill Deacon if (!ops) { 1174fe4b991dSWill Deacon pr_err("selftest: failed to allocate io pgtable ops\n"); 1175fe4b991dSWill Deacon return -ENOMEM; 1176fe4b991dSWill Deacon } 1177fe4b991dSWill Deacon 1178fe4b991dSWill Deacon /* 1179fe4b991dSWill Deacon * Initial sanity checks. 1180fe4b991dSWill Deacon * Empty page tables shouldn't provide any translations. 1181fe4b991dSWill Deacon */ 1182fe4b991dSWill Deacon if (ops->iova_to_phys(ops, 42)) 1183fe4b991dSWill Deacon return __FAIL(ops, i); 1184fe4b991dSWill Deacon 1185fe4b991dSWill Deacon if (ops->iova_to_phys(ops, SZ_1G + 42)) 1186fe4b991dSWill Deacon return __FAIL(ops, i); 1187fe4b991dSWill Deacon 1188fe4b991dSWill Deacon if (ops->iova_to_phys(ops, SZ_2G + 42)) 1189fe4b991dSWill Deacon return __FAIL(ops, i); 1190fe4b991dSWill Deacon 1191fe4b991dSWill Deacon /* 1192fe4b991dSWill Deacon * Distinct mappings of different granule sizes. 1193fe4b991dSWill Deacon */ 1194fe4b991dSWill Deacon iova = 0; 11954ae8a5c5SKefeng Wang for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) { 1196fe4b991dSWill Deacon size = 1UL << j; 1197fe4b991dSWill Deacon 1198fe4b991dSWill Deacon if (ops->map(ops, iova, iova, size, IOMMU_READ | 1199fe4b991dSWill Deacon IOMMU_WRITE | 1200fe4b991dSWill Deacon IOMMU_NOEXEC | 1201fe4b991dSWill Deacon IOMMU_CACHE)) 1202fe4b991dSWill Deacon return __FAIL(ops, i); 1203fe4b991dSWill Deacon 1204fe4b991dSWill Deacon /* Overlapping mappings */ 1205fe4b991dSWill Deacon if (!ops->map(ops, iova, iova + size, size, 1206fe4b991dSWill Deacon IOMMU_READ | IOMMU_NOEXEC)) 1207fe4b991dSWill Deacon return __FAIL(ops, i); 1208fe4b991dSWill Deacon 1209fe4b991dSWill Deacon if (ops->iova_to_phys(ops, iova + 42) != (iova + 42)) 1210fe4b991dSWill Deacon return __FAIL(ops, i); 1211fe4b991dSWill Deacon 1212fe4b991dSWill Deacon iova += SZ_1G; 1213fe4b991dSWill Deacon } 1214fe4b991dSWill Deacon 1215fe4b991dSWill Deacon /* Partial unmap */ 1216fe4b991dSWill Deacon size = 1UL << __ffs(cfg->pgsize_bitmap); 1217a2d3a382SWill Deacon if (ops->unmap(ops, SZ_1G + size, size, NULL) != size) 1218fe4b991dSWill Deacon return __FAIL(ops, i); 1219fe4b991dSWill Deacon 1220fe4b991dSWill Deacon /* Remap of partial unmap */ 1221fe4b991dSWill Deacon if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ)) 1222fe4b991dSWill Deacon return __FAIL(ops, i); 1223fe4b991dSWill Deacon 1224fe4b991dSWill Deacon if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42)) 1225fe4b991dSWill Deacon return __FAIL(ops, i); 1226fe4b991dSWill Deacon 1227fe4b991dSWill Deacon /* Full unmap */ 1228fe4b991dSWill Deacon iova = 0; 1229f793b13eSYueHaibing for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) { 1230fe4b991dSWill Deacon size = 1UL << j; 1231fe4b991dSWill Deacon 1232a2d3a382SWill Deacon if (ops->unmap(ops, iova, size, NULL) != size) 1233fe4b991dSWill Deacon return __FAIL(ops, i); 1234fe4b991dSWill Deacon 1235fe4b991dSWill Deacon if (ops->iova_to_phys(ops, iova + 42)) 1236fe4b991dSWill Deacon return __FAIL(ops, i); 1237fe4b991dSWill Deacon 1238fe4b991dSWill Deacon /* Remap full block */ 1239fe4b991dSWill Deacon if (ops->map(ops, iova, iova, size, IOMMU_WRITE)) 1240fe4b991dSWill Deacon return __FAIL(ops, i); 1241fe4b991dSWill Deacon 1242fe4b991dSWill Deacon if (ops->iova_to_phys(ops, iova + 42) != (iova + 42)) 1243fe4b991dSWill Deacon return __FAIL(ops, i); 1244fe4b991dSWill Deacon 1245fe4b991dSWill Deacon iova += SZ_1G; 1246fe4b991dSWill Deacon } 1247fe4b991dSWill Deacon 1248fe4b991dSWill Deacon free_io_pgtable_ops(ops); 1249fe4b991dSWill Deacon } 1250fe4b991dSWill Deacon 1251fe4b991dSWill Deacon selftest_running = false; 1252fe4b991dSWill Deacon return 0; 1253fe4b991dSWill Deacon } 1254fe4b991dSWill Deacon 1255fe4b991dSWill Deacon static int __init arm_lpae_do_selftests(void) 1256fe4b991dSWill Deacon { 12579062c1d0SChristophe JAILLET static const unsigned long pgsize[] __initconst = { 1258fe4b991dSWill Deacon SZ_4K | SZ_2M | SZ_1G, 1259fe4b991dSWill Deacon SZ_16K | SZ_32M, 1260fe4b991dSWill Deacon SZ_64K | SZ_512M, 1261fe4b991dSWill Deacon }; 1262fe4b991dSWill Deacon 12639062c1d0SChristophe JAILLET static const unsigned int ias[] __initconst = { 1264fe4b991dSWill Deacon 32, 36, 40, 42, 44, 48, 1265fe4b991dSWill Deacon }; 1266fe4b991dSWill Deacon 1267fe4b991dSWill Deacon int i, j, pass = 0, fail = 0; 1268fe4b991dSWill Deacon struct io_pgtable_cfg cfg = { 1269fe4b991dSWill Deacon .tlb = &dummy_tlb_ops, 1270fe4b991dSWill Deacon .oas = 48, 12714f41845bSWill Deacon .coherent_walk = true, 1272fe4b991dSWill Deacon }; 1273fe4b991dSWill Deacon 1274fe4b991dSWill Deacon for (i = 0; i < ARRAY_SIZE(pgsize); ++i) { 1275fe4b991dSWill Deacon for (j = 0; j < ARRAY_SIZE(ias); ++j) { 1276fe4b991dSWill Deacon cfg.pgsize_bitmap = pgsize[i]; 1277fe4b991dSWill Deacon cfg.ias = ias[j]; 1278fe4b991dSWill Deacon pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n", 1279fe4b991dSWill Deacon pgsize[i], ias[j]); 1280fe4b991dSWill Deacon if (arm_lpae_run_tests(&cfg)) 1281fe4b991dSWill Deacon fail++; 1282fe4b991dSWill Deacon else 1283fe4b991dSWill Deacon pass++; 1284fe4b991dSWill Deacon } 1285fe4b991dSWill Deacon } 1286fe4b991dSWill Deacon 1287fe4b991dSWill Deacon pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail); 1288fe4b991dSWill Deacon return fail ? -EFAULT : 0; 1289fe4b991dSWill Deacon } 1290fe4b991dSWill Deacon subsys_initcall(arm_lpae_do_selftests); 1291fe4b991dSWill Deacon #endif 1292