xref: /openbmc/linux/drivers/iommu/io-pgtable-arm.c (revision 1be08f458d1602275b02f5357ef069957058f3fd)
1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2e1d3c0fdSWill Deacon /*
3e1d3c0fdSWill Deacon  * CPU-agnostic ARM page table allocator.
4e1d3c0fdSWill Deacon  *
5e1d3c0fdSWill Deacon  * Copyright (C) 2014 ARM Limited
6e1d3c0fdSWill Deacon  *
7e1d3c0fdSWill Deacon  * Author: Will Deacon <will.deacon@arm.com>
8e1d3c0fdSWill Deacon  */
9e1d3c0fdSWill Deacon 
10e1d3c0fdSWill Deacon #define pr_fmt(fmt)	"arm-lpae io-pgtable: " fmt
11e1d3c0fdSWill Deacon 
122c3d273eSRobin Murphy #include <linux/atomic.h>
136c89928fSRobin Murphy #include <linux/bitops.h>
14b77cf11fSRob Herring #include <linux/io-pgtable.h>
15e1d3c0fdSWill Deacon #include <linux/kernel.h>
16e1d3c0fdSWill Deacon #include <linux/sizes.h>
17e1d3c0fdSWill Deacon #include <linux/slab.h>
18e1d3c0fdSWill Deacon #include <linux/types.h>
198f6aff98SLada Trimasova #include <linux/dma-mapping.h>
20e1d3c0fdSWill Deacon 
2187a91b15SRobin Murphy #include <asm/barrier.h>
2287a91b15SRobin Murphy 
236c89928fSRobin Murphy #define ARM_LPAE_MAX_ADDR_BITS		52
24e1d3c0fdSWill Deacon #define ARM_LPAE_S2_MAX_CONCAT_PAGES	16
25e1d3c0fdSWill Deacon #define ARM_LPAE_MAX_LEVELS		4
26e1d3c0fdSWill Deacon 
27e1d3c0fdSWill Deacon /* Struct accessors */
28e1d3c0fdSWill Deacon #define io_pgtable_to_data(x)						\
29e1d3c0fdSWill Deacon 	container_of((x), struct arm_lpae_io_pgtable, iop)
30e1d3c0fdSWill Deacon 
31e1d3c0fdSWill Deacon #define io_pgtable_ops_to_data(x)					\
32e1d3c0fdSWill Deacon 	io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
33e1d3c0fdSWill Deacon 
34e1d3c0fdSWill Deacon /*
35e1d3c0fdSWill Deacon  * For consistency with the architecture, we always consider
36e1d3c0fdSWill Deacon  * ARM_LPAE_MAX_LEVELS levels, with the walk starting at level n >=0
37e1d3c0fdSWill Deacon  */
38e1d3c0fdSWill Deacon #define ARM_LPAE_START_LVL(d)		(ARM_LPAE_MAX_LEVELS - (d)->levels)
39e1d3c0fdSWill Deacon 
40e1d3c0fdSWill Deacon /*
41e1d3c0fdSWill Deacon  * Calculate the right shift amount to get to the portion describing level l
42e1d3c0fdSWill Deacon  * in a virtual address mapped by the pagetable in d.
43e1d3c0fdSWill Deacon  */
44e1d3c0fdSWill Deacon #define ARM_LPAE_LVL_SHIFT(l,d)						\
45e1d3c0fdSWill Deacon 	((((d)->levels - ((l) - ARM_LPAE_START_LVL(d) + 1))		\
46e1d3c0fdSWill Deacon 	  * (d)->bits_per_level) + (d)->pg_shift)
47e1d3c0fdSWill Deacon 
4806c610e8SRobin Murphy #define ARM_LPAE_GRANULE(d)		(1UL << (d)->pg_shift)
4906c610e8SRobin Murphy 
50367bd978SWill Deacon #define ARM_LPAE_PAGES_PER_PGD(d)					\
5106c610e8SRobin Murphy 	DIV_ROUND_UP((d)->pgd_size, ARM_LPAE_GRANULE(d))
52e1d3c0fdSWill Deacon 
53e1d3c0fdSWill Deacon /*
54e1d3c0fdSWill Deacon  * Calculate the index at level l used to map virtual address a using the
55e1d3c0fdSWill Deacon  * pagetable in d.
56e1d3c0fdSWill Deacon  */
57e1d3c0fdSWill Deacon #define ARM_LPAE_PGD_IDX(l,d)						\
58e1d3c0fdSWill Deacon 	((l) == ARM_LPAE_START_LVL(d) ? ilog2(ARM_LPAE_PAGES_PER_PGD(d)) : 0)
59e1d3c0fdSWill Deacon 
60e1d3c0fdSWill Deacon #define ARM_LPAE_LVL_IDX(a,l,d)						\
61367bd978SWill Deacon 	(((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) &			\
62e1d3c0fdSWill Deacon 	 ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1))
63e1d3c0fdSWill Deacon 
64e1d3c0fdSWill Deacon /* Calculate the block/page mapping size at level l for pagetable in d. */
65e1d3c0fdSWill Deacon #define ARM_LPAE_BLOCK_SIZE(l,d)					\
66022f4e4fSRobin Murphy 	(1ULL << (ilog2(sizeof(arm_lpae_iopte)) +			\
67e1d3c0fdSWill Deacon 		((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level)))
68e1d3c0fdSWill Deacon 
69e1d3c0fdSWill Deacon /* Page table bits */
70e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_SHIFT		0
71e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_MASK		0x3
72e1d3c0fdSWill Deacon 
73e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_BLOCK		1
74e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_TABLE		3
75e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_PAGE		3
76e1d3c0fdSWill Deacon 
776c89928fSRobin Murphy #define ARM_LPAE_PTE_ADDR_MASK		GENMASK_ULL(47,12)
786c89928fSRobin Murphy 
79c896c132SLaurent Pinchart #define ARM_LPAE_PTE_NSTABLE		(((arm_lpae_iopte)1) << 63)
80e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_XN			(((arm_lpae_iopte)3) << 53)
81e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AF			(((arm_lpae_iopte)1) << 10)
82e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_NS		(((arm_lpae_iopte)0) << 8)
83e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_OS		(((arm_lpae_iopte)2) << 8)
84e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_IS		(((arm_lpae_iopte)3) << 8)
85c896c132SLaurent Pinchart #define ARM_LPAE_PTE_NS			(((arm_lpae_iopte)1) << 5)
86e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_VALID		(((arm_lpae_iopte)1) << 0)
87e1d3c0fdSWill Deacon 
88e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_LO_MASK	(((arm_lpae_iopte)0x3ff) << 2)
89e1d3c0fdSWill Deacon /* Ignore the contiguous bit for block splitting */
90e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_HI_MASK	(((arm_lpae_iopte)6) << 52)
91e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_MASK		(ARM_LPAE_PTE_ATTR_LO_MASK |	\
92e1d3c0fdSWill Deacon 					 ARM_LPAE_PTE_ATTR_HI_MASK)
932c3d273eSRobin Murphy /* Software bit for solving coherency races */
942c3d273eSRobin Murphy #define ARM_LPAE_PTE_SW_SYNC		(((arm_lpae_iopte)1) << 55)
95e1d3c0fdSWill Deacon 
96e1d3c0fdSWill Deacon /* Stage-1 PTE */
97e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AP_UNPRIV		(((arm_lpae_iopte)1) << 6)
98e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AP_RDONLY		(((arm_lpae_iopte)2) << 6)
99e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTRINDX_SHIFT	2
100e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_nG			(((arm_lpae_iopte)1) << 11)
101e1d3c0fdSWill Deacon 
102e1d3c0fdSWill Deacon /* Stage-2 PTE */
103e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_FAULT		(((arm_lpae_iopte)0) << 6)
104e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_READ		(((arm_lpae_iopte)1) << 6)
105e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_WRITE		(((arm_lpae_iopte)2) << 6)
106e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_OIWB	(((arm_lpae_iopte)0xf) << 2)
107e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_NC		(((arm_lpae_iopte)0x5) << 2)
108e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_DEV	(((arm_lpae_iopte)0x1) << 2)
109e1d3c0fdSWill Deacon 
110e1d3c0fdSWill Deacon /* Register bits */
111e1d3c0fdSWill Deacon #define ARM_32_LPAE_TCR_EAE		(1 << 31)
112e1d3c0fdSWill Deacon #define ARM_64_LPAE_S2_TCR_RES1		(1 << 31)
113e1d3c0fdSWill Deacon 
11463979b8dSWill Deacon #define ARM_LPAE_TCR_EPD1		(1 << 23)
11563979b8dSWill Deacon 
116e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_TG0_4K		(0 << 14)
117e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_TG0_64K		(1 << 14)
118e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_TG0_16K		(2 << 14)
119e1d3c0fdSWill Deacon 
120e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH0_SHIFT		12
121e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH0_MASK		0x3
122e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH_NS		0
123e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH_OS		2
124e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH_IS		3
125e1d3c0fdSWill Deacon 
126e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_ORGN0_SHIFT	10
127e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_IRGN0_SHIFT	8
128e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_MASK		0x3
129e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_NC		0
130e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_WBWA		1
131e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_WT		2
132e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_WB		3
133e1d3c0fdSWill Deacon 
134e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SL0_SHIFT		6
135e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SL0_MASK		0x3
136e1d3c0fdSWill Deacon 
137e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_T0SZ_SHIFT		0
138e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SZ_MASK		0xf
139e1d3c0fdSWill Deacon 
140e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_SHIFT		16
141e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_MASK		0x7
142e1d3c0fdSWill Deacon 
143e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_IPS_SHIFT		32
144e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_IPS_MASK		0x7
145e1d3c0fdSWill Deacon 
146e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_32_BIT		0x0ULL
147e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_36_BIT		0x1ULL
148e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_40_BIT		0x2ULL
149e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_42_BIT		0x3ULL
150e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_44_BIT		0x4ULL
151e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_48_BIT		0x5ULL
1526c89928fSRobin Murphy #define ARM_LPAE_TCR_PS_52_BIT		0x6ULL
153e1d3c0fdSWill Deacon 
154e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_SHIFT(n)	((n) << 3)
155e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_MASK		0xff
156e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_DEVICE	0x04
157e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_NC		0x44
15890ec7a76SVivek Gautam #define ARM_LPAE_MAIR_ATTR_INC_OWBRWA	0xf4
159e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_WBRWA	0xff
160e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_NC	0
161e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_CACHE	1
162e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_DEV	2
16390ec7a76SVivek Gautam #define ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE	3
164e1d3c0fdSWill Deacon 
165d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_ADRMODE_TABLE (3u << 0)
166d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_READ_INNER	BIT(2)
167d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_SHARE_OUTER	BIT(4)
168d08d42deSRob Herring 
16952f325f4SRobin Murphy #define ARM_MALI_LPAE_MEMATTR_IMP_DEF	0x88ULL
17052f325f4SRobin Murphy #define ARM_MALI_LPAE_MEMATTR_WRITE_ALLOC 0x8DULL
17152f325f4SRobin Murphy 
172e1d3c0fdSWill Deacon /* IOPTE accessors */
1736c89928fSRobin Murphy #define iopte_deref(pte,d) __va(iopte_to_paddr(pte, d))
174e1d3c0fdSWill Deacon 
175e1d3c0fdSWill Deacon #define iopte_type(pte,l)					\
176e1d3c0fdSWill Deacon 	(((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK)
177e1d3c0fdSWill Deacon 
178e1d3c0fdSWill Deacon #define iopte_prot(pte)	((pte) & ARM_LPAE_PTE_ATTR_MASK)
179e1d3c0fdSWill Deacon 
180e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable {
181e1d3c0fdSWill Deacon 	struct io_pgtable	iop;
182e1d3c0fdSWill Deacon 
183e1d3c0fdSWill Deacon 	int			levels;
184e1d3c0fdSWill Deacon 	size_t			pgd_size;
185e1d3c0fdSWill Deacon 	unsigned long		pg_shift;
186e1d3c0fdSWill Deacon 	unsigned long		bits_per_level;
187e1d3c0fdSWill Deacon 
188e1d3c0fdSWill Deacon 	void			*pgd;
189e1d3c0fdSWill Deacon };
190e1d3c0fdSWill Deacon 
191e1d3c0fdSWill Deacon typedef u64 arm_lpae_iopte;
192e1d3c0fdSWill Deacon 
193d08d42deSRob Herring static inline bool iopte_leaf(arm_lpae_iopte pte, int lvl,
194d08d42deSRob Herring 			      enum io_pgtable_fmt fmt)
195d08d42deSRob Herring {
196d08d42deSRob Herring 	if (lvl == (ARM_LPAE_MAX_LEVELS - 1) && fmt != ARM_MALI_LPAE)
197d08d42deSRob Herring 		return iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_PAGE;
198d08d42deSRob Herring 
199d08d42deSRob Herring 	return iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_BLOCK;
200d08d42deSRob Herring }
201d08d42deSRob Herring 
2026c89928fSRobin Murphy static arm_lpae_iopte paddr_to_iopte(phys_addr_t paddr,
2036c89928fSRobin Murphy 				     struct arm_lpae_io_pgtable *data)
2046c89928fSRobin Murphy {
2056c89928fSRobin Murphy 	arm_lpae_iopte pte = paddr;
2066c89928fSRobin Murphy 
2076c89928fSRobin Murphy 	/* Of the bits which overlap, either 51:48 or 15:12 are always RES0 */
2086c89928fSRobin Murphy 	return (pte | (pte >> (48 - 12))) & ARM_LPAE_PTE_ADDR_MASK;
2096c89928fSRobin Murphy }
2106c89928fSRobin Murphy 
2116c89928fSRobin Murphy static phys_addr_t iopte_to_paddr(arm_lpae_iopte pte,
2126c89928fSRobin Murphy 				  struct arm_lpae_io_pgtable *data)
2136c89928fSRobin Murphy {
21478688059SRobin Murphy 	u64 paddr = pte & ARM_LPAE_PTE_ADDR_MASK;
2156c89928fSRobin Murphy 
2166c89928fSRobin Murphy 	if (data->pg_shift < 16)
2176c89928fSRobin Murphy 		return paddr;
2186c89928fSRobin Murphy 
2196c89928fSRobin Murphy 	/* Rotate the packed high-order bits back to the top */
2206c89928fSRobin Murphy 	return (paddr | (paddr << (48 - 12))) & (ARM_LPAE_PTE_ADDR_MASK << 4);
2216c89928fSRobin Murphy }
2226c89928fSRobin Murphy 
223fe4b991dSWill Deacon static bool selftest_running = false;
224fe4b991dSWill Deacon 
225ffcb6d16SRobin Murphy static dma_addr_t __arm_lpae_dma_addr(void *pages)
226f8d54961SRobin Murphy {
227ffcb6d16SRobin Murphy 	return (dma_addr_t)virt_to_phys(pages);
228f8d54961SRobin Murphy }
229f8d54961SRobin Murphy 
230f8d54961SRobin Murphy static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp,
231f8d54961SRobin Murphy 				    struct io_pgtable_cfg *cfg)
232f8d54961SRobin Murphy {
233f8d54961SRobin Murphy 	struct device *dev = cfg->iommu_dev;
2344b123757SRobin Murphy 	int order = get_order(size);
2354b123757SRobin Murphy 	struct page *p;
236f8d54961SRobin Murphy 	dma_addr_t dma;
2374b123757SRobin Murphy 	void *pages;
238f8d54961SRobin Murphy 
2394b123757SRobin Murphy 	VM_BUG_ON((gfp & __GFP_HIGHMEM));
240fac83d29SJean-Philippe Brucker 	p = alloc_pages_node(dev ? dev_to_node(dev) : NUMA_NO_NODE,
241fac83d29SJean-Philippe Brucker 			     gfp | __GFP_ZERO, order);
2424b123757SRobin Murphy 	if (!p)
243f8d54961SRobin Murphy 		return NULL;
244f8d54961SRobin Murphy 
2454b123757SRobin Murphy 	pages = page_address(p);
2464f41845bSWill Deacon 	if (!cfg->coherent_walk) {
247f8d54961SRobin Murphy 		dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE);
248f8d54961SRobin Murphy 		if (dma_mapping_error(dev, dma))
249f8d54961SRobin Murphy 			goto out_free;
250f8d54961SRobin Murphy 		/*
251f8d54961SRobin Murphy 		 * We depend on the IOMMU being able to work with any physical
252ffcb6d16SRobin Murphy 		 * address directly, so if the DMA layer suggests otherwise by
253ffcb6d16SRobin Murphy 		 * translating or truncating them, that bodes very badly...
254f8d54961SRobin Murphy 		 */
255ffcb6d16SRobin Murphy 		if (dma != virt_to_phys(pages))
256f8d54961SRobin Murphy 			goto out_unmap;
257f8d54961SRobin Murphy 	}
258f8d54961SRobin Murphy 
259f8d54961SRobin Murphy 	return pages;
260f8d54961SRobin Murphy 
261f8d54961SRobin Murphy out_unmap:
262f8d54961SRobin Murphy 	dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n");
263f8d54961SRobin Murphy 	dma_unmap_single(dev, dma, size, DMA_TO_DEVICE);
264f8d54961SRobin Murphy out_free:
2654b123757SRobin Murphy 	__free_pages(p, order);
266f8d54961SRobin Murphy 	return NULL;
267f8d54961SRobin Murphy }
268f8d54961SRobin Murphy 
269f8d54961SRobin Murphy static void __arm_lpae_free_pages(void *pages, size_t size,
270f8d54961SRobin Murphy 				  struct io_pgtable_cfg *cfg)
271f8d54961SRobin Murphy {
2724f41845bSWill Deacon 	if (!cfg->coherent_walk)
273ffcb6d16SRobin Murphy 		dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages),
274f8d54961SRobin Murphy 				 size, DMA_TO_DEVICE);
2754b123757SRobin Murphy 	free_pages((unsigned long)pages, get_order(size));
276f8d54961SRobin Murphy }
277f8d54961SRobin Murphy 
2782c3d273eSRobin Murphy static void __arm_lpae_sync_pte(arm_lpae_iopte *ptep,
2792c3d273eSRobin Murphy 				struct io_pgtable_cfg *cfg)
2802c3d273eSRobin Murphy {
2812c3d273eSRobin Murphy 	dma_sync_single_for_device(cfg->iommu_dev, __arm_lpae_dma_addr(ptep),
2822c3d273eSRobin Murphy 				   sizeof(*ptep), DMA_TO_DEVICE);
2832c3d273eSRobin Murphy }
2842c3d273eSRobin Murphy 
285f8d54961SRobin Murphy static void __arm_lpae_set_pte(arm_lpae_iopte *ptep, arm_lpae_iopte pte,
28687a91b15SRobin Murphy 			       struct io_pgtable_cfg *cfg)
287f8d54961SRobin Murphy {
288f8d54961SRobin Murphy 	*ptep = pte;
289f8d54961SRobin Murphy 
2904f41845bSWill Deacon 	if (!cfg->coherent_walk)
2912c3d273eSRobin Murphy 		__arm_lpae_sync_pte(ptep, cfg);
292f8d54961SRobin Murphy }
293f8d54961SRobin Murphy 
294193e67c0SVivek Gautam static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
2953951c41aSWill Deacon 			       struct iommu_iotlb_gather *gather,
296cf27ec93SWill Deacon 			       unsigned long iova, size_t size, int lvl,
297cf27ec93SWill Deacon 			       arm_lpae_iopte *ptep);
298cf27ec93SWill Deacon 
299fb3a9579SRobin Murphy static void __arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
300fb3a9579SRobin Murphy 				phys_addr_t paddr, arm_lpae_iopte prot,
301fb3a9579SRobin Murphy 				int lvl, arm_lpae_iopte *ptep)
302fb3a9579SRobin Murphy {
303fb3a9579SRobin Murphy 	arm_lpae_iopte pte = prot;
304fb3a9579SRobin Murphy 
305fb3a9579SRobin Murphy 	if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS)
306fb3a9579SRobin Murphy 		pte |= ARM_LPAE_PTE_NS;
307fb3a9579SRobin Murphy 
308d08d42deSRob Herring 	if (data->iop.fmt != ARM_MALI_LPAE && lvl == ARM_LPAE_MAX_LEVELS - 1)
309fb3a9579SRobin Murphy 		pte |= ARM_LPAE_PTE_TYPE_PAGE;
310fb3a9579SRobin Murphy 	else
311fb3a9579SRobin Murphy 		pte |= ARM_LPAE_PTE_TYPE_BLOCK;
312fb3a9579SRobin Murphy 
313d08d42deSRob Herring 	if (data->iop.fmt != ARM_MALI_LPAE)
314d08d42deSRob Herring 		pte |= ARM_LPAE_PTE_AF;
315d08d42deSRob Herring 	pte |= ARM_LPAE_PTE_SH_IS;
3166c89928fSRobin Murphy 	pte |= paddr_to_iopte(paddr, data);
317fb3a9579SRobin Murphy 
318fb3a9579SRobin Murphy 	__arm_lpae_set_pte(ptep, pte, &data->iop.cfg);
319fb3a9579SRobin Murphy }
320fb3a9579SRobin Murphy 
321e1d3c0fdSWill Deacon static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
322e1d3c0fdSWill Deacon 			     unsigned long iova, phys_addr_t paddr,
323e1d3c0fdSWill Deacon 			     arm_lpae_iopte prot, int lvl,
324e1d3c0fdSWill Deacon 			     arm_lpae_iopte *ptep)
325e1d3c0fdSWill Deacon {
326fb3a9579SRobin Murphy 	arm_lpae_iopte pte = *ptep;
327e1d3c0fdSWill Deacon 
328d08d42deSRob Herring 	if (iopte_leaf(pte, lvl, data->iop.fmt)) {
329cf27ec93SWill Deacon 		/* We require an unmap first */
330fe4b991dSWill Deacon 		WARN_ON(!selftest_running);
331e1d3c0fdSWill Deacon 		return -EEXIST;
332fb3a9579SRobin Murphy 	} else if (iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_TABLE) {
333cf27ec93SWill Deacon 		/*
334cf27ec93SWill Deacon 		 * We need to unmap and free the old table before
335cf27ec93SWill Deacon 		 * overwriting it with a block entry.
336cf27ec93SWill Deacon 		 */
337cf27ec93SWill Deacon 		arm_lpae_iopte *tblp;
338cf27ec93SWill Deacon 		size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
339cf27ec93SWill Deacon 
340cf27ec93SWill Deacon 		tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data);
3413951c41aSWill Deacon 		if (__arm_lpae_unmap(data, NULL, iova, sz, lvl, tblp) != sz) {
3423951c41aSWill Deacon 			WARN_ON(1);
343cf27ec93SWill Deacon 			return -EINVAL;
344fe4b991dSWill Deacon 		}
3453951c41aSWill Deacon 	}
346e1d3c0fdSWill Deacon 
347fb3a9579SRobin Murphy 	__arm_lpae_init_pte(data, paddr, prot, lvl, ptep);
348e1d3c0fdSWill Deacon 	return 0;
349e1d3c0fdSWill Deacon }
350e1d3c0fdSWill Deacon 
351fb3a9579SRobin Murphy static arm_lpae_iopte arm_lpae_install_table(arm_lpae_iopte *table,
352fb3a9579SRobin Murphy 					     arm_lpae_iopte *ptep,
3532c3d273eSRobin Murphy 					     arm_lpae_iopte curr,
354fb3a9579SRobin Murphy 					     struct io_pgtable_cfg *cfg)
355fb3a9579SRobin Murphy {
3562c3d273eSRobin Murphy 	arm_lpae_iopte old, new;
357fb3a9579SRobin Murphy 
358fb3a9579SRobin Murphy 	new = __pa(table) | ARM_LPAE_PTE_TYPE_TABLE;
359fb3a9579SRobin Murphy 	if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
360fb3a9579SRobin Murphy 		new |= ARM_LPAE_PTE_NSTABLE;
361fb3a9579SRobin Murphy 
36277f34458SWill Deacon 	/*
36377f34458SWill Deacon 	 * Ensure the table itself is visible before its PTE can be.
36477f34458SWill Deacon 	 * Whilst we could get away with cmpxchg64_release below, this
36577f34458SWill Deacon 	 * doesn't have any ordering semantics when !CONFIG_SMP.
36677f34458SWill Deacon 	 */
36777f34458SWill Deacon 	dma_wmb();
3682c3d273eSRobin Murphy 
3692c3d273eSRobin Murphy 	old = cmpxchg64_relaxed(ptep, curr, new);
3702c3d273eSRobin Murphy 
3714f41845bSWill Deacon 	if (cfg->coherent_walk || (old & ARM_LPAE_PTE_SW_SYNC))
3722c3d273eSRobin Murphy 		return old;
3732c3d273eSRobin Murphy 
3742c3d273eSRobin Murphy 	/* Even if it's not ours, there's no point waiting; just kick it */
3752c3d273eSRobin Murphy 	__arm_lpae_sync_pte(ptep, cfg);
3762c3d273eSRobin Murphy 	if (old == curr)
3772c3d273eSRobin Murphy 		WRITE_ONCE(*ptep, new | ARM_LPAE_PTE_SW_SYNC);
3782c3d273eSRobin Murphy 
3792c3d273eSRobin Murphy 	return old;
380fb3a9579SRobin Murphy }
381fb3a9579SRobin Murphy 
382e1d3c0fdSWill Deacon static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova,
383e1d3c0fdSWill Deacon 			  phys_addr_t paddr, size_t size, arm_lpae_iopte prot,
384e1d3c0fdSWill Deacon 			  int lvl, arm_lpae_iopte *ptep)
385e1d3c0fdSWill Deacon {
386e1d3c0fdSWill Deacon 	arm_lpae_iopte *cptep, pte;
387e1d3c0fdSWill Deacon 	size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
3882c3d273eSRobin Murphy 	size_t tblsz = ARM_LPAE_GRANULE(data);
389f8d54961SRobin Murphy 	struct io_pgtable_cfg *cfg = &data->iop.cfg;
390e1d3c0fdSWill Deacon 
391e1d3c0fdSWill Deacon 	/* Find our entry at the current level */
392e1d3c0fdSWill Deacon 	ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
393e1d3c0fdSWill Deacon 
394e1d3c0fdSWill Deacon 	/* If we can install a leaf entry at this level, then do so */
395f8d54961SRobin Murphy 	if (size == block_size && (size & cfg->pgsize_bitmap))
396e1d3c0fdSWill Deacon 		return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep);
397e1d3c0fdSWill Deacon 
398e1d3c0fdSWill Deacon 	/* We can't allocate tables at the final level */
399e1d3c0fdSWill Deacon 	if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1))
400e1d3c0fdSWill Deacon 		return -EINVAL;
401e1d3c0fdSWill Deacon 
402e1d3c0fdSWill Deacon 	/* Grab a pointer to the next level */
4032c3d273eSRobin Murphy 	pte = READ_ONCE(*ptep);
404e1d3c0fdSWill Deacon 	if (!pte) {
4052c3d273eSRobin Murphy 		cptep = __arm_lpae_alloc_pages(tblsz, GFP_ATOMIC, cfg);
406e1d3c0fdSWill Deacon 		if (!cptep)
407e1d3c0fdSWill Deacon 			return -ENOMEM;
408e1d3c0fdSWill Deacon 
4092c3d273eSRobin Murphy 		pte = arm_lpae_install_table(cptep, ptep, 0, cfg);
4102c3d273eSRobin Murphy 		if (pte)
4112c3d273eSRobin Murphy 			__arm_lpae_free_pages(cptep, tblsz, cfg);
4124f41845bSWill Deacon 	} else if (!cfg->coherent_walk && !(pte & ARM_LPAE_PTE_SW_SYNC)) {
4132c3d273eSRobin Murphy 		__arm_lpae_sync_pte(ptep, cfg);
4142c3d273eSRobin Murphy 	}
4152c3d273eSRobin Murphy 
416d08d42deSRob Herring 	if (pte && !iopte_leaf(pte, lvl, data->iop.fmt)) {
417e1d3c0fdSWill Deacon 		cptep = iopte_deref(pte, data);
4182c3d273eSRobin Murphy 	} else if (pte) {
419ed46e66cSOleksandr Tyshchenko 		/* We require an unmap first */
420ed46e66cSOleksandr Tyshchenko 		WARN_ON(!selftest_running);
421ed46e66cSOleksandr Tyshchenko 		return -EEXIST;
422e1d3c0fdSWill Deacon 	}
423e1d3c0fdSWill Deacon 
424e1d3c0fdSWill Deacon 	/* Rinse, repeat */
425e1d3c0fdSWill Deacon 	return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep);
426e1d3c0fdSWill Deacon }
427e1d3c0fdSWill Deacon 
428e1d3c0fdSWill Deacon static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
429e1d3c0fdSWill Deacon 					   int prot)
430e1d3c0fdSWill Deacon {
431e1d3c0fdSWill Deacon 	arm_lpae_iopte pte;
432e1d3c0fdSWill Deacon 
433e1d3c0fdSWill Deacon 	if (data->iop.fmt == ARM_64_LPAE_S1 ||
434e1d3c0fdSWill Deacon 	    data->iop.fmt == ARM_32_LPAE_S1) {
435e7468a23SJeremy Gebben 		pte = ARM_LPAE_PTE_nG;
436e1d3c0fdSWill Deacon 		if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ))
437e1d3c0fdSWill Deacon 			pte |= ARM_LPAE_PTE_AP_RDONLY;
438e7468a23SJeremy Gebben 		if (!(prot & IOMMU_PRIV))
439e7468a23SJeremy Gebben 			pte |= ARM_LPAE_PTE_AP_UNPRIV;
440e1d3c0fdSWill Deacon 	} else {
441e1d3c0fdSWill Deacon 		pte = ARM_LPAE_PTE_HAP_FAULT;
442e1d3c0fdSWill Deacon 		if (prot & IOMMU_READ)
443e1d3c0fdSWill Deacon 			pte |= ARM_LPAE_PTE_HAP_READ;
444e1d3c0fdSWill Deacon 		if (prot & IOMMU_WRITE)
445e1d3c0fdSWill Deacon 			pte |= ARM_LPAE_PTE_HAP_WRITE;
446d08d42deSRob Herring 	}
447d08d42deSRob Herring 
448d08d42deSRob Herring 	/*
449d08d42deSRob Herring 	 * Note that this logic is structured to accommodate Mali LPAE
450d08d42deSRob Herring 	 * having stage-1-like attributes but stage-2-like permissions.
451d08d42deSRob Herring 	 */
452d08d42deSRob Herring 	if (data->iop.fmt == ARM_64_LPAE_S2 ||
453d08d42deSRob Herring 	    data->iop.fmt == ARM_32_LPAE_S2) {
454fb948251SRobin Murphy 		if (prot & IOMMU_MMIO)
455fb948251SRobin Murphy 			pte |= ARM_LPAE_PTE_MEMATTR_DEV;
456fb948251SRobin Murphy 		else if (prot & IOMMU_CACHE)
457e1d3c0fdSWill Deacon 			pte |= ARM_LPAE_PTE_MEMATTR_OIWB;
458e1d3c0fdSWill Deacon 		else
459e1d3c0fdSWill Deacon 			pte |= ARM_LPAE_PTE_MEMATTR_NC;
460d08d42deSRob Herring 	} else {
461d08d42deSRob Herring 		if (prot & IOMMU_MMIO)
462d08d42deSRob Herring 			pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV
463d08d42deSRob Herring 				<< ARM_LPAE_PTE_ATTRINDX_SHIFT);
464d08d42deSRob Herring 		else if (prot & IOMMU_CACHE)
465d08d42deSRob Herring 			pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
466d08d42deSRob Herring 				<< ARM_LPAE_PTE_ATTRINDX_SHIFT);
46790ec7a76SVivek Gautam 		else if (prot & IOMMU_QCOM_SYS_CACHE)
46890ec7a76SVivek Gautam 			pte |= (ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE
46990ec7a76SVivek Gautam 				<< ARM_LPAE_PTE_ATTRINDX_SHIFT);
470e1d3c0fdSWill Deacon 	}
471e1d3c0fdSWill Deacon 
472e1d3c0fdSWill Deacon 	if (prot & IOMMU_NOEXEC)
473e1d3c0fdSWill Deacon 		pte |= ARM_LPAE_PTE_XN;
474e1d3c0fdSWill Deacon 
475e1d3c0fdSWill Deacon 	return pte;
476e1d3c0fdSWill Deacon }
477e1d3c0fdSWill Deacon 
478e1d3c0fdSWill Deacon static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova,
479e1d3c0fdSWill Deacon 			phys_addr_t paddr, size_t size, int iommu_prot)
480e1d3c0fdSWill Deacon {
481e1d3c0fdSWill Deacon 	struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
482e1d3c0fdSWill Deacon 	arm_lpae_iopte *ptep = data->pgd;
48387a91b15SRobin Murphy 	int ret, lvl = ARM_LPAE_START_LVL(data);
484e1d3c0fdSWill Deacon 	arm_lpae_iopte prot;
485e1d3c0fdSWill Deacon 
486e1d3c0fdSWill Deacon 	/* If no access, then nothing to do */
487e1d3c0fdSWill Deacon 	if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE)))
488e1d3c0fdSWill Deacon 		return 0;
489e1d3c0fdSWill Deacon 
49076557391SRobin Murphy 	if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias) ||
49176557391SRobin Murphy 		    paddr >= (1ULL << data->iop.cfg.oas)))
49276557391SRobin Murphy 		return -ERANGE;
49376557391SRobin Murphy 
494e1d3c0fdSWill Deacon 	prot = arm_lpae_prot_to_pte(data, iommu_prot);
49587a91b15SRobin Murphy 	ret = __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep);
49687a91b15SRobin Murphy 	/*
49787a91b15SRobin Murphy 	 * Synchronise all PTE updates for the new mapping before there's
49887a91b15SRobin Murphy 	 * a chance for anything to kick off a table walk for the new iova.
49987a91b15SRobin Murphy 	 */
50087a91b15SRobin Murphy 	wmb();
50187a91b15SRobin Murphy 
50287a91b15SRobin Murphy 	return ret;
503e1d3c0fdSWill Deacon }
504e1d3c0fdSWill Deacon 
505e1d3c0fdSWill Deacon static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl,
506e1d3c0fdSWill Deacon 				    arm_lpae_iopte *ptep)
507e1d3c0fdSWill Deacon {
508e1d3c0fdSWill Deacon 	arm_lpae_iopte *start, *end;
509e1d3c0fdSWill Deacon 	unsigned long table_size;
510e1d3c0fdSWill Deacon 
511e1d3c0fdSWill Deacon 	if (lvl == ARM_LPAE_START_LVL(data))
512e1d3c0fdSWill Deacon 		table_size = data->pgd_size;
513e1d3c0fdSWill Deacon 	else
51406c610e8SRobin Murphy 		table_size = ARM_LPAE_GRANULE(data);
515e1d3c0fdSWill Deacon 
516e1d3c0fdSWill Deacon 	start = ptep;
51712c2ab09SWill Deacon 
51812c2ab09SWill Deacon 	/* Only leaf entries at the last level */
51912c2ab09SWill Deacon 	if (lvl == ARM_LPAE_MAX_LEVELS - 1)
52012c2ab09SWill Deacon 		end = ptep;
52112c2ab09SWill Deacon 	else
522e1d3c0fdSWill Deacon 		end = (void *)ptep + table_size;
523e1d3c0fdSWill Deacon 
524e1d3c0fdSWill Deacon 	while (ptep != end) {
525e1d3c0fdSWill Deacon 		arm_lpae_iopte pte = *ptep++;
526e1d3c0fdSWill Deacon 
527d08d42deSRob Herring 		if (!pte || iopte_leaf(pte, lvl, data->iop.fmt))
528e1d3c0fdSWill Deacon 			continue;
529e1d3c0fdSWill Deacon 
530e1d3c0fdSWill Deacon 		__arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
531e1d3c0fdSWill Deacon 	}
532e1d3c0fdSWill Deacon 
533f8d54961SRobin Murphy 	__arm_lpae_free_pages(start, table_size, &data->iop.cfg);
534e1d3c0fdSWill Deacon }
535e1d3c0fdSWill Deacon 
536e1d3c0fdSWill Deacon static void arm_lpae_free_pgtable(struct io_pgtable *iop)
537e1d3c0fdSWill Deacon {
538e1d3c0fdSWill Deacon 	struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop);
539e1d3c0fdSWill Deacon 
540e1d3c0fdSWill Deacon 	__arm_lpae_free_pgtable(data, ARM_LPAE_START_LVL(data), data->pgd);
541e1d3c0fdSWill Deacon 	kfree(data);
542e1d3c0fdSWill Deacon }
543e1d3c0fdSWill Deacon 
544193e67c0SVivek Gautam static size_t arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data,
5453951c41aSWill Deacon 				       struct iommu_iotlb_gather *gather,
546e1d3c0fdSWill Deacon 				       unsigned long iova, size_t size,
547fb3a9579SRobin Murphy 				       arm_lpae_iopte blk_pte, int lvl,
548fb3a9579SRobin Murphy 				       arm_lpae_iopte *ptep)
549e1d3c0fdSWill Deacon {
550fb3a9579SRobin Murphy 	struct io_pgtable_cfg *cfg = &data->iop.cfg;
551fb3a9579SRobin Murphy 	arm_lpae_iopte pte, *tablep;
552e1d3c0fdSWill Deacon 	phys_addr_t blk_paddr;
553fb3a9579SRobin Murphy 	size_t tablesz = ARM_LPAE_GRANULE(data);
554fb3a9579SRobin Murphy 	size_t split_sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
555fb3a9579SRobin Murphy 	int i, unmap_idx = -1;
556e1d3c0fdSWill Deacon 
557fb3a9579SRobin Murphy 	if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
558fb3a9579SRobin Murphy 		return 0;
559e1d3c0fdSWill Deacon 
560fb3a9579SRobin Murphy 	tablep = __arm_lpae_alloc_pages(tablesz, GFP_ATOMIC, cfg);
561fb3a9579SRobin Murphy 	if (!tablep)
562fb3a9579SRobin Murphy 		return 0; /* Bytes unmapped */
563e1d3c0fdSWill Deacon 
564fb3a9579SRobin Murphy 	if (size == split_sz)
565fb3a9579SRobin Murphy 		unmap_idx = ARM_LPAE_LVL_IDX(iova, lvl, data);
566fb3a9579SRobin Murphy 
5676c89928fSRobin Murphy 	blk_paddr = iopte_to_paddr(blk_pte, data);
568fb3a9579SRobin Murphy 	pte = iopte_prot(blk_pte);
569fb3a9579SRobin Murphy 
570fb3a9579SRobin Murphy 	for (i = 0; i < tablesz / sizeof(pte); i++, blk_paddr += split_sz) {
571e1d3c0fdSWill Deacon 		/* Unmap! */
572fb3a9579SRobin Murphy 		if (i == unmap_idx)
573e1d3c0fdSWill Deacon 			continue;
574e1d3c0fdSWill Deacon 
575fb3a9579SRobin Murphy 		__arm_lpae_init_pte(data, blk_paddr, pte, lvl, &tablep[i]);
576e1d3c0fdSWill Deacon 	}
577e1d3c0fdSWill Deacon 
5782c3d273eSRobin Murphy 	pte = arm_lpae_install_table(tablep, ptep, blk_pte, cfg);
5792c3d273eSRobin Murphy 	if (pte != blk_pte) {
5802c3d273eSRobin Murphy 		__arm_lpae_free_pages(tablep, tablesz, cfg);
5812c3d273eSRobin Murphy 		/*
5822c3d273eSRobin Murphy 		 * We may race against someone unmapping another part of this
5832c3d273eSRobin Murphy 		 * block, but anything else is invalid. We can't misinterpret
5842c3d273eSRobin Murphy 		 * a page entry here since we're never at the last level.
5852c3d273eSRobin Murphy 		 */
5862c3d273eSRobin Murphy 		if (iopte_type(pte, lvl - 1) != ARM_LPAE_PTE_TYPE_TABLE)
5872c3d273eSRobin Murphy 			return 0;
5882c3d273eSRobin Murphy 
5892c3d273eSRobin Murphy 		tablep = iopte_deref(pte, data);
59085c7a0f1SRobin Murphy 	} else if (unmap_idx >= 0) {
5913951c41aSWill Deacon 		io_pgtable_tlb_add_page(&data->iop, gather, iova, size);
592e1d3c0fdSWill Deacon 		return size;
593e1d3c0fdSWill Deacon 	}
594e1d3c0fdSWill Deacon 
5953951c41aSWill Deacon 	return __arm_lpae_unmap(data, gather, iova, size, lvl, tablep);
59685c7a0f1SRobin Murphy }
59785c7a0f1SRobin Murphy 
598193e67c0SVivek Gautam static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
5993951c41aSWill Deacon 			       struct iommu_iotlb_gather *gather,
600e1d3c0fdSWill Deacon 			       unsigned long iova, size_t size, int lvl,
601e1d3c0fdSWill Deacon 			       arm_lpae_iopte *ptep)
602e1d3c0fdSWill Deacon {
603e1d3c0fdSWill Deacon 	arm_lpae_iopte pte;
604507e4c9dSRobin Murphy 	struct io_pgtable *iop = &data->iop;
605e1d3c0fdSWill Deacon 
6062eb97c78SRobin Murphy 	/* Something went horribly wrong and we ran out of page table */
6072eb97c78SRobin Murphy 	if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
6082eb97c78SRobin Murphy 		return 0;
6092eb97c78SRobin Murphy 
610e1d3c0fdSWill Deacon 	ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
6112c3d273eSRobin Murphy 	pte = READ_ONCE(*ptep);
6122eb97c78SRobin Murphy 	if (WARN_ON(!pte))
613e1d3c0fdSWill Deacon 		return 0;
614e1d3c0fdSWill Deacon 
615e1d3c0fdSWill Deacon 	/* If the size matches this level, we're in the right place */
616fb3a9579SRobin Murphy 	if (size == ARM_LPAE_BLOCK_SIZE(lvl, data)) {
617507e4c9dSRobin Murphy 		__arm_lpae_set_pte(ptep, 0, &iop->cfg);
618e1d3c0fdSWill Deacon 
619d08d42deSRob Herring 		if (!iopte_leaf(pte, lvl, iop->fmt)) {
620e1d3c0fdSWill Deacon 			/* Also flush any partial walks */
62110b7a7d9SWill Deacon 			io_pgtable_tlb_flush_walk(iop, iova, size,
62210b7a7d9SWill Deacon 						  ARM_LPAE_GRANULE(data));
623e1d3c0fdSWill Deacon 			ptep = iopte_deref(pte, data);
624e1d3c0fdSWill Deacon 			__arm_lpae_free_pgtable(data, lvl + 1, ptep);
625b6b65ca2SZhen Lei 		} else if (iop->cfg.quirks & IO_PGTABLE_QUIRK_NON_STRICT) {
626b6b65ca2SZhen Lei 			/*
627b6b65ca2SZhen Lei 			 * Order the PTE update against queueing the IOVA, to
628b6b65ca2SZhen Lei 			 * guarantee that a flush callback from a different CPU
629b6b65ca2SZhen Lei 			 * has observed it before the TLBIALL can be issued.
630b6b65ca2SZhen Lei 			 */
631b6b65ca2SZhen Lei 			smp_wmb();
632e1d3c0fdSWill Deacon 		} else {
6333951c41aSWill Deacon 			io_pgtable_tlb_add_page(iop, gather, iova, size);
634e1d3c0fdSWill Deacon 		}
635e1d3c0fdSWill Deacon 
636e1d3c0fdSWill Deacon 		return size;
637d08d42deSRob Herring 	} else if (iopte_leaf(pte, lvl, iop->fmt)) {
638e1d3c0fdSWill Deacon 		/*
639e1d3c0fdSWill Deacon 		 * Insert a table at the next level to map the old region,
640e1d3c0fdSWill Deacon 		 * minus the part we want to unmap
641e1d3c0fdSWill Deacon 		 */
6423951c41aSWill Deacon 		return arm_lpae_split_blk_unmap(data, gather, iova, size, pte,
643fb3a9579SRobin Murphy 						lvl + 1, ptep);
644e1d3c0fdSWill Deacon 	}
645e1d3c0fdSWill Deacon 
646e1d3c0fdSWill Deacon 	/* Keep on walkin' */
647e1d3c0fdSWill Deacon 	ptep = iopte_deref(pte, data);
6483951c41aSWill Deacon 	return __arm_lpae_unmap(data, gather, iova, size, lvl + 1, ptep);
649e1d3c0fdSWill Deacon }
650e1d3c0fdSWill Deacon 
651193e67c0SVivek Gautam static size_t arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova,
652a2d3a382SWill Deacon 			     size_t size, struct iommu_iotlb_gather *gather)
653e1d3c0fdSWill Deacon {
654e1d3c0fdSWill Deacon 	struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
655e1d3c0fdSWill Deacon 	arm_lpae_iopte *ptep = data->pgd;
656e1d3c0fdSWill Deacon 	int lvl = ARM_LPAE_START_LVL(data);
657e1d3c0fdSWill Deacon 
65876557391SRobin Murphy 	if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias)))
65976557391SRobin Murphy 		return 0;
66076557391SRobin Murphy 
6613951c41aSWill Deacon 	return __arm_lpae_unmap(data, gather, iova, size, lvl, ptep);
662e1d3c0fdSWill Deacon }
663e1d3c0fdSWill Deacon 
664e1d3c0fdSWill Deacon static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops,
665e1d3c0fdSWill Deacon 					 unsigned long iova)
666e1d3c0fdSWill Deacon {
667e1d3c0fdSWill Deacon 	struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
668e1d3c0fdSWill Deacon 	arm_lpae_iopte pte, *ptep = data->pgd;
669e1d3c0fdSWill Deacon 	int lvl = ARM_LPAE_START_LVL(data);
670e1d3c0fdSWill Deacon 
671e1d3c0fdSWill Deacon 	do {
672e1d3c0fdSWill Deacon 		/* Valid IOPTE pointer? */
673e1d3c0fdSWill Deacon 		if (!ptep)
674e1d3c0fdSWill Deacon 			return 0;
675e1d3c0fdSWill Deacon 
676e1d3c0fdSWill Deacon 		/* Grab the IOPTE we're interested in */
6772c3d273eSRobin Murphy 		ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
6782c3d273eSRobin Murphy 		pte = READ_ONCE(*ptep);
679e1d3c0fdSWill Deacon 
680e1d3c0fdSWill Deacon 		/* Valid entry? */
681e1d3c0fdSWill Deacon 		if (!pte)
682e1d3c0fdSWill Deacon 			return 0;
683e1d3c0fdSWill Deacon 
684e1d3c0fdSWill Deacon 		/* Leaf entry? */
685d08d42deSRob Herring 		if (iopte_leaf(pte, lvl, data->iop.fmt))
686e1d3c0fdSWill Deacon 			goto found_translation;
687e1d3c0fdSWill Deacon 
688e1d3c0fdSWill Deacon 		/* Take it to the next level */
689e1d3c0fdSWill Deacon 		ptep = iopte_deref(pte, data);
690e1d3c0fdSWill Deacon 	} while (++lvl < ARM_LPAE_MAX_LEVELS);
691e1d3c0fdSWill Deacon 
692e1d3c0fdSWill Deacon 	/* Ran out of page tables to walk */
693e1d3c0fdSWill Deacon 	return 0;
694e1d3c0fdSWill Deacon 
695e1d3c0fdSWill Deacon found_translation:
6967c6d90e2SWill Deacon 	iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1);
6976c89928fSRobin Murphy 	return iopte_to_paddr(pte, data) | iova;
698e1d3c0fdSWill Deacon }
699e1d3c0fdSWill Deacon 
700e1d3c0fdSWill Deacon static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg)
701e1d3c0fdSWill Deacon {
7026c89928fSRobin Murphy 	unsigned long granule, page_sizes;
7036c89928fSRobin Murphy 	unsigned int max_addr_bits = 48;
704e1d3c0fdSWill Deacon 
705e1d3c0fdSWill Deacon 	/*
706e1d3c0fdSWill Deacon 	 * We need to restrict the supported page sizes to match the
707e1d3c0fdSWill Deacon 	 * translation regime for a particular granule. Aim to match
708e1d3c0fdSWill Deacon 	 * the CPU page size if possible, otherwise prefer smaller sizes.
709e1d3c0fdSWill Deacon 	 * While we're at it, restrict the block sizes to match the
710e1d3c0fdSWill Deacon 	 * chosen granule.
711e1d3c0fdSWill Deacon 	 */
712e1d3c0fdSWill Deacon 	if (cfg->pgsize_bitmap & PAGE_SIZE)
713e1d3c0fdSWill Deacon 		granule = PAGE_SIZE;
714e1d3c0fdSWill Deacon 	else if (cfg->pgsize_bitmap & ~PAGE_MASK)
715e1d3c0fdSWill Deacon 		granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK);
716e1d3c0fdSWill Deacon 	else if (cfg->pgsize_bitmap & PAGE_MASK)
717e1d3c0fdSWill Deacon 		granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK);
718e1d3c0fdSWill Deacon 	else
719e1d3c0fdSWill Deacon 		granule = 0;
720e1d3c0fdSWill Deacon 
721e1d3c0fdSWill Deacon 	switch (granule) {
722e1d3c0fdSWill Deacon 	case SZ_4K:
7236c89928fSRobin Murphy 		page_sizes = (SZ_4K | SZ_2M | SZ_1G);
724e1d3c0fdSWill Deacon 		break;
725e1d3c0fdSWill Deacon 	case SZ_16K:
7266c89928fSRobin Murphy 		page_sizes = (SZ_16K | SZ_32M);
727e1d3c0fdSWill Deacon 		break;
728e1d3c0fdSWill Deacon 	case SZ_64K:
7296c89928fSRobin Murphy 		max_addr_bits = 52;
7306c89928fSRobin Murphy 		page_sizes = (SZ_64K | SZ_512M);
7316c89928fSRobin Murphy 		if (cfg->oas > 48)
7326c89928fSRobin Murphy 			page_sizes |= 1ULL << 42; /* 4TB */
733e1d3c0fdSWill Deacon 		break;
734e1d3c0fdSWill Deacon 	default:
7356c89928fSRobin Murphy 		page_sizes = 0;
736e1d3c0fdSWill Deacon 	}
7376c89928fSRobin Murphy 
7386c89928fSRobin Murphy 	cfg->pgsize_bitmap &= page_sizes;
7396c89928fSRobin Murphy 	cfg->ias = min(cfg->ias, max_addr_bits);
7406c89928fSRobin Murphy 	cfg->oas = min(cfg->oas, max_addr_bits);
741e1d3c0fdSWill Deacon }
742e1d3c0fdSWill Deacon 
743e1d3c0fdSWill Deacon static struct arm_lpae_io_pgtable *
744e1d3c0fdSWill Deacon arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg)
745e1d3c0fdSWill Deacon {
746e1d3c0fdSWill Deacon 	unsigned long va_bits, pgd_bits;
747e1d3c0fdSWill Deacon 	struct arm_lpae_io_pgtable *data;
748e1d3c0fdSWill Deacon 
749e1d3c0fdSWill Deacon 	arm_lpae_restrict_pgsizes(cfg);
750e1d3c0fdSWill Deacon 
751e1d3c0fdSWill Deacon 	if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K)))
752e1d3c0fdSWill Deacon 		return NULL;
753e1d3c0fdSWill Deacon 
754e1d3c0fdSWill Deacon 	if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS)
755e1d3c0fdSWill Deacon 		return NULL;
756e1d3c0fdSWill Deacon 
757e1d3c0fdSWill Deacon 	if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS)
758e1d3c0fdSWill Deacon 		return NULL;
759e1d3c0fdSWill Deacon 
760ffcb6d16SRobin Murphy 	if (!selftest_running && cfg->iommu_dev->dma_pfn_offset) {
761ffcb6d16SRobin Murphy 		dev_err(cfg->iommu_dev, "Cannot accommodate DMA offset for IOMMU page tables\n");
762ffcb6d16SRobin Murphy 		return NULL;
763ffcb6d16SRobin Murphy 	}
764ffcb6d16SRobin Murphy 
765e1d3c0fdSWill Deacon 	data = kmalloc(sizeof(*data), GFP_KERNEL);
766e1d3c0fdSWill Deacon 	if (!data)
767e1d3c0fdSWill Deacon 		return NULL;
768e1d3c0fdSWill Deacon 
769e1d3c0fdSWill Deacon 	data->pg_shift = __ffs(cfg->pgsize_bitmap);
770e1d3c0fdSWill Deacon 	data->bits_per_level = data->pg_shift - ilog2(sizeof(arm_lpae_iopte));
771e1d3c0fdSWill Deacon 
772e1d3c0fdSWill Deacon 	va_bits = cfg->ias - data->pg_shift;
773e1d3c0fdSWill Deacon 	data->levels = DIV_ROUND_UP(va_bits, data->bits_per_level);
774e1d3c0fdSWill Deacon 
775e1d3c0fdSWill Deacon 	/* Calculate the actual size of our pgd (without concatenation) */
776e1d3c0fdSWill Deacon 	pgd_bits = va_bits - (data->bits_per_level * (data->levels - 1));
777e1d3c0fdSWill Deacon 	data->pgd_size = 1UL << (pgd_bits + ilog2(sizeof(arm_lpae_iopte)));
778e1d3c0fdSWill Deacon 
779e1d3c0fdSWill Deacon 	data->iop.ops = (struct io_pgtable_ops) {
780e1d3c0fdSWill Deacon 		.map		= arm_lpae_map,
781e1d3c0fdSWill Deacon 		.unmap		= arm_lpae_unmap,
782e1d3c0fdSWill Deacon 		.iova_to_phys	= arm_lpae_iova_to_phys,
783e1d3c0fdSWill Deacon 	};
784e1d3c0fdSWill Deacon 
785e1d3c0fdSWill Deacon 	return data;
786e1d3c0fdSWill Deacon }
787e1d3c0fdSWill Deacon 
788e1d3c0fdSWill Deacon static struct io_pgtable *
789e1d3c0fdSWill Deacon arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
790e1d3c0fdSWill Deacon {
791e1d3c0fdSWill Deacon 	u64 reg;
7923850db49SRobin Murphy 	struct arm_lpae_io_pgtable *data;
793e1d3c0fdSWill Deacon 
7944f41845bSWill Deacon 	if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS |
795b6b65ca2SZhen Lei 			    IO_PGTABLE_QUIRK_NON_STRICT))
7963850db49SRobin Murphy 		return NULL;
7973850db49SRobin Murphy 
7983850db49SRobin Murphy 	data = arm_lpae_alloc_pgtable(cfg);
799e1d3c0fdSWill Deacon 	if (!data)
800e1d3c0fdSWill Deacon 		return NULL;
801e1d3c0fdSWill Deacon 
802e1d3c0fdSWill Deacon 	/* TCR */
8039e6ea59fSBjorn Andersson 	if (cfg->coherent_walk) {
804e1d3c0fdSWill Deacon 		reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
805e1d3c0fdSWill Deacon 		      (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
806e1d3c0fdSWill Deacon 		      (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
8079e6ea59fSBjorn Andersson 	} else {
8089e6ea59fSBjorn Andersson 		reg = (ARM_LPAE_TCR_SH_OS << ARM_LPAE_TCR_SH0_SHIFT) |
8099e6ea59fSBjorn Andersson 		      (ARM_LPAE_TCR_RGN_NC << ARM_LPAE_TCR_IRGN0_SHIFT) |
8109e6ea59fSBjorn Andersson 		      (ARM_LPAE_TCR_RGN_NC << ARM_LPAE_TCR_ORGN0_SHIFT);
8119e6ea59fSBjorn Andersson 	}
812e1d3c0fdSWill Deacon 
81306c610e8SRobin Murphy 	switch (ARM_LPAE_GRANULE(data)) {
814e1d3c0fdSWill Deacon 	case SZ_4K:
815e1d3c0fdSWill Deacon 		reg |= ARM_LPAE_TCR_TG0_4K;
816e1d3c0fdSWill Deacon 		break;
817e1d3c0fdSWill Deacon 	case SZ_16K:
818e1d3c0fdSWill Deacon 		reg |= ARM_LPAE_TCR_TG0_16K;
819e1d3c0fdSWill Deacon 		break;
820e1d3c0fdSWill Deacon 	case SZ_64K:
821e1d3c0fdSWill Deacon 		reg |= ARM_LPAE_TCR_TG0_64K;
822e1d3c0fdSWill Deacon 		break;
823e1d3c0fdSWill Deacon 	}
824e1d3c0fdSWill Deacon 
825e1d3c0fdSWill Deacon 	switch (cfg->oas) {
826e1d3c0fdSWill Deacon 	case 32:
827e1d3c0fdSWill Deacon 		reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT);
828e1d3c0fdSWill Deacon 		break;
829e1d3c0fdSWill Deacon 	case 36:
830e1d3c0fdSWill Deacon 		reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT);
831e1d3c0fdSWill Deacon 		break;
832e1d3c0fdSWill Deacon 	case 40:
833e1d3c0fdSWill Deacon 		reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT);
834e1d3c0fdSWill Deacon 		break;
835e1d3c0fdSWill Deacon 	case 42:
836e1d3c0fdSWill Deacon 		reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT);
837e1d3c0fdSWill Deacon 		break;
838e1d3c0fdSWill Deacon 	case 44:
839e1d3c0fdSWill Deacon 		reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT);
840e1d3c0fdSWill Deacon 		break;
841e1d3c0fdSWill Deacon 	case 48:
842e1d3c0fdSWill Deacon 		reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT);
843e1d3c0fdSWill Deacon 		break;
8446c89928fSRobin Murphy 	case 52:
8456c89928fSRobin Murphy 		reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_IPS_SHIFT);
8466c89928fSRobin Murphy 		break;
847e1d3c0fdSWill Deacon 	default:
848e1d3c0fdSWill Deacon 		goto out_free_data;
849e1d3c0fdSWill Deacon 	}
850e1d3c0fdSWill Deacon 
851e1d3c0fdSWill Deacon 	reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
85263979b8dSWill Deacon 
85363979b8dSWill Deacon 	/* Disable speculative walks through TTBR1 */
85463979b8dSWill Deacon 	reg |= ARM_LPAE_TCR_EPD1;
855e1d3c0fdSWill Deacon 	cfg->arm_lpae_s1_cfg.tcr = reg;
856e1d3c0fdSWill Deacon 
857e1d3c0fdSWill Deacon 	/* MAIRs */
858e1d3c0fdSWill Deacon 	reg = (ARM_LPAE_MAIR_ATTR_NC
859e1d3c0fdSWill Deacon 	       << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
860e1d3c0fdSWill Deacon 	      (ARM_LPAE_MAIR_ATTR_WBRWA
861e1d3c0fdSWill Deacon 	       << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
862e1d3c0fdSWill Deacon 	      (ARM_LPAE_MAIR_ATTR_DEVICE
86390ec7a76SVivek Gautam 	       << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV)) |
86490ec7a76SVivek Gautam 	      (ARM_LPAE_MAIR_ATTR_INC_OWBRWA
86590ec7a76SVivek Gautam 	       << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE));
866e1d3c0fdSWill Deacon 
867e1d3c0fdSWill Deacon 	cfg->arm_lpae_s1_cfg.mair[0] = reg;
868e1d3c0fdSWill Deacon 	cfg->arm_lpae_s1_cfg.mair[1] = 0;
869e1d3c0fdSWill Deacon 
870e1d3c0fdSWill Deacon 	/* Looking good; allocate a pgd */
871f8d54961SRobin Murphy 	data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
872e1d3c0fdSWill Deacon 	if (!data->pgd)
873e1d3c0fdSWill Deacon 		goto out_free_data;
874e1d3c0fdSWill Deacon 
87587a91b15SRobin Murphy 	/* Ensure the empty pgd is visible before any actual TTBR write */
87687a91b15SRobin Murphy 	wmb();
877e1d3c0fdSWill Deacon 
878e1d3c0fdSWill Deacon 	/* TTBRs */
879e1d3c0fdSWill Deacon 	cfg->arm_lpae_s1_cfg.ttbr[0] = virt_to_phys(data->pgd);
880e1d3c0fdSWill Deacon 	cfg->arm_lpae_s1_cfg.ttbr[1] = 0;
881e1d3c0fdSWill Deacon 	return &data->iop;
882e1d3c0fdSWill Deacon 
883e1d3c0fdSWill Deacon out_free_data:
884e1d3c0fdSWill Deacon 	kfree(data);
885e1d3c0fdSWill Deacon 	return NULL;
886e1d3c0fdSWill Deacon }
887e1d3c0fdSWill Deacon 
888e1d3c0fdSWill Deacon static struct io_pgtable *
889e1d3c0fdSWill Deacon arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
890e1d3c0fdSWill Deacon {
891e1d3c0fdSWill Deacon 	u64 reg, sl;
8923850db49SRobin Murphy 	struct arm_lpae_io_pgtable *data;
893e1d3c0fdSWill Deacon 
8943850db49SRobin Murphy 	/* The NS quirk doesn't apply at stage 2 */
8954f41845bSWill Deacon 	if (cfg->quirks & ~(IO_PGTABLE_QUIRK_NON_STRICT))
8963850db49SRobin Murphy 		return NULL;
8973850db49SRobin Murphy 
8983850db49SRobin Murphy 	data = arm_lpae_alloc_pgtable(cfg);
899e1d3c0fdSWill Deacon 	if (!data)
900e1d3c0fdSWill Deacon 		return NULL;
901e1d3c0fdSWill Deacon 
902e1d3c0fdSWill Deacon 	/*
903e1d3c0fdSWill Deacon 	 * Concatenate PGDs at level 1 if possible in order to reduce
904e1d3c0fdSWill Deacon 	 * the depth of the stage-2 walk.
905e1d3c0fdSWill Deacon 	 */
906e1d3c0fdSWill Deacon 	if (data->levels == ARM_LPAE_MAX_LEVELS) {
907e1d3c0fdSWill Deacon 		unsigned long pgd_pages;
908e1d3c0fdSWill Deacon 
909e1d3c0fdSWill Deacon 		pgd_pages = data->pgd_size >> ilog2(sizeof(arm_lpae_iopte));
910e1d3c0fdSWill Deacon 		if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) {
911e1d3c0fdSWill Deacon 			data->pgd_size = pgd_pages << data->pg_shift;
912e1d3c0fdSWill Deacon 			data->levels--;
913e1d3c0fdSWill Deacon 		}
914e1d3c0fdSWill Deacon 	}
915e1d3c0fdSWill Deacon 
916e1d3c0fdSWill Deacon 	/* VTCR */
917e1d3c0fdSWill Deacon 	reg = ARM_64_LPAE_S2_TCR_RES1 |
918e1d3c0fdSWill Deacon 	     (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
919e1d3c0fdSWill Deacon 	     (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
920e1d3c0fdSWill Deacon 	     (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
921e1d3c0fdSWill Deacon 
922e1d3c0fdSWill Deacon 	sl = ARM_LPAE_START_LVL(data);
923e1d3c0fdSWill Deacon 
92406c610e8SRobin Murphy 	switch (ARM_LPAE_GRANULE(data)) {
925e1d3c0fdSWill Deacon 	case SZ_4K:
926e1d3c0fdSWill Deacon 		reg |= ARM_LPAE_TCR_TG0_4K;
927e1d3c0fdSWill Deacon 		sl++; /* SL0 format is different for 4K granule size */
928e1d3c0fdSWill Deacon 		break;
929e1d3c0fdSWill Deacon 	case SZ_16K:
930e1d3c0fdSWill Deacon 		reg |= ARM_LPAE_TCR_TG0_16K;
931e1d3c0fdSWill Deacon 		break;
932e1d3c0fdSWill Deacon 	case SZ_64K:
933e1d3c0fdSWill Deacon 		reg |= ARM_LPAE_TCR_TG0_64K;
934e1d3c0fdSWill Deacon 		break;
935e1d3c0fdSWill Deacon 	}
936e1d3c0fdSWill Deacon 
937e1d3c0fdSWill Deacon 	switch (cfg->oas) {
938e1d3c0fdSWill Deacon 	case 32:
939e1d3c0fdSWill Deacon 		reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT);
940e1d3c0fdSWill Deacon 		break;
941e1d3c0fdSWill Deacon 	case 36:
942e1d3c0fdSWill Deacon 		reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT);
943e1d3c0fdSWill Deacon 		break;
944e1d3c0fdSWill Deacon 	case 40:
945e1d3c0fdSWill Deacon 		reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT);
946e1d3c0fdSWill Deacon 		break;
947e1d3c0fdSWill Deacon 	case 42:
948e1d3c0fdSWill Deacon 		reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT);
949e1d3c0fdSWill Deacon 		break;
950e1d3c0fdSWill Deacon 	case 44:
951e1d3c0fdSWill Deacon 		reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT);
952e1d3c0fdSWill Deacon 		break;
953e1d3c0fdSWill Deacon 	case 48:
954e1d3c0fdSWill Deacon 		reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT);
955e1d3c0fdSWill Deacon 		break;
9566c89928fSRobin Murphy 	case 52:
9576c89928fSRobin Murphy 		reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_PS_SHIFT);
9586c89928fSRobin Murphy 		break;
959e1d3c0fdSWill Deacon 	default:
960e1d3c0fdSWill Deacon 		goto out_free_data;
961e1d3c0fdSWill Deacon 	}
962e1d3c0fdSWill Deacon 
963e1d3c0fdSWill Deacon 	reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
964e1d3c0fdSWill Deacon 	reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT;
965e1d3c0fdSWill Deacon 	cfg->arm_lpae_s2_cfg.vtcr = reg;
966e1d3c0fdSWill Deacon 
967e1d3c0fdSWill Deacon 	/* Allocate pgd pages */
968f8d54961SRobin Murphy 	data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
969e1d3c0fdSWill Deacon 	if (!data->pgd)
970e1d3c0fdSWill Deacon 		goto out_free_data;
971e1d3c0fdSWill Deacon 
97287a91b15SRobin Murphy 	/* Ensure the empty pgd is visible before any actual TTBR write */
97387a91b15SRobin Murphy 	wmb();
974e1d3c0fdSWill Deacon 
975e1d3c0fdSWill Deacon 	/* VTTBR */
976e1d3c0fdSWill Deacon 	cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd);
977e1d3c0fdSWill Deacon 	return &data->iop;
978e1d3c0fdSWill Deacon 
979e1d3c0fdSWill Deacon out_free_data:
980e1d3c0fdSWill Deacon 	kfree(data);
981e1d3c0fdSWill Deacon 	return NULL;
982e1d3c0fdSWill Deacon }
983e1d3c0fdSWill Deacon 
984e1d3c0fdSWill Deacon static struct io_pgtable *
985e1d3c0fdSWill Deacon arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
986e1d3c0fdSWill Deacon {
987e1d3c0fdSWill Deacon 	struct io_pgtable *iop;
988e1d3c0fdSWill Deacon 
989e1d3c0fdSWill Deacon 	if (cfg->ias > 32 || cfg->oas > 40)
990e1d3c0fdSWill Deacon 		return NULL;
991e1d3c0fdSWill Deacon 
992e1d3c0fdSWill Deacon 	cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
993e1d3c0fdSWill Deacon 	iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
994e1d3c0fdSWill Deacon 	if (iop) {
995e1d3c0fdSWill Deacon 		cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE;
996e1d3c0fdSWill Deacon 		cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff;
997e1d3c0fdSWill Deacon 	}
998e1d3c0fdSWill Deacon 
999e1d3c0fdSWill Deacon 	return iop;
1000e1d3c0fdSWill Deacon }
1001e1d3c0fdSWill Deacon 
1002e1d3c0fdSWill Deacon static struct io_pgtable *
1003e1d3c0fdSWill Deacon arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
1004e1d3c0fdSWill Deacon {
1005e1d3c0fdSWill Deacon 	struct io_pgtable *iop;
1006e1d3c0fdSWill Deacon 
1007e1d3c0fdSWill Deacon 	if (cfg->ias > 40 || cfg->oas > 40)
1008e1d3c0fdSWill Deacon 		return NULL;
1009e1d3c0fdSWill Deacon 
1010e1d3c0fdSWill Deacon 	cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
1011e1d3c0fdSWill Deacon 	iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie);
1012e1d3c0fdSWill Deacon 	if (iop)
1013e1d3c0fdSWill Deacon 		cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff;
1014e1d3c0fdSWill Deacon 
1015e1d3c0fdSWill Deacon 	return iop;
1016e1d3c0fdSWill Deacon }
1017e1d3c0fdSWill Deacon 
1018d08d42deSRob Herring static struct io_pgtable *
1019d08d42deSRob Herring arm_mali_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg, void *cookie)
1020d08d42deSRob Herring {
102152f325f4SRobin Murphy 	struct arm_lpae_io_pgtable *data;
102252f325f4SRobin Murphy 
102352f325f4SRobin Murphy 	/* No quirks for Mali (hopefully) */
102452f325f4SRobin Murphy 	if (cfg->quirks)
102552f325f4SRobin Murphy 		return NULL;
1026d08d42deSRob Herring 
1027*1be08f45SRobin Murphy 	if (cfg->ias > 48 || cfg->oas > 40)
1028d08d42deSRob Herring 		return NULL;
1029d08d42deSRob Herring 
1030d08d42deSRob Herring 	cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
1031d08d42deSRob Herring 
103252f325f4SRobin Murphy 	data = arm_lpae_alloc_pgtable(cfg);
103352f325f4SRobin Murphy 	if (!data)
103452f325f4SRobin Murphy 		return NULL;
1035d08d42deSRob Herring 
1036*1be08f45SRobin Murphy 	/* Mali seems to need a full 4-level table regardless of IAS */
1037*1be08f45SRobin Murphy 	if (data->levels < ARM_LPAE_MAX_LEVELS) {
1038*1be08f45SRobin Murphy 		data->levels = ARM_LPAE_MAX_LEVELS;
1039*1be08f45SRobin Murphy 		data->pgd_size = sizeof(arm_lpae_iopte);
1040*1be08f45SRobin Murphy 	}
104152f325f4SRobin Murphy 	/*
104252f325f4SRobin Murphy 	 * MEMATTR: Mali has no actual notion of a non-cacheable type, so the
104352f325f4SRobin Murphy 	 * best we can do is mimic the out-of-tree driver and hope that the
104452f325f4SRobin Murphy 	 * "implementation-defined caching policy" is good enough. Similarly,
104552f325f4SRobin Murphy 	 * we'll use it for the sake of a valid attribute for our 'device'
104652f325f4SRobin Murphy 	 * index, although callers should never request that in practice.
104752f325f4SRobin Murphy 	 */
104852f325f4SRobin Murphy 	cfg->arm_mali_lpae_cfg.memattr =
104952f325f4SRobin Murphy 		(ARM_MALI_LPAE_MEMATTR_IMP_DEF
105052f325f4SRobin Murphy 		 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
105152f325f4SRobin Murphy 		(ARM_MALI_LPAE_MEMATTR_WRITE_ALLOC
105252f325f4SRobin Murphy 		 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
105352f325f4SRobin Murphy 		(ARM_MALI_LPAE_MEMATTR_IMP_DEF
105452f325f4SRobin Murphy 		 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV));
105552f325f4SRobin Murphy 
105652f325f4SRobin Murphy 	data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
105752f325f4SRobin Murphy 	if (!data->pgd)
105852f325f4SRobin Murphy 		goto out_free_data;
105952f325f4SRobin Murphy 
106052f325f4SRobin Murphy 	/* Ensure the empty pgd is visible before TRANSTAB can be written */
106152f325f4SRobin Murphy 	wmb();
106252f325f4SRobin Murphy 
106352f325f4SRobin Murphy 	cfg->arm_mali_lpae_cfg.transtab = virt_to_phys(data->pgd) |
1064d08d42deSRob Herring 					  ARM_MALI_LPAE_TTBR_READ_INNER |
1065d08d42deSRob Herring 					  ARM_MALI_LPAE_TTBR_ADRMODE_TABLE;
106652f325f4SRobin Murphy 	return &data->iop;
1067d08d42deSRob Herring 
106852f325f4SRobin Murphy out_free_data:
106952f325f4SRobin Murphy 	kfree(data);
107052f325f4SRobin Murphy 	return NULL;
1071d08d42deSRob Herring }
1072d08d42deSRob Herring 
1073e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = {
1074e1d3c0fdSWill Deacon 	.alloc	= arm_64_lpae_alloc_pgtable_s1,
1075e1d3c0fdSWill Deacon 	.free	= arm_lpae_free_pgtable,
1076e1d3c0fdSWill Deacon };
1077e1d3c0fdSWill Deacon 
1078e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = {
1079e1d3c0fdSWill Deacon 	.alloc	= arm_64_lpae_alloc_pgtable_s2,
1080e1d3c0fdSWill Deacon 	.free	= arm_lpae_free_pgtable,
1081e1d3c0fdSWill Deacon };
1082e1d3c0fdSWill Deacon 
1083e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = {
1084e1d3c0fdSWill Deacon 	.alloc	= arm_32_lpae_alloc_pgtable_s1,
1085e1d3c0fdSWill Deacon 	.free	= arm_lpae_free_pgtable,
1086e1d3c0fdSWill Deacon };
1087e1d3c0fdSWill Deacon 
1088e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = {
1089e1d3c0fdSWill Deacon 	.alloc	= arm_32_lpae_alloc_pgtable_s2,
1090e1d3c0fdSWill Deacon 	.free	= arm_lpae_free_pgtable,
1091e1d3c0fdSWill Deacon };
1092fe4b991dSWill Deacon 
1093d08d42deSRob Herring struct io_pgtable_init_fns io_pgtable_arm_mali_lpae_init_fns = {
1094d08d42deSRob Herring 	.alloc	= arm_mali_lpae_alloc_pgtable,
1095d08d42deSRob Herring 	.free	= arm_lpae_free_pgtable,
1096d08d42deSRob Herring };
1097d08d42deSRob Herring 
1098fe4b991dSWill Deacon #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST
1099fe4b991dSWill Deacon 
1100fe4b991dSWill Deacon static struct io_pgtable_cfg *cfg_cookie;
1101fe4b991dSWill Deacon 
1102fe4b991dSWill Deacon static void dummy_tlb_flush_all(void *cookie)
1103fe4b991dSWill Deacon {
1104fe4b991dSWill Deacon 	WARN_ON(cookie != cfg_cookie);
1105fe4b991dSWill Deacon }
1106fe4b991dSWill Deacon 
110710b7a7d9SWill Deacon static void dummy_tlb_flush(unsigned long iova, size_t size, size_t granule,
110810b7a7d9SWill Deacon 			    void *cookie)
1109fe4b991dSWill Deacon {
1110fe4b991dSWill Deacon 	WARN_ON(cookie != cfg_cookie);
1111fe4b991dSWill Deacon 	WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
1112fe4b991dSWill Deacon }
1113fe4b991dSWill Deacon 
11143951c41aSWill Deacon static void dummy_tlb_add_page(struct iommu_iotlb_gather *gather,
11153951c41aSWill Deacon 			       unsigned long iova, size_t granule, void *cookie)
111610b7a7d9SWill Deacon {
1117abfd6fe0SWill Deacon 	dummy_tlb_flush(iova, granule, granule, cookie);
111810b7a7d9SWill Deacon }
111910b7a7d9SWill Deacon 
1120298f7889SWill Deacon static const struct iommu_flush_ops dummy_tlb_ops __initconst = {
1121fe4b991dSWill Deacon 	.tlb_flush_all	= dummy_tlb_flush_all,
112210b7a7d9SWill Deacon 	.tlb_flush_walk	= dummy_tlb_flush,
112310b7a7d9SWill Deacon 	.tlb_flush_leaf	= dummy_tlb_flush,
1124abfd6fe0SWill Deacon 	.tlb_add_page	= dummy_tlb_add_page,
1125fe4b991dSWill Deacon };
1126fe4b991dSWill Deacon 
1127fe4b991dSWill Deacon static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops)
1128fe4b991dSWill Deacon {
1129fe4b991dSWill Deacon 	struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
1130fe4b991dSWill Deacon 	struct io_pgtable_cfg *cfg = &data->iop.cfg;
1131fe4b991dSWill Deacon 
1132fe4b991dSWill Deacon 	pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n",
1133fe4b991dSWill Deacon 		cfg->pgsize_bitmap, cfg->ias);
1134fe4b991dSWill Deacon 	pr_err("data: %d levels, 0x%zx pgd_size, %lu pg_shift, %lu bits_per_level, pgd @ %p\n",
1135fe4b991dSWill Deacon 		data->levels, data->pgd_size, data->pg_shift,
1136fe4b991dSWill Deacon 		data->bits_per_level, data->pgd);
1137fe4b991dSWill Deacon }
1138fe4b991dSWill Deacon 
1139fe4b991dSWill Deacon #define __FAIL(ops, i)	({						\
1140fe4b991dSWill Deacon 		WARN(1, "selftest: test failed for fmt idx %d\n", (i));	\
1141fe4b991dSWill Deacon 		arm_lpae_dump_ops(ops);					\
1142fe4b991dSWill Deacon 		selftest_running = false;				\
1143fe4b991dSWill Deacon 		-EFAULT;						\
1144fe4b991dSWill Deacon })
1145fe4b991dSWill Deacon 
1146fe4b991dSWill Deacon static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg)
1147fe4b991dSWill Deacon {
1148fe4b991dSWill Deacon 	static const enum io_pgtable_fmt fmts[] = {
1149fe4b991dSWill Deacon 		ARM_64_LPAE_S1,
1150fe4b991dSWill Deacon 		ARM_64_LPAE_S2,
1151fe4b991dSWill Deacon 	};
1152fe4b991dSWill Deacon 
1153fe4b991dSWill Deacon 	int i, j;
1154fe4b991dSWill Deacon 	unsigned long iova;
1155fe4b991dSWill Deacon 	size_t size;
1156fe4b991dSWill Deacon 	struct io_pgtable_ops *ops;
1157fe4b991dSWill Deacon 
1158fe4b991dSWill Deacon 	selftest_running = true;
1159fe4b991dSWill Deacon 
1160fe4b991dSWill Deacon 	for (i = 0; i < ARRAY_SIZE(fmts); ++i) {
1161fe4b991dSWill Deacon 		cfg_cookie = cfg;
1162fe4b991dSWill Deacon 		ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg);
1163fe4b991dSWill Deacon 		if (!ops) {
1164fe4b991dSWill Deacon 			pr_err("selftest: failed to allocate io pgtable ops\n");
1165fe4b991dSWill Deacon 			return -ENOMEM;
1166fe4b991dSWill Deacon 		}
1167fe4b991dSWill Deacon 
1168fe4b991dSWill Deacon 		/*
1169fe4b991dSWill Deacon 		 * Initial sanity checks.
1170fe4b991dSWill Deacon 		 * Empty page tables shouldn't provide any translations.
1171fe4b991dSWill Deacon 		 */
1172fe4b991dSWill Deacon 		if (ops->iova_to_phys(ops, 42))
1173fe4b991dSWill Deacon 			return __FAIL(ops, i);
1174fe4b991dSWill Deacon 
1175fe4b991dSWill Deacon 		if (ops->iova_to_phys(ops, SZ_1G + 42))
1176fe4b991dSWill Deacon 			return __FAIL(ops, i);
1177fe4b991dSWill Deacon 
1178fe4b991dSWill Deacon 		if (ops->iova_to_phys(ops, SZ_2G + 42))
1179fe4b991dSWill Deacon 			return __FAIL(ops, i);
1180fe4b991dSWill Deacon 
1181fe4b991dSWill Deacon 		/*
1182fe4b991dSWill Deacon 		 * Distinct mappings of different granule sizes.
1183fe4b991dSWill Deacon 		 */
1184fe4b991dSWill Deacon 		iova = 0;
11854ae8a5c5SKefeng Wang 		for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
1186fe4b991dSWill Deacon 			size = 1UL << j;
1187fe4b991dSWill Deacon 
1188fe4b991dSWill Deacon 			if (ops->map(ops, iova, iova, size, IOMMU_READ |
1189fe4b991dSWill Deacon 							    IOMMU_WRITE |
1190fe4b991dSWill Deacon 							    IOMMU_NOEXEC |
1191fe4b991dSWill Deacon 							    IOMMU_CACHE))
1192fe4b991dSWill Deacon 				return __FAIL(ops, i);
1193fe4b991dSWill Deacon 
1194fe4b991dSWill Deacon 			/* Overlapping mappings */
1195fe4b991dSWill Deacon 			if (!ops->map(ops, iova, iova + size, size,
1196fe4b991dSWill Deacon 				      IOMMU_READ | IOMMU_NOEXEC))
1197fe4b991dSWill Deacon 				return __FAIL(ops, i);
1198fe4b991dSWill Deacon 
1199fe4b991dSWill Deacon 			if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
1200fe4b991dSWill Deacon 				return __FAIL(ops, i);
1201fe4b991dSWill Deacon 
1202fe4b991dSWill Deacon 			iova += SZ_1G;
1203fe4b991dSWill Deacon 		}
1204fe4b991dSWill Deacon 
1205fe4b991dSWill Deacon 		/* Partial unmap */
1206fe4b991dSWill Deacon 		size = 1UL << __ffs(cfg->pgsize_bitmap);
1207a2d3a382SWill Deacon 		if (ops->unmap(ops, SZ_1G + size, size, NULL) != size)
1208fe4b991dSWill Deacon 			return __FAIL(ops, i);
1209fe4b991dSWill Deacon 
1210fe4b991dSWill Deacon 		/* Remap of partial unmap */
1211fe4b991dSWill Deacon 		if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ))
1212fe4b991dSWill Deacon 			return __FAIL(ops, i);
1213fe4b991dSWill Deacon 
1214fe4b991dSWill Deacon 		if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42))
1215fe4b991dSWill Deacon 			return __FAIL(ops, i);
1216fe4b991dSWill Deacon 
1217fe4b991dSWill Deacon 		/* Full unmap */
1218fe4b991dSWill Deacon 		iova = 0;
1219f793b13eSYueHaibing 		for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
1220fe4b991dSWill Deacon 			size = 1UL << j;
1221fe4b991dSWill Deacon 
1222a2d3a382SWill Deacon 			if (ops->unmap(ops, iova, size, NULL) != size)
1223fe4b991dSWill Deacon 				return __FAIL(ops, i);
1224fe4b991dSWill Deacon 
1225fe4b991dSWill Deacon 			if (ops->iova_to_phys(ops, iova + 42))
1226fe4b991dSWill Deacon 				return __FAIL(ops, i);
1227fe4b991dSWill Deacon 
1228fe4b991dSWill Deacon 			/* Remap full block */
1229fe4b991dSWill Deacon 			if (ops->map(ops, iova, iova, size, IOMMU_WRITE))
1230fe4b991dSWill Deacon 				return __FAIL(ops, i);
1231fe4b991dSWill Deacon 
1232fe4b991dSWill Deacon 			if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
1233fe4b991dSWill Deacon 				return __FAIL(ops, i);
1234fe4b991dSWill Deacon 
1235fe4b991dSWill Deacon 			iova += SZ_1G;
1236fe4b991dSWill Deacon 		}
1237fe4b991dSWill Deacon 
1238fe4b991dSWill Deacon 		free_io_pgtable_ops(ops);
1239fe4b991dSWill Deacon 	}
1240fe4b991dSWill Deacon 
1241fe4b991dSWill Deacon 	selftest_running = false;
1242fe4b991dSWill Deacon 	return 0;
1243fe4b991dSWill Deacon }
1244fe4b991dSWill Deacon 
1245fe4b991dSWill Deacon static int __init arm_lpae_do_selftests(void)
1246fe4b991dSWill Deacon {
1247fe4b991dSWill Deacon 	static const unsigned long pgsize[] = {
1248fe4b991dSWill Deacon 		SZ_4K | SZ_2M | SZ_1G,
1249fe4b991dSWill Deacon 		SZ_16K | SZ_32M,
1250fe4b991dSWill Deacon 		SZ_64K | SZ_512M,
1251fe4b991dSWill Deacon 	};
1252fe4b991dSWill Deacon 
1253fe4b991dSWill Deacon 	static const unsigned int ias[] = {
1254fe4b991dSWill Deacon 		32, 36, 40, 42, 44, 48,
1255fe4b991dSWill Deacon 	};
1256fe4b991dSWill Deacon 
1257fe4b991dSWill Deacon 	int i, j, pass = 0, fail = 0;
1258fe4b991dSWill Deacon 	struct io_pgtable_cfg cfg = {
1259fe4b991dSWill Deacon 		.tlb = &dummy_tlb_ops,
1260fe4b991dSWill Deacon 		.oas = 48,
12614f41845bSWill Deacon 		.coherent_walk = true,
1262fe4b991dSWill Deacon 	};
1263fe4b991dSWill Deacon 
1264fe4b991dSWill Deacon 	for (i = 0; i < ARRAY_SIZE(pgsize); ++i) {
1265fe4b991dSWill Deacon 		for (j = 0; j < ARRAY_SIZE(ias); ++j) {
1266fe4b991dSWill Deacon 			cfg.pgsize_bitmap = pgsize[i];
1267fe4b991dSWill Deacon 			cfg.ias = ias[j];
1268fe4b991dSWill Deacon 			pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n",
1269fe4b991dSWill Deacon 				pgsize[i], ias[j]);
1270fe4b991dSWill Deacon 			if (arm_lpae_run_tests(&cfg))
1271fe4b991dSWill Deacon 				fail++;
1272fe4b991dSWill Deacon 			else
1273fe4b991dSWill Deacon 				pass++;
1274fe4b991dSWill Deacon 		}
1275fe4b991dSWill Deacon 	}
1276fe4b991dSWill Deacon 
1277fe4b991dSWill Deacon 	pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail);
1278fe4b991dSWill Deacon 	return fail ? -EFAULT : 0;
1279fe4b991dSWill Deacon }
1280fe4b991dSWill Deacon subsys_initcall(arm_lpae_do_selftests);
1281fe4b991dSWill Deacon #endif
1282