1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2e1d3c0fdSWill Deacon /* 3e1d3c0fdSWill Deacon * CPU-agnostic ARM page table allocator. 4e1d3c0fdSWill Deacon * 5e1d3c0fdSWill Deacon * Copyright (C) 2014 ARM Limited 6e1d3c0fdSWill Deacon * 7e1d3c0fdSWill Deacon * Author: Will Deacon <will.deacon@arm.com> 8e1d3c0fdSWill Deacon */ 9e1d3c0fdSWill Deacon 10e1d3c0fdSWill Deacon #define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt 11e1d3c0fdSWill Deacon 122c3d273eSRobin Murphy #include <linux/atomic.h> 136c89928fSRobin Murphy #include <linux/bitops.h> 14b77cf11fSRob Herring #include <linux/io-pgtable.h> 15e1d3c0fdSWill Deacon #include <linux/iommu.h> 16e1d3c0fdSWill Deacon #include <linux/kernel.h> 17e1d3c0fdSWill Deacon #include <linux/sizes.h> 18e1d3c0fdSWill Deacon #include <linux/slab.h> 19e1d3c0fdSWill Deacon #include <linux/types.h> 208f6aff98SLada Trimasova #include <linux/dma-mapping.h> 21e1d3c0fdSWill Deacon 2287a91b15SRobin Murphy #include <asm/barrier.h> 2387a91b15SRobin Murphy 246c89928fSRobin Murphy #define ARM_LPAE_MAX_ADDR_BITS 52 25e1d3c0fdSWill Deacon #define ARM_LPAE_S2_MAX_CONCAT_PAGES 16 26e1d3c0fdSWill Deacon #define ARM_LPAE_MAX_LEVELS 4 27e1d3c0fdSWill Deacon 28e1d3c0fdSWill Deacon /* Struct accessors */ 29e1d3c0fdSWill Deacon #define io_pgtable_to_data(x) \ 30e1d3c0fdSWill Deacon container_of((x), struct arm_lpae_io_pgtable, iop) 31e1d3c0fdSWill Deacon 32e1d3c0fdSWill Deacon #define io_pgtable_ops_to_data(x) \ 33e1d3c0fdSWill Deacon io_pgtable_to_data(io_pgtable_ops_to_pgtable(x)) 34e1d3c0fdSWill Deacon 35e1d3c0fdSWill Deacon /* 36e1d3c0fdSWill Deacon * For consistency with the architecture, we always consider 37e1d3c0fdSWill Deacon * ARM_LPAE_MAX_LEVELS levels, with the walk starting at level n >=0 38e1d3c0fdSWill Deacon */ 39e1d3c0fdSWill Deacon #define ARM_LPAE_START_LVL(d) (ARM_LPAE_MAX_LEVELS - (d)->levels) 40e1d3c0fdSWill Deacon 41e1d3c0fdSWill Deacon /* 42e1d3c0fdSWill Deacon * Calculate the right shift amount to get to the portion describing level l 43e1d3c0fdSWill Deacon * in a virtual address mapped by the pagetable in d. 44e1d3c0fdSWill Deacon */ 45e1d3c0fdSWill Deacon #define ARM_LPAE_LVL_SHIFT(l,d) \ 46e1d3c0fdSWill Deacon ((((d)->levels - ((l) - ARM_LPAE_START_LVL(d) + 1)) \ 47e1d3c0fdSWill Deacon * (d)->bits_per_level) + (d)->pg_shift) 48e1d3c0fdSWill Deacon 4906c610e8SRobin Murphy #define ARM_LPAE_GRANULE(d) (1UL << (d)->pg_shift) 5006c610e8SRobin Murphy 51367bd978SWill Deacon #define ARM_LPAE_PAGES_PER_PGD(d) \ 5206c610e8SRobin Murphy DIV_ROUND_UP((d)->pgd_size, ARM_LPAE_GRANULE(d)) 53e1d3c0fdSWill Deacon 54e1d3c0fdSWill Deacon /* 55e1d3c0fdSWill Deacon * Calculate the index at level l used to map virtual address a using the 56e1d3c0fdSWill Deacon * pagetable in d. 57e1d3c0fdSWill Deacon */ 58e1d3c0fdSWill Deacon #define ARM_LPAE_PGD_IDX(l,d) \ 59e1d3c0fdSWill Deacon ((l) == ARM_LPAE_START_LVL(d) ? ilog2(ARM_LPAE_PAGES_PER_PGD(d)) : 0) 60e1d3c0fdSWill Deacon 61e1d3c0fdSWill Deacon #define ARM_LPAE_LVL_IDX(a,l,d) \ 62367bd978SWill Deacon (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \ 63e1d3c0fdSWill Deacon ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1)) 64e1d3c0fdSWill Deacon 65e1d3c0fdSWill Deacon /* Calculate the block/page mapping size at level l for pagetable in d. */ 66e1d3c0fdSWill Deacon #define ARM_LPAE_BLOCK_SIZE(l,d) \ 67022f4e4fSRobin Murphy (1ULL << (ilog2(sizeof(arm_lpae_iopte)) + \ 68e1d3c0fdSWill Deacon ((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level))) 69e1d3c0fdSWill Deacon 70e1d3c0fdSWill Deacon /* Page table bits */ 71e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_SHIFT 0 72e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_MASK 0x3 73e1d3c0fdSWill Deacon 74e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_BLOCK 1 75e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_TABLE 3 76e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_PAGE 3 77e1d3c0fdSWill Deacon 786c89928fSRobin Murphy #define ARM_LPAE_PTE_ADDR_MASK GENMASK_ULL(47,12) 796c89928fSRobin Murphy 80c896c132SLaurent Pinchart #define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63) 81e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53) 82e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10) 83e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8) 84e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8) 85e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8) 86c896c132SLaurent Pinchart #define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5) 87e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0) 88e1d3c0fdSWill Deacon 89e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2) 90e1d3c0fdSWill Deacon /* Ignore the contiguous bit for block splitting */ 91e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52) 92e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \ 93e1d3c0fdSWill Deacon ARM_LPAE_PTE_ATTR_HI_MASK) 942c3d273eSRobin Murphy /* Software bit for solving coherency races */ 952c3d273eSRobin Murphy #define ARM_LPAE_PTE_SW_SYNC (((arm_lpae_iopte)1) << 55) 96e1d3c0fdSWill Deacon 97e1d3c0fdSWill Deacon /* Stage-1 PTE */ 98e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6) 99e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6) 100e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTRINDX_SHIFT 2 101e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11) 102e1d3c0fdSWill Deacon 103e1d3c0fdSWill Deacon /* Stage-2 PTE */ 104e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6) 105e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6) 106e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6) 107e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2) 108e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2) 109e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2) 110e1d3c0fdSWill Deacon 111e1d3c0fdSWill Deacon /* Register bits */ 112e1d3c0fdSWill Deacon #define ARM_32_LPAE_TCR_EAE (1 << 31) 113e1d3c0fdSWill Deacon #define ARM_64_LPAE_S2_TCR_RES1 (1 << 31) 114e1d3c0fdSWill Deacon 11563979b8dSWill Deacon #define ARM_LPAE_TCR_EPD1 (1 << 23) 11663979b8dSWill Deacon 117e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_TG0_4K (0 << 14) 118e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_TG0_64K (1 << 14) 119e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_TG0_16K (2 << 14) 120e1d3c0fdSWill Deacon 121e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH0_SHIFT 12 122e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH0_MASK 0x3 123e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH_NS 0 124e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH_OS 2 125e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SH_IS 3 126e1d3c0fdSWill Deacon 127e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_ORGN0_SHIFT 10 128e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_IRGN0_SHIFT 8 129e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_MASK 0x3 130e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_NC 0 131e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_WBWA 1 132e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_WT 2 133e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_RGN_WB 3 134e1d3c0fdSWill Deacon 135e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SL0_SHIFT 6 136e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SL0_MASK 0x3 137e1d3c0fdSWill Deacon 138e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_T0SZ_SHIFT 0 139e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_SZ_MASK 0xf 140e1d3c0fdSWill Deacon 141e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_SHIFT 16 142e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_MASK 0x7 143e1d3c0fdSWill Deacon 144e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_IPS_SHIFT 32 145e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_IPS_MASK 0x7 146e1d3c0fdSWill Deacon 147e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_32_BIT 0x0ULL 148e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_36_BIT 0x1ULL 149e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_40_BIT 0x2ULL 150e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_42_BIT 0x3ULL 151e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_44_BIT 0x4ULL 152e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_PS_48_BIT 0x5ULL 1536c89928fSRobin Murphy #define ARM_LPAE_TCR_PS_52_BIT 0x6ULL 154e1d3c0fdSWill Deacon 155e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3) 156e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_MASK 0xff 157e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_DEVICE 0x04 158e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_NC 0x44 15990ec7a76SVivek Gautam #define ARM_LPAE_MAIR_ATTR_INC_OWBRWA 0xf4 160e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_WBRWA 0xff 161e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_NC 0 162e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1 163e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_DEV 2 16490ec7a76SVivek Gautam #define ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE 3 165e1d3c0fdSWill Deacon 166d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_ADRMODE_TABLE (3u << 0) 167d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_READ_INNER BIT(2) 168d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_SHARE_OUTER BIT(4) 169d08d42deSRob Herring 170e1d3c0fdSWill Deacon /* IOPTE accessors */ 1716c89928fSRobin Murphy #define iopte_deref(pte,d) __va(iopte_to_paddr(pte, d)) 172e1d3c0fdSWill Deacon 173e1d3c0fdSWill Deacon #define iopte_type(pte,l) \ 174e1d3c0fdSWill Deacon (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK) 175e1d3c0fdSWill Deacon 176e1d3c0fdSWill Deacon #define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK) 177e1d3c0fdSWill Deacon 178e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable { 179e1d3c0fdSWill Deacon struct io_pgtable iop; 180e1d3c0fdSWill Deacon 181e1d3c0fdSWill Deacon int levels; 182e1d3c0fdSWill Deacon size_t pgd_size; 183e1d3c0fdSWill Deacon unsigned long pg_shift; 184e1d3c0fdSWill Deacon unsigned long bits_per_level; 185e1d3c0fdSWill Deacon 186e1d3c0fdSWill Deacon void *pgd; 187e1d3c0fdSWill Deacon }; 188e1d3c0fdSWill Deacon 189e1d3c0fdSWill Deacon typedef u64 arm_lpae_iopte; 190e1d3c0fdSWill Deacon 191d08d42deSRob Herring static inline bool iopte_leaf(arm_lpae_iopte pte, int lvl, 192d08d42deSRob Herring enum io_pgtable_fmt fmt) 193d08d42deSRob Herring { 194d08d42deSRob Herring if (lvl == (ARM_LPAE_MAX_LEVELS - 1) && fmt != ARM_MALI_LPAE) 195d08d42deSRob Herring return iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_PAGE; 196d08d42deSRob Herring 197d08d42deSRob Herring return iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_BLOCK; 198d08d42deSRob Herring } 199d08d42deSRob Herring 2006c89928fSRobin Murphy static arm_lpae_iopte paddr_to_iopte(phys_addr_t paddr, 2016c89928fSRobin Murphy struct arm_lpae_io_pgtable *data) 2026c89928fSRobin Murphy { 2036c89928fSRobin Murphy arm_lpae_iopte pte = paddr; 2046c89928fSRobin Murphy 2056c89928fSRobin Murphy /* Of the bits which overlap, either 51:48 or 15:12 are always RES0 */ 2066c89928fSRobin Murphy return (pte | (pte >> (48 - 12))) & ARM_LPAE_PTE_ADDR_MASK; 2076c89928fSRobin Murphy } 2086c89928fSRobin Murphy 2096c89928fSRobin Murphy static phys_addr_t iopte_to_paddr(arm_lpae_iopte pte, 2106c89928fSRobin Murphy struct arm_lpae_io_pgtable *data) 2116c89928fSRobin Murphy { 21278688059SRobin Murphy u64 paddr = pte & ARM_LPAE_PTE_ADDR_MASK; 2136c89928fSRobin Murphy 2146c89928fSRobin Murphy if (data->pg_shift < 16) 2156c89928fSRobin Murphy return paddr; 2166c89928fSRobin Murphy 2176c89928fSRobin Murphy /* Rotate the packed high-order bits back to the top */ 2186c89928fSRobin Murphy return (paddr | (paddr << (48 - 12))) & (ARM_LPAE_PTE_ADDR_MASK << 4); 2196c89928fSRobin Murphy } 2206c89928fSRobin Murphy 221fe4b991dSWill Deacon static bool selftest_running = false; 222fe4b991dSWill Deacon 223ffcb6d16SRobin Murphy static dma_addr_t __arm_lpae_dma_addr(void *pages) 224f8d54961SRobin Murphy { 225ffcb6d16SRobin Murphy return (dma_addr_t)virt_to_phys(pages); 226f8d54961SRobin Murphy } 227f8d54961SRobin Murphy 228f8d54961SRobin Murphy static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp, 229f8d54961SRobin Murphy struct io_pgtable_cfg *cfg) 230f8d54961SRobin Murphy { 231f8d54961SRobin Murphy struct device *dev = cfg->iommu_dev; 2324b123757SRobin Murphy int order = get_order(size); 2334b123757SRobin Murphy struct page *p; 234f8d54961SRobin Murphy dma_addr_t dma; 2354b123757SRobin Murphy void *pages; 236f8d54961SRobin Murphy 2374b123757SRobin Murphy VM_BUG_ON((gfp & __GFP_HIGHMEM)); 238fac83d29SJean-Philippe Brucker p = alloc_pages_node(dev ? dev_to_node(dev) : NUMA_NO_NODE, 239fac83d29SJean-Philippe Brucker gfp | __GFP_ZERO, order); 2404b123757SRobin Murphy if (!p) 241f8d54961SRobin Murphy return NULL; 242f8d54961SRobin Murphy 2434b123757SRobin Murphy pages = page_address(p); 2444f41845bSWill Deacon if (!cfg->coherent_walk) { 245f8d54961SRobin Murphy dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE); 246f8d54961SRobin Murphy if (dma_mapping_error(dev, dma)) 247f8d54961SRobin Murphy goto out_free; 248f8d54961SRobin Murphy /* 249f8d54961SRobin Murphy * We depend on the IOMMU being able to work with any physical 250ffcb6d16SRobin Murphy * address directly, so if the DMA layer suggests otherwise by 251ffcb6d16SRobin Murphy * translating or truncating them, that bodes very badly... 252f8d54961SRobin Murphy */ 253ffcb6d16SRobin Murphy if (dma != virt_to_phys(pages)) 254f8d54961SRobin Murphy goto out_unmap; 255f8d54961SRobin Murphy } 256f8d54961SRobin Murphy 257f8d54961SRobin Murphy return pages; 258f8d54961SRobin Murphy 259f8d54961SRobin Murphy out_unmap: 260f8d54961SRobin Murphy dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n"); 261f8d54961SRobin Murphy dma_unmap_single(dev, dma, size, DMA_TO_DEVICE); 262f8d54961SRobin Murphy out_free: 2634b123757SRobin Murphy __free_pages(p, order); 264f8d54961SRobin Murphy return NULL; 265f8d54961SRobin Murphy } 266f8d54961SRobin Murphy 267f8d54961SRobin Murphy static void __arm_lpae_free_pages(void *pages, size_t size, 268f8d54961SRobin Murphy struct io_pgtable_cfg *cfg) 269f8d54961SRobin Murphy { 2704f41845bSWill Deacon if (!cfg->coherent_walk) 271ffcb6d16SRobin Murphy dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages), 272f8d54961SRobin Murphy size, DMA_TO_DEVICE); 2734b123757SRobin Murphy free_pages((unsigned long)pages, get_order(size)); 274f8d54961SRobin Murphy } 275f8d54961SRobin Murphy 2762c3d273eSRobin Murphy static void __arm_lpae_sync_pte(arm_lpae_iopte *ptep, 2772c3d273eSRobin Murphy struct io_pgtable_cfg *cfg) 2782c3d273eSRobin Murphy { 2792c3d273eSRobin Murphy dma_sync_single_for_device(cfg->iommu_dev, __arm_lpae_dma_addr(ptep), 2802c3d273eSRobin Murphy sizeof(*ptep), DMA_TO_DEVICE); 2812c3d273eSRobin Murphy } 2822c3d273eSRobin Murphy 283f8d54961SRobin Murphy static void __arm_lpae_set_pte(arm_lpae_iopte *ptep, arm_lpae_iopte pte, 28487a91b15SRobin Murphy struct io_pgtable_cfg *cfg) 285f8d54961SRobin Murphy { 286f8d54961SRobin Murphy *ptep = pte; 287f8d54961SRobin Murphy 2884f41845bSWill Deacon if (!cfg->coherent_walk) 2892c3d273eSRobin Murphy __arm_lpae_sync_pte(ptep, cfg); 290f8d54961SRobin Murphy } 291f8d54961SRobin Murphy 292193e67c0SVivek Gautam static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data, 293cf27ec93SWill Deacon unsigned long iova, size_t size, int lvl, 294cf27ec93SWill Deacon arm_lpae_iopte *ptep); 295cf27ec93SWill Deacon 296fb3a9579SRobin Murphy static void __arm_lpae_init_pte(struct arm_lpae_io_pgtable *data, 297fb3a9579SRobin Murphy phys_addr_t paddr, arm_lpae_iopte prot, 298fb3a9579SRobin Murphy int lvl, arm_lpae_iopte *ptep) 299fb3a9579SRobin Murphy { 300fb3a9579SRobin Murphy arm_lpae_iopte pte = prot; 301fb3a9579SRobin Murphy 302fb3a9579SRobin Murphy if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS) 303fb3a9579SRobin Murphy pte |= ARM_LPAE_PTE_NS; 304fb3a9579SRobin Murphy 305d08d42deSRob Herring if (data->iop.fmt != ARM_MALI_LPAE && lvl == ARM_LPAE_MAX_LEVELS - 1) 306fb3a9579SRobin Murphy pte |= ARM_LPAE_PTE_TYPE_PAGE; 307fb3a9579SRobin Murphy else 308fb3a9579SRobin Murphy pte |= ARM_LPAE_PTE_TYPE_BLOCK; 309fb3a9579SRobin Murphy 310d08d42deSRob Herring if (data->iop.fmt != ARM_MALI_LPAE) 311d08d42deSRob Herring pte |= ARM_LPAE_PTE_AF; 312d08d42deSRob Herring pte |= ARM_LPAE_PTE_SH_IS; 3136c89928fSRobin Murphy pte |= paddr_to_iopte(paddr, data); 314fb3a9579SRobin Murphy 315fb3a9579SRobin Murphy __arm_lpae_set_pte(ptep, pte, &data->iop.cfg); 316fb3a9579SRobin Murphy } 317fb3a9579SRobin Murphy 318e1d3c0fdSWill Deacon static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data, 319e1d3c0fdSWill Deacon unsigned long iova, phys_addr_t paddr, 320e1d3c0fdSWill Deacon arm_lpae_iopte prot, int lvl, 321e1d3c0fdSWill Deacon arm_lpae_iopte *ptep) 322e1d3c0fdSWill Deacon { 323fb3a9579SRobin Murphy arm_lpae_iopte pte = *ptep; 324e1d3c0fdSWill Deacon 325d08d42deSRob Herring if (iopte_leaf(pte, lvl, data->iop.fmt)) { 326cf27ec93SWill Deacon /* We require an unmap first */ 327fe4b991dSWill Deacon WARN_ON(!selftest_running); 328e1d3c0fdSWill Deacon return -EEXIST; 329fb3a9579SRobin Murphy } else if (iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_TABLE) { 330cf27ec93SWill Deacon /* 331cf27ec93SWill Deacon * We need to unmap and free the old table before 332cf27ec93SWill Deacon * overwriting it with a block entry. 333cf27ec93SWill Deacon */ 334cf27ec93SWill Deacon arm_lpae_iopte *tblp; 335cf27ec93SWill Deacon size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data); 336cf27ec93SWill Deacon 337cf27ec93SWill Deacon tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data); 338cf27ec93SWill Deacon if (WARN_ON(__arm_lpae_unmap(data, iova, sz, lvl, tblp) != sz)) 339cf27ec93SWill Deacon return -EINVAL; 340fe4b991dSWill Deacon } 341e1d3c0fdSWill Deacon 342fb3a9579SRobin Murphy __arm_lpae_init_pte(data, paddr, prot, lvl, ptep); 343e1d3c0fdSWill Deacon return 0; 344e1d3c0fdSWill Deacon } 345e1d3c0fdSWill Deacon 346fb3a9579SRobin Murphy static arm_lpae_iopte arm_lpae_install_table(arm_lpae_iopte *table, 347fb3a9579SRobin Murphy arm_lpae_iopte *ptep, 3482c3d273eSRobin Murphy arm_lpae_iopte curr, 349fb3a9579SRobin Murphy struct io_pgtable_cfg *cfg) 350fb3a9579SRobin Murphy { 3512c3d273eSRobin Murphy arm_lpae_iopte old, new; 352fb3a9579SRobin Murphy 353fb3a9579SRobin Murphy new = __pa(table) | ARM_LPAE_PTE_TYPE_TABLE; 354fb3a9579SRobin Murphy if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS) 355fb3a9579SRobin Murphy new |= ARM_LPAE_PTE_NSTABLE; 356fb3a9579SRobin Murphy 35777f34458SWill Deacon /* 35877f34458SWill Deacon * Ensure the table itself is visible before its PTE can be. 35977f34458SWill Deacon * Whilst we could get away with cmpxchg64_release below, this 36077f34458SWill Deacon * doesn't have any ordering semantics when !CONFIG_SMP. 36177f34458SWill Deacon */ 36277f34458SWill Deacon dma_wmb(); 3632c3d273eSRobin Murphy 3642c3d273eSRobin Murphy old = cmpxchg64_relaxed(ptep, curr, new); 3652c3d273eSRobin Murphy 3664f41845bSWill Deacon if (cfg->coherent_walk || (old & ARM_LPAE_PTE_SW_SYNC)) 3672c3d273eSRobin Murphy return old; 3682c3d273eSRobin Murphy 3692c3d273eSRobin Murphy /* Even if it's not ours, there's no point waiting; just kick it */ 3702c3d273eSRobin Murphy __arm_lpae_sync_pte(ptep, cfg); 3712c3d273eSRobin Murphy if (old == curr) 3722c3d273eSRobin Murphy WRITE_ONCE(*ptep, new | ARM_LPAE_PTE_SW_SYNC); 3732c3d273eSRobin Murphy 3742c3d273eSRobin Murphy return old; 375fb3a9579SRobin Murphy } 376fb3a9579SRobin Murphy 377e1d3c0fdSWill Deacon static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova, 378e1d3c0fdSWill Deacon phys_addr_t paddr, size_t size, arm_lpae_iopte prot, 379e1d3c0fdSWill Deacon int lvl, arm_lpae_iopte *ptep) 380e1d3c0fdSWill Deacon { 381e1d3c0fdSWill Deacon arm_lpae_iopte *cptep, pte; 382e1d3c0fdSWill Deacon size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data); 3832c3d273eSRobin Murphy size_t tblsz = ARM_LPAE_GRANULE(data); 384f8d54961SRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg; 385e1d3c0fdSWill Deacon 386e1d3c0fdSWill Deacon /* Find our entry at the current level */ 387e1d3c0fdSWill Deacon ptep += ARM_LPAE_LVL_IDX(iova, lvl, data); 388e1d3c0fdSWill Deacon 389e1d3c0fdSWill Deacon /* If we can install a leaf entry at this level, then do so */ 390f8d54961SRobin Murphy if (size == block_size && (size & cfg->pgsize_bitmap)) 391e1d3c0fdSWill Deacon return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep); 392e1d3c0fdSWill Deacon 393e1d3c0fdSWill Deacon /* We can't allocate tables at the final level */ 394e1d3c0fdSWill Deacon if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1)) 395e1d3c0fdSWill Deacon return -EINVAL; 396e1d3c0fdSWill Deacon 397e1d3c0fdSWill Deacon /* Grab a pointer to the next level */ 3982c3d273eSRobin Murphy pte = READ_ONCE(*ptep); 399e1d3c0fdSWill Deacon if (!pte) { 4002c3d273eSRobin Murphy cptep = __arm_lpae_alloc_pages(tblsz, GFP_ATOMIC, cfg); 401e1d3c0fdSWill Deacon if (!cptep) 402e1d3c0fdSWill Deacon return -ENOMEM; 403e1d3c0fdSWill Deacon 4042c3d273eSRobin Murphy pte = arm_lpae_install_table(cptep, ptep, 0, cfg); 4052c3d273eSRobin Murphy if (pte) 4062c3d273eSRobin Murphy __arm_lpae_free_pages(cptep, tblsz, cfg); 4074f41845bSWill Deacon } else if (!cfg->coherent_walk && !(pte & ARM_LPAE_PTE_SW_SYNC)) { 4082c3d273eSRobin Murphy __arm_lpae_sync_pte(ptep, cfg); 4092c3d273eSRobin Murphy } 4102c3d273eSRobin Murphy 411d08d42deSRob Herring if (pte && !iopte_leaf(pte, lvl, data->iop.fmt)) { 412e1d3c0fdSWill Deacon cptep = iopte_deref(pte, data); 4132c3d273eSRobin Murphy } else if (pte) { 414ed46e66cSOleksandr Tyshchenko /* We require an unmap first */ 415ed46e66cSOleksandr Tyshchenko WARN_ON(!selftest_running); 416ed46e66cSOleksandr Tyshchenko return -EEXIST; 417e1d3c0fdSWill Deacon } 418e1d3c0fdSWill Deacon 419e1d3c0fdSWill Deacon /* Rinse, repeat */ 420e1d3c0fdSWill Deacon return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep); 421e1d3c0fdSWill Deacon } 422e1d3c0fdSWill Deacon 423e1d3c0fdSWill Deacon static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data, 424e1d3c0fdSWill Deacon int prot) 425e1d3c0fdSWill Deacon { 426e1d3c0fdSWill Deacon arm_lpae_iopte pte; 427e1d3c0fdSWill Deacon 428e1d3c0fdSWill Deacon if (data->iop.fmt == ARM_64_LPAE_S1 || 429e1d3c0fdSWill Deacon data->iop.fmt == ARM_32_LPAE_S1) { 430e7468a23SJeremy Gebben pte = ARM_LPAE_PTE_nG; 431e1d3c0fdSWill Deacon if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ)) 432e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_AP_RDONLY; 433e7468a23SJeremy Gebben if (!(prot & IOMMU_PRIV)) 434e7468a23SJeremy Gebben pte |= ARM_LPAE_PTE_AP_UNPRIV; 435e1d3c0fdSWill Deacon } else { 436e1d3c0fdSWill Deacon pte = ARM_LPAE_PTE_HAP_FAULT; 437e1d3c0fdSWill Deacon if (prot & IOMMU_READ) 438e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_HAP_READ; 439e1d3c0fdSWill Deacon if (prot & IOMMU_WRITE) 440e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_HAP_WRITE; 441d08d42deSRob Herring } 442d08d42deSRob Herring 443d08d42deSRob Herring /* 444d08d42deSRob Herring * Note that this logic is structured to accommodate Mali LPAE 445d08d42deSRob Herring * having stage-1-like attributes but stage-2-like permissions. 446d08d42deSRob Herring */ 447d08d42deSRob Herring if (data->iop.fmt == ARM_64_LPAE_S2 || 448d08d42deSRob Herring data->iop.fmt == ARM_32_LPAE_S2) { 449fb948251SRobin Murphy if (prot & IOMMU_MMIO) 450fb948251SRobin Murphy pte |= ARM_LPAE_PTE_MEMATTR_DEV; 451fb948251SRobin Murphy else if (prot & IOMMU_CACHE) 452e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_MEMATTR_OIWB; 453e1d3c0fdSWill Deacon else 454e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_MEMATTR_NC; 455d08d42deSRob Herring } else { 456d08d42deSRob Herring if (prot & IOMMU_MMIO) 457d08d42deSRob Herring pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV 458d08d42deSRob Herring << ARM_LPAE_PTE_ATTRINDX_SHIFT); 459d08d42deSRob Herring else if (prot & IOMMU_CACHE) 460d08d42deSRob Herring pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE 461d08d42deSRob Herring << ARM_LPAE_PTE_ATTRINDX_SHIFT); 46290ec7a76SVivek Gautam else if (prot & IOMMU_QCOM_SYS_CACHE) 46390ec7a76SVivek Gautam pte |= (ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE 46490ec7a76SVivek Gautam << ARM_LPAE_PTE_ATTRINDX_SHIFT); 465e1d3c0fdSWill Deacon } 466e1d3c0fdSWill Deacon 467e1d3c0fdSWill Deacon if (prot & IOMMU_NOEXEC) 468e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_XN; 469e1d3c0fdSWill Deacon 470e1d3c0fdSWill Deacon return pte; 471e1d3c0fdSWill Deacon } 472e1d3c0fdSWill Deacon 473e1d3c0fdSWill Deacon static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova, 474e1d3c0fdSWill Deacon phys_addr_t paddr, size_t size, int iommu_prot) 475e1d3c0fdSWill Deacon { 476e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 477e1d3c0fdSWill Deacon arm_lpae_iopte *ptep = data->pgd; 47887a91b15SRobin Murphy int ret, lvl = ARM_LPAE_START_LVL(data); 479e1d3c0fdSWill Deacon arm_lpae_iopte prot; 480e1d3c0fdSWill Deacon 481e1d3c0fdSWill Deacon /* If no access, then nothing to do */ 482e1d3c0fdSWill Deacon if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE))) 483e1d3c0fdSWill Deacon return 0; 484e1d3c0fdSWill Deacon 48576557391SRobin Murphy if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias) || 48676557391SRobin Murphy paddr >= (1ULL << data->iop.cfg.oas))) 48776557391SRobin Murphy return -ERANGE; 48876557391SRobin Murphy 489e1d3c0fdSWill Deacon prot = arm_lpae_prot_to_pte(data, iommu_prot); 49087a91b15SRobin Murphy ret = __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep); 49187a91b15SRobin Murphy /* 49287a91b15SRobin Murphy * Synchronise all PTE updates for the new mapping before there's 49387a91b15SRobin Murphy * a chance for anything to kick off a table walk for the new iova. 49487a91b15SRobin Murphy */ 49587a91b15SRobin Murphy wmb(); 49687a91b15SRobin Murphy 49787a91b15SRobin Murphy return ret; 498e1d3c0fdSWill Deacon } 499e1d3c0fdSWill Deacon 500e1d3c0fdSWill Deacon static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl, 501e1d3c0fdSWill Deacon arm_lpae_iopte *ptep) 502e1d3c0fdSWill Deacon { 503e1d3c0fdSWill Deacon arm_lpae_iopte *start, *end; 504e1d3c0fdSWill Deacon unsigned long table_size; 505e1d3c0fdSWill Deacon 506e1d3c0fdSWill Deacon if (lvl == ARM_LPAE_START_LVL(data)) 507e1d3c0fdSWill Deacon table_size = data->pgd_size; 508e1d3c0fdSWill Deacon else 50906c610e8SRobin Murphy table_size = ARM_LPAE_GRANULE(data); 510e1d3c0fdSWill Deacon 511e1d3c0fdSWill Deacon start = ptep; 51212c2ab09SWill Deacon 51312c2ab09SWill Deacon /* Only leaf entries at the last level */ 51412c2ab09SWill Deacon if (lvl == ARM_LPAE_MAX_LEVELS - 1) 51512c2ab09SWill Deacon end = ptep; 51612c2ab09SWill Deacon else 517e1d3c0fdSWill Deacon end = (void *)ptep + table_size; 518e1d3c0fdSWill Deacon 519e1d3c0fdSWill Deacon while (ptep != end) { 520e1d3c0fdSWill Deacon arm_lpae_iopte pte = *ptep++; 521e1d3c0fdSWill Deacon 522d08d42deSRob Herring if (!pte || iopte_leaf(pte, lvl, data->iop.fmt)) 523e1d3c0fdSWill Deacon continue; 524e1d3c0fdSWill Deacon 525e1d3c0fdSWill Deacon __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data)); 526e1d3c0fdSWill Deacon } 527e1d3c0fdSWill Deacon 528f8d54961SRobin Murphy __arm_lpae_free_pages(start, table_size, &data->iop.cfg); 529e1d3c0fdSWill Deacon } 530e1d3c0fdSWill Deacon 531e1d3c0fdSWill Deacon static void arm_lpae_free_pgtable(struct io_pgtable *iop) 532e1d3c0fdSWill Deacon { 533e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop); 534e1d3c0fdSWill Deacon 535e1d3c0fdSWill Deacon __arm_lpae_free_pgtable(data, ARM_LPAE_START_LVL(data), data->pgd); 536e1d3c0fdSWill Deacon kfree(data); 537e1d3c0fdSWill Deacon } 538e1d3c0fdSWill Deacon 539193e67c0SVivek Gautam static size_t arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data, 540e1d3c0fdSWill Deacon unsigned long iova, size_t size, 541fb3a9579SRobin Murphy arm_lpae_iopte blk_pte, int lvl, 542fb3a9579SRobin Murphy arm_lpae_iopte *ptep) 543e1d3c0fdSWill Deacon { 544fb3a9579SRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg; 545fb3a9579SRobin Murphy arm_lpae_iopte pte, *tablep; 546e1d3c0fdSWill Deacon phys_addr_t blk_paddr; 547fb3a9579SRobin Murphy size_t tablesz = ARM_LPAE_GRANULE(data); 548fb3a9579SRobin Murphy size_t split_sz = ARM_LPAE_BLOCK_SIZE(lvl, data); 549fb3a9579SRobin Murphy int i, unmap_idx = -1; 550e1d3c0fdSWill Deacon 551fb3a9579SRobin Murphy if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS)) 552fb3a9579SRobin Murphy return 0; 553e1d3c0fdSWill Deacon 554fb3a9579SRobin Murphy tablep = __arm_lpae_alloc_pages(tablesz, GFP_ATOMIC, cfg); 555fb3a9579SRobin Murphy if (!tablep) 556fb3a9579SRobin Murphy return 0; /* Bytes unmapped */ 557e1d3c0fdSWill Deacon 558fb3a9579SRobin Murphy if (size == split_sz) 559fb3a9579SRobin Murphy unmap_idx = ARM_LPAE_LVL_IDX(iova, lvl, data); 560fb3a9579SRobin Murphy 5616c89928fSRobin Murphy blk_paddr = iopte_to_paddr(blk_pte, data); 562fb3a9579SRobin Murphy pte = iopte_prot(blk_pte); 563fb3a9579SRobin Murphy 564fb3a9579SRobin Murphy for (i = 0; i < tablesz / sizeof(pte); i++, blk_paddr += split_sz) { 565e1d3c0fdSWill Deacon /* Unmap! */ 566fb3a9579SRobin Murphy if (i == unmap_idx) 567e1d3c0fdSWill Deacon continue; 568e1d3c0fdSWill Deacon 569fb3a9579SRobin Murphy __arm_lpae_init_pte(data, blk_paddr, pte, lvl, &tablep[i]); 570e1d3c0fdSWill Deacon } 571e1d3c0fdSWill Deacon 5722c3d273eSRobin Murphy pte = arm_lpae_install_table(tablep, ptep, blk_pte, cfg); 5732c3d273eSRobin Murphy if (pte != blk_pte) { 5742c3d273eSRobin Murphy __arm_lpae_free_pages(tablep, tablesz, cfg); 5752c3d273eSRobin Murphy /* 5762c3d273eSRobin Murphy * We may race against someone unmapping another part of this 5772c3d273eSRobin Murphy * block, but anything else is invalid. We can't misinterpret 5782c3d273eSRobin Murphy * a page entry here since we're never at the last level. 5792c3d273eSRobin Murphy */ 5802c3d273eSRobin Murphy if (iopte_type(pte, lvl - 1) != ARM_LPAE_PTE_TYPE_TABLE) 5812c3d273eSRobin Murphy return 0; 5822c3d273eSRobin Murphy 5832c3d273eSRobin Murphy tablep = iopte_deref(pte, data); 58485c7a0f1SRobin Murphy } else if (unmap_idx >= 0) { 585fb3a9579SRobin Murphy io_pgtable_tlb_add_flush(&data->iop, iova, size, size, true); 586e1d3c0fdSWill Deacon return size; 587e1d3c0fdSWill Deacon } 588e1d3c0fdSWill Deacon 58985c7a0f1SRobin Murphy return __arm_lpae_unmap(data, iova, size, lvl, tablep); 59085c7a0f1SRobin Murphy } 59185c7a0f1SRobin Murphy 592193e67c0SVivek Gautam static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data, 593e1d3c0fdSWill Deacon unsigned long iova, size_t size, int lvl, 594e1d3c0fdSWill Deacon arm_lpae_iopte *ptep) 595e1d3c0fdSWill Deacon { 596e1d3c0fdSWill Deacon arm_lpae_iopte pte; 597507e4c9dSRobin Murphy struct io_pgtable *iop = &data->iop; 598e1d3c0fdSWill Deacon 5992eb97c78SRobin Murphy /* Something went horribly wrong and we ran out of page table */ 6002eb97c78SRobin Murphy if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS)) 6012eb97c78SRobin Murphy return 0; 6022eb97c78SRobin Murphy 603e1d3c0fdSWill Deacon ptep += ARM_LPAE_LVL_IDX(iova, lvl, data); 6042c3d273eSRobin Murphy pte = READ_ONCE(*ptep); 6052eb97c78SRobin Murphy if (WARN_ON(!pte)) 606e1d3c0fdSWill Deacon return 0; 607e1d3c0fdSWill Deacon 608e1d3c0fdSWill Deacon /* If the size matches this level, we're in the right place */ 609fb3a9579SRobin Murphy if (size == ARM_LPAE_BLOCK_SIZE(lvl, data)) { 610507e4c9dSRobin Murphy __arm_lpae_set_pte(ptep, 0, &iop->cfg); 611e1d3c0fdSWill Deacon 612d08d42deSRob Herring if (!iopte_leaf(pte, lvl, iop->fmt)) { 613e1d3c0fdSWill Deacon /* Also flush any partial walks */ 614*10b7a7d9SWill Deacon io_pgtable_tlb_flush_walk(iop, iova, size, 615*10b7a7d9SWill Deacon ARM_LPAE_GRANULE(data)); 616e1d3c0fdSWill Deacon ptep = iopte_deref(pte, data); 617e1d3c0fdSWill Deacon __arm_lpae_free_pgtable(data, lvl + 1, ptep); 618b6b65ca2SZhen Lei } else if (iop->cfg.quirks & IO_PGTABLE_QUIRK_NON_STRICT) { 619b6b65ca2SZhen Lei /* 620b6b65ca2SZhen Lei * Order the PTE update against queueing the IOVA, to 621b6b65ca2SZhen Lei * guarantee that a flush callback from a different CPU 622b6b65ca2SZhen Lei * has observed it before the TLBIALL can be issued. 623b6b65ca2SZhen Lei */ 624b6b65ca2SZhen Lei smp_wmb(); 625e1d3c0fdSWill Deacon } else { 626507e4c9dSRobin Murphy io_pgtable_tlb_add_flush(iop, iova, size, size, true); 627e1d3c0fdSWill Deacon } 628e1d3c0fdSWill Deacon 629e1d3c0fdSWill Deacon return size; 630d08d42deSRob Herring } else if (iopte_leaf(pte, lvl, iop->fmt)) { 631e1d3c0fdSWill Deacon /* 632e1d3c0fdSWill Deacon * Insert a table at the next level to map the old region, 633e1d3c0fdSWill Deacon * minus the part we want to unmap 634e1d3c0fdSWill Deacon */ 635fb3a9579SRobin Murphy return arm_lpae_split_blk_unmap(data, iova, size, pte, 636fb3a9579SRobin Murphy lvl + 1, ptep); 637e1d3c0fdSWill Deacon } 638e1d3c0fdSWill Deacon 639e1d3c0fdSWill Deacon /* Keep on walkin' */ 640e1d3c0fdSWill Deacon ptep = iopte_deref(pte, data); 641e1d3c0fdSWill Deacon return __arm_lpae_unmap(data, iova, size, lvl + 1, ptep); 642e1d3c0fdSWill Deacon } 643e1d3c0fdSWill Deacon 644193e67c0SVivek Gautam static size_t arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova, 645e1d3c0fdSWill Deacon size_t size) 646e1d3c0fdSWill Deacon { 647e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 648e1d3c0fdSWill Deacon arm_lpae_iopte *ptep = data->pgd; 649e1d3c0fdSWill Deacon int lvl = ARM_LPAE_START_LVL(data); 650e1d3c0fdSWill Deacon 65176557391SRobin Murphy if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias))) 65276557391SRobin Murphy return 0; 65376557391SRobin Murphy 65432b12449SRobin Murphy return __arm_lpae_unmap(data, iova, size, lvl, ptep); 655e1d3c0fdSWill Deacon } 656e1d3c0fdSWill Deacon 657e1d3c0fdSWill Deacon static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops, 658e1d3c0fdSWill Deacon unsigned long iova) 659e1d3c0fdSWill Deacon { 660e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 661e1d3c0fdSWill Deacon arm_lpae_iopte pte, *ptep = data->pgd; 662e1d3c0fdSWill Deacon int lvl = ARM_LPAE_START_LVL(data); 663e1d3c0fdSWill Deacon 664e1d3c0fdSWill Deacon do { 665e1d3c0fdSWill Deacon /* Valid IOPTE pointer? */ 666e1d3c0fdSWill Deacon if (!ptep) 667e1d3c0fdSWill Deacon return 0; 668e1d3c0fdSWill Deacon 669e1d3c0fdSWill Deacon /* Grab the IOPTE we're interested in */ 6702c3d273eSRobin Murphy ptep += ARM_LPAE_LVL_IDX(iova, lvl, data); 6712c3d273eSRobin Murphy pte = READ_ONCE(*ptep); 672e1d3c0fdSWill Deacon 673e1d3c0fdSWill Deacon /* Valid entry? */ 674e1d3c0fdSWill Deacon if (!pte) 675e1d3c0fdSWill Deacon return 0; 676e1d3c0fdSWill Deacon 677e1d3c0fdSWill Deacon /* Leaf entry? */ 678d08d42deSRob Herring if (iopte_leaf(pte, lvl, data->iop.fmt)) 679e1d3c0fdSWill Deacon goto found_translation; 680e1d3c0fdSWill Deacon 681e1d3c0fdSWill Deacon /* Take it to the next level */ 682e1d3c0fdSWill Deacon ptep = iopte_deref(pte, data); 683e1d3c0fdSWill Deacon } while (++lvl < ARM_LPAE_MAX_LEVELS); 684e1d3c0fdSWill Deacon 685e1d3c0fdSWill Deacon /* Ran out of page tables to walk */ 686e1d3c0fdSWill Deacon return 0; 687e1d3c0fdSWill Deacon 688e1d3c0fdSWill Deacon found_translation: 6897c6d90e2SWill Deacon iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1); 6906c89928fSRobin Murphy return iopte_to_paddr(pte, data) | iova; 691e1d3c0fdSWill Deacon } 692e1d3c0fdSWill Deacon 693e1d3c0fdSWill Deacon static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg) 694e1d3c0fdSWill Deacon { 6956c89928fSRobin Murphy unsigned long granule, page_sizes; 6966c89928fSRobin Murphy unsigned int max_addr_bits = 48; 697e1d3c0fdSWill Deacon 698e1d3c0fdSWill Deacon /* 699e1d3c0fdSWill Deacon * We need to restrict the supported page sizes to match the 700e1d3c0fdSWill Deacon * translation regime for a particular granule. Aim to match 701e1d3c0fdSWill Deacon * the CPU page size if possible, otherwise prefer smaller sizes. 702e1d3c0fdSWill Deacon * While we're at it, restrict the block sizes to match the 703e1d3c0fdSWill Deacon * chosen granule. 704e1d3c0fdSWill Deacon */ 705e1d3c0fdSWill Deacon if (cfg->pgsize_bitmap & PAGE_SIZE) 706e1d3c0fdSWill Deacon granule = PAGE_SIZE; 707e1d3c0fdSWill Deacon else if (cfg->pgsize_bitmap & ~PAGE_MASK) 708e1d3c0fdSWill Deacon granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK); 709e1d3c0fdSWill Deacon else if (cfg->pgsize_bitmap & PAGE_MASK) 710e1d3c0fdSWill Deacon granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK); 711e1d3c0fdSWill Deacon else 712e1d3c0fdSWill Deacon granule = 0; 713e1d3c0fdSWill Deacon 714e1d3c0fdSWill Deacon switch (granule) { 715e1d3c0fdSWill Deacon case SZ_4K: 7166c89928fSRobin Murphy page_sizes = (SZ_4K | SZ_2M | SZ_1G); 717e1d3c0fdSWill Deacon break; 718e1d3c0fdSWill Deacon case SZ_16K: 7196c89928fSRobin Murphy page_sizes = (SZ_16K | SZ_32M); 720e1d3c0fdSWill Deacon break; 721e1d3c0fdSWill Deacon case SZ_64K: 7226c89928fSRobin Murphy max_addr_bits = 52; 7236c89928fSRobin Murphy page_sizes = (SZ_64K | SZ_512M); 7246c89928fSRobin Murphy if (cfg->oas > 48) 7256c89928fSRobin Murphy page_sizes |= 1ULL << 42; /* 4TB */ 726e1d3c0fdSWill Deacon break; 727e1d3c0fdSWill Deacon default: 7286c89928fSRobin Murphy page_sizes = 0; 729e1d3c0fdSWill Deacon } 7306c89928fSRobin Murphy 7316c89928fSRobin Murphy cfg->pgsize_bitmap &= page_sizes; 7326c89928fSRobin Murphy cfg->ias = min(cfg->ias, max_addr_bits); 7336c89928fSRobin Murphy cfg->oas = min(cfg->oas, max_addr_bits); 734e1d3c0fdSWill Deacon } 735e1d3c0fdSWill Deacon 736e1d3c0fdSWill Deacon static struct arm_lpae_io_pgtable * 737e1d3c0fdSWill Deacon arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg) 738e1d3c0fdSWill Deacon { 739e1d3c0fdSWill Deacon unsigned long va_bits, pgd_bits; 740e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data; 741e1d3c0fdSWill Deacon 742e1d3c0fdSWill Deacon arm_lpae_restrict_pgsizes(cfg); 743e1d3c0fdSWill Deacon 744e1d3c0fdSWill Deacon if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K))) 745e1d3c0fdSWill Deacon return NULL; 746e1d3c0fdSWill Deacon 747e1d3c0fdSWill Deacon if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS) 748e1d3c0fdSWill Deacon return NULL; 749e1d3c0fdSWill Deacon 750e1d3c0fdSWill Deacon if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS) 751e1d3c0fdSWill Deacon return NULL; 752e1d3c0fdSWill Deacon 753ffcb6d16SRobin Murphy if (!selftest_running && cfg->iommu_dev->dma_pfn_offset) { 754ffcb6d16SRobin Murphy dev_err(cfg->iommu_dev, "Cannot accommodate DMA offset for IOMMU page tables\n"); 755ffcb6d16SRobin Murphy return NULL; 756ffcb6d16SRobin Murphy } 757ffcb6d16SRobin Murphy 758e1d3c0fdSWill Deacon data = kmalloc(sizeof(*data), GFP_KERNEL); 759e1d3c0fdSWill Deacon if (!data) 760e1d3c0fdSWill Deacon return NULL; 761e1d3c0fdSWill Deacon 762e1d3c0fdSWill Deacon data->pg_shift = __ffs(cfg->pgsize_bitmap); 763e1d3c0fdSWill Deacon data->bits_per_level = data->pg_shift - ilog2(sizeof(arm_lpae_iopte)); 764e1d3c0fdSWill Deacon 765e1d3c0fdSWill Deacon va_bits = cfg->ias - data->pg_shift; 766e1d3c0fdSWill Deacon data->levels = DIV_ROUND_UP(va_bits, data->bits_per_level); 767e1d3c0fdSWill Deacon 768e1d3c0fdSWill Deacon /* Calculate the actual size of our pgd (without concatenation) */ 769e1d3c0fdSWill Deacon pgd_bits = va_bits - (data->bits_per_level * (data->levels - 1)); 770e1d3c0fdSWill Deacon data->pgd_size = 1UL << (pgd_bits + ilog2(sizeof(arm_lpae_iopte))); 771e1d3c0fdSWill Deacon 772e1d3c0fdSWill Deacon data->iop.ops = (struct io_pgtable_ops) { 773e1d3c0fdSWill Deacon .map = arm_lpae_map, 774e1d3c0fdSWill Deacon .unmap = arm_lpae_unmap, 775e1d3c0fdSWill Deacon .iova_to_phys = arm_lpae_iova_to_phys, 776e1d3c0fdSWill Deacon }; 777e1d3c0fdSWill Deacon 778e1d3c0fdSWill Deacon return data; 779e1d3c0fdSWill Deacon } 780e1d3c0fdSWill Deacon 781e1d3c0fdSWill Deacon static struct io_pgtable * 782e1d3c0fdSWill Deacon arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie) 783e1d3c0fdSWill Deacon { 784e1d3c0fdSWill Deacon u64 reg; 7853850db49SRobin Murphy struct arm_lpae_io_pgtable *data; 786e1d3c0fdSWill Deacon 7874f41845bSWill Deacon if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS | 788b6b65ca2SZhen Lei IO_PGTABLE_QUIRK_NON_STRICT)) 7893850db49SRobin Murphy return NULL; 7903850db49SRobin Murphy 7913850db49SRobin Murphy data = arm_lpae_alloc_pgtable(cfg); 792e1d3c0fdSWill Deacon if (!data) 793e1d3c0fdSWill Deacon return NULL; 794e1d3c0fdSWill Deacon 795e1d3c0fdSWill Deacon /* TCR */ 7969e6ea59fSBjorn Andersson if (cfg->coherent_walk) { 797e1d3c0fdSWill Deacon reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) | 798e1d3c0fdSWill Deacon (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) | 799e1d3c0fdSWill Deacon (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT); 8009e6ea59fSBjorn Andersson } else { 8019e6ea59fSBjorn Andersson reg = (ARM_LPAE_TCR_SH_OS << ARM_LPAE_TCR_SH0_SHIFT) | 8029e6ea59fSBjorn Andersson (ARM_LPAE_TCR_RGN_NC << ARM_LPAE_TCR_IRGN0_SHIFT) | 8039e6ea59fSBjorn Andersson (ARM_LPAE_TCR_RGN_NC << ARM_LPAE_TCR_ORGN0_SHIFT); 8049e6ea59fSBjorn Andersson } 805e1d3c0fdSWill Deacon 80606c610e8SRobin Murphy switch (ARM_LPAE_GRANULE(data)) { 807e1d3c0fdSWill Deacon case SZ_4K: 808e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_4K; 809e1d3c0fdSWill Deacon break; 810e1d3c0fdSWill Deacon case SZ_16K: 811e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_16K; 812e1d3c0fdSWill Deacon break; 813e1d3c0fdSWill Deacon case SZ_64K: 814e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_64K; 815e1d3c0fdSWill Deacon break; 816e1d3c0fdSWill Deacon } 817e1d3c0fdSWill Deacon 818e1d3c0fdSWill Deacon switch (cfg->oas) { 819e1d3c0fdSWill Deacon case 32: 820e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT); 821e1d3c0fdSWill Deacon break; 822e1d3c0fdSWill Deacon case 36: 823e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT); 824e1d3c0fdSWill Deacon break; 825e1d3c0fdSWill Deacon case 40: 826e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT); 827e1d3c0fdSWill Deacon break; 828e1d3c0fdSWill Deacon case 42: 829e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT); 830e1d3c0fdSWill Deacon break; 831e1d3c0fdSWill Deacon case 44: 832e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT); 833e1d3c0fdSWill Deacon break; 834e1d3c0fdSWill Deacon case 48: 835e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT); 836e1d3c0fdSWill Deacon break; 8376c89928fSRobin Murphy case 52: 8386c89928fSRobin Murphy reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_IPS_SHIFT); 8396c89928fSRobin Murphy break; 840e1d3c0fdSWill Deacon default: 841e1d3c0fdSWill Deacon goto out_free_data; 842e1d3c0fdSWill Deacon } 843e1d3c0fdSWill Deacon 844e1d3c0fdSWill Deacon reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT; 84563979b8dSWill Deacon 84663979b8dSWill Deacon /* Disable speculative walks through TTBR1 */ 84763979b8dSWill Deacon reg |= ARM_LPAE_TCR_EPD1; 848e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.tcr = reg; 849e1d3c0fdSWill Deacon 850e1d3c0fdSWill Deacon /* MAIRs */ 851e1d3c0fdSWill Deacon reg = (ARM_LPAE_MAIR_ATTR_NC 852e1d3c0fdSWill Deacon << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) | 853e1d3c0fdSWill Deacon (ARM_LPAE_MAIR_ATTR_WBRWA 854e1d3c0fdSWill Deacon << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) | 855e1d3c0fdSWill Deacon (ARM_LPAE_MAIR_ATTR_DEVICE 85690ec7a76SVivek Gautam << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV)) | 85790ec7a76SVivek Gautam (ARM_LPAE_MAIR_ATTR_INC_OWBRWA 85890ec7a76SVivek Gautam << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE)); 859e1d3c0fdSWill Deacon 860e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.mair[0] = reg; 861e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.mair[1] = 0; 862e1d3c0fdSWill Deacon 863e1d3c0fdSWill Deacon /* Looking good; allocate a pgd */ 864f8d54961SRobin Murphy data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg); 865e1d3c0fdSWill Deacon if (!data->pgd) 866e1d3c0fdSWill Deacon goto out_free_data; 867e1d3c0fdSWill Deacon 86887a91b15SRobin Murphy /* Ensure the empty pgd is visible before any actual TTBR write */ 86987a91b15SRobin Murphy wmb(); 870e1d3c0fdSWill Deacon 871e1d3c0fdSWill Deacon /* TTBRs */ 872e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.ttbr[0] = virt_to_phys(data->pgd); 873e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.ttbr[1] = 0; 874e1d3c0fdSWill Deacon return &data->iop; 875e1d3c0fdSWill Deacon 876e1d3c0fdSWill Deacon out_free_data: 877e1d3c0fdSWill Deacon kfree(data); 878e1d3c0fdSWill Deacon return NULL; 879e1d3c0fdSWill Deacon } 880e1d3c0fdSWill Deacon 881e1d3c0fdSWill Deacon static struct io_pgtable * 882e1d3c0fdSWill Deacon arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie) 883e1d3c0fdSWill Deacon { 884e1d3c0fdSWill Deacon u64 reg, sl; 8853850db49SRobin Murphy struct arm_lpae_io_pgtable *data; 886e1d3c0fdSWill Deacon 8873850db49SRobin Murphy /* The NS quirk doesn't apply at stage 2 */ 8884f41845bSWill Deacon if (cfg->quirks & ~(IO_PGTABLE_QUIRK_NON_STRICT)) 8893850db49SRobin Murphy return NULL; 8903850db49SRobin Murphy 8913850db49SRobin Murphy data = arm_lpae_alloc_pgtable(cfg); 892e1d3c0fdSWill Deacon if (!data) 893e1d3c0fdSWill Deacon return NULL; 894e1d3c0fdSWill Deacon 895e1d3c0fdSWill Deacon /* 896e1d3c0fdSWill Deacon * Concatenate PGDs at level 1 if possible in order to reduce 897e1d3c0fdSWill Deacon * the depth of the stage-2 walk. 898e1d3c0fdSWill Deacon */ 899e1d3c0fdSWill Deacon if (data->levels == ARM_LPAE_MAX_LEVELS) { 900e1d3c0fdSWill Deacon unsigned long pgd_pages; 901e1d3c0fdSWill Deacon 902e1d3c0fdSWill Deacon pgd_pages = data->pgd_size >> ilog2(sizeof(arm_lpae_iopte)); 903e1d3c0fdSWill Deacon if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) { 904e1d3c0fdSWill Deacon data->pgd_size = pgd_pages << data->pg_shift; 905e1d3c0fdSWill Deacon data->levels--; 906e1d3c0fdSWill Deacon } 907e1d3c0fdSWill Deacon } 908e1d3c0fdSWill Deacon 909e1d3c0fdSWill Deacon /* VTCR */ 910e1d3c0fdSWill Deacon reg = ARM_64_LPAE_S2_TCR_RES1 | 911e1d3c0fdSWill Deacon (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) | 912e1d3c0fdSWill Deacon (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) | 913e1d3c0fdSWill Deacon (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT); 914e1d3c0fdSWill Deacon 915e1d3c0fdSWill Deacon sl = ARM_LPAE_START_LVL(data); 916e1d3c0fdSWill Deacon 91706c610e8SRobin Murphy switch (ARM_LPAE_GRANULE(data)) { 918e1d3c0fdSWill Deacon case SZ_4K: 919e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_4K; 920e1d3c0fdSWill Deacon sl++; /* SL0 format is different for 4K granule size */ 921e1d3c0fdSWill Deacon break; 922e1d3c0fdSWill Deacon case SZ_16K: 923e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_16K; 924e1d3c0fdSWill Deacon break; 925e1d3c0fdSWill Deacon case SZ_64K: 926e1d3c0fdSWill Deacon reg |= ARM_LPAE_TCR_TG0_64K; 927e1d3c0fdSWill Deacon break; 928e1d3c0fdSWill Deacon } 929e1d3c0fdSWill Deacon 930e1d3c0fdSWill Deacon switch (cfg->oas) { 931e1d3c0fdSWill Deacon case 32: 932e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT); 933e1d3c0fdSWill Deacon break; 934e1d3c0fdSWill Deacon case 36: 935e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT); 936e1d3c0fdSWill Deacon break; 937e1d3c0fdSWill Deacon case 40: 938e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT); 939e1d3c0fdSWill Deacon break; 940e1d3c0fdSWill Deacon case 42: 941e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT); 942e1d3c0fdSWill Deacon break; 943e1d3c0fdSWill Deacon case 44: 944e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT); 945e1d3c0fdSWill Deacon break; 946e1d3c0fdSWill Deacon case 48: 947e1d3c0fdSWill Deacon reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT); 948e1d3c0fdSWill Deacon break; 9496c89928fSRobin Murphy case 52: 9506c89928fSRobin Murphy reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_PS_SHIFT); 9516c89928fSRobin Murphy break; 952e1d3c0fdSWill Deacon default: 953e1d3c0fdSWill Deacon goto out_free_data; 954e1d3c0fdSWill Deacon } 955e1d3c0fdSWill Deacon 956e1d3c0fdSWill Deacon reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT; 957e1d3c0fdSWill Deacon reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT; 958e1d3c0fdSWill Deacon cfg->arm_lpae_s2_cfg.vtcr = reg; 959e1d3c0fdSWill Deacon 960e1d3c0fdSWill Deacon /* Allocate pgd pages */ 961f8d54961SRobin Murphy data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg); 962e1d3c0fdSWill Deacon if (!data->pgd) 963e1d3c0fdSWill Deacon goto out_free_data; 964e1d3c0fdSWill Deacon 96587a91b15SRobin Murphy /* Ensure the empty pgd is visible before any actual TTBR write */ 96687a91b15SRobin Murphy wmb(); 967e1d3c0fdSWill Deacon 968e1d3c0fdSWill Deacon /* VTTBR */ 969e1d3c0fdSWill Deacon cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd); 970e1d3c0fdSWill Deacon return &data->iop; 971e1d3c0fdSWill Deacon 972e1d3c0fdSWill Deacon out_free_data: 973e1d3c0fdSWill Deacon kfree(data); 974e1d3c0fdSWill Deacon return NULL; 975e1d3c0fdSWill Deacon } 976e1d3c0fdSWill Deacon 977e1d3c0fdSWill Deacon static struct io_pgtable * 978e1d3c0fdSWill Deacon arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie) 979e1d3c0fdSWill Deacon { 980e1d3c0fdSWill Deacon struct io_pgtable *iop; 981e1d3c0fdSWill Deacon 982e1d3c0fdSWill Deacon if (cfg->ias > 32 || cfg->oas > 40) 983e1d3c0fdSWill Deacon return NULL; 984e1d3c0fdSWill Deacon 985e1d3c0fdSWill Deacon cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G); 986e1d3c0fdSWill Deacon iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie); 987e1d3c0fdSWill Deacon if (iop) { 988e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE; 989e1d3c0fdSWill Deacon cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff; 990e1d3c0fdSWill Deacon } 991e1d3c0fdSWill Deacon 992e1d3c0fdSWill Deacon return iop; 993e1d3c0fdSWill Deacon } 994e1d3c0fdSWill Deacon 995e1d3c0fdSWill Deacon static struct io_pgtable * 996e1d3c0fdSWill Deacon arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie) 997e1d3c0fdSWill Deacon { 998e1d3c0fdSWill Deacon struct io_pgtable *iop; 999e1d3c0fdSWill Deacon 1000e1d3c0fdSWill Deacon if (cfg->ias > 40 || cfg->oas > 40) 1001e1d3c0fdSWill Deacon return NULL; 1002e1d3c0fdSWill Deacon 1003e1d3c0fdSWill Deacon cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G); 1004e1d3c0fdSWill Deacon iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie); 1005e1d3c0fdSWill Deacon if (iop) 1006e1d3c0fdSWill Deacon cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff; 1007e1d3c0fdSWill Deacon 1008e1d3c0fdSWill Deacon return iop; 1009e1d3c0fdSWill Deacon } 1010e1d3c0fdSWill Deacon 1011d08d42deSRob Herring static struct io_pgtable * 1012d08d42deSRob Herring arm_mali_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg, void *cookie) 1013d08d42deSRob Herring { 1014d08d42deSRob Herring struct io_pgtable *iop; 1015d08d42deSRob Herring 1016d08d42deSRob Herring if (cfg->ias != 48 || cfg->oas > 40) 1017d08d42deSRob Herring return NULL; 1018d08d42deSRob Herring 1019d08d42deSRob Herring cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G); 1020d08d42deSRob Herring iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie); 1021d08d42deSRob Herring if (iop) { 1022d08d42deSRob Herring u64 mair, ttbr; 1023d08d42deSRob Herring 1024d08d42deSRob Herring /* Copy values as union fields overlap */ 1025d08d42deSRob Herring mair = cfg->arm_lpae_s1_cfg.mair[0]; 1026d08d42deSRob Herring ttbr = cfg->arm_lpae_s1_cfg.ttbr[0]; 1027d08d42deSRob Herring 1028d08d42deSRob Herring cfg->arm_mali_lpae_cfg.memattr = mair; 1029d08d42deSRob Herring cfg->arm_mali_lpae_cfg.transtab = ttbr | 1030d08d42deSRob Herring ARM_MALI_LPAE_TTBR_READ_INNER | 1031d08d42deSRob Herring ARM_MALI_LPAE_TTBR_ADRMODE_TABLE; 1032d08d42deSRob Herring } 1033d08d42deSRob Herring 1034d08d42deSRob Herring return iop; 1035d08d42deSRob Herring } 1036d08d42deSRob Herring 1037e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = { 1038e1d3c0fdSWill Deacon .alloc = arm_64_lpae_alloc_pgtable_s1, 1039e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1040e1d3c0fdSWill Deacon }; 1041e1d3c0fdSWill Deacon 1042e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = { 1043e1d3c0fdSWill Deacon .alloc = arm_64_lpae_alloc_pgtable_s2, 1044e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1045e1d3c0fdSWill Deacon }; 1046e1d3c0fdSWill Deacon 1047e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = { 1048e1d3c0fdSWill Deacon .alloc = arm_32_lpae_alloc_pgtable_s1, 1049e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1050e1d3c0fdSWill Deacon }; 1051e1d3c0fdSWill Deacon 1052e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = { 1053e1d3c0fdSWill Deacon .alloc = arm_32_lpae_alloc_pgtable_s2, 1054e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable, 1055e1d3c0fdSWill Deacon }; 1056fe4b991dSWill Deacon 1057d08d42deSRob Herring struct io_pgtable_init_fns io_pgtable_arm_mali_lpae_init_fns = { 1058d08d42deSRob Herring .alloc = arm_mali_lpae_alloc_pgtable, 1059d08d42deSRob Herring .free = arm_lpae_free_pgtable, 1060d08d42deSRob Herring }; 1061d08d42deSRob Herring 1062fe4b991dSWill Deacon #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST 1063fe4b991dSWill Deacon 1064fe4b991dSWill Deacon static struct io_pgtable_cfg *cfg_cookie; 1065fe4b991dSWill Deacon 1066fe4b991dSWill Deacon static void dummy_tlb_flush_all(void *cookie) 1067fe4b991dSWill Deacon { 1068fe4b991dSWill Deacon WARN_ON(cookie != cfg_cookie); 1069fe4b991dSWill Deacon } 1070fe4b991dSWill Deacon 1071*10b7a7d9SWill Deacon static void dummy_tlb_flush(unsigned long iova, size_t size, size_t granule, 1072*10b7a7d9SWill Deacon void *cookie) 1073fe4b991dSWill Deacon { 1074fe4b991dSWill Deacon WARN_ON(cookie != cfg_cookie); 1075fe4b991dSWill Deacon WARN_ON(!(size & cfg_cookie->pgsize_bitmap)); 1076fe4b991dSWill Deacon } 1077fe4b991dSWill Deacon 1078*10b7a7d9SWill Deacon static void dummy_tlb_add_flush(unsigned long iova, size_t size, 1079*10b7a7d9SWill Deacon size_t granule, bool leaf, void *cookie) 1080*10b7a7d9SWill Deacon { 1081*10b7a7d9SWill Deacon dummy_tlb_flush(iova, size, granule, cookie); 1082*10b7a7d9SWill Deacon } 1083*10b7a7d9SWill Deacon 1084fe4b991dSWill Deacon static void dummy_tlb_sync(void *cookie) 1085fe4b991dSWill Deacon { 1086fe4b991dSWill Deacon WARN_ON(cookie != cfg_cookie); 1087fe4b991dSWill Deacon } 1088fe4b991dSWill Deacon 1089298f7889SWill Deacon static const struct iommu_flush_ops dummy_tlb_ops __initconst = { 1090fe4b991dSWill Deacon .tlb_flush_all = dummy_tlb_flush_all, 1091*10b7a7d9SWill Deacon .tlb_flush_walk = dummy_tlb_flush, 1092*10b7a7d9SWill Deacon .tlb_flush_leaf = dummy_tlb_flush, 1093fe4b991dSWill Deacon .tlb_add_flush = dummy_tlb_add_flush, 1094fe4b991dSWill Deacon .tlb_sync = dummy_tlb_sync, 1095fe4b991dSWill Deacon }; 1096fe4b991dSWill Deacon 1097fe4b991dSWill Deacon static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops) 1098fe4b991dSWill Deacon { 1099fe4b991dSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops); 1100fe4b991dSWill Deacon struct io_pgtable_cfg *cfg = &data->iop.cfg; 1101fe4b991dSWill Deacon 1102fe4b991dSWill Deacon pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n", 1103fe4b991dSWill Deacon cfg->pgsize_bitmap, cfg->ias); 1104fe4b991dSWill Deacon pr_err("data: %d levels, 0x%zx pgd_size, %lu pg_shift, %lu bits_per_level, pgd @ %p\n", 1105fe4b991dSWill Deacon data->levels, data->pgd_size, data->pg_shift, 1106fe4b991dSWill Deacon data->bits_per_level, data->pgd); 1107fe4b991dSWill Deacon } 1108fe4b991dSWill Deacon 1109fe4b991dSWill Deacon #define __FAIL(ops, i) ({ \ 1110fe4b991dSWill Deacon WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \ 1111fe4b991dSWill Deacon arm_lpae_dump_ops(ops); \ 1112fe4b991dSWill Deacon selftest_running = false; \ 1113fe4b991dSWill Deacon -EFAULT; \ 1114fe4b991dSWill Deacon }) 1115fe4b991dSWill Deacon 1116fe4b991dSWill Deacon static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg) 1117fe4b991dSWill Deacon { 1118fe4b991dSWill Deacon static const enum io_pgtable_fmt fmts[] = { 1119fe4b991dSWill Deacon ARM_64_LPAE_S1, 1120fe4b991dSWill Deacon ARM_64_LPAE_S2, 1121fe4b991dSWill Deacon }; 1122fe4b991dSWill Deacon 1123fe4b991dSWill Deacon int i, j; 1124fe4b991dSWill Deacon unsigned long iova; 1125fe4b991dSWill Deacon size_t size; 1126fe4b991dSWill Deacon struct io_pgtable_ops *ops; 1127fe4b991dSWill Deacon 1128fe4b991dSWill Deacon selftest_running = true; 1129fe4b991dSWill Deacon 1130fe4b991dSWill Deacon for (i = 0; i < ARRAY_SIZE(fmts); ++i) { 1131fe4b991dSWill Deacon cfg_cookie = cfg; 1132fe4b991dSWill Deacon ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg); 1133fe4b991dSWill Deacon if (!ops) { 1134fe4b991dSWill Deacon pr_err("selftest: failed to allocate io pgtable ops\n"); 1135fe4b991dSWill Deacon return -ENOMEM; 1136fe4b991dSWill Deacon } 1137fe4b991dSWill Deacon 1138fe4b991dSWill Deacon /* 1139fe4b991dSWill Deacon * Initial sanity checks. 1140fe4b991dSWill Deacon * Empty page tables shouldn't provide any translations. 1141fe4b991dSWill Deacon */ 1142fe4b991dSWill Deacon if (ops->iova_to_phys(ops, 42)) 1143fe4b991dSWill Deacon return __FAIL(ops, i); 1144fe4b991dSWill Deacon 1145fe4b991dSWill Deacon if (ops->iova_to_phys(ops, SZ_1G + 42)) 1146fe4b991dSWill Deacon return __FAIL(ops, i); 1147fe4b991dSWill Deacon 1148fe4b991dSWill Deacon if (ops->iova_to_phys(ops, SZ_2G + 42)) 1149fe4b991dSWill Deacon return __FAIL(ops, i); 1150fe4b991dSWill Deacon 1151fe4b991dSWill Deacon /* 1152fe4b991dSWill Deacon * Distinct mappings of different granule sizes. 1153fe4b991dSWill Deacon */ 1154fe4b991dSWill Deacon iova = 0; 11554ae8a5c5SKefeng Wang for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) { 1156fe4b991dSWill Deacon size = 1UL << j; 1157fe4b991dSWill Deacon 1158fe4b991dSWill Deacon if (ops->map(ops, iova, iova, size, IOMMU_READ | 1159fe4b991dSWill Deacon IOMMU_WRITE | 1160fe4b991dSWill Deacon IOMMU_NOEXEC | 1161fe4b991dSWill Deacon IOMMU_CACHE)) 1162fe4b991dSWill Deacon return __FAIL(ops, i); 1163fe4b991dSWill Deacon 1164fe4b991dSWill Deacon /* Overlapping mappings */ 1165fe4b991dSWill Deacon if (!ops->map(ops, iova, iova + size, size, 1166fe4b991dSWill Deacon IOMMU_READ | IOMMU_NOEXEC)) 1167fe4b991dSWill Deacon return __FAIL(ops, i); 1168fe4b991dSWill Deacon 1169fe4b991dSWill Deacon if (ops->iova_to_phys(ops, iova + 42) != (iova + 42)) 1170fe4b991dSWill Deacon return __FAIL(ops, i); 1171fe4b991dSWill Deacon 1172fe4b991dSWill Deacon iova += SZ_1G; 1173fe4b991dSWill Deacon } 1174fe4b991dSWill Deacon 1175fe4b991dSWill Deacon /* Partial unmap */ 1176fe4b991dSWill Deacon size = 1UL << __ffs(cfg->pgsize_bitmap); 1177fe4b991dSWill Deacon if (ops->unmap(ops, SZ_1G + size, size) != size) 1178fe4b991dSWill Deacon return __FAIL(ops, i); 1179fe4b991dSWill Deacon 1180fe4b991dSWill Deacon /* Remap of partial unmap */ 1181fe4b991dSWill Deacon if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ)) 1182fe4b991dSWill Deacon return __FAIL(ops, i); 1183fe4b991dSWill Deacon 1184fe4b991dSWill Deacon if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42)) 1185fe4b991dSWill Deacon return __FAIL(ops, i); 1186fe4b991dSWill Deacon 1187fe4b991dSWill Deacon /* Full unmap */ 1188fe4b991dSWill Deacon iova = 0; 1189f793b13eSYueHaibing for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) { 1190fe4b991dSWill Deacon size = 1UL << j; 1191fe4b991dSWill Deacon 1192fe4b991dSWill Deacon if (ops->unmap(ops, iova, size) != size) 1193fe4b991dSWill Deacon return __FAIL(ops, i); 1194fe4b991dSWill Deacon 1195fe4b991dSWill Deacon if (ops->iova_to_phys(ops, iova + 42)) 1196fe4b991dSWill Deacon return __FAIL(ops, i); 1197fe4b991dSWill Deacon 1198fe4b991dSWill Deacon /* Remap full block */ 1199fe4b991dSWill Deacon if (ops->map(ops, iova, iova, size, IOMMU_WRITE)) 1200fe4b991dSWill Deacon return __FAIL(ops, i); 1201fe4b991dSWill Deacon 1202fe4b991dSWill Deacon if (ops->iova_to_phys(ops, iova + 42) != (iova + 42)) 1203fe4b991dSWill Deacon return __FAIL(ops, i); 1204fe4b991dSWill Deacon 1205fe4b991dSWill Deacon iova += SZ_1G; 1206fe4b991dSWill Deacon } 1207fe4b991dSWill Deacon 1208fe4b991dSWill Deacon free_io_pgtable_ops(ops); 1209fe4b991dSWill Deacon } 1210fe4b991dSWill Deacon 1211fe4b991dSWill Deacon selftest_running = false; 1212fe4b991dSWill Deacon return 0; 1213fe4b991dSWill Deacon } 1214fe4b991dSWill Deacon 1215fe4b991dSWill Deacon static int __init arm_lpae_do_selftests(void) 1216fe4b991dSWill Deacon { 1217fe4b991dSWill Deacon static const unsigned long pgsize[] = { 1218fe4b991dSWill Deacon SZ_4K | SZ_2M | SZ_1G, 1219fe4b991dSWill Deacon SZ_16K | SZ_32M, 1220fe4b991dSWill Deacon SZ_64K | SZ_512M, 1221fe4b991dSWill Deacon }; 1222fe4b991dSWill Deacon 1223fe4b991dSWill Deacon static const unsigned int ias[] = { 1224fe4b991dSWill Deacon 32, 36, 40, 42, 44, 48, 1225fe4b991dSWill Deacon }; 1226fe4b991dSWill Deacon 1227fe4b991dSWill Deacon int i, j, pass = 0, fail = 0; 1228fe4b991dSWill Deacon struct io_pgtable_cfg cfg = { 1229fe4b991dSWill Deacon .tlb = &dummy_tlb_ops, 1230fe4b991dSWill Deacon .oas = 48, 12314f41845bSWill Deacon .coherent_walk = true, 1232fe4b991dSWill Deacon }; 1233fe4b991dSWill Deacon 1234fe4b991dSWill Deacon for (i = 0; i < ARRAY_SIZE(pgsize); ++i) { 1235fe4b991dSWill Deacon for (j = 0; j < ARRAY_SIZE(ias); ++j) { 1236fe4b991dSWill Deacon cfg.pgsize_bitmap = pgsize[i]; 1237fe4b991dSWill Deacon cfg.ias = ias[j]; 1238fe4b991dSWill Deacon pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n", 1239fe4b991dSWill Deacon pgsize[i], ias[j]); 1240fe4b991dSWill Deacon if (arm_lpae_run_tests(&cfg)) 1241fe4b991dSWill Deacon fail++; 1242fe4b991dSWill Deacon else 1243fe4b991dSWill Deacon pass++; 1244fe4b991dSWill Deacon } 1245fe4b991dSWill Deacon } 1246fe4b991dSWill Deacon 1247fe4b991dSWill Deacon pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail); 1248fe4b991dSWill Deacon return fail ? -EFAULT : 0; 1249fe4b991dSWill Deacon } 1250fe4b991dSWill Deacon subsys_initcall(arm_lpae_do_selftests); 1251fe4b991dSWill Deacon #endif 1252