1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2e1d3c0fdSWill Deacon /*
3e1d3c0fdSWill Deacon * CPU-agnostic ARM page table allocator.
4e1d3c0fdSWill Deacon *
5e1d3c0fdSWill Deacon * Copyright (C) 2014 ARM Limited
6e1d3c0fdSWill Deacon *
7e1d3c0fdSWill Deacon * Author: Will Deacon <will.deacon@arm.com>
8e1d3c0fdSWill Deacon */
9e1d3c0fdSWill Deacon
10e1d3c0fdSWill Deacon #define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt
11e1d3c0fdSWill Deacon
122c3d273eSRobin Murphy #include <linux/atomic.h>
136c89928fSRobin Murphy #include <linux/bitops.h>
14b77cf11fSRob Herring #include <linux/io-pgtable.h>
15e1d3c0fdSWill Deacon #include <linux/kernel.h>
16e1d3c0fdSWill Deacon #include <linux/sizes.h>
17e1d3c0fdSWill Deacon #include <linux/slab.h>
18e1d3c0fdSWill Deacon #include <linux/types.h>
198f6aff98SLada Trimasova #include <linux/dma-mapping.h>
20e1d3c0fdSWill Deacon
2187a91b15SRobin Murphy #include <asm/barrier.h>
2287a91b15SRobin Murphy
237cef39ddSJean-Philippe Brucker #include "io-pgtable-arm.h"
247cef39ddSJean-Philippe Brucker
256c89928fSRobin Murphy #define ARM_LPAE_MAX_ADDR_BITS 52
26e1d3c0fdSWill Deacon #define ARM_LPAE_S2_MAX_CONCAT_PAGES 16
27e1d3c0fdSWill Deacon #define ARM_LPAE_MAX_LEVELS 4
28e1d3c0fdSWill Deacon
29e1d3c0fdSWill Deacon /* Struct accessors */
30e1d3c0fdSWill Deacon #define io_pgtable_to_data(x) \
31e1d3c0fdSWill Deacon container_of((x), struct arm_lpae_io_pgtable, iop)
32e1d3c0fdSWill Deacon
33e1d3c0fdSWill Deacon #define io_pgtable_ops_to_data(x) \
34e1d3c0fdSWill Deacon io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
35e1d3c0fdSWill Deacon
36e1d3c0fdSWill Deacon /*
37e1d3c0fdSWill Deacon * Calculate the right shift amount to get to the portion describing level l
38e1d3c0fdSWill Deacon * in a virtual address mapped by the pagetable in d.
39e1d3c0fdSWill Deacon */
40e1d3c0fdSWill Deacon #define ARM_LPAE_LVL_SHIFT(l,d) \
415fb190b0SRobin Murphy (((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level) + \
425fb190b0SRobin Murphy ilog2(sizeof(arm_lpae_iopte)))
43e1d3c0fdSWill Deacon
445fb190b0SRobin Murphy #define ARM_LPAE_GRANULE(d) \
455fb190b0SRobin Murphy (sizeof(arm_lpae_iopte) << (d)->bits_per_level)
46c79278c1SRobin Murphy #define ARM_LPAE_PGD_SIZE(d) \
47c79278c1SRobin Murphy (sizeof(arm_lpae_iopte) << (d)->pgd_bits)
48e1d3c0fdSWill Deacon
491fe27be5SIsaac J. Manjarres #define ARM_LPAE_PTES_PER_TABLE(d) \
501fe27be5SIsaac J. Manjarres (ARM_LPAE_GRANULE(d) >> ilog2(sizeof(arm_lpae_iopte)))
511fe27be5SIsaac J. Manjarres
52e1d3c0fdSWill Deacon /*
53e1d3c0fdSWill Deacon * Calculate the index at level l used to map virtual address a using the
54e1d3c0fdSWill Deacon * pagetable in d.
55e1d3c0fdSWill Deacon */
56e1d3c0fdSWill Deacon #define ARM_LPAE_PGD_IDX(l,d) \
57c79278c1SRobin Murphy ((l) == (d)->start_level ? (d)->pgd_bits - (d)->bits_per_level : 0)
58e1d3c0fdSWill Deacon
59e1d3c0fdSWill Deacon #define ARM_LPAE_LVL_IDX(a,l,d) \
60367bd978SWill Deacon (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \
61e1d3c0fdSWill Deacon ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1))
62e1d3c0fdSWill Deacon
63e1d3c0fdSWill Deacon /* Calculate the block/page mapping size at level l for pagetable in d. */
645fb190b0SRobin Murphy #define ARM_LPAE_BLOCK_SIZE(l,d) (1ULL << ARM_LPAE_LVL_SHIFT(l,d))
65e1d3c0fdSWill Deacon
66e1d3c0fdSWill Deacon /* Page table bits */
67e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_SHIFT 0
68e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_MASK 0x3
69e1d3c0fdSWill Deacon
70e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_BLOCK 1
71e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_TABLE 3
72e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_TYPE_PAGE 3
73e1d3c0fdSWill Deacon
746c89928fSRobin Murphy #define ARM_LPAE_PTE_ADDR_MASK GENMASK_ULL(47,12)
756c89928fSRobin Murphy
76c896c132SLaurent Pinchart #define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63)
77e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53)
78e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10)
79e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8)
80e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8)
81e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8)
82c896c132SLaurent Pinchart #define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5)
83e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0)
84e1d3c0fdSWill Deacon
85e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2)
86e1d3c0fdSWill Deacon /* Ignore the contiguous bit for block splitting */
87e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52)
88e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \
89e1d3c0fdSWill Deacon ARM_LPAE_PTE_ATTR_HI_MASK)
902c3d273eSRobin Murphy /* Software bit for solving coherency races */
912c3d273eSRobin Murphy #define ARM_LPAE_PTE_SW_SYNC (((arm_lpae_iopte)1) << 55)
92e1d3c0fdSWill Deacon
93e1d3c0fdSWill Deacon /* Stage-1 PTE */
94e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6)
95e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6)
96e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_ATTRINDX_SHIFT 2
97e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11)
98e1d3c0fdSWill Deacon
99e1d3c0fdSWill Deacon /* Stage-2 PTE */
100e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6)
101e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6)
102e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6)
103e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2)
104e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2)
105e1d3c0fdSWill Deacon #define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2)
106e1d3c0fdSWill Deacon
107e1d3c0fdSWill Deacon /* Register bits */
108fb485eb1SRobin Murphy #define ARM_LPAE_VTCR_SL0_MASK 0x3
109e1d3c0fdSWill Deacon
110e1d3c0fdSWill Deacon #define ARM_LPAE_TCR_T0SZ_SHIFT 0
111e1d3c0fdSWill Deacon
112fb485eb1SRobin Murphy #define ARM_LPAE_VTCR_PS_SHIFT 16
113fb485eb1SRobin Murphy #define ARM_LPAE_VTCR_PS_MASK 0x7
114e1d3c0fdSWill Deacon
115e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3)
116e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_MASK 0xff
117e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_DEVICE 0x04
118e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_NC 0x44
11990ec7a76SVivek Gautam #define ARM_LPAE_MAIR_ATTR_INC_OWBRWA 0xf4
120e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_WBRWA 0xff
121e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_NC 0
122e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1
123e1d3c0fdSWill Deacon #define ARM_LPAE_MAIR_ATTR_IDX_DEV 2
12490ec7a76SVivek Gautam #define ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE 3
125e1d3c0fdSWill Deacon
126d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_ADRMODE_TABLE (3u << 0)
127d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_READ_INNER BIT(2)
128d08d42deSRob Herring #define ARM_MALI_LPAE_TTBR_SHARE_OUTER BIT(4)
129d08d42deSRob Herring
13052f325f4SRobin Murphy #define ARM_MALI_LPAE_MEMATTR_IMP_DEF 0x88ULL
13152f325f4SRobin Murphy #define ARM_MALI_LPAE_MEMATTR_WRITE_ALLOC 0x8DULL
13252f325f4SRobin Murphy
133e1d3c0fdSWill Deacon /* IOPTE accessors */
1346c89928fSRobin Murphy #define iopte_deref(pte,d) __va(iopte_to_paddr(pte, d))
135e1d3c0fdSWill Deacon
136f37eb484SKunkun Jiang #define iopte_type(pte) \
137e1d3c0fdSWill Deacon (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK)
138e1d3c0fdSWill Deacon
139e1d3c0fdSWill Deacon #define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK)
140e1d3c0fdSWill Deacon
141e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable {
142e1d3c0fdSWill Deacon struct io_pgtable iop;
143e1d3c0fdSWill Deacon
144c79278c1SRobin Murphy int pgd_bits;
145594ab90fSRobin Murphy int start_level;
1465fb190b0SRobin Murphy int bits_per_level;
147e1d3c0fdSWill Deacon
148e1d3c0fdSWill Deacon void *pgd;
149e1d3c0fdSWill Deacon };
150e1d3c0fdSWill Deacon
151e1d3c0fdSWill Deacon typedef u64 arm_lpae_iopte;
152e1d3c0fdSWill Deacon
iopte_leaf(arm_lpae_iopte pte,int lvl,enum io_pgtable_fmt fmt)153d08d42deSRob Herring static inline bool iopte_leaf(arm_lpae_iopte pte, int lvl,
154d08d42deSRob Herring enum io_pgtable_fmt fmt)
155d08d42deSRob Herring {
156d08d42deSRob Herring if (lvl == (ARM_LPAE_MAX_LEVELS - 1) && fmt != ARM_MALI_LPAE)
157f37eb484SKunkun Jiang return iopte_type(pte) == ARM_LPAE_PTE_TYPE_PAGE;
158d08d42deSRob Herring
159f37eb484SKunkun Jiang return iopte_type(pte) == ARM_LPAE_PTE_TYPE_BLOCK;
160d08d42deSRob Herring }
161d08d42deSRob Herring
paddr_to_iopte(phys_addr_t paddr,struct arm_lpae_io_pgtable * data)1626c89928fSRobin Murphy static arm_lpae_iopte paddr_to_iopte(phys_addr_t paddr,
1636c89928fSRobin Murphy struct arm_lpae_io_pgtable *data)
1646c89928fSRobin Murphy {
1656c89928fSRobin Murphy arm_lpae_iopte pte = paddr;
1666c89928fSRobin Murphy
1676c89928fSRobin Murphy /* Of the bits which overlap, either 51:48 or 15:12 are always RES0 */
1686c89928fSRobin Murphy return (pte | (pte >> (48 - 12))) & ARM_LPAE_PTE_ADDR_MASK;
1696c89928fSRobin Murphy }
1706c89928fSRobin Murphy
iopte_to_paddr(arm_lpae_iopte pte,struct arm_lpae_io_pgtable * data)1716c89928fSRobin Murphy static phys_addr_t iopte_to_paddr(arm_lpae_iopte pte,
1726c89928fSRobin Murphy struct arm_lpae_io_pgtable *data)
1736c89928fSRobin Murphy {
17478688059SRobin Murphy u64 paddr = pte & ARM_LPAE_PTE_ADDR_MASK;
1756c89928fSRobin Murphy
1765fb190b0SRobin Murphy if (ARM_LPAE_GRANULE(data) < SZ_64K)
1776c89928fSRobin Murphy return paddr;
1786c89928fSRobin Murphy
1796c89928fSRobin Murphy /* Rotate the packed high-order bits back to the top */
1806c89928fSRobin Murphy return (paddr | (paddr << (48 - 12))) & (ARM_LPAE_PTE_ADDR_MASK << 4);
1816c89928fSRobin Murphy }
1826c89928fSRobin Murphy
183*3723d1c0SMostafa Saleh /*
184*3723d1c0SMostafa Saleh * Convert an index returned by ARM_LPAE_PGD_IDX(), which can point into
185*3723d1c0SMostafa Saleh * a concatenated PGD, into the maximum number of entries that can be
186*3723d1c0SMostafa Saleh * mapped in the same table page.
187*3723d1c0SMostafa Saleh */
arm_lpae_max_entries(int i,struct arm_lpae_io_pgtable * data)188*3723d1c0SMostafa Saleh static inline int arm_lpae_max_entries(int i, struct arm_lpae_io_pgtable *data)
189*3723d1c0SMostafa Saleh {
190*3723d1c0SMostafa Saleh int ptes_per_table = ARM_LPAE_PTES_PER_TABLE(data);
191*3723d1c0SMostafa Saleh
192*3723d1c0SMostafa Saleh return ptes_per_table - (i & (ptes_per_table - 1));
193*3723d1c0SMostafa Saleh }
194*3723d1c0SMostafa Saleh
195fe4b991dSWill Deacon static bool selftest_running = false;
196fe4b991dSWill Deacon
__arm_lpae_dma_addr(void * pages)197ffcb6d16SRobin Murphy static dma_addr_t __arm_lpae_dma_addr(void *pages)
198f8d54961SRobin Murphy {
199ffcb6d16SRobin Murphy return (dma_addr_t)virt_to_phys(pages);
200f8d54961SRobin Murphy }
201f8d54961SRobin Murphy
__arm_lpae_alloc_pages(size_t size,gfp_t gfp,struct io_pgtable_cfg * cfg)202f8d54961SRobin Murphy static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp,
203f8d54961SRobin Murphy struct io_pgtable_cfg *cfg)
204f8d54961SRobin Murphy {
205f8d54961SRobin Murphy struct device *dev = cfg->iommu_dev;
2064b123757SRobin Murphy int order = get_order(size);
2074b123757SRobin Murphy struct page *p;
208f8d54961SRobin Murphy dma_addr_t dma;
2094b123757SRobin Murphy void *pages;
210f8d54961SRobin Murphy
2114b123757SRobin Murphy VM_BUG_ON((gfp & __GFP_HIGHMEM));
212ca25ec24SRobin Murphy p = alloc_pages_node(dev_to_node(dev), gfp | __GFP_ZERO, order);
2134b123757SRobin Murphy if (!p)
214f8d54961SRobin Murphy return NULL;
215f8d54961SRobin Murphy
2164b123757SRobin Murphy pages = page_address(p);
2174f41845bSWill Deacon if (!cfg->coherent_walk) {
218f8d54961SRobin Murphy dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE);
219f8d54961SRobin Murphy if (dma_mapping_error(dev, dma))
220f8d54961SRobin Murphy goto out_free;
221f8d54961SRobin Murphy /*
222f8d54961SRobin Murphy * We depend on the IOMMU being able to work with any physical
223ffcb6d16SRobin Murphy * address directly, so if the DMA layer suggests otherwise by
224ffcb6d16SRobin Murphy * translating or truncating them, that bodes very badly...
225f8d54961SRobin Murphy */
226ffcb6d16SRobin Murphy if (dma != virt_to_phys(pages))
227f8d54961SRobin Murphy goto out_unmap;
228f8d54961SRobin Murphy }
229f8d54961SRobin Murphy
230f8d54961SRobin Murphy return pages;
231f8d54961SRobin Murphy
232f8d54961SRobin Murphy out_unmap:
233f8d54961SRobin Murphy dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n");
234f8d54961SRobin Murphy dma_unmap_single(dev, dma, size, DMA_TO_DEVICE);
235f8d54961SRobin Murphy out_free:
2364b123757SRobin Murphy __free_pages(p, order);
237f8d54961SRobin Murphy return NULL;
238f8d54961SRobin Murphy }
239f8d54961SRobin Murphy
__arm_lpae_free_pages(void * pages,size_t size,struct io_pgtable_cfg * cfg)240f8d54961SRobin Murphy static void __arm_lpae_free_pages(void *pages, size_t size,
241f8d54961SRobin Murphy struct io_pgtable_cfg *cfg)
242f8d54961SRobin Murphy {
2434f41845bSWill Deacon if (!cfg->coherent_walk)
244ffcb6d16SRobin Murphy dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages),
245f8d54961SRobin Murphy size, DMA_TO_DEVICE);
2464b123757SRobin Murphy free_pages((unsigned long)pages, get_order(size));
247f8d54961SRobin Murphy }
248f8d54961SRobin Murphy
__arm_lpae_sync_pte(arm_lpae_iopte * ptep,int num_entries,struct io_pgtable_cfg * cfg)24941e1eb25SIsaac J. Manjarres static void __arm_lpae_sync_pte(arm_lpae_iopte *ptep, int num_entries,
2502c3d273eSRobin Murphy struct io_pgtable_cfg *cfg)
2512c3d273eSRobin Murphy {
2522c3d273eSRobin Murphy dma_sync_single_for_device(cfg->iommu_dev, __arm_lpae_dma_addr(ptep),
25341e1eb25SIsaac J. Manjarres sizeof(*ptep) * num_entries, DMA_TO_DEVICE);
2542c3d273eSRobin Murphy }
2552c3d273eSRobin Murphy
__arm_lpae_clear_pte(arm_lpae_iopte * ptep,struct io_pgtable_cfg * cfg)2561fe27be5SIsaac J. Manjarres static void __arm_lpae_clear_pte(arm_lpae_iopte *ptep, struct io_pgtable_cfg *cfg)
257f8d54961SRobin Murphy {
25841e1eb25SIsaac J. Manjarres
2591fe27be5SIsaac J. Manjarres *ptep = 0;
260f8d54961SRobin Murphy
2614f41845bSWill Deacon if (!cfg->coherent_walk)
2621fe27be5SIsaac J. Manjarres __arm_lpae_sync_pte(ptep, 1, cfg);
263f8d54961SRobin Murphy }
264f8d54961SRobin Murphy
265193e67c0SVivek Gautam static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
2663951c41aSWill Deacon struct iommu_iotlb_gather *gather,
2671fe27be5SIsaac J. Manjarres unsigned long iova, size_t size, size_t pgcount,
2681fe27be5SIsaac J. Manjarres int lvl, arm_lpae_iopte *ptep);
269cf27ec93SWill Deacon
__arm_lpae_init_pte(struct arm_lpae_io_pgtable * data,phys_addr_t paddr,arm_lpae_iopte prot,int lvl,int num_entries,arm_lpae_iopte * ptep)270fb3a9579SRobin Murphy static void __arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
271fb3a9579SRobin Murphy phys_addr_t paddr, arm_lpae_iopte prot,
27241e1eb25SIsaac J. Manjarres int lvl, int num_entries, arm_lpae_iopte *ptep)
273fb3a9579SRobin Murphy {
274fb3a9579SRobin Murphy arm_lpae_iopte pte = prot;
27541e1eb25SIsaac J. Manjarres struct io_pgtable_cfg *cfg = &data->iop.cfg;
27641e1eb25SIsaac J. Manjarres size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
27741e1eb25SIsaac J. Manjarres int i;
278fb3a9579SRobin Murphy
279d08d42deSRob Herring if (data->iop.fmt != ARM_MALI_LPAE && lvl == ARM_LPAE_MAX_LEVELS - 1)
280fb3a9579SRobin Murphy pte |= ARM_LPAE_PTE_TYPE_PAGE;
281fb3a9579SRobin Murphy else
282fb3a9579SRobin Murphy pte |= ARM_LPAE_PTE_TYPE_BLOCK;
283fb3a9579SRobin Murphy
28441e1eb25SIsaac J. Manjarres for (i = 0; i < num_entries; i++)
28541e1eb25SIsaac J. Manjarres ptep[i] = pte | paddr_to_iopte(paddr + i * sz, data);
286fb3a9579SRobin Murphy
28741e1eb25SIsaac J. Manjarres if (!cfg->coherent_walk)
28841e1eb25SIsaac J. Manjarres __arm_lpae_sync_pte(ptep, num_entries, cfg);
289fb3a9579SRobin Murphy }
290fb3a9579SRobin Murphy
arm_lpae_init_pte(struct arm_lpae_io_pgtable * data,unsigned long iova,phys_addr_t paddr,arm_lpae_iopte prot,int lvl,int num_entries,arm_lpae_iopte * ptep)291e1d3c0fdSWill Deacon static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
292e1d3c0fdSWill Deacon unsigned long iova, phys_addr_t paddr,
29341e1eb25SIsaac J. Manjarres arm_lpae_iopte prot, int lvl, int num_entries,
294e1d3c0fdSWill Deacon arm_lpae_iopte *ptep)
295e1d3c0fdSWill Deacon {
29641e1eb25SIsaac J. Manjarres int i;
297e1d3c0fdSWill Deacon
29841e1eb25SIsaac J. Manjarres for (i = 0; i < num_entries; i++)
29941e1eb25SIsaac J. Manjarres if (iopte_leaf(ptep[i], lvl, data->iop.fmt)) {
300cf27ec93SWill Deacon /* We require an unmap first */
301fe4b991dSWill Deacon WARN_ON(!selftest_running);
302e1d3c0fdSWill Deacon return -EEXIST;
30341e1eb25SIsaac J. Manjarres } else if (iopte_type(ptep[i]) == ARM_LPAE_PTE_TYPE_TABLE) {
304cf27ec93SWill Deacon /*
305cf27ec93SWill Deacon * We need to unmap and free the old table before
306cf27ec93SWill Deacon * overwriting it with a block entry.
307cf27ec93SWill Deacon */
308cf27ec93SWill Deacon arm_lpae_iopte *tblp;
309cf27ec93SWill Deacon size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
310cf27ec93SWill Deacon
311cf27ec93SWill Deacon tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data);
3121fe27be5SIsaac J. Manjarres if (__arm_lpae_unmap(data, NULL, iova + i * sz, sz, 1,
31341e1eb25SIsaac J. Manjarres lvl, tblp) != sz) {
3143951c41aSWill Deacon WARN_ON(1);
315cf27ec93SWill Deacon return -EINVAL;
316fe4b991dSWill Deacon }
3173951c41aSWill Deacon }
318e1d3c0fdSWill Deacon
31941e1eb25SIsaac J. Manjarres __arm_lpae_init_pte(data, paddr, prot, lvl, num_entries, ptep);
320e1d3c0fdSWill Deacon return 0;
321e1d3c0fdSWill Deacon }
322e1d3c0fdSWill Deacon
arm_lpae_install_table(arm_lpae_iopte * table,arm_lpae_iopte * ptep,arm_lpae_iopte curr,struct arm_lpae_io_pgtable * data)323fb3a9579SRobin Murphy static arm_lpae_iopte arm_lpae_install_table(arm_lpae_iopte *table,
324fb3a9579SRobin Murphy arm_lpae_iopte *ptep,
3252c3d273eSRobin Murphy arm_lpae_iopte curr,
3269abe2ac8SHector Martin struct arm_lpae_io_pgtable *data)
327fb3a9579SRobin Murphy {
3282c3d273eSRobin Murphy arm_lpae_iopte old, new;
3299abe2ac8SHector Martin struct io_pgtable_cfg *cfg = &data->iop.cfg;
330fb3a9579SRobin Murphy
3319abe2ac8SHector Martin new = paddr_to_iopte(__pa(table), data) | ARM_LPAE_PTE_TYPE_TABLE;
332fb3a9579SRobin Murphy if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
333fb3a9579SRobin Murphy new |= ARM_LPAE_PTE_NSTABLE;
334fb3a9579SRobin Murphy
33577f34458SWill Deacon /*
33677f34458SWill Deacon * Ensure the table itself is visible before its PTE can be.
33777f34458SWill Deacon * Whilst we could get away with cmpxchg64_release below, this
33877f34458SWill Deacon * doesn't have any ordering semantics when !CONFIG_SMP.
33977f34458SWill Deacon */
34077f34458SWill Deacon dma_wmb();
3412c3d273eSRobin Murphy
3422c3d273eSRobin Murphy old = cmpxchg64_relaxed(ptep, curr, new);
3432c3d273eSRobin Murphy
3444f41845bSWill Deacon if (cfg->coherent_walk || (old & ARM_LPAE_PTE_SW_SYNC))
3452c3d273eSRobin Murphy return old;
3462c3d273eSRobin Murphy
3472c3d273eSRobin Murphy /* Even if it's not ours, there's no point waiting; just kick it */
34841e1eb25SIsaac J. Manjarres __arm_lpae_sync_pte(ptep, 1, cfg);
3492c3d273eSRobin Murphy if (old == curr)
3502c3d273eSRobin Murphy WRITE_ONCE(*ptep, new | ARM_LPAE_PTE_SW_SYNC);
3512c3d273eSRobin Murphy
3522c3d273eSRobin Murphy return old;
353fb3a9579SRobin Murphy }
354fb3a9579SRobin Murphy
__arm_lpae_map(struct arm_lpae_io_pgtable * data,unsigned long iova,phys_addr_t paddr,size_t size,size_t pgcount,arm_lpae_iopte prot,int lvl,arm_lpae_iopte * ptep,gfp_t gfp,size_t * mapped)355e1d3c0fdSWill Deacon static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova,
3564a77b12dSIsaac J. Manjarres phys_addr_t paddr, size_t size, size_t pgcount,
3574a77b12dSIsaac J. Manjarres arm_lpae_iopte prot, int lvl, arm_lpae_iopte *ptep,
3584a77b12dSIsaac J. Manjarres gfp_t gfp, size_t *mapped)
359e1d3c0fdSWill Deacon {
360e1d3c0fdSWill Deacon arm_lpae_iopte *cptep, pte;
361e1d3c0fdSWill Deacon size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
3622c3d273eSRobin Murphy size_t tblsz = ARM_LPAE_GRANULE(data);
363f8d54961SRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg;
3644a77b12dSIsaac J. Manjarres int ret = 0, num_entries, max_entries, map_idx_start;
365e1d3c0fdSWill Deacon
366e1d3c0fdSWill Deacon /* Find our entry at the current level */
3674a77b12dSIsaac J. Manjarres map_idx_start = ARM_LPAE_LVL_IDX(iova, lvl, data);
3684a77b12dSIsaac J. Manjarres ptep += map_idx_start;
369e1d3c0fdSWill Deacon
370e1d3c0fdSWill Deacon /* If we can install a leaf entry at this level, then do so */
3714a77b12dSIsaac J. Manjarres if (size == block_size) {
372*3723d1c0SMostafa Saleh max_entries = arm_lpae_max_entries(map_idx_start, data);
3734a77b12dSIsaac J. Manjarres num_entries = min_t(int, pgcount, max_entries);
3744a77b12dSIsaac J. Manjarres ret = arm_lpae_init_pte(data, iova, paddr, prot, lvl, num_entries, ptep);
37599cbb8e4SRobin Murphy if (!ret)
3764a77b12dSIsaac J. Manjarres *mapped += num_entries * size;
3774a77b12dSIsaac J. Manjarres
3784a77b12dSIsaac J. Manjarres return ret;
3794a77b12dSIsaac J. Manjarres }
380e1d3c0fdSWill Deacon
381e1d3c0fdSWill Deacon /* We can't allocate tables at the final level */
382e1d3c0fdSWill Deacon if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1))
383e1d3c0fdSWill Deacon return -EINVAL;
384e1d3c0fdSWill Deacon
385e1d3c0fdSWill Deacon /* Grab a pointer to the next level */
3862c3d273eSRobin Murphy pte = READ_ONCE(*ptep);
387e1d3c0fdSWill Deacon if (!pte) {
388f34ce7a7SBaolin Wang cptep = __arm_lpae_alloc_pages(tblsz, gfp, cfg);
389e1d3c0fdSWill Deacon if (!cptep)
390e1d3c0fdSWill Deacon return -ENOMEM;
391e1d3c0fdSWill Deacon
3929abe2ac8SHector Martin pte = arm_lpae_install_table(cptep, ptep, 0, data);
3932c3d273eSRobin Murphy if (pte)
3942c3d273eSRobin Murphy __arm_lpae_free_pages(cptep, tblsz, cfg);
3954f41845bSWill Deacon } else if (!cfg->coherent_walk && !(pte & ARM_LPAE_PTE_SW_SYNC)) {
39641e1eb25SIsaac J. Manjarres __arm_lpae_sync_pte(ptep, 1, cfg);
3972c3d273eSRobin Murphy }
3982c3d273eSRobin Murphy
399d08d42deSRob Herring if (pte && !iopte_leaf(pte, lvl, data->iop.fmt)) {
400e1d3c0fdSWill Deacon cptep = iopte_deref(pte, data);
4012c3d273eSRobin Murphy } else if (pte) {
402ed46e66cSOleksandr Tyshchenko /* We require an unmap first */
403ed46e66cSOleksandr Tyshchenko WARN_ON(!selftest_running);
404ed46e66cSOleksandr Tyshchenko return -EEXIST;
405e1d3c0fdSWill Deacon }
406e1d3c0fdSWill Deacon
407e1d3c0fdSWill Deacon /* Rinse, repeat */
4084a77b12dSIsaac J. Manjarres return __arm_lpae_map(data, iova, paddr, size, pgcount, prot, lvl + 1,
4094a77b12dSIsaac J. Manjarres cptep, gfp, mapped);
410e1d3c0fdSWill Deacon }
411e1d3c0fdSWill Deacon
arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable * data,int prot)412e1d3c0fdSWill Deacon static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
413e1d3c0fdSWill Deacon int prot)
414e1d3c0fdSWill Deacon {
415e1d3c0fdSWill Deacon arm_lpae_iopte pte;
416e1d3c0fdSWill Deacon
417e1d3c0fdSWill Deacon if (data->iop.fmt == ARM_64_LPAE_S1 ||
418e1d3c0fdSWill Deacon data->iop.fmt == ARM_32_LPAE_S1) {
419e7468a23SJeremy Gebben pte = ARM_LPAE_PTE_nG;
420e1d3c0fdSWill Deacon if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ))
421e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_AP_RDONLY;
422e7468a23SJeremy Gebben if (!(prot & IOMMU_PRIV))
423e7468a23SJeremy Gebben pte |= ARM_LPAE_PTE_AP_UNPRIV;
424e1d3c0fdSWill Deacon } else {
425e1d3c0fdSWill Deacon pte = ARM_LPAE_PTE_HAP_FAULT;
426e1d3c0fdSWill Deacon if (prot & IOMMU_READ)
427e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_HAP_READ;
428e1d3c0fdSWill Deacon if (prot & IOMMU_WRITE)
429e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_HAP_WRITE;
430d08d42deSRob Herring }
431d08d42deSRob Herring
432d08d42deSRob Herring /*
433d08d42deSRob Herring * Note that this logic is structured to accommodate Mali LPAE
434d08d42deSRob Herring * having stage-1-like attributes but stage-2-like permissions.
435d08d42deSRob Herring */
436d08d42deSRob Herring if (data->iop.fmt == ARM_64_LPAE_S2 ||
437d08d42deSRob Herring data->iop.fmt == ARM_32_LPAE_S2) {
438fb948251SRobin Murphy if (prot & IOMMU_MMIO)
439fb948251SRobin Murphy pte |= ARM_LPAE_PTE_MEMATTR_DEV;
440fb948251SRobin Murphy else if (prot & IOMMU_CACHE)
441e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_MEMATTR_OIWB;
442e1d3c0fdSWill Deacon else
443e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_MEMATTR_NC;
444d08d42deSRob Herring } else {
445d08d42deSRob Herring if (prot & IOMMU_MMIO)
446d08d42deSRob Herring pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV
447d08d42deSRob Herring << ARM_LPAE_PTE_ATTRINDX_SHIFT);
448d08d42deSRob Herring else if (prot & IOMMU_CACHE)
449d08d42deSRob Herring pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
450d08d42deSRob Herring << ARM_LPAE_PTE_ATTRINDX_SHIFT);
451e1d3c0fdSWill Deacon }
452e1d3c0fdSWill Deacon
453728da60dSRobin Murphy /*
454728da60dSRobin Murphy * Also Mali has its own notions of shareability wherein its Inner
455728da60dSRobin Murphy * domain covers the cores within the GPU, and its Outer domain is
456728da60dSRobin Murphy * "outside the GPU" (i.e. either the Inner or System domain in CPU
457728da60dSRobin Murphy * terms, depending on coherency).
458728da60dSRobin Murphy */
459728da60dSRobin Murphy if (prot & IOMMU_CACHE && data->iop.fmt != ARM_MALI_LPAE)
4607618e479SRobin Murphy pte |= ARM_LPAE_PTE_SH_IS;
4617618e479SRobin Murphy else
4627618e479SRobin Murphy pte |= ARM_LPAE_PTE_SH_OS;
4637618e479SRobin Murphy
464e1d3c0fdSWill Deacon if (prot & IOMMU_NOEXEC)
465e1d3c0fdSWill Deacon pte |= ARM_LPAE_PTE_XN;
466e1d3c0fdSWill Deacon
4677618e479SRobin Murphy if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS)
4687618e479SRobin Murphy pte |= ARM_LPAE_PTE_NS;
4697618e479SRobin Murphy
4707618e479SRobin Murphy if (data->iop.fmt != ARM_MALI_LPAE)
4717618e479SRobin Murphy pte |= ARM_LPAE_PTE_AF;
4727618e479SRobin Murphy
473e1d3c0fdSWill Deacon return pte;
474e1d3c0fdSWill Deacon }
475e1d3c0fdSWill Deacon
arm_lpae_map_pages(struct io_pgtable_ops * ops,unsigned long iova,phys_addr_t paddr,size_t pgsize,size_t pgcount,int iommu_prot,gfp_t gfp,size_t * mapped)4764a77b12dSIsaac J. Manjarres static int arm_lpae_map_pages(struct io_pgtable_ops *ops, unsigned long iova,
4774a77b12dSIsaac J. Manjarres phys_addr_t paddr, size_t pgsize, size_t pgcount,
4784a77b12dSIsaac J. Manjarres int iommu_prot, gfp_t gfp, size_t *mapped)
479e1d3c0fdSWill Deacon {
480e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
481f7b90d2cSRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg;
482e1d3c0fdSWill Deacon arm_lpae_iopte *ptep = data->pgd;
483594ab90fSRobin Murphy int ret, lvl = data->start_level;
484e1d3c0fdSWill Deacon arm_lpae_iopte prot;
48508090744SRobin Murphy long iaext = (s64)iova >> cfg->ias;
486e1d3c0fdSWill Deacon
4874a77b12dSIsaac J. Manjarres if (WARN_ON(!pgsize || (pgsize & cfg->pgsize_bitmap) != pgsize))
488f7b90d2cSRobin Murphy return -EINVAL;
489f7b90d2cSRobin Murphy
490db690301SRobin Murphy if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_TTBR1)
491db690301SRobin Murphy iaext = ~iaext;
492db690301SRobin Murphy if (WARN_ON(iaext || paddr >> cfg->oas))
49376557391SRobin Murphy return -ERANGE;
49476557391SRobin Murphy
495f12e0d22SKeqian Zhu if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE)))
49699912d85SJason Gunthorpe return -EINVAL;
497f12e0d22SKeqian Zhu
498e1d3c0fdSWill Deacon prot = arm_lpae_prot_to_pte(data, iommu_prot);
4994a77b12dSIsaac J. Manjarres ret = __arm_lpae_map(data, iova, paddr, pgsize, pgcount, prot, lvl,
5004a77b12dSIsaac J. Manjarres ptep, gfp, mapped);
50187a91b15SRobin Murphy /*
50287a91b15SRobin Murphy * Synchronise all PTE updates for the new mapping before there's
50387a91b15SRobin Murphy * a chance for anything to kick off a table walk for the new iova.
50487a91b15SRobin Murphy */
50587a91b15SRobin Murphy wmb();
50687a91b15SRobin Murphy
50787a91b15SRobin Murphy return ret;
508e1d3c0fdSWill Deacon }
509e1d3c0fdSWill Deacon
__arm_lpae_free_pgtable(struct arm_lpae_io_pgtable * data,int lvl,arm_lpae_iopte * ptep)510e1d3c0fdSWill Deacon static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl,
511e1d3c0fdSWill Deacon arm_lpae_iopte *ptep)
512e1d3c0fdSWill Deacon {
513e1d3c0fdSWill Deacon arm_lpae_iopte *start, *end;
514e1d3c0fdSWill Deacon unsigned long table_size;
515e1d3c0fdSWill Deacon
516594ab90fSRobin Murphy if (lvl == data->start_level)
517c79278c1SRobin Murphy table_size = ARM_LPAE_PGD_SIZE(data);
518e1d3c0fdSWill Deacon else
51906c610e8SRobin Murphy table_size = ARM_LPAE_GRANULE(data);
520e1d3c0fdSWill Deacon
521e1d3c0fdSWill Deacon start = ptep;
52212c2ab09SWill Deacon
52312c2ab09SWill Deacon /* Only leaf entries at the last level */
52412c2ab09SWill Deacon if (lvl == ARM_LPAE_MAX_LEVELS - 1)
52512c2ab09SWill Deacon end = ptep;
52612c2ab09SWill Deacon else
527e1d3c0fdSWill Deacon end = (void *)ptep + table_size;
528e1d3c0fdSWill Deacon
529e1d3c0fdSWill Deacon while (ptep != end) {
530e1d3c0fdSWill Deacon arm_lpae_iopte pte = *ptep++;
531e1d3c0fdSWill Deacon
532d08d42deSRob Herring if (!pte || iopte_leaf(pte, lvl, data->iop.fmt))
533e1d3c0fdSWill Deacon continue;
534e1d3c0fdSWill Deacon
535e1d3c0fdSWill Deacon __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
536e1d3c0fdSWill Deacon }
537e1d3c0fdSWill Deacon
538f8d54961SRobin Murphy __arm_lpae_free_pages(start, table_size, &data->iop.cfg);
539e1d3c0fdSWill Deacon }
540e1d3c0fdSWill Deacon
arm_lpae_free_pgtable(struct io_pgtable * iop)541e1d3c0fdSWill Deacon static void arm_lpae_free_pgtable(struct io_pgtable *iop)
542e1d3c0fdSWill Deacon {
543e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop);
544e1d3c0fdSWill Deacon
545594ab90fSRobin Murphy __arm_lpae_free_pgtable(data, data->start_level, data->pgd);
546e1d3c0fdSWill Deacon kfree(data);
547e1d3c0fdSWill Deacon }
548e1d3c0fdSWill Deacon
arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable * data,struct iommu_iotlb_gather * gather,unsigned long iova,size_t size,arm_lpae_iopte blk_pte,int lvl,arm_lpae_iopte * ptep,size_t pgcount)549193e67c0SVivek Gautam static size_t arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data,
5503951c41aSWill Deacon struct iommu_iotlb_gather *gather,
551e1d3c0fdSWill Deacon unsigned long iova, size_t size,
552fb3a9579SRobin Murphy arm_lpae_iopte blk_pte, int lvl,
5531fe27be5SIsaac J. Manjarres arm_lpae_iopte *ptep, size_t pgcount)
554e1d3c0fdSWill Deacon {
555fb3a9579SRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg;
556fb3a9579SRobin Murphy arm_lpae_iopte pte, *tablep;
557e1d3c0fdSWill Deacon phys_addr_t blk_paddr;
558fb3a9579SRobin Murphy size_t tablesz = ARM_LPAE_GRANULE(data);
559fb3a9579SRobin Murphy size_t split_sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
5601fe27be5SIsaac J. Manjarres int ptes_per_table = ARM_LPAE_PTES_PER_TABLE(data);
5611fe27be5SIsaac J. Manjarres int i, unmap_idx_start = -1, num_entries = 0, max_entries;
562e1d3c0fdSWill Deacon
563fb3a9579SRobin Murphy if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
564fb3a9579SRobin Murphy return 0;
565e1d3c0fdSWill Deacon
566fb3a9579SRobin Murphy tablep = __arm_lpae_alloc_pages(tablesz, GFP_ATOMIC, cfg);
567fb3a9579SRobin Murphy if (!tablep)
568fb3a9579SRobin Murphy return 0; /* Bytes unmapped */
569e1d3c0fdSWill Deacon
5701fe27be5SIsaac J. Manjarres if (size == split_sz) {
5711fe27be5SIsaac J. Manjarres unmap_idx_start = ARM_LPAE_LVL_IDX(iova, lvl, data);
572*3723d1c0SMostafa Saleh max_entries = arm_lpae_max_entries(unmap_idx_start, data);
5731fe27be5SIsaac J. Manjarres num_entries = min_t(int, pgcount, max_entries);
5741fe27be5SIsaac J. Manjarres }
575fb3a9579SRobin Murphy
5766c89928fSRobin Murphy blk_paddr = iopte_to_paddr(blk_pte, data);
577fb3a9579SRobin Murphy pte = iopte_prot(blk_pte);
578fb3a9579SRobin Murphy
5791fe27be5SIsaac J. Manjarres for (i = 0; i < ptes_per_table; i++, blk_paddr += split_sz) {
580e1d3c0fdSWill Deacon /* Unmap! */
5811fe27be5SIsaac J. Manjarres if (i >= unmap_idx_start && i < (unmap_idx_start + num_entries))
582e1d3c0fdSWill Deacon continue;
583e1d3c0fdSWill Deacon
58441e1eb25SIsaac J. Manjarres __arm_lpae_init_pte(data, blk_paddr, pte, lvl, 1, &tablep[i]);
585e1d3c0fdSWill Deacon }
586e1d3c0fdSWill Deacon
5879abe2ac8SHector Martin pte = arm_lpae_install_table(tablep, ptep, blk_pte, data);
5882c3d273eSRobin Murphy if (pte != blk_pte) {
5892c3d273eSRobin Murphy __arm_lpae_free_pages(tablep, tablesz, cfg);
5902c3d273eSRobin Murphy /*
5912c3d273eSRobin Murphy * We may race against someone unmapping another part of this
5922c3d273eSRobin Murphy * block, but anything else is invalid. We can't misinterpret
5932c3d273eSRobin Murphy * a page entry here since we're never at the last level.
5942c3d273eSRobin Murphy */
595f37eb484SKunkun Jiang if (iopte_type(pte) != ARM_LPAE_PTE_TYPE_TABLE)
5962c3d273eSRobin Murphy return 0;
5972c3d273eSRobin Murphy
5982c3d273eSRobin Murphy tablep = iopte_deref(pte, data);
5991fe27be5SIsaac J. Manjarres } else if (unmap_idx_start >= 0) {
6001fe27be5SIsaac J. Manjarres for (i = 0; i < num_entries; i++)
6011fe27be5SIsaac J. Manjarres io_pgtable_tlb_add_page(&data->iop, gather, iova + i * size, size);
6021fe27be5SIsaac J. Manjarres
6031fe27be5SIsaac J. Manjarres return num_entries * size;
604e1d3c0fdSWill Deacon }
605e1d3c0fdSWill Deacon
6061fe27be5SIsaac J. Manjarres return __arm_lpae_unmap(data, gather, iova, size, pgcount, lvl, tablep);
60785c7a0f1SRobin Murphy }
60885c7a0f1SRobin Murphy
__arm_lpae_unmap(struct arm_lpae_io_pgtable * data,struct iommu_iotlb_gather * gather,unsigned long iova,size_t size,size_t pgcount,int lvl,arm_lpae_iopte * ptep)609193e67c0SVivek Gautam static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
6103951c41aSWill Deacon struct iommu_iotlb_gather *gather,
6111fe27be5SIsaac J. Manjarres unsigned long iova, size_t size, size_t pgcount,
6121fe27be5SIsaac J. Manjarres int lvl, arm_lpae_iopte *ptep)
613e1d3c0fdSWill Deacon {
614e1d3c0fdSWill Deacon arm_lpae_iopte pte;
615507e4c9dSRobin Murphy struct io_pgtable *iop = &data->iop;
6161fe27be5SIsaac J. Manjarres int i = 0, num_entries, max_entries, unmap_idx_start;
617e1d3c0fdSWill Deacon
6182eb97c78SRobin Murphy /* Something went horribly wrong and we ran out of page table */
6192eb97c78SRobin Murphy if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
6202eb97c78SRobin Murphy return 0;
6212eb97c78SRobin Murphy
6221fe27be5SIsaac J. Manjarres unmap_idx_start = ARM_LPAE_LVL_IDX(iova, lvl, data);
6231fe27be5SIsaac J. Manjarres ptep += unmap_idx_start;
6242c3d273eSRobin Murphy pte = READ_ONCE(*ptep);
6252eb97c78SRobin Murphy if (WARN_ON(!pte))
626e1d3c0fdSWill Deacon return 0;
627e1d3c0fdSWill Deacon
628e1d3c0fdSWill Deacon /* If the size matches this level, we're in the right place */
629fb3a9579SRobin Murphy if (size == ARM_LPAE_BLOCK_SIZE(lvl, data)) {
630*3723d1c0SMostafa Saleh max_entries = arm_lpae_max_entries(unmap_idx_start, data);
6311fe27be5SIsaac J. Manjarres num_entries = min_t(int, pgcount, max_entries);
6321fe27be5SIsaac J. Manjarres
6331fe27be5SIsaac J. Manjarres while (i < num_entries) {
6341fe27be5SIsaac J. Manjarres pte = READ_ONCE(*ptep);
6351fe27be5SIsaac J. Manjarres if (WARN_ON(!pte))
6361fe27be5SIsaac J. Manjarres break;
6371fe27be5SIsaac J. Manjarres
6381fe27be5SIsaac J. Manjarres __arm_lpae_clear_pte(ptep, &iop->cfg);
639e1d3c0fdSWill Deacon
640d08d42deSRob Herring if (!iopte_leaf(pte, lvl, iop->fmt)) {
641e1d3c0fdSWill Deacon /* Also flush any partial walks */
6421fe27be5SIsaac J. Manjarres io_pgtable_tlb_flush_walk(iop, iova + i * size, size,
64310b7a7d9SWill Deacon ARM_LPAE_GRANULE(data));
6441fe27be5SIsaac J. Manjarres __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
645f7403abfSRobin Murphy } else if (!iommu_iotlb_gather_queued(gather)) {
6461fe27be5SIsaac J. Manjarres io_pgtable_tlb_add_page(iop, gather, iova + i * size, size);
647e1d3c0fdSWill Deacon }
648e1d3c0fdSWill Deacon
6491fe27be5SIsaac J. Manjarres ptep++;
6501fe27be5SIsaac J. Manjarres i++;
6511fe27be5SIsaac J. Manjarres }
6521fe27be5SIsaac J. Manjarres
6531fe27be5SIsaac J. Manjarres return i * size;
654d08d42deSRob Herring } else if (iopte_leaf(pte, lvl, iop->fmt)) {
655e1d3c0fdSWill Deacon /*
656e1d3c0fdSWill Deacon * Insert a table at the next level to map the old region,
657e1d3c0fdSWill Deacon * minus the part we want to unmap
658e1d3c0fdSWill Deacon */
6593951c41aSWill Deacon return arm_lpae_split_blk_unmap(data, gather, iova, size, pte,
6601fe27be5SIsaac J. Manjarres lvl + 1, ptep, pgcount);
661e1d3c0fdSWill Deacon }
662e1d3c0fdSWill Deacon
663e1d3c0fdSWill Deacon /* Keep on walkin' */
664e1d3c0fdSWill Deacon ptep = iopte_deref(pte, data);
6651fe27be5SIsaac J. Manjarres return __arm_lpae_unmap(data, gather, iova, size, pgcount, lvl + 1, ptep);
666e1d3c0fdSWill Deacon }
667e1d3c0fdSWill Deacon
arm_lpae_unmap_pages(struct io_pgtable_ops * ops,unsigned long iova,size_t pgsize,size_t pgcount,struct iommu_iotlb_gather * gather)6681fe27be5SIsaac J. Manjarres static size_t arm_lpae_unmap_pages(struct io_pgtable_ops *ops, unsigned long iova,
6691fe27be5SIsaac J. Manjarres size_t pgsize, size_t pgcount,
6701fe27be5SIsaac J. Manjarres struct iommu_iotlb_gather *gather)
671e1d3c0fdSWill Deacon {
672e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
673f7b90d2cSRobin Murphy struct io_pgtable_cfg *cfg = &data->iop.cfg;
674e1d3c0fdSWill Deacon arm_lpae_iopte *ptep = data->pgd;
67508090744SRobin Murphy long iaext = (s64)iova >> cfg->ias;
676e1d3c0fdSWill Deacon
6771fe27be5SIsaac J. Manjarres if (WARN_ON(!pgsize || (pgsize & cfg->pgsize_bitmap) != pgsize || !pgcount))
678f7b90d2cSRobin Murphy return 0;
679f7b90d2cSRobin Murphy
680db690301SRobin Murphy if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_TTBR1)
681db690301SRobin Murphy iaext = ~iaext;
682db690301SRobin Murphy if (WARN_ON(iaext))
68376557391SRobin Murphy return 0;
68476557391SRobin Murphy
6851fe27be5SIsaac J. Manjarres return __arm_lpae_unmap(data, gather, iova, pgsize, pgcount,
6861fe27be5SIsaac J. Manjarres data->start_level, ptep);
6871fe27be5SIsaac J. Manjarres }
6881fe27be5SIsaac J. Manjarres
arm_lpae_iova_to_phys(struct io_pgtable_ops * ops,unsigned long iova)689e1d3c0fdSWill Deacon static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops,
690e1d3c0fdSWill Deacon unsigned long iova)
691e1d3c0fdSWill Deacon {
692e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
693e1d3c0fdSWill Deacon arm_lpae_iopte pte, *ptep = data->pgd;
694594ab90fSRobin Murphy int lvl = data->start_level;
695e1d3c0fdSWill Deacon
696e1d3c0fdSWill Deacon do {
697e1d3c0fdSWill Deacon /* Valid IOPTE pointer? */
698e1d3c0fdSWill Deacon if (!ptep)
699e1d3c0fdSWill Deacon return 0;
700e1d3c0fdSWill Deacon
701e1d3c0fdSWill Deacon /* Grab the IOPTE we're interested in */
7022c3d273eSRobin Murphy ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
7032c3d273eSRobin Murphy pte = READ_ONCE(*ptep);
704e1d3c0fdSWill Deacon
705e1d3c0fdSWill Deacon /* Valid entry? */
706e1d3c0fdSWill Deacon if (!pte)
707e1d3c0fdSWill Deacon return 0;
708e1d3c0fdSWill Deacon
709e1d3c0fdSWill Deacon /* Leaf entry? */
710d08d42deSRob Herring if (iopte_leaf(pte, lvl, data->iop.fmt))
711e1d3c0fdSWill Deacon goto found_translation;
712e1d3c0fdSWill Deacon
713e1d3c0fdSWill Deacon /* Take it to the next level */
714e1d3c0fdSWill Deacon ptep = iopte_deref(pte, data);
715e1d3c0fdSWill Deacon } while (++lvl < ARM_LPAE_MAX_LEVELS);
716e1d3c0fdSWill Deacon
717e1d3c0fdSWill Deacon /* Ran out of page tables to walk */
718e1d3c0fdSWill Deacon return 0;
719e1d3c0fdSWill Deacon
720e1d3c0fdSWill Deacon found_translation:
7217c6d90e2SWill Deacon iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1);
7226c89928fSRobin Murphy return iopte_to_paddr(pte, data) | iova;
723e1d3c0fdSWill Deacon }
724e1d3c0fdSWill Deacon
arm_lpae_restrict_pgsizes(struct io_pgtable_cfg * cfg)725e1d3c0fdSWill Deacon static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg)
726e1d3c0fdSWill Deacon {
7276c89928fSRobin Murphy unsigned long granule, page_sizes;
7286c89928fSRobin Murphy unsigned int max_addr_bits = 48;
729e1d3c0fdSWill Deacon
730e1d3c0fdSWill Deacon /*
731e1d3c0fdSWill Deacon * We need to restrict the supported page sizes to match the
732e1d3c0fdSWill Deacon * translation regime for a particular granule. Aim to match
733e1d3c0fdSWill Deacon * the CPU page size if possible, otherwise prefer smaller sizes.
734e1d3c0fdSWill Deacon * While we're at it, restrict the block sizes to match the
735e1d3c0fdSWill Deacon * chosen granule.
736e1d3c0fdSWill Deacon */
737e1d3c0fdSWill Deacon if (cfg->pgsize_bitmap & PAGE_SIZE)
738e1d3c0fdSWill Deacon granule = PAGE_SIZE;
739e1d3c0fdSWill Deacon else if (cfg->pgsize_bitmap & ~PAGE_MASK)
740e1d3c0fdSWill Deacon granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK);
741e1d3c0fdSWill Deacon else if (cfg->pgsize_bitmap & PAGE_MASK)
742e1d3c0fdSWill Deacon granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK);
743e1d3c0fdSWill Deacon else
744e1d3c0fdSWill Deacon granule = 0;
745e1d3c0fdSWill Deacon
746e1d3c0fdSWill Deacon switch (granule) {
747e1d3c0fdSWill Deacon case SZ_4K:
7486c89928fSRobin Murphy page_sizes = (SZ_4K | SZ_2M | SZ_1G);
749e1d3c0fdSWill Deacon break;
750e1d3c0fdSWill Deacon case SZ_16K:
7516c89928fSRobin Murphy page_sizes = (SZ_16K | SZ_32M);
752e1d3c0fdSWill Deacon break;
753e1d3c0fdSWill Deacon case SZ_64K:
7546c89928fSRobin Murphy max_addr_bits = 52;
7556c89928fSRobin Murphy page_sizes = (SZ_64K | SZ_512M);
7566c89928fSRobin Murphy if (cfg->oas > 48)
7576c89928fSRobin Murphy page_sizes |= 1ULL << 42; /* 4TB */
758e1d3c0fdSWill Deacon break;
759e1d3c0fdSWill Deacon default:
7606c89928fSRobin Murphy page_sizes = 0;
761e1d3c0fdSWill Deacon }
7626c89928fSRobin Murphy
7636c89928fSRobin Murphy cfg->pgsize_bitmap &= page_sizes;
7646c89928fSRobin Murphy cfg->ias = min(cfg->ias, max_addr_bits);
7656c89928fSRobin Murphy cfg->oas = min(cfg->oas, max_addr_bits);
766e1d3c0fdSWill Deacon }
767e1d3c0fdSWill Deacon
768e1d3c0fdSWill Deacon static struct arm_lpae_io_pgtable *
arm_lpae_alloc_pgtable(struct io_pgtable_cfg * cfg)769e1d3c0fdSWill Deacon arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg)
770e1d3c0fdSWill Deacon {
771e1d3c0fdSWill Deacon struct arm_lpae_io_pgtable *data;
7725fb190b0SRobin Murphy int levels, va_bits, pg_shift;
773e1d3c0fdSWill Deacon
774e1d3c0fdSWill Deacon arm_lpae_restrict_pgsizes(cfg);
775e1d3c0fdSWill Deacon
776e1d3c0fdSWill Deacon if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K)))
777e1d3c0fdSWill Deacon return NULL;
778e1d3c0fdSWill Deacon
779e1d3c0fdSWill Deacon if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS)
780e1d3c0fdSWill Deacon return NULL;
781e1d3c0fdSWill Deacon
782e1d3c0fdSWill Deacon if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS)
783e1d3c0fdSWill Deacon return NULL;
784e1d3c0fdSWill Deacon
785e1d3c0fdSWill Deacon data = kmalloc(sizeof(*data), GFP_KERNEL);
786e1d3c0fdSWill Deacon if (!data)
787e1d3c0fdSWill Deacon return NULL;
788e1d3c0fdSWill Deacon
7895fb190b0SRobin Murphy pg_shift = __ffs(cfg->pgsize_bitmap);
7905fb190b0SRobin Murphy data->bits_per_level = pg_shift - ilog2(sizeof(arm_lpae_iopte));
791e1d3c0fdSWill Deacon
7925fb190b0SRobin Murphy va_bits = cfg->ias - pg_shift;
793594ab90fSRobin Murphy levels = DIV_ROUND_UP(va_bits, data->bits_per_level);
794594ab90fSRobin Murphy data->start_level = ARM_LPAE_MAX_LEVELS - levels;
795e1d3c0fdSWill Deacon
796e1d3c0fdSWill Deacon /* Calculate the actual size of our pgd (without concatenation) */
797c79278c1SRobin Murphy data->pgd_bits = va_bits - (data->bits_per_level * (levels - 1));
798e1d3c0fdSWill Deacon
799e1d3c0fdSWill Deacon data->iop.ops = (struct io_pgtable_ops) {
8004a77b12dSIsaac J. Manjarres .map_pages = arm_lpae_map_pages,
8011fe27be5SIsaac J. Manjarres .unmap_pages = arm_lpae_unmap_pages,
802e1d3c0fdSWill Deacon .iova_to_phys = arm_lpae_iova_to_phys,
803e1d3c0fdSWill Deacon };
804e1d3c0fdSWill Deacon
805e1d3c0fdSWill Deacon return data;
806e1d3c0fdSWill Deacon }
807e1d3c0fdSWill Deacon
808e1d3c0fdSWill Deacon static struct io_pgtable *
arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg * cfg,void * cookie)809e1d3c0fdSWill Deacon arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
810e1d3c0fdSWill Deacon {
811e1d3c0fdSWill Deacon u64 reg;
8123850db49SRobin Murphy struct arm_lpae_io_pgtable *data;
813fb485eb1SRobin Murphy typeof(&cfg->arm_lpae_s1_cfg.tcr) tcr = &cfg->arm_lpae_s1_cfg.tcr;
814db690301SRobin Murphy bool tg1;
815e1d3c0fdSWill Deacon
8164f41845bSWill Deacon if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS |
817e67890c9SSai Prakash Ranjan IO_PGTABLE_QUIRK_ARM_TTBR1 |
818e67890c9SSai Prakash Ranjan IO_PGTABLE_QUIRK_ARM_OUTER_WBWA))
8193850db49SRobin Murphy return NULL;
8203850db49SRobin Murphy
8213850db49SRobin Murphy data = arm_lpae_alloc_pgtable(cfg);
822e1d3c0fdSWill Deacon if (!data)
823e1d3c0fdSWill Deacon return NULL;
824e1d3c0fdSWill Deacon
825e1d3c0fdSWill Deacon /* TCR */
8269e6ea59fSBjorn Andersson if (cfg->coherent_walk) {
827fb485eb1SRobin Murphy tcr->sh = ARM_LPAE_TCR_SH_IS;
828fb485eb1SRobin Murphy tcr->irgn = ARM_LPAE_TCR_RGN_WBWA;
829fb485eb1SRobin Murphy tcr->orgn = ARM_LPAE_TCR_RGN_WBWA;
830e67890c9SSai Prakash Ranjan if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_OUTER_WBWA)
831e67890c9SSai Prakash Ranjan goto out_free_data;
8329e6ea59fSBjorn Andersson } else {
833fb485eb1SRobin Murphy tcr->sh = ARM_LPAE_TCR_SH_OS;
834fb485eb1SRobin Murphy tcr->irgn = ARM_LPAE_TCR_RGN_NC;
835e67890c9SSai Prakash Ranjan if (!(cfg->quirks & IO_PGTABLE_QUIRK_ARM_OUTER_WBWA))
836fb485eb1SRobin Murphy tcr->orgn = ARM_LPAE_TCR_RGN_NC;
837e67890c9SSai Prakash Ranjan else
838e67890c9SSai Prakash Ranjan tcr->orgn = ARM_LPAE_TCR_RGN_WBWA;
8399e6ea59fSBjorn Andersson }
840e1d3c0fdSWill Deacon
841db690301SRobin Murphy tg1 = cfg->quirks & IO_PGTABLE_QUIRK_ARM_TTBR1;
84206c610e8SRobin Murphy switch (ARM_LPAE_GRANULE(data)) {
843e1d3c0fdSWill Deacon case SZ_4K:
844db690301SRobin Murphy tcr->tg = tg1 ? ARM_LPAE_TCR_TG1_4K : ARM_LPAE_TCR_TG0_4K;
845e1d3c0fdSWill Deacon break;
846e1d3c0fdSWill Deacon case SZ_16K:
847db690301SRobin Murphy tcr->tg = tg1 ? ARM_LPAE_TCR_TG1_16K : ARM_LPAE_TCR_TG0_16K;
848e1d3c0fdSWill Deacon break;
849e1d3c0fdSWill Deacon case SZ_64K:
850db690301SRobin Murphy tcr->tg = tg1 ? ARM_LPAE_TCR_TG1_64K : ARM_LPAE_TCR_TG0_64K;
851e1d3c0fdSWill Deacon break;
852e1d3c0fdSWill Deacon }
853e1d3c0fdSWill Deacon
854e1d3c0fdSWill Deacon switch (cfg->oas) {
855e1d3c0fdSWill Deacon case 32:
856fb485eb1SRobin Murphy tcr->ips = ARM_LPAE_TCR_PS_32_BIT;
857e1d3c0fdSWill Deacon break;
858e1d3c0fdSWill Deacon case 36:
859fb485eb1SRobin Murphy tcr->ips = ARM_LPAE_TCR_PS_36_BIT;
860e1d3c0fdSWill Deacon break;
861e1d3c0fdSWill Deacon case 40:
862fb485eb1SRobin Murphy tcr->ips = ARM_LPAE_TCR_PS_40_BIT;
863e1d3c0fdSWill Deacon break;
864e1d3c0fdSWill Deacon case 42:
865fb485eb1SRobin Murphy tcr->ips = ARM_LPAE_TCR_PS_42_BIT;
866e1d3c0fdSWill Deacon break;
867e1d3c0fdSWill Deacon case 44:
868fb485eb1SRobin Murphy tcr->ips = ARM_LPAE_TCR_PS_44_BIT;
869e1d3c0fdSWill Deacon break;
870e1d3c0fdSWill Deacon case 48:
871fb485eb1SRobin Murphy tcr->ips = ARM_LPAE_TCR_PS_48_BIT;
872e1d3c0fdSWill Deacon break;
8736c89928fSRobin Murphy case 52:
874fb485eb1SRobin Murphy tcr->ips = ARM_LPAE_TCR_PS_52_BIT;
8756c89928fSRobin Murphy break;
876e1d3c0fdSWill Deacon default:
877e1d3c0fdSWill Deacon goto out_free_data;
878e1d3c0fdSWill Deacon }
879e1d3c0fdSWill Deacon
880fb485eb1SRobin Murphy tcr->tsz = 64ULL - cfg->ias;
881e1d3c0fdSWill Deacon
882e1d3c0fdSWill Deacon /* MAIRs */
883e1d3c0fdSWill Deacon reg = (ARM_LPAE_MAIR_ATTR_NC
884e1d3c0fdSWill Deacon << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
885e1d3c0fdSWill Deacon (ARM_LPAE_MAIR_ATTR_WBRWA
886e1d3c0fdSWill Deacon << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
887e1d3c0fdSWill Deacon (ARM_LPAE_MAIR_ATTR_DEVICE
88890ec7a76SVivek Gautam << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV)) |
88990ec7a76SVivek Gautam (ARM_LPAE_MAIR_ATTR_INC_OWBRWA
89090ec7a76SVivek Gautam << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE));
891e1d3c0fdSWill Deacon
892205577abSRobin Murphy cfg->arm_lpae_s1_cfg.mair = reg;
893e1d3c0fdSWill Deacon
894e1d3c0fdSWill Deacon /* Looking good; allocate a pgd */
895c79278c1SRobin Murphy data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data),
896c79278c1SRobin Murphy GFP_KERNEL, cfg);
897e1d3c0fdSWill Deacon if (!data->pgd)
898e1d3c0fdSWill Deacon goto out_free_data;
899e1d3c0fdSWill Deacon
90087a91b15SRobin Murphy /* Ensure the empty pgd is visible before any actual TTBR write */
90187a91b15SRobin Murphy wmb();
902e1d3c0fdSWill Deacon
903d1e5f26fSRobin Murphy /* TTBR */
904d1e5f26fSRobin Murphy cfg->arm_lpae_s1_cfg.ttbr = virt_to_phys(data->pgd);
905e1d3c0fdSWill Deacon return &data->iop;
906e1d3c0fdSWill Deacon
907e1d3c0fdSWill Deacon out_free_data:
908e1d3c0fdSWill Deacon kfree(data);
909e1d3c0fdSWill Deacon return NULL;
910e1d3c0fdSWill Deacon }
911e1d3c0fdSWill Deacon
912e1d3c0fdSWill Deacon static struct io_pgtable *
arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg * cfg,void * cookie)913e1d3c0fdSWill Deacon arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
914e1d3c0fdSWill Deacon {
915ac4b80e5SWill Deacon u64 sl;
9163850db49SRobin Murphy struct arm_lpae_io_pgtable *data;
917ac4b80e5SWill Deacon typeof(&cfg->arm_lpae_s2_cfg.vtcr) vtcr = &cfg->arm_lpae_s2_cfg.vtcr;
918e1d3c0fdSWill Deacon
9193850db49SRobin Murphy /* The NS quirk doesn't apply at stage 2 */
920a8e5f044SRobin Murphy if (cfg->quirks)
9213850db49SRobin Murphy return NULL;
9223850db49SRobin Murphy
9233850db49SRobin Murphy data = arm_lpae_alloc_pgtable(cfg);
924e1d3c0fdSWill Deacon if (!data)
925e1d3c0fdSWill Deacon return NULL;
926e1d3c0fdSWill Deacon
927e1d3c0fdSWill Deacon /*
928e1d3c0fdSWill Deacon * Concatenate PGDs at level 1 if possible in order to reduce
929e1d3c0fdSWill Deacon * the depth of the stage-2 walk.
930e1d3c0fdSWill Deacon */
931594ab90fSRobin Murphy if (data->start_level == 0) {
932e1d3c0fdSWill Deacon unsigned long pgd_pages;
933e1d3c0fdSWill Deacon
934c79278c1SRobin Murphy pgd_pages = ARM_LPAE_PGD_SIZE(data) / sizeof(arm_lpae_iopte);
935e1d3c0fdSWill Deacon if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) {
936c79278c1SRobin Murphy data->pgd_bits += data->bits_per_level;
937594ab90fSRobin Murphy data->start_level++;
938e1d3c0fdSWill Deacon }
939e1d3c0fdSWill Deacon }
940e1d3c0fdSWill Deacon
941e1d3c0fdSWill Deacon /* VTCR */
94230d2acb6SWill Deacon if (cfg->coherent_walk) {
943ac4b80e5SWill Deacon vtcr->sh = ARM_LPAE_TCR_SH_IS;
944ac4b80e5SWill Deacon vtcr->irgn = ARM_LPAE_TCR_RGN_WBWA;
945ac4b80e5SWill Deacon vtcr->orgn = ARM_LPAE_TCR_RGN_WBWA;
94630d2acb6SWill Deacon } else {
947ac4b80e5SWill Deacon vtcr->sh = ARM_LPAE_TCR_SH_OS;
948ac4b80e5SWill Deacon vtcr->irgn = ARM_LPAE_TCR_RGN_NC;
949ac4b80e5SWill Deacon vtcr->orgn = ARM_LPAE_TCR_RGN_NC;
95030d2acb6SWill Deacon }
951e1d3c0fdSWill Deacon
952594ab90fSRobin Murphy sl = data->start_level;
953e1d3c0fdSWill Deacon
95406c610e8SRobin Murphy switch (ARM_LPAE_GRANULE(data)) {
955e1d3c0fdSWill Deacon case SZ_4K:
956ac4b80e5SWill Deacon vtcr->tg = ARM_LPAE_TCR_TG0_4K;
957e1d3c0fdSWill Deacon sl++; /* SL0 format is different for 4K granule size */
958e1d3c0fdSWill Deacon break;
959e1d3c0fdSWill Deacon case SZ_16K:
960ac4b80e5SWill Deacon vtcr->tg = ARM_LPAE_TCR_TG0_16K;
961e1d3c0fdSWill Deacon break;
962e1d3c0fdSWill Deacon case SZ_64K:
963ac4b80e5SWill Deacon vtcr->tg = ARM_LPAE_TCR_TG0_64K;
964e1d3c0fdSWill Deacon break;
965e1d3c0fdSWill Deacon }
966e1d3c0fdSWill Deacon
967e1d3c0fdSWill Deacon switch (cfg->oas) {
968e1d3c0fdSWill Deacon case 32:
969ac4b80e5SWill Deacon vtcr->ps = ARM_LPAE_TCR_PS_32_BIT;
970e1d3c0fdSWill Deacon break;
971e1d3c0fdSWill Deacon case 36:
972ac4b80e5SWill Deacon vtcr->ps = ARM_LPAE_TCR_PS_36_BIT;
973e1d3c0fdSWill Deacon break;
974e1d3c0fdSWill Deacon case 40:
975ac4b80e5SWill Deacon vtcr->ps = ARM_LPAE_TCR_PS_40_BIT;
976e1d3c0fdSWill Deacon break;
977e1d3c0fdSWill Deacon case 42:
978ac4b80e5SWill Deacon vtcr->ps = ARM_LPAE_TCR_PS_42_BIT;
979e1d3c0fdSWill Deacon break;
980e1d3c0fdSWill Deacon case 44:
981ac4b80e5SWill Deacon vtcr->ps = ARM_LPAE_TCR_PS_44_BIT;
982e1d3c0fdSWill Deacon break;
983e1d3c0fdSWill Deacon case 48:
984ac4b80e5SWill Deacon vtcr->ps = ARM_LPAE_TCR_PS_48_BIT;
985e1d3c0fdSWill Deacon break;
9866c89928fSRobin Murphy case 52:
987ac4b80e5SWill Deacon vtcr->ps = ARM_LPAE_TCR_PS_52_BIT;
9886c89928fSRobin Murphy break;
989e1d3c0fdSWill Deacon default:
990e1d3c0fdSWill Deacon goto out_free_data;
991e1d3c0fdSWill Deacon }
992e1d3c0fdSWill Deacon
993ac4b80e5SWill Deacon vtcr->tsz = 64ULL - cfg->ias;
994ac4b80e5SWill Deacon vtcr->sl = ~sl & ARM_LPAE_VTCR_SL0_MASK;
995e1d3c0fdSWill Deacon
996e1d3c0fdSWill Deacon /* Allocate pgd pages */
997c79278c1SRobin Murphy data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data),
998c79278c1SRobin Murphy GFP_KERNEL, cfg);
999e1d3c0fdSWill Deacon if (!data->pgd)
1000e1d3c0fdSWill Deacon goto out_free_data;
1001e1d3c0fdSWill Deacon
100287a91b15SRobin Murphy /* Ensure the empty pgd is visible before any actual TTBR write */
100387a91b15SRobin Murphy wmb();
1004e1d3c0fdSWill Deacon
1005e1d3c0fdSWill Deacon /* VTTBR */
1006e1d3c0fdSWill Deacon cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd);
1007e1d3c0fdSWill Deacon return &data->iop;
1008e1d3c0fdSWill Deacon
1009e1d3c0fdSWill Deacon out_free_data:
1010e1d3c0fdSWill Deacon kfree(data);
1011e1d3c0fdSWill Deacon return NULL;
1012e1d3c0fdSWill Deacon }
1013e1d3c0fdSWill Deacon
1014e1d3c0fdSWill Deacon static struct io_pgtable *
arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg * cfg,void * cookie)1015e1d3c0fdSWill Deacon arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
1016e1d3c0fdSWill Deacon {
1017e1d3c0fdSWill Deacon if (cfg->ias > 32 || cfg->oas > 40)
1018e1d3c0fdSWill Deacon return NULL;
1019e1d3c0fdSWill Deacon
1020e1d3c0fdSWill Deacon cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
1021fb485eb1SRobin Murphy return arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
1022e1d3c0fdSWill Deacon }
1023e1d3c0fdSWill Deacon
1024e1d3c0fdSWill Deacon static struct io_pgtable *
arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg * cfg,void * cookie)1025e1d3c0fdSWill Deacon arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
1026e1d3c0fdSWill Deacon {
1027e1d3c0fdSWill Deacon if (cfg->ias > 40 || cfg->oas > 40)
1028e1d3c0fdSWill Deacon return NULL;
1029e1d3c0fdSWill Deacon
1030e1d3c0fdSWill Deacon cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
1031ac4b80e5SWill Deacon return arm_64_lpae_alloc_pgtable_s2(cfg, cookie);
1032e1d3c0fdSWill Deacon }
1033e1d3c0fdSWill Deacon
1034d08d42deSRob Herring static struct io_pgtable *
arm_mali_lpae_alloc_pgtable(struct io_pgtable_cfg * cfg,void * cookie)1035d08d42deSRob Herring arm_mali_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg, void *cookie)
1036d08d42deSRob Herring {
103752f325f4SRobin Murphy struct arm_lpae_io_pgtable *data;
1038d08d42deSRob Herring
103952f325f4SRobin Murphy /* No quirks for Mali (hopefully) */
104052f325f4SRobin Murphy if (cfg->quirks)
104152f325f4SRobin Murphy return NULL;
1042d08d42deSRob Herring
10431be08f45SRobin Murphy if (cfg->ias > 48 || cfg->oas > 40)
1044d08d42deSRob Herring return NULL;
1045d08d42deSRob Herring
1046d08d42deSRob Herring cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
1047d08d42deSRob Herring
104852f325f4SRobin Murphy data = arm_lpae_alloc_pgtable(cfg);
104952f325f4SRobin Murphy if (!data)
105052f325f4SRobin Murphy return NULL;
1051d08d42deSRob Herring
10521be08f45SRobin Murphy /* Mali seems to need a full 4-level table regardless of IAS */
1053594ab90fSRobin Murphy if (data->start_level > 0) {
1054594ab90fSRobin Murphy data->start_level = 0;
1055c79278c1SRobin Murphy data->pgd_bits = 0;
10561be08f45SRobin Murphy }
105752f325f4SRobin Murphy /*
105852f325f4SRobin Murphy * MEMATTR: Mali has no actual notion of a non-cacheable type, so the
105952f325f4SRobin Murphy * best we can do is mimic the out-of-tree driver and hope that the
106052f325f4SRobin Murphy * "implementation-defined caching policy" is good enough. Similarly,
106152f325f4SRobin Murphy * we'll use it for the sake of a valid attribute for our 'device'
106252f325f4SRobin Murphy * index, although callers should never request that in practice.
106352f325f4SRobin Murphy */
106452f325f4SRobin Murphy cfg->arm_mali_lpae_cfg.memattr =
106552f325f4SRobin Murphy (ARM_MALI_LPAE_MEMATTR_IMP_DEF
106652f325f4SRobin Murphy << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
106752f325f4SRobin Murphy (ARM_MALI_LPAE_MEMATTR_WRITE_ALLOC
106852f325f4SRobin Murphy << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
106952f325f4SRobin Murphy (ARM_MALI_LPAE_MEMATTR_IMP_DEF
107052f325f4SRobin Murphy << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV));
107152f325f4SRobin Murphy
1072c79278c1SRobin Murphy data->pgd = __arm_lpae_alloc_pages(ARM_LPAE_PGD_SIZE(data), GFP_KERNEL,
1073c79278c1SRobin Murphy cfg);
107452f325f4SRobin Murphy if (!data->pgd)
107552f325f4SRobin Murphy goto out_free_data;
107652f325f4SRobin Murphy
107752f325f4SRobin Murphy /* Ensure the empty pgd is visible before TRANSTAB can be written */
107852f325f4SRobin Murphy wmb();
107952f325f4SRobin Murphy
108052f325f4SRobin Murphy cfg->arm_mali_lpae_cfg.transtab = virt_to_phys(data->pgd) |
1081d08d42deSRob Herring ARM_MALI_LPAE_TTBR_READ_INNER |
1082d08d42deSRob Herring ARM_MALI_LPAE_TTBR_ADRMODE_TABLE;
1083728da60dSRobin Murphy if (cfg->coherent_walk)
1084728da60dSRobin Murphy cfg->arm_mali_lpae_cfg.transtab |= ARM_MALI_LPAE_TTBR_SHARE_OUTER;
1085728da60dSRobin Murphy
108652f325f4SRobin Murphy return &data->iop;
1087d08d42deSRob Herring
108852f325f4SRobin Murphy out_free_data:
108952f325f4SRobin Murphy kfree(data);
109052f325f4SRobin Murphy return NULL;
1091d08d42deSRob Herring }
1092d08d42deSRob Herring
1093e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = {
1094e1d3c0fdSWill Deacon .alloc = arm_64_lpae_alloc_pgtable_s1,
1095e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable,
1096e1d3c0fdSWill Deacon };
1097e1d3c0fdSWill Deacon
1098e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = {
1099e1d3c0fdSWill Deacon .alloc = arm_64_lpae_alloc_pgtable_s2,
1100e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable,
1101e1d3c0fdSWill Deacon };
1102e1d3c0fdSWill Deacon
1103e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = {
1104e1d3c0fdSWill Deacon .alloc = arm_32_lpae_alloc_pgtable_s1,
1105e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable,
1106e1d3c0fdSWill Deacon };
1107e1d3c0fdSWill Deacon
1108e1d3c0fdSWill Deacon struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = {
1109e1d3c0fdSWill Deacon .alloc = arm_32_lpae_alloc_pgtable_s2,
1110e1d3c0fdSWill Deacon .free = arm_lpae_free_pgtable,
1111e1d3c0fdSWill Deacon };
1112fe4b991dSWill Deacon
1113d08d42deSRob Herring struct io_pgtable_init_fns io_pgtable_arm_mali_lpae_init_fns = {
1114d08d42deSRob Herring .alloc = arm_mali_lpae_alloc_pgtable,
1115d08d42deSRob Herring .free = arm_lpae_free_pgtable,
1116d08d42deSRob Herring };
1117d08d42deSRob Herring
1118fe4b991dSWill Deacon #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST
1119fe4b991dSWill Deacon
1120b5813c16SRobin Murphy static struct io_pgtable_cfg *cfg_cookie __initdata;
1121fe4b991dSWill Deacon
dummy_tlb_flush_all(void * cookie)1122b5813c16SRobin Murphy static void __init dummy_tlb_flush_all(void *cookie)
1123fe4b991dSWill Deacon {
1124fe4b991dSWill Deacon WARN_ON(cookie != cfg_cookie);
1125fe4b991dSWill Deacon }
1126fe4b991dSWill Deacon
dummy_tlb_flush(unsigned long iova,size_t size,size_t granule,void * cookie)1127b5813c16SRobin Murphy static void __init dummy_tlb_flush(unsigned long iova, size_t size,
1128b5813c16SRobin Murphy size_t granule, void *cookie)
1129fe4b991dSWill Deacon {
1130fe4b991dSWill Deacon WARN_ON(cookie != cfg_cookie);
1131fe4b991dSWill Deacon WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
1132fe4b991dSWill Deacon }
1133fe4b991dSWill Deacon
dummy_tlb_add_page(struct iommu_iotlb_gather * gather,unsigned long iova,size_t granule,void * cookie)1134b5813c16SRobin Murphy static void __init dummy_tlb_add_page(struct iommu_iotlb_gather *gather,
1135b5813c16SRobin Murphy unsigned long iova, size_t granule,
1136b5813c16SRobin Murphy void *cookie)
113710b7a7d9SWill Deacon {
1138abfd6fe0SWill Deacon dummy_tlb_flush(iova, granule, granule, cookie);
113910b7a7d9SWill Deacon }
114010b7a7d9SWill Deacon
1141298f7889SWill Deacon static const struct iommu_flush_ops dummy_tlb_ops __initconst = {
1142fe4b991dSWill Deacon .tlb_flush_all = dummy_tlb_flush_all,
114310b7a7d9SWill Deacon .tlb_flush_walk = dummy_tlb_flush,
1144abfd6fe0SWill Deacon .tlb_add_page = dummy_tlb_add_page,
1145fe4b991dSWill Deacon };
1146fe4b991dSWill Deacon
arm_lpae_dump_ops(struct io_pgtable_ops * ops)1147fe4b991dSWill Deacon static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops)
1148fe4b991dSWill Deacon {
1149fe4b991dSWill Deacon struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
1150fe4b991dSWill Deacon struct io_pgtable_cfg *cfg = &data->iop.cfg;
1151fe4b991dSWill Deacon
1152fe4b991dSWill Deacon pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n",
1153fe4b991dSWill Deacon cfg->pgsize_bitmap, cfg->ias);
11545fb190b0SRobin Murphy pr_err("data: %d levels, 0x%zx pgd_size, %u pg_shift, %u bits_per_level, pgd @ %p\n",
1155c79278c1SRobin Murphy ARM_LPAE_MAX_LEVELS - data->start_level, ARM_LPAE_PGD_SIZE(data),
11565fb190b0SRobin Murphy ilog2(ARM_LPAE_GRANULE(data)), data->bits_per_level, data->pgd);
1157fe4b991dSWill Deacon }
1158fe4b991dSWill Deacon
1159fe4b991dSWill Deacon #define __FAIL(ops, i) ({ \
1160fe4b991dSWill Deacon WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \
1161fe4b991dSWill Deacon arm_lpae_dump_ops(ops); \
1162fe4b991dSWill Deacon selftest_running = false; \
1163fe4b991dSWill Deacon -EFAULT; \
1164fe4b991dSWill Deacon })
1165fe4b991dSWill Deacon
arm_lpae_run_tests(struct io_pgtable_cfg * cfg)1166fe4b991dSWill Deacon static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg)
1167fe4b991dSWill Deacon {
11689062c1d0SChristophe JAILLET static const enum io_pgtable_fmt fmts[] __initconst = {
1169fe4b991dSWill Deacon ARM_64_LPAE_S1,
1170fe4b991dSWill Deacon ARM_64_LPAE_S2,
1171fe4b991dSWill Deacon };
1172fe4b991dSWill Deacon
1173fe4b991dSWill Deacon int i, j;
1174fe4b991dSWill Deacon unsigned long iova;
117599cbb8e4SRobin Murphy size_t size, mapped;
1176fe4b991dSWill Deacon struct io_pgtable_ops *ops;
1177fe4b991dSWill Deacon
1178fe4b991dSWill Deacon selftest_running = true;
1179fe4b991dSWill Deacon
1180fe4b991dSWill Deacon for (i = 0; i < ARRAY_SIZE(fmts); ++i) {
1181fe4b991dSWill Deacon cfg_cookie = cfg;
1182fe4b991dSWill Deacon ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg);
1183fe4b991dSWill Deacon if (!ops) {
1184fe4b991dSWill Deacon pr_err("selftest: failed to allocate io pgtable ops\n");
1185fe4b991dSWill Deacon return -ENOMEM;
1186fe4b991dSWill Deacon }
1187fe4b991dSWill Deacon
1188fe4b991dSWill Deacon /*
1189fe4b991dSWill Deacon * Initial sanity checks.
1190fe4b991dSWill Deacon * Empty page tables shouldn't provide any translations.
1191fe4b991dSWill Deacon */
1192fe4b991dSWill Deacon if (ops->iova_to_phys(ops, 42))
1193fe4b991dSWill Deacon return __FAIL(ops, i);
1194fe4b991dSWill Deacon
1195fe4b991dSWill Deacon if (ops->iova_to_phys(ops, SZ_1G + 42))
1196fe4b991dSWill Deacon return __FAIL(ops, i);
1197fe4b991dSWill Deacon
1198fe4b991dSWill Deacon if (ops->iova_to_phys(ops, SZ_2G + 42))
1199fe4b991dSWill Deacon return __FAIL(ops, i);
1200fe4b991dSWill Deacon
1201fe4b991dSWill Deacon /*
1202fe4b991dSWill Deacon * Distinct mappings of different granule sizes.
1203fe4b991dSWill Deacon */
1204fe4b991dSWill Deacon iova = 0;
12054ae8a5c5SKefeng Wang for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
1206fe4b991dSWill Deacon size = 1UL << j;
1207fe4b991dSWill Deacon
120899cbb8e4SRobin Murphy if (ops->map_pages(ops, iova, iova, size, 1,
120999cbb8e4SRobin Murphy IOMMU_READ | IOMMU_WRITE |
121099cbb8e4SRobin Murphy IOMMU_NOEXEC | IOMMU_CACHE,
121199cbb8e4SRobin Murphy GFP_KERNEL, &mapped))
1212fe4b991dSWill Deacon return __FAIL(ops, i);
1213fe4b991dSWill Deacon
1214fe4b991dSWill Deacon /* Overlapping mappings */
121599cbb8e4SRobin Murphy if (!ops->map_pages(ops, iova, iova + size, size, 1,
121699cbb8e4SRobin Murphy IOMMU_READ | IOMMU_NOEXEC,
121799cbb8e4SRobin Murphy GFP_KERNEL, &mapped))
1218fe4b991dSWill Deacon return __FAIL(ops, i);
1219fe4b991dSWill Deacon
1220fe4b991dSWill Deacon if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
1221fe4b991dSWill Deacon return __FAIL(ops, i);
1222fe4b991dSWill Deacon
1223fe4b991dSWill Deacon iova += SZ_1G;
1224fe4b991dSWill Deacon }
1225fe4b991dSWill Deacon
1226fe4b991dSWill Deacon /* Partial unmap */
1227fe4b991dSWill Deacon size = 1UL << __ffs(cfg->pgsize_bitmap);
122899cbb8e4SRobin Murphy if (ops->unmap_pages(ops, SZ_1G + size, size, 1, NULL) != size)
1229fe4b991dSWill Deacon return __FAIL(ops, i);
1230fe4b991dSWill Deacon
1231fe4b991dSWill Deacon /* Remap of partial unmap */
123299cbb8e4SRobin Murphy if (ops->map_pages(ops, SZ_1G + size, size, size, 1,
123399cbb8e4SRobin Murphy IOMMU_READ, GFP_KERNEL, &mapped))
1234fe4b991dSWill Deacon return __FAIL(ops, i);
1235fe4b991dSWill Deacon
1236fe4b991dSWill Deacon if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42))
1237fe4b991dSWill Deacon return __FAIL(ops, i);
1238fe4b991dSWill Deacon
1239fe4b991dSWill Deacon /* Full unmap */
1240fe4b991dSWill Deacon iova = 0;
1241f793b13eSYueHaibing for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
1242fe4b991dSWill Deacon size = 1UL << j;
1243fe4b991dSWill Deacon
124499cbb8e4SRobin Murphy if (ops->unmap_pages(ops, iova, size, 1, NULL) != size)
1245fe4b991dSWill Deacon return __FAIL(ops, i);
1246fe4b991dSWill Deacon
1247fe4b991dSWill Deacon if (ops->iova_to_phys(ops, iova + 42))
1248fe4b991dSWill Deacon return __FAIL(ops, i);
1249fe4b991dSWill Deacon
1250fe4b991dSWill Deacon /* Remap full block */
125199cbb8e4SRobin Murphy if (ops->map_pages(ops, iova, iova, size, 1,
125299cbb8e4SRobin Murphy IOMMU_WRITE, GFP_KERNEL, &mapped))
1253fe4b991dSWill Deacon return __FAIL(ops, i);
1254fe4b991dSWill Deacon
1255fe4b991dSWill Deacon if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
1256fe4b991dSWill Deacon return __FAIL(ops, i);
1257fe4b991dSWill Deacon
1258fe4b991dSWill Deacon iova += SZ_1G;
1259fe4b991dSWill Deacon }
1260fe4b991dSWill Deacon
1261fe4b991dSWill Deacon free_io_pgtable_ops(ops);
1262fe4b991dSWill Deacon }
1263fe4b991dSWill Deacon
1264fe4b991dSWill Deacon selftest_running = false;
1265fe4b991dSWill Deacon return 0;
1266fe4b991dSWill Deacon }
1267fe4b991dSWill Deacon
arm_lpae_do_selftests(void)1268fe4b991dSWill Deacon static int __init arm_lpae_do_selftests(void)
1269fe4b991dSWill Deacon {
12709062c1d0SChristophe JAILLET static const unsigned long pgsize[] __initconst = {
1271fe4b991dSWill Deacon SZ_4K | SZ_2M | SZ_1G,
1272fe4b991dSWill Deacon SZ_16K | SZ_32M,
1273fe4b991dSWill Deacon SZ_64K | SZ_512M,
1274fe4b991dSWill Deacon };
1275fe4b991dSWill Deacon
12769062c1d0SChristophe JAILLET static const unsigned int ias[] __initconst = {
1277fe4b991dSWill Deacon 32, 36, 40, 42, 44, 48,
1278fe4b991dSWill Deacon };
1279fe4b991dSWill Deacon
1280fe4b991dSWill Deacon int i, j, pass = 0, fail = 0;
1281ca25ec24SRobin Murphy struct device dev;
1282fe4b991dSWill Deacon struct io_pgtable_cfg cfg = {
1283fe4b991dSWill Deacon .tlb = &dummy_tlb_ops,
1284fe4b991dSWill Deacon .oas = 48,
12854f41845bSWill Deacon .coherent_walk = true,
1286ca25ec24SRobin Murphy .iommu_dev = &dev,
1287fe4b991dSWill Deacon };
1288fe4b991dSWill Deacon
1289ca25ec24SRobin Murphy /* __arm_lpae_alloc_pages() merely needs dev_to_node() to work */
1290ca25ec24SRobin Murphy set_dev_node(&dev, NUMA_NO_NODE);
1291ca25ec24SRobin Murphy
1292fe4b991dSWill Deacon for (i = 0; i < ARRAY_SIZE(pgsize); ++i) {
1293fe4b991dSWill Deacon for (j = 0; j < ARRAY_SIZE(ias); ++j) {
1294fe4b991dSWill Deacon cfg.pgsize_bitmap = pgsize[i];
1295fe4b991dSWill Deacon cfg.ias = ias[j];
1296fe4b991dSWill Deacon pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n",
1297fe4b991dSWill Deacon pgsize[i], ias[j]);
1298fe4b991dSWill Deacon if (arm_lpae_run_tests(&cfg))
1299fe4b991dSWill Deacon fail++;
1300fe4b991dSWill Deacon else
1301fe4b991dSWill Deacon pass++;
1302fe4b991dSWill Deacon }
1303fe4b991dSWill Deacon }
1304fe4b991dSWill Deacon
1305fe4b991dSWill Deacon pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail);
1306fe4b991dSWill Deacon return fail ? -EFAULT : 0;
1307fe4b991dSWill Deacon }
1308fe4b991dSWill Deacon subsys_initcall(arm_lpae_do_selftests);
1309fe4b991dSWill Deacon #endif
1310