xref: /openbmc/linux/drivers/iommu/arm/arm-smmu/qcom_iommu.c (revision e46b3c0d011eab9933c183d5b47569db8e377281)
1e86d1aa8SWill Deacon // SPDX-License-Identifier: GPL-2.0-only
2e86d1aa8SWill Deacon /*
3e86d1aa8SWill Deacon  * IOMMU API for QCOM secure IOMMUs.  Somewhat based on arm-smmu.c
4e86d1aa8SWill Deacon  *
5e86d1aa8SWill Deacon  * Copyright (C) 2013 ARM Limited
6e86d1aa8SWill Deacon  * Copyright (C) 2017 Red Hat
7e86d1aa8SWill Deacon  */
8e86d1aa8SWill Deacon 
9e86d1aa8SWill Deacon #include <linux/atomic.h>
10e86d1aa8SWill Deacon #include <linux/bitfield.h>
11e86d1aa8SWill Deacon #include <linux/clk.h>
12e86d1aa8SWill Deacon #include <linux/delay.h>
13e86d1aa8SWill Deacon #include <linux/dma-iommu.h>
14e86d1aa8SWill Deacon #include <linux/dma-mapping.h>
15e86d1aa8SWill Deacon #include <linux/err.h>
16e86d1aa8SWill Deacon #include <linux/interrupt.h>
17e86d1aa8SWill Deacon #include <linux/io.h>
18e86d1aa8SWill Deacon #include <linux/io-64-nonatomic-hi-lo.h>
19e86d1aa8SWill Deacon #include <linux/io-pgtable.h>
20e86d1aa8SWill Deacon #include <linux/iommu.h>
21e86d1aa8SWill Deacon #include <linux/iopoll.h>
22e86d1aa8SWill Deacon #include <linux/kconfig.h>
23e86d1aa8SWill Deacon #include <linux/init.h>
24e86d1aa8SWill Deacon #include <linux/mutex.h>
25e86d1aa8SWill Deacon #include <linux/of.h>
26e86d1aa8SWill Deacon #include <linux/of_address.h>
27e86d1aa8SWill Deacon #include <linux/of_device.h>
28e86d1aa8SWill Deacon #include <linux/of_iommu.h>
29e86d1aa8SWill Deacon #include <linux/platform_device.h>
30e86d1aa8SWill Deacon #include <linux/pm.h>
31e86d1aa8SWill Deacon #include <linux/pm_runtime.h>
32e86d1aa8SWill Deacon #include <linux/qcom_scm.h>
33e86d1aa8SWill Deacon #include <linux/slab.h>
34e86d1aa8SWill Deacon #include <linux/spinlock.h>
35e86d1aa8SWill Deacon 
36e86d1aa8SWill Deacon #include "arm-smmu.h"
37e86d1aa8SWill Deacon 
38e86d1aa8SWill Deacon #define SMMU_INTR_SEL_NS     0x2000
39e86d1aa8SWill Deacon 
40*e46b3c0dSJoerg Roedel enum qcom_iommu_clk {
41*e46b3c0dSJoerg Roedel 	CLK_IFACE,
42*e46b3c0dSJoerg Roedel 	CLK_BUS,
43*e46b3c0dSJoerg Roedel 	CLK_TBU,
44*e46b3c0dSJoerg Roedel 	CLK_NUM,
45*e46b3c0dSJoerg Roedel };
46*e46b3c0dSJoerg Roedel 
47e86d1aa8SWill Deacon struct qcom_iommu_ctx;
48e86d1aa8SWill Deacon 
49e86d1aa8SWill Deacon struct qcom_iommu_dev {
50e86d1aa8SWill Deacon 	/* IOMMU core code handle */
51e86d1aa8SWill Deacon 	struct iommu_device	 iommu;
52e86d1aa8SWill Deacon 	struct device		*dev;
53*e46b3c0dSJoerg Roedel 	struct clk_bulk_data clks[CLK_NUM];
54e86d1aa8SWill Deacon 	void __iomem		*local_base;
55e86d1aa8SWill Deacon 	u32			 sec_id;
56e86d1aa8SWill Deacon 	u8			 num_ctxs;
57e86d1aa8SWill Deacon 	struct qcom_iommu_ctx	*ctxs[];   /* indexed by asid-1 */
58e86d1aa8SWill Deacon };
59e86d1aa8SWill Deacon 
60e86d1aa8SWill Deacon struct qcom_iommu_ctx {
61e86d1aa8SWill Deacon 	struct device		*dev;
62e86d1aa8SWill Deacon 	void __iomem		*base;
63e86d1aa8SWill Deacon 	bool			 secure_init;
64e86d1aa8SWill Deacon 	u8			 asid;      /* asid and ctx bank # are 1:1 */
65e86d1aa8SWill Deacon 	struct iommu_domain	*domain;
66e86d1aa8SWill Deacon };
67e86d1aa8SWill Deacon 
68e86d1aa8SWill Deacon struct qcom_iommu_domain {
69e86d1aa8SWill Deacon 	struct io_pgtable_ops	*pgtbl_ops;
70e86d1aa8SWill Deacon 	spinlock_t		 pgtbl_lock;
71e86d1aa8SWill Deacon 	struct mutex		 init_mutex; /* Protects iommu pointer */
72e86d1aa8SWill Deacon 	struct iommu_domain	 domain;
73e86d1aa8SWill Deacon 	struct qcom_iommu_dev	*iommu;
74*e46b3c0dSJoerg Roedel 	struct iommu_fwspec	*fwspec;
75e86d1aa8SWill Deacon };
76e86d1aa8SWill Deacon 
77e86d1aa8SWill Deacon static struct qcom_iommu_domain *to_qcom_iommu_domain(struct iommu_domain *dom)
78e86d1aa8SWill Deacon {
79e86d1aa8SWill Deacon 	return container_of(dom, struct qcom_iommu_domain, domain);
80e86d1aa8SWill Deacon }
81e86d1aa8SWill Deacon 
82e86d1aa8SWill Deacon static const struct iommu_ops qcom_iommu_ops;
83e86d1aa8SWill Deacon 
84e86d1aa8SWill Deacon static struct qcom_iommu_dev * to_iommu(struct device *dev)
85e86d1aa8SWill Deacon {
86e86d1aa8SWill Deacon 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
87e86d1aa8SWill Deacon 
88e86d1aa8SWill Deacon 	if (!fwspec || fwspec->ops != &qcom_iommu_ops)
89e86d1aa8SWill Deacon 		return NULL;
90e86d1aa8SWill Deacon 
91e86d1aa8SWill Deacon 	return dev_iommu_priv_get(dev);
92e86d1aa8SWill Deacon }
93e86d1aa8SWill Deacon 
94*e46b3c0dSJoerg Roedel static struct qcom_iommu_ctx * to_ctx(struct qcom_iommu_domain *d, unsigned asid)
95e86d1aa8SWill Deacon {
96*e46b3c0dSJoerg Roedel 	struct qcom_iommu_dev *qcom_iommu = d->iommu;
97e86d1aa8SWill Deacon 	if (!qcom_iommu)
98e86d1aa8SWill Deacon 		return NULL;
99e86d1aa8SWill Deacon 	return qcom_iommu->ctxs[asid - 1];
100e86d1aa8SWill Deacon }
101e86d1aa8SWill Deacon 
102e86d1aa8SWill Deacon static inline void
103e86d1aa8SWill Deacon iommu_writel(struct qcom_iommu_ctx *ctx, unsigned reg, u32 val)
104e86d1aa8SWill Deacon {
105e86d1aa8SWill Deacon 	writel_relaxed(val, ctx->base + reg);
106e86d1aa8SWill Deacon }
107e86d1aa8SWill Deacon 
108e86d1aa8SWill Deacon static inline void
109e86d1aa8SWill Deacon iommu_writeq(struct qcom_iommu_ctx *ctx, unsigned reg, u64 val)
110e86d1aa8SWill Deacon {
111e86d1aa8SWill Deacon 	writeq_relaxed(val, ctx->base + reg);
112e86d1aa8SWill Deacon }
113e86d1aa8SWill Deacon 
114e86d1aa8SWill Deacon static inline u32
115e86d1aa8SWill Deacon iommu_readl(struct qcom_iommu_ctx *ctx, unsigned reg)
116e86d1aa8SWill Deacon {
117e86d1aa8SWill Deacon 	return readl_relaxed(ctx->base + reg);
118e86d1aa8SWill Deacon }
119e86d1aa8SWill Deacon 
120e86d1aa8SWill Deacon static inline u64
121e86d1aa8SWill Deacon iommu_readq(struct qcom_iommu_ctx *ctx, unsigned reg)
122e86d1aa8SWill Deacon {
123e86d1aa8SWill Deacon 	return readq_relaxed(ctx->base + reg);
124e86d1aa8SWill Deacon }
125e86d1aa8SWill Deacon 
126e86d1aa8SWill Deacon static void qcom_iommu_tlb_sync(void *cookie)
127e86d1aa8SWill Deacon {
128*e46b3c0dSJoerg Roedel 	struct qcom_iommu_domain *qcom_domain = cookie;
129*e46b3c0dSJoerg Roedel 	struct iommu_fwspec *fwspec = qcom_domain->fwspec;
130e86d1aa8SWill Deacon 	unsigned i;
131e86d1aa8SWill Deacon 
132e86d1aa8SWill Deacon 	for (i = 0; i < fwspec->num_ids; i++) {
133*e46b3c0dSJoerg Roedel 		struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]);
134e86d1aa8SWill Deacon 		unsigned int val, ret;
135e86d1aa8SWill Deacon 
136e86d1aa8SWill Deacon 		iommu_writel(ctx, ARM_SMMU_CB_TLBSYNC, 0);
137e86d1aa8SWill Deacon 
138e86d1aa8SWill Deacon 		ret = readl_poll_timeout(ctx->base + ARM_SMMU_CB_TLBSTATUS, val,
139e86d1aa8SWill Deacon 					 (val & 0x1) == 0, 0, 5000000);
140e86d1aa8SWill Deacon 		if (ret)
141e86d1aa8SWill Deacon 			dev_err(ctx->dev, "timeout waiting for TLB SYNC\n");
142e86d1aa8SWill Deacon 	}
143e86d1aa8SWill Deacon }
144e86d1aa8SWill Deacon 
145e86d1aa8SWill Deacon static void qcom_iommu_tlb_inv_context(void *cookie)
146e86d1aa8SWill Deacon {
147*e46b3c0dSJoerg Roedel 	struct qcom_iommu_domain *qcom_domain = cookie;
148*e46b3c0dSJoerg Roedel 	struct iommu_fwspec *fwspec = qcom_domain->fwspec;
149e86d1aa8SWill Deacon 	unsigned i;
150e86d1aa8SWill Deacon 
151e86d1aa8SWill Deacon 	for (i = 0; i < fwspec->num_ids; i++) {
152*e46b3c0dSJoerg Roedel 		struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]);
153e86d1aa8SWill Deacon 		iommu_writel(ctx, ARM_SMMU_CB_S1_TLBIASID, ctx->asid);
154e86d1aa8SWill Deacon 	}
155e86d1aa8SWill Deacon 
156e86d1aa8SWill Deacon 	qcom_iommu_tlb_sync(cookie);
157e86d1aa8SWill Deacon }
158e86d1aa8SWill Deacon 
159e86d1aa8SWill Deacon static void qcom_iommu_tlb_inv_range_nosync(unsigned long iova, size_t size,
160e86d1aa8SWill Deacon 					    size_t granule, bool leaf, void *cookie)
161e86d1aa8SWill Deacon {
162*e46b3c0dSJoerg Roedel 	struct qcom_iommu_domain *qcom_domain = cookie;
163*e46b3c0dSJoerg Roedel 	struct iommu_fwspec *fwspec = qcom_domain->fwspec;
164e86d1aa8SWill Deacon 	unsigned i, reg;
165e86d1aa8SWill Deacon 
166e86d1aa8SWill Deacon 	reg = leaf ? ARM_SMMU_CB_S1_TLBIVAL : ARM_SMMU_CB_S1_TLBIVA;
167e86d1aa8SWill Deacon 
168e86d1aa8SWill Deacon 	for (i = 0; i < fwspec->num_ids; i++) {
169*e46b3c0dSJoerg Roedel 		struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]);
170e86d1aa8SWill Deacon 		size_t s = size;
171e86d1aa8SWill Deacon 
172e86d1aa8SWill Deacon 		iova = (iova >> 12) << 12;
173e86d1aa8SWill Deacon 		iova |= ctx->asid;
174e86d1aa8SWill Deacon 		do {
175e86d1aa8SWill Deacon 			iommu_writel(ctx, reg, iova);
176e86d1aa8SWill Deacon 			iova += granule;
177e86d1aa8SWill Deacon 		} while (s -= granule);
178e86d1aa8SWill Deacon 	}
179e86d1aa8SWill Deacon }
180e86d1aa8SWill Deacon 
181e86d1aa8SWill Deacon static void qcom_iommu_tlb_flush_walk(unsigned long iova, size_t size,
182e86d1aa8SWill Deacon 				      size_t granule, void *cookie)
183e86d1aa8SWill Deacon {
184e86d1aa8SWill Deacon 	qcom_iommu_tlb_inv_range_nosync(iova, size, granule, false, cookie);
185e86d1aa8SWill Deacon 	qcom_iommu_tlb_sync(cookie);
186e86d1aa8SWill Deacon }
187e86d1aa8SWill Deacon 
188e86d1aa8SWill Deacon static void qcom_iommu_tlb_flush_leaf(unsigned long iova, size_t size,
189e86d1aa8SWill Deacon 				      size_t granule, void *cookie)
190e86d1aa8SWill Deacon {
191e86d1aa8SWill Deacon 	qcom_iommu_tlb_inv_range_nosync(iova, size, granule, true, cookie);
192e86d1aa8SWill Deacon 	qcom_iommu_tlb_sync(cookie);
193e86d1aa8SWill Deacon }
194e86d1aa8SWill Deacon 
195e86d1aa8SWill Deacon static void qcom_iommu_tlb_add_page(struct iommu_iotlb_gather *gather,
196e86d1aa8SWill Deacon 				    unsigned long iova, size_t granule,
197e86d1aa8SWill Deacon 				    void *cookie)
198e86d1aa8SWill Deacon {
199e86d1aa8SWill Deacon 	qcom_iommu_tlb_inv_range_nosync(iova, granule, granule, true, cookie);
200e86d1aa8SWill Deacon }
201e86d1aa8SWill Deacon 
202e86d1aa8SWill Deacon static const struct iommu_flush_ops qcom_flush_ops = {
203e86d1aa8SWill Deacon 	.tlb_flush_all	= qcom_iommu_tlb_inv_context,
204e86d1aa8SWill Deacon 	.tlb_flush_walk = qcom_iommu_tlb_flush_walk,
205e86d1aa8SWill Deacon 	.tlb_flush_leaf = qcom_iommu_tlb_flush_leaf,
206e86d1aa8SWill Deacon 	.tlb_add_page	= qcom_iommu_tlb_add_page,
207e86d1aa8SWill Deacon };
208e86d1aa8SWill Deacon 
209e86d1aa8SWill Deacon static irqreturn_t qcom_iommu_fault(int irq, void *dev)
210e86d1aa8SWill Deacon {
211e86d1aa8SWill Deacon 	struct qcom_iommu_ctx *ctx = dev;
212e86d1aa8SWill Deacon 	u32 fsr, fsynr;
213e86d1aa8SWill Deacon 	u64 iova;
214e86d1aa8SWill Deacon 
215e86d1aa8SWill Deacon 	fsr = iommu_readl(ctx, ARM_SMMU_CB_FSR);
216e86d1aa8SWill Deacon 
217e86d1aa8SWill Deacon 	if (!(fsr & ARM_SMMU_FSR_FAULT))
218e86d1aa8SWill Deacon 		return IRQ_NONE;
219e86d1aa8SWill Deacon 
220e86d1aa8SWill Deacon 	fsynr = iommu_readl(ctx, ARM_SMMU_CB_FSYNR0);
221e86d1aa8SWill Deacon 	iova = iommu_readq(ctx, ARM_SMMU_CB_FAR);
222e86d1aa8SWill Deacon 
223e86d1aa8SWill Deacon 	if (!report_iommu_fault(ctx->domain, ctx->dev, iova, 0)) {
224e86d1aa8SWill Deacon 		dev_err_ratelimited(ctx->dev,
225e86d1aa8SWill Deacon 				    "Unhandled context fault: fsr=0x%x, "
226e86d1aa8SWill Deacon 				    "iova=0x%016llx, fsynr=0x%x, cb=%d\n",
227e86d1aa8SWill Deacon 				    fsr, iova, fsynr, ctx->asid);
228e86d1aa8SWill Deacon 	}
229e86d1aa8SWill Deacon 
230e86d1aa8SWill Deacon 	iommu_writel(ctx, ARM_SMMU_CB_FSR, fsr);
231e86d1aa8SWill Deacon 	iommu_writel(ctx, ARM_SMMU_CB_RESUME, ARM_SMMU_RESUME_TERMINATE);
232e86d1aa8SWill Deacon 
233e86d1aa8SWill Deacon 	return IRQ_HANDLED;
234e86d1aa8SWill Deacon }
235e86d1aa8SWill Deacon 
236e86d1aa8SWill Deacon static int qcom_iommu_init_domain(struct iommu_domain *domain,
237e86d1aa8SWill Deacon 				  struct qcom_iommu_dev *qcom_iommu,
238e86d1aa8SWill Deacon 				  struct device *dev)
239e86d1aa8SWill Deacon {
240e86d1aa8SWill Deacon 	struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
241e86d1aa8SWill Deacon 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
242e86d1aa8SWill Deacon 	struct io_pgtable_ops *pgtbl_ops;
243e86d1aa8SWill Deacon 	struct io_pgtable_cfg pgtbl_cfg;
244e86d1aa8SWill Deacon 	int i, ret = 0;
245e86d1aa8SWill Deacon 	u32 reg;
246e86d1aa8SWill Deacon 
247e86d1aa8SWill Deacon 	mutex_lock(&qcom_domain->init_mutex);
248e86d1aa8SWill Deacon 	if (qcom_domain->iommu)
249e86d1aa8SWill Deacon 		goto out_unlock;
250e86d1aa8SWill Deacon 
251e86d1aa8SWill Deacon 	pgtbl_cfg = (struct io_pgtable_cfg) {
252e86d1aa8SWill Deacon 		.pgsize_bitmap	= qcom_iommu_ops.pgsize_bitmap,
253e86d1aa8SWill Deacon 		.ias		= 32,
254e86d1aa8SWill Deacon 		.oas		= 40,
255e86d1aa8SWill Deacon 		.tlb		= &qcom_flush_ops,
256e86d1aa8SWill Deacon 		.iommu_dev	= qcom_iommu->dev,
257e86d1aa8SWill Deacon 	};
258e86d1aa8SWill Deacon 
259e86d1aa8SWill Deacon 	qcom_domain->iommu = qcom_iommu;
260*e46b3c0dSJoerg Roedel 	qcom_domain->fwspec = fwspec;
261*e46b3c0dSJoerg Roedel 
262*e46b3c0dSJoerg Roedel 	pgtbl_ops = alloc_io_pgtable_ops(ARM_32_LPAE_S1, &pgtbl_cfg, qcom_domain);
263e86d1aa8SWill Deacon 	if (!pgtbl_ops) {
264e86d1aa8SWill Deacon 		dev_err(qcom_iommu->dev, "failed to allocate pagetable ops\n");
265e86d1aa8SWill Deacon 		ret = -ENOMEM;
266e86d1aa8SWill Deacon 		goto out_clear_iommu;
267e86d1aa8SWill Deacon 	}
268e86d1aa8SWill Deacon 
269e86d1aa8SWill Deacon 	/* Update the domain's page sizes to reflect the page table format */
270e86d1aa8SWill Deacon 	domain->pgsize_bitmap = pgtbl_cfg.pgsize_bitmap;
271e86d1aa8SWill Deacon 	domain->geometry.aperture_end = (1ULL << pgtbl_cfg.ias) - 1;
272e86d1aa8SWill Deacon 	domain->geometry.force_aperture = true;
273e86d1aa8SWill Deacon 
274e86d1aa8SWill Deacon 	for (i = 0; i < fwspec->num_ids; i++) {
275*e46b3c0dSJoerg Roedel 		struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]);
276e86d1aa8SWill Deacon 
277e86d1aa8SWill Deacon 		if (!ctx->secure_init) {
278e86d1aa8SWill Deacon 			ret = qcom_scm_restore_sec_cfg(qcom_iommu->sec_id, ctx->asid);
279e86d1aa8SWill Deacon 			if (ret) {
280e86d1aa8SWill Deacon 				dev_err(qcom_iommu->dev, "secure init failed: %d\n", ret);
281e86d1aa8SWill Deacon 				goto out_clear_iommu;
282e86d1aa8SWill Deacon 			}
283e86d1aa8SWill Deacon 			ctx->secure_init = true;
284e86d1aa8SWill Deacon 		}
285e86d1aa8SWill Deacon 
286e86d1aa8SWill Deacon 		/* TTBRs */
287e86d1aa8SWill Deacon 		iommu_writeq(ctx, ARM_SMMU_CB_TTBR0,
288e86d1aa8SWill Deacon 				pgtbl_cfg.arm_lpae_s1_cfg.ttbr |
289e86d1aa8SWill Deacon 				FIELD_PREP(ARM_SMMU_TTBRn_ASID, ctx->asid));
290e86d1aa8SWill Deacon 		iommu_writeq(ctx, ARM_SMMU_CB_TTBR1, 0);
291e86d1aa8SWill Deacon 
292e86d1aa8SWill Deacon 		/* TCR */
293e86d1aa8SWill Deacon 		iommu_writel(ctx, ARM_SMMU_CB_TCR2,
294e86d1aa8SWill Deacon 				arm_smmu_lpae_tcr2(&pgtbl_cfg));
295e86d1aa8SWill Deacon 		iommu_writel(ctx, ARM_SMMU_CB_TCR,
296e86d1aa8SWill Deacon 			     arm_smmu_lpae_tcr(&pgtbl_cfg) | ARM_SMMU_TCR_EAE);
297e86d1aa8SWill Deacon 
298e86d1aa8SWill Deacon 		/* MAIRs (stage-1 only) */
299e86d1aa8SWill Deacon 		iommu_writel(ctx, ARM_SMMU_CB_S1_MAIR0,
300e86d1aa8SWill Deacon 				pgtbl_cfg.arm_lpae_s1_cfg.mair);
301e86d1aa8SWill Deacon 		iommu_writel(ctx, ARM_SMMU_CB_S1_MAIR1,
302e86d1aa8SWill Deacon 				pgtbl_cfg.arm_lpae_s1_cfg.mair >> 32);
303e86d1aa8SWill Deacon 
304e86d1aa8SWill Deacon 		/* SCTLR */
305e86d1aa8SWill Deacon 		reg = ARM_SMMU_SCTLR_CFIE | ARM_SMMU_SCTLR_CFRE |
306e86d1aa8SWill Deacon 		      ARM_SMMU_SCTLR_AFE | ARM_SMMU_SCTLR_TRE |
307e86d1aa8SWill Deacon 		      ARM_SMMU_SCTLR_M | ARM_SMMU_SCTLR_S1_ASIDPNE |
308e86d1aa8SWill Deacon 		      ARM_SMMU_SCTLR_CFCFG;
309e86d1aa8SWill Deacon 
310*e46b3c0dSJoerg Roedel 		if (IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
311e86d1aa8SWill Deacon 			reg |= ARM_SMMU_SCTLR_E;
312e86d1aa8SWill Deacon 
313e86d1aa8SWill Deacon 		iommu_writel(ctx, ARM_SMMU_CB_SCTLR, reg);
314e86d1aa8SWill Deacon 
315e86d1aa8SWill Deacon 		ctx->domain = domain;
316e86d1aa8SWill Deacon 	}
317e86d1aa8SWill Deacon 
318e86d1aa8SWill Deacon 	mutex_unlock(&qcom_domain->init_mutex);
319e86d1aa8SWill Deacon 
320e86d1aa8SWill Deacon 	/* Publish page table ops for map/unmap */
321e86d1aa8SWill Deacon 	qcom_domain->pgtbl_ops = pgtbl_ops;
322e86d1aa8SWill Deacon 
323e86d1aa8SWill Deacon 	return 0;
324e86d1aa8SWill Deacon 
325e86d1aa8SWill Deacon out_clear_iommu:
326e86d1aa8SWill Deacon 	qcom_domain->iommu = NULL;
327e86d1aa8SWill Deacon out_unlock:
328e86d1aa8SWill Deacon 	mutex_unlock(&qcom_domain->init_mutex);
329e86d1aa8SWill Deacon 	return ret;
330e86d1aa8SWill Deacon }
331e86d1aa8SWill Deacon 
332e86d1aa8SWill Deacon static struct iommu_domain *qcom_iommu_domain_alloc(unsigned type)
333e86d1aa8SWill Deacon {
334e86d1aa8SWill Deacon 	struct qcom_iommu_domain *qcom_domain;
335e86d1aa8SWill Deacon 
336e86d1aa8SWill Deacon 	if (type != IOMMU_DOMAIN_UNMANAGED && type != IOMMU_DOMAIN_DMA)
337e86d1aa8SWill Deacon 		return NULL;
338e86d1aa8SWill Deacon 	/*
339e86d1aa8SWill Deacon 	 * Allocate the domain and initialise some of its data structures.
340e86d1aa8SWill Deacon 	 * We can't really do anything meaningful until we've added a
341e86d1aa8SWill Deacon 	 * master.
342e86d1aa8SWill Deacon 	 */
343e86d1aa8SWill Deacon 	qcom_domain = kzalloc(sizeof(*qcom_domain), GFP_KERNEL);
344e86d1aa8SWill Deacon 	if (!qcom_domain)
345e86d1aa8SWill Deacon 		return NULL;
346e86d1aa8SWill Deacon 
347e86d1aa8SWill Deacon 	if (type == IOMMU_DOMAIN_DMA &&
348e86d1aa8SWill Deacon 	    iommu_get_dma_cookie(&qcom_domain->domain)) {
349e86d1aa8SWill Deacon 		kfree(qcom_domain);
350e86d1aa8SWill Deacon 		return NULL;
351e86d1aa8SWill Deacon 	}
352e86d1aa8SWill Deacon 
353e86d1aa8SWill Deacon 	mutex_init(&qcom_domain->init_mutex);
354e86d1aa8SWill Deacon 	spin_lock_init(&qcom_domain->pgtbl_lock);
355e86d1aa8SWill Deacon 
356e86d1aa8SWill Deacon 	return &qcom_domain->domain;
357e86d1aa8SWill Deacon }
358e86d1aa8SWill Deacon 
359e86d1aa8SWill Deacon static void qcom_iommu_domain_free(struct iommu_domain *domain)
360e86d1aa8SWill Deacon {
361e86d1aa8SWill Deacon 	struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
362e86d1aa8SWill Deacon 
363e86d1aa8SWill Deacon 	iommu_put_dma_cookie(domain);
364e86d1aa8SWill Deacon 
365e86d1aa8SWill Deacon 	if (qcom_domain->iommu) {
366e86d1aa8SWill Deacon 		/*
367e86d1aa8SWill Deacon 		 * NOTE: unmap can be called after client device is powered
368e86d1aa8SWill Deacon 		 * off, for example, with GPUs or anything involving dma-buf.
369e86d1aa8SWill Deacon 		 * So we cannot rely on the device_link.  Make sure the IOMMU
370e86d1aa8SWill Deacon 		 * is on to avoid unclocked accesses in the TLB inv path:
371e86d1aa8SWill Deacon 		 */
372e86d1aa8SWill Deacon 		pm_runtime_get_sync(qcom_domain->iommu->dev);
373e86d1aa8SWill Deacon 		free_io_pgtable_ops(qcom_domain->pgtbl_ops);
374e86d1aa8SWill Deacon 		pm_runtime_put_sync(qcom_domain->iommu->dev);
375e86d1aa8SWill Deacon 	}
376e86d1aa8SWill Deacon 
377e86d1aa8SWill Deacon 	kfree(qcom_domain);
378e86d1aa8SWill Deacon }
379e86d1aa8SWill Deacon 
380e86d1aa8SWill Deacon static int qcom_iommu_attach_dev(struct iommu_domain *domain, struct device *dev)
381e86d1aa8SWill Deacon {
382e86d1aa8SWill Deacon 	struct qcom_iommu_dev *qcom_iommu = to_iommu(dev);
383e86d1aa8SWill Deacon 	struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
384e86d1aa8SWill Deacon 	int ret;
385e86d1aa8SWill Deacon 
386e86d1aa8SWill Deacon 	if (!qcom_iommu) {
387e86d1aa8SWill Deacon 		dev_err(dev, "cannot attach to IOMMU, is it on the same bus?\n");
388e86d1aa8SWill Deacon 		return -ENXIO;
389e86d1aa8SWill Deacon 	}
390e86d1aa8SWill Deacon 
391e86d1aa8SWill Deacon 	/* Ensure that the domain is finalized */
392e86d1aa8SWill Deacon 	pm_runtime_get_sync(qcom_iommu->dev);
393e86d1aa8SWill Deacon 	ret = qcom_iommu_init_domain(domain, qcom_iommu, dev);
394e86d1aa8SWill Deacon 	pm_runtime_put_sync(qcom_iommu->dev);
395e86d1aa8SWill Deacon 	if (ret < 0)
396e86d1aa8SWill Deacon 		return ret;
397e86d1aa8SWill Deacon 
398e86d1aa8SWill Deacon 	/*
399e86d1aa8SWill Deacon 	 * Sanity check the domain. We don't support domains across
400e86d1aa8SWill Deacon 	 * different IOMMUs.
401e86d1aa8SWill Deacon 	 */
402e86d1aa8SWill Deacon 	if (qcom_domain->iommu != qcom_iommu) {
403e86d1aa8SWill Deacon 		dev_err(dev, "cannot attach to IOMMU %s while already "
404e86d1aa8SWill Deacon 			"attached to domain on IOMMU %s\n",
405e86d1aa8SWill Deacon 			dev_name(qcom_domain->iommu->dev),
406e86d1aa8SWill Deacon 			dev_name(qcom_iommu->dev));
407e86d1aa8SWill Deacon 		return -EINVAL;
408e86d1aa8SWill Deacon 	}
409e86d1aa8SWill Deacon 
410e86d1aa8SWill Deacon 	return 0;
411e86d1aa8SWill Deacon }
412e86d1aa8SWill Deacon 
413e86d1aa8SWill Deacon static void qcom_iommu_detach_dev(struct iommu_domain *domain, struct device *dev)
414e86d1aa8SWill Deacon {
415e86d1aa8SWill Deacon 	struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
416e86d1aa8SWill Deacon 	struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
417e86d1aa8SWill Deacon 	struct qcom_iommu_dev *qcom_iommu = to_iommu(dev);
418e86d1aa8SWill Deacon 	unsigned i;
419e86d1aa8SWill Deacon 
420e86d1aa8SWill Deacon 	if (WARN_ON(!qcom_domain->iommu))
421e86d1aa8SWill Deacon 		return;
422e86d1aa8SWill Deacon 
423e86d1aa8SWill Deacon 	pm_runtime_get_sync(qcom_iommu->dev);
424e86d1aa8SWill Deacon 	for (i = 0; i < fwspec->num_ids; i++) {
425*e46b3c0dSJoerg Roedel 		struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]);
426e86d1aa8SWill Deacon 
427e86d1aa8SWill Deacon 		/* Disable the context bank: */
428e86d1aa8SWill Deacon 		iommu_writel(ctx, ARM_SMMU_CB_SCTLR, 0);
429e86d1aa8SWill Deacon 
430e86d1aa8SWill Deacon 		ctx->domain = NULL;
431e86d1aa8SWill Deacon 	}
432e86d1aa8SWill Deacon 	pm_runtime_put_sync(qcom_iommu->dev);
433e86d1aa8SWill Deacon }
434e86d1aa8SWill Deacon 
435e86d1aa8SWill Deacon static int qcom_iommu_map(struct iommu_domain *domain, unsigned long iova,
436e86d1aa8SWill Deacon 			  phys_addr_t paddr, size_t size, int prot, gfp_t gfp)
437e86d1aa8SWill Deacon {
438e86d1aa8SWill Deacon 	int ret;
439e86d1aa8SWill Deacon 	unsigned long flags;
440e86d1aa8SWill Deacon 	struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
441e86d1aa8SWill Deacon 	struct io_pgtable_ops *ops = qcom_domain->pgtbl_ops;
442e86d1aa8SWill Deacon 
443e86d1aa8SWill Deacon 	if (!ops)
444e86d1aa8SWill Deacon 		return -ENODEV;
445e86d1aa8SWill Deacon 
446e86d1aa8SWill Deacon 	spin_lock_irqsave(&qcom_domain->pgtbl_lock, flags);
447*e46b3c0dSJoerg Roedel 	ret = ops->map(ops, iova, paddr, size, prot, GFP_ATOMIC);
448e86d1aa8SWill Deacon 	spin_unlock_irqrestore(&qcom_domain->pgtbl_lock, flags);
449e86d1aa8SWill Deacon 	return ret;
450e86d1aa8SWill Deacon }
451e86d1aa8SWill Deacon 
452e86d1aa8SWill Deacon static size_t qcom_iommu_unmap(struct iommu_domain *domain, unsigned long iova,
453e86d1aa8SWill Deacon 			       size_t size, struct iommu_iotlb_gather *gather)
454e86d1aa8SWill Deacon {
455e86d1aa8SWill Deacon 	size_t ret;
456e86d1aa8SWill Deacon 	unsigned long flags;
457e86d1aa8SWill Deacon 	struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
458e86d1aa8SWill Deacon 	struct io_pgtable_ops *ops = qcom_domain->pgtbl_ops;
459e86d1aa8SWill Deacon 
460e86d1aa8SWill Deacon 	if (!ops)
461e86d1aa8SWill Deacon 		return 0;
462e86d1aa8SWill Deacon 
463e86d1aa8SWill Deacon 	/* NOTE: unmap can be called after client device is powered off,
464e86d1aa8SWill Deacon 	 * for example, with GPUs or anything involving dma-buf.  So we
465e86d1aa8SWill Deacon 	 * cannot rely on the device_link.  Make sure the IOMMU is on to
466e86d1aa8SWill Deacon 	 * avoid unclocked accesses in the TLB inv path:
467e86d1aa8SWill Deacon 	 */
468e86d1aa8SWill Deacon 	pm_runtime_get_sync(qcom_domain->iommu->dev);
469e86d1aa8SWill Deacon 	spin_lock_irqsave(&qcom_domain->pgtbl_lock, flags);
470e86d1aa8SWill Deacon 	ret = ops->unmap(ops, iova, size, gather);
471e86d1aa8SWill Deacon 	spin_unlock_irqrestore(&qcom_domain->pgtbl_lock, flags);
472e86d1aa8SWill Deacon 	pm_runtime_put_sync(qcom_domain->iommu->dev);
473e86d1aa8SWill Deacon 
474e86d1aa8SWill Deacon 	return ret;
475e86d1aa8SWill Deacon }
476e86d1aa8SWill Deacon 
477e86d1aa8SWill Deacon static void qcom_iommu_flush_iotlb_all(struct iommu_domain *domain)
478e86d1aa8SWill Deacon {
479e86d1aa8SWill Deacon 	struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
480e86d1aa8SWill Deacon 	struct io_pgtable *pgtable = container_of(qcom_domain->pgtbl_ops,
481e86d1aa8SWill Deacon 						  struct io_pgtable, ops);
482e86d1aa8SWill Deacon 	if (!qcom_domain->pgtbl_ops)
483e86d1aa8SWill Deacon 		return;
484e86d1aa8SWill Deacon 
485e86d1aa8SWill Deacon 	pm_runtime_get_sync(qcom_domain->iommu->dev);
486e86d1aa8SWill Deacon 	qcom_iommu_tlb_sync(pgtable->cookie);
487e86d1aa8SWill Deacon 	pm_runtime_put_sync(qcom_domain->iommu->dev);
488e86d1aa8SWill Deacon }
489e86d1aa8SWill Deacon 
490e86d1aa8SWill Deacon static void qcom_iommu_iotlb_sync(struct iommu_domain *domain,
491e86d1aa8SWill Deacon 				  struct iommu_iotlb_gather *gather)
492e86d1aa8SWill Deacon {
493e86d1aa8SWill Deacon 	qcom_iommu_flush_iotlb_all(domain);
494e86d1aa8SWill Deacon }
495e86d1aa8SWill Deacon 
496e86d1aa8SWill Deacon static phys_addr_t qcom_iommu_iova_to_phys(struct iommu_domain *domain,
497e86d1aa8SWill Deacon 					   dma_addr_t iova)
498e86d1aa8SWill Deacon {
499e86d1aa8SWill Deacon 	phys_addr_t ret;
500e86d1aa8SWill Deacon 	unsigned long flags;
501e86d1aa8SWill Deacon 	struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
502e86d1aa8SWill Deacon 	struct io_pgtable_ops *ops = qcom_domain->pgtbl_ops;
503e86d1aa8SWill Deacon 
504e86d1aa8SWill Deacon 	if (!ops)
505e86d1aa8SWill Deacon 		return 0;
506e86d1aa8SWill Deacon 
507e86d1aa8SWill Deacon 	spin_lock_irqsave(&qcom_domain->pgtbl_lock, flags);
508e86d1aa8SWill Deacon 	ret = ops->iova_to_phys(ops, iova);
509e86d1aa8SWill Deacon 	spin_unlock_irqrestore(&qcom_domain->pgtbl_lock, flags);
510e86d1aa8SWill Deacon 
511e86d1aa8SWill Deacon 	return ret;
512e86d1aa8SWill Deacon }
513e86d1aa8SWill Deacon 
514e86d1aa8SWill Deacon static bool qcom_iommu_capable(enum iommu_cap cap)
515e86d1aa8SWill Deacon {
516e86d1aa8SWill Deacon 	switch (cap) {
517e86d1aa8SWill Deacon 	case IOMMU_CAP_CACHE_COHERENCY:
518e86d1aa8SWill Deacon 		/*
519e86d1aa8SWill Deacon 		 * Return true here as the SMMU can always send out coherent
520e86d1aa8SWill Deacon 		 * requests.
521e86d1aa8SWill Deacon 		 */
522e86d1aa8SWill Deacon 		return true;
523e86d1aa8SWill Deacon 	case IOMMU_CAP_NOEXEC:
524e86d1aa8SWill Deacon 		return true;
525e86d1aa8SWill Deacon 	default:
526e86d1aa8SWill Deacon 		return false;
527e86d1aa8SWill Deacon 	}
528e86d1aa8SWill Deacon }
529e86d1aa8SWill Deacon 
530e86d1aa8SWill Deacon static struct iommu_device *qcom_iommu_probe_device(struct device *dev)
531e86d1aa8SWill Deacon {
532e86d1aa8SWill Deacon 	struct qcom_iommu_dev *qcom_iommu = to_iommu(dev);
533e86d1aa8SWill Deacon 	struct device_link *link;
534e86d1aa8SWill Deacon 
535e86d1aa8SWill Deacon 	if (!qcom_iommu)
536e86d1aa8SWill Deacon 		return ERR_PTR(-ENODEV);
537e86d1aa8SWill Deacon 
538e86d1aa8SWill Deacon 	/*
539e86d1aa8SWill Deacon 	 * Establish the link between iommu and master, so that the
540e86d1aa8SWill Deacon 	 * iommu gets runtime enabled/disabled as per the master's
541e86d1aa8SWill Deacon 	 * needs.
542e86d1aa8SWill Deacon 	 */
543e86d1aa8SWill Deacon 	link = device_link_add(dev, qcom_iommu->dev, DL_FLAG_PM_RUNTIME);
544e86d1aa8SWill Deacon 	if (!link) {
545e86d1aa8SWill Deacon 		dev_err(qcom_iommu->dev, "Unable to create device link between %s and %s\n",
546e86d1aa8SWill Deacon 			dev_name(qcom_iommu->dev), dev_name(dev));
547e86d1aa8SWill Deacon 		return ERR_PTR(-ENODEV);
548e86d1aa8SWill Deacon 	}
549e86d1aa8SWill Deacon 
550e86d1aa8SWill Deacon 	return &qcom_iommu->iommu;
551e86d1aa8SWill Deacon }
552e86d1aa8SWill Deacon 
553e86d1aa8SWill Deacon static void qcom_iommu_release_device(struct device *dev)
554e86d1aa8SWill Deacon {
555e86d1aa8SWill Deacon 	struct qcom_iommu_dev *qcom_iommu = to_iommu(dev);
556e86d1aa8SWill Deacon 
557e86d1aa8SWill Deacon 	if (!qcom_iommu)
558e86d1aa8SWill Deacon 		return;
559e86d1aa8SWill Deacon 
560e86d1aa8SWill Deacon 	iommu_fwspec_free(dev);
561e86d1aa8SWill Deacon }
562e86d1aa8SWill Deacon 
563e86d1aa8SWill Deacon static int qcom_iommu_of_xlate(struct device *dev, struct of_phandle_args *args)
564e86d1aa8SWill Deacon {
565e86d1aa8SWill Deacon 	struct qcom_iommu_dev *qcom_iommu;
566e86d1aa8SWill Deacon 	struct platform_device *iommu_pdev;
567e86d1aa8SWill Deacon 	unsigned asid = args->args[0];
568e86d1aa8SWill Deacon 
569e86d1aa8SWill Deacon 	if (args->args_count != 1) {
570e86d1aa8SWill Deacon 		dev_err(dev, "incorrect number of iommu params found for %s "
571e86d1aa8SWill Deacon 			"(found %d, expected 1)\n",
572e86d1aa8SWill Deacon 			args->np->full_name, args->args_count);
573e86d1aa8SWill Deacon 		return -EINVAL;
574e86d1aa8SWill Deacon 	}
575e86d1aa8SWill Deacon 
576e86d1aa8SWill Deacon 	iommu_pdev = of_find_device_by_node(args->np);
577e86d1aa8SWill Deacon 	if (WARN_ON(!iommu_pdev))
578e86d1aa8SWill Deacon 		return -EINVAL;
579e86d1aa8SWill Deacon 
580e86d1aa8SWill Deacon 	qcom_iommu = platform_get_drvdata(iommu_pdev);
581e86d1aa8SWill Deacon 
582e86d1aa8SWill Deacon 	/* make sure the asid specified in dt is valid, so we don't have
583e86d1aa8SWill Deacon 	 * to sanity check this elsewhere, since 'asid - 1' is used to
584e86d1aa8SWill Deacon 	 * index into qcom_iommu->ctxs:
585e86d1aa8SWill Deacon 	 */
586e86d1aa8SWill Deacon 	if (WARN_ON(asid < 1) ||
587e86d1aa8SWill Deacon 	    WARN_ON(asid > qcom_iommu->num_ctxs))
588e86d1aa8SWill Deacon 		return -EINVAL;
589e86d1aa8SWill Deacon 
590e86d1aa8SWill Deacon 	if (!dev_iommu_priv_get(dev)) {
591e86d1aa8SWill Deacon 		dev_iommu_priv_set(dev, qcom_iommu);
592e86d1aa8SWill Deacon 	} else {
593e86d1aa8SWill Deacon 		/* make sure devices iommus dt node isn't referring to
594e86d1aa8SWill Deacon 		 * multiple different iommu devices.  Multiple context
595e86d1aa8SWill Deacon 		 * banks are ok, but multiple devices are not:
596e86d1aa8SWill Deacon 		 */
597e86d1aa8SWill Deacon 		if (WARN_ON(qcom_iommu != dev_iommu_priv_get(dev)))
598e86d1aa8SWill Deacon 			return -EINVAL;
599e86d1aa8SWill Deacon 	}
600e86d1aa8SWill Deacon 
601e86d1aa8SWill Deacon 	return iommu_fwspec_add_ids(dev, &asid, 1);
602e86d1aa8SWill Deacon }
603e86d1aa8SWill Deacon 
604e86d1aa8SWill Deacon static const struct iommu_ops qcom_iommu_ops = {
605e86d1aa8SWill Deacon 	.capable	= qcom_iommu_capable,
606e86d1aa8SWill Deacon 	.domain_alloc	= qcom_iommu_domain_alloc,
607e86d1aa8SWill Deacon 	.domain_free	= qcom_iommu_domain_free,
608e86d1aa8SWill Deacon 	.attach_dev	= qcom_iommu_attach_dev,
609e86d1aa8SWill Deacon 	.detach_dev	= qcom_iommu_detach_dev,
610e86d1aa8SWill Deacon 	.map		= qcom_iommu_map,
611e86d1aa8SWill Deacon 	.unmap		= qcom_iommu_unmap,
612e86d1aa8SWill Deacon 	.flush_iotlb_all = qcom_iommu_flush_iotlb_all,
613e86d1aa8SWill Deacon 	.iotlb_sync	= qcom_iommu_iotlb_sync,
614e86d1aa8SWill Deacon 	.iova_to_phys	= qcom_iommu_iova_to_phys,
615e86d1aa8SWill Deacon 	.probe_device	= qcom_iommu_probe_device,
616e86d1aa8SWill Deacon 	.release_device	= qcom_iommu_release_device,
617e86d1aa8SWill Deacon 	.device_group	= generic_device_group,
618e86d1aa8SWill Deacon 	.of_xlate	= qcom_iommu_of_xlate,
619e86d1aa8SWill Deacon 	.pgsize_bitmap	= SZ_4K | SZ_64K | SZ_1M | SZ_16M,
620e86d1aa8SWill Deacon };
621e86d1aa8SWill Deacon 
622e86d1aa8SWill Deacon static int qcom_iommu_sec_ptbl_init(struct device *dev)
623e86d1aa8SWill Deacon {
624e86d1aa8SWill Deacon 	size_t psize = 0;
625e86d1aa8SWill Deacon 	unsigned int spare = 0;
626e86d1aa8SWill Deacon 	void *cpu_addr;
627e86d1aa8SWill Deacon 	dma_addr_t paddr;
628e86d1aa8SWill Deacon 	unsigned long attrs;
629e86d1aa8SWill Deacon 	static bool allocated = false;
630e86d1aa8SWill Deacon 	int ret;
631e86d1aa8SWill Deacon 
632e86d1aa8SWill Deacon 	if (allocated)
633e86d1aa8SWill Deacon 		return 0;
634e86d1aa8SWill Deacon 
635e86d1aa8SWill Deacon 	ret = qcom_scm_iommu_secure_ptbl_size(spare, &psize);
636e86d1aa8SWill Deacon 	if (ret) {
637e86d1aa8SWill Deacon 		dev_err(dev, "failed to get iommu secure pgtable size (%d)\n",
638e86d1aa8SWill Deacon 			ret);
639e86d1aa8SWill Deacon 		return ret;
640e86d1aa8SWill Deacon 	}
641e86d1aa8SWill Deacon 
642e86d1aa8SWill Deacon 	dev_info(dev, "iommu sec: pgtable size: %zu\n", psize);
643e86d1aa8SWill Deacon 
644e86d1aa8SWill Deacon 	attrs = DMA_ATTR_NO_KERNEL_MAPPING;
645e86d1aa8SWill Deacon 
646e86d1aa8SWill Deacon 	cpu_addr = dma_alloc_attrs(dev, psize, &paddr, GFP_KERNEL, attrs);
647e86d1aa8SWill Deacon 	if (!cpu_addr) {
648e86d1aa8SWill Deacon 		dev_err(dev, "failed to allocate %zu bytes for pgtable\n",
649e86d1aa8SWill Deacon 			psize);
650e86d1aa8SWill Deacon 		return -ENOMEM;
651e86d1aa8SWill Deacon 	}
652e86d1aa8SWill Deacon 
653e86d1aa8SWill Deacon 	ret = qcom_scm_iommu_secure_ptbl_init(paddr, psize, spare);
654e86d1aa8SWill Deacon 	if (ret) {
655e86d1aa8SWill Deacon 		dev_err(dev, "failed to init iommu pgtable (%d)\n", ret);
656e86d1aa8SWill Deacon 		goto free_mem;
657e86d1aa8SWill Deacon 	}
658e86d1aa8SWill Deacon 
659e86d1aa8SWill Deacon 	allocated = true;
660e86d1aa8SWill Deacon 	return 0;
661e86d1aa8SWill Deacon 
662e86d1aa8SWill Deacon free_mem:
663e86d1aa8SWill Deacon 	dma_free_attrs(dev, psize, cpu_addr, paddr, attrs);
664e86d1aa8SWill Deacon 	return ret;
665e86d1aa8SWill Deacon }
666e86d1aa8SWill Deacon 
667e86d1aa8SWill Deacon static int get_asid(const struct device_node *np)
668e86d1aa8SWill Deacon {
669e86d1aa8SWill Deacon 	u32 reg;
670e86d1aa8SWill Deacon 
671e86d1aa8SWill Deacon 	/* read the "reg" property directly to get the relative address
672e86d1aa8SWill Deacon 	 * of the context bank, and calculate the asid from that:
673e86d1aa8SWill Deacon 	 */
674e86d1aa8SWill Deacon 	if (of_property_read_u32_index(np, "reg", 0, &reg))
675e86d1aa8SWill Deacon 		return -ENODEV;
676e86d1aa8SWill Deacon 
677e86d1aa8SWill Deacon 	return reg / 0x1000;      /* context banks are 0x1000 apart */
678e86d1aa8SWill Deacon }
679e86d1aa8SWill Deacon 
680e86d1aa8SWill Deacon static int qcom_iommu_ctx_probe(struct platform_device *pdev)
681e86d1aa8SWill Deacon {
682e86d1aa8SWill Deacon 	struct qcom_iommu_ctx *ctx;
683e86d1aa8SWill Deacon 	struct device *dev = &pdev->dev;
684e86d1aa8SWill Deacon 	struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(dev->parent);
685e86d1aa8SWill Deacon 	struct resource *res;
686e86d1aa8SWill Deacon 	int ret, irq;
687e86d1aa8SWill Deacon 
688e86d1aa8SWill Deacon 	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
689e86d1aa8SWill Deacon 	if (!ctx)
690e86d1aa8SWill Deacon 		return -ENOMEM;
691e86d1aa8SWill Deacon 
692e86d1aa8SWill Deacon 	ctx->dev = dev;
693e86d1aa8SWill Deacon 	platform_set_drvdata(pdev, ctx);
694e86d1aa8SWill Deacon 
695e86d1aa8SWill Deacon 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
696e86d1aa8SWill Deacon 	ctx->base = devm_ioremap_resource(dev, res);
697e86d1aa8SWill Deacon 	if (IS_ERR(ctx->base))
698e86d1aa8SWill Deacon 		return PTR_ERR(ctx->base);
699e86d1aa8SWill Deacon 
700e86d1aa8SWill Deacon 	irq = platform_get_irq(pdev, 0);
701e86d1aa8SWill Deacon 	if (irq < 0)
702e86d1aa8SWill Deacon 		return -ENODEV;
703e86d1aa8SWill Deacon 
704e86d1aa8SWill Deacon 	/* clear IRQs before registering fault handler, just in case the
705e86d1aa8SWill Deacon 	 * boot-loader left us a surprise:
706e86d1aa8SWill Deacon 	 */
707e86d1aa8SWill Deacon 	iommu_writel(ctx, ARM_SMMU_CB_FSR, iommu_readl(ctx, ARM_SMMU_CB_FSR));
708e86d1aa8SWill Deacon 
709e86d1aa8SWill Deacon 	ret = devm_request_irq(dev, irq,
710e86d1aa8SWill Deacon 			       qcom_iommu_fault,
711e86d1aa8SWill Deacon 			       IRQF_SHARED,
712e86d1aa8SWill Deacon 			       "qcom-iommu-fault",
713e86d1aa8SWill Deacon 			       ctx);
714e86d1aa8SWill Deacon 	if (ret) {
715e86d1aa8SWill Deacon 		dev_err(dev, "failed to request IRQ %u\n", irq);
716e86d1aa8SWill Deacon 		return ret;
717e86d1aa8SWill Deacon 	}
718e86d1aa8SWill Deacon 
719e86d1aa8SWill Deacon 	ret = get_asid(dev->of_node);
720e86d1aa8SWill Deacon 	if (ret < 0) {
721e86d1aa8SWill Deacon 		dev_err(dev, "missing reg property\n");
722e86d1aa8SWill Deacon 		return ret;
723e86d1aa8SWill Deacon 	}
724e86d1aa8SWill Deacon 
725e86d1aa8SWill Deacon 	ctx->asid = ret;
726e86d1aa8SWill Deacon 
727e86d1aa8SWill Deacon 	dev_dbg(dev, "found asid %u\n", ctx->asid);
728e86d1aa8SWill Deacon 
729e86d1aa8SWill Deacon 	qcom_iommu->ctxs[ctx->asid - 1] = ctx;
730e86d1aa8SWill Deacon 
731e86d1aa8SWill Deacon 	return 0;
732e86d1aa8SWill Deacon }
733e86d1aa8SWill Deacon 
734e86d1aa8SWill Deacon static int qcom_iommu_ctx_remove(struct platform_device *pdev)
735e86d1aa8SWill Deacon {
736e86d1aa8SWill Deacon 	struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(pdev->dev.parent);
737e86d1aa8SWill Deacon 	struct qcom_iommu_ctx *ctx = platform_get_drvdata(pdev);
738e86d1aa8SWill Deacon 
739e86d1aa8SWill Deacon 	platform_set_drvdata(pdev, NULL);
740e86d1aa8SWill Deacon 
741e86d1aa8SWill Deacon 	qcom_iommu->ctxs[ctx->asid - 1] = NULL;
742e86d1aa8SWill Deacon 
743e86d1aa8SWill Deacon 	return 0;
744e86d1aa8SWill Deacon }
745e86d1aa8SWill Deacon 
746e86d1aa8SWill Deacon static const struct of_device_id ctx_of_match[] = {
747e86d1aa8SWill Deacon 	{ .compatible = "qcom,msm-iommu-v1-ns" },
748e86d1aa8SWill Deacon 	{ .compatible = "qcom,msm-iommu-v1-sec" },
749e86d1aa8SWill Deacon 	{ /* sentinel */ }
750e86d1aa8SWill Deacon };
751e86d1aa8SWill Deacon 
752e86d1aa8SWill Deacon static struct platform_driver qcom_iommu_ctx_driver = {
753e86d1aa8SWill Deacon 	.driver	= {
754e86d1aa8SWill Deacon 		.name		= "qcom-iommu-ctx",
755e86d1aa8SWill Deacon 		.of_match_table	= of_match_ptr(ctx_of_match),
756e86d1aa8SWill Deacon 	},
757e86d1aa8SWill Deacon 	.probe	= qcom_iommu_ctx_probe,
758e86d1aa8SWill Deacon 	.remove = qcom_iommu_ctx_remove,
759e86d1aa8SWill Deacon };
760e86d1aa8SWill Deacon 
761e86d1aa8SWill Deacon static bool qcom_iommu_has_secure_context(struct qcom_iommu_dev *qcom_iommu)
762e86d1aa8SWill Deacon {
763e86d1aa8SWill Deacon 	struct device_node *child;
764e86d1aa8SWill Deacon 
765e86d1aa8SWill Deacon 	for_each_child_of_node(qcom_iommu->dev->of_node, child)
766e86d1aa8SWill Deacon 		if (of_device_is_compatible(child, "qcom,msm-iommu-v1-sec"))
767e86d1aa8SWill Deacon 			return true;
768e86d1aa8SWill Deacon 
769e86d1aa8SWill Deacon 	return false;
770e86d1aa8SWill Deacon }
771e86d1aa8SWill Deacon 
772e86d1aa8SWill Deacon static int qcom_iommu_device_probe(struct platform_device *pdev)
773e86d1aa8SWill Deacon {
774e86d1aa8SWill Deacon 	struct device_node *child;
775e86d1aa8SWill Deacon 	struct qcom_iommu_dev *qcom_iommu;
776e86d1aa8SWill Deacon 	struct device *dev = &pdev->dev;
777e86d1aa8SWill Deacon 	struct resource *res;
778*e46b3c0dSJoerg Roedel 	struct clk *clk;
779e86d1aa8SWill Deacon 	int ret, max_asid = 0;
780e86d1aa8SWill Deacon 
781e86d1aa8SWill Deacon 	/* find the max asid (which is 1:1 to ctx bank idx), so we know how
782e86d1aa8SWill Deacon 	 * many child ctx devices we have:
783e86d1aa8SWill Deacon 	 */
784e86d1aa8SWill Deacon 	for_each_child_of_node(dev->of_node, child)
785e86d1aa8SWill Deacon 		max_asid = max(max_asid, get_asid(child));
786e86d1aa8SWill Deacon 
787e86d1aa8SWill Deacon 	qcom_iommu = devm_kzalloc(dev, struct_size(qcom_iommu, ctxs, max_asid),
788e86d1aa8SWill Deacon 				  GFP_KERNEL);
789e86d1aa8SWill Deacon 	if (!qcom_iommu)
790e86d1aa8SWill Deacon 		return -ENOMEM;
791e86d1aa8SWill Deacon 	qcom_iommu->num_ctxs = max_asid;
792e86d1aa8SWill Deacon 	qcom_iommu->dev = dev;
793e86d1aa8SWill Deacon 
794e86d1aa8SWill Deacon 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
795e86d1aa8SWill Deacon 	if (res) {
796e86d1aa8SWill Deacon 		qcom_iommu->local_base = devm_ioremap_resource(dev, res);
797e86d1aa8SWill Deacon 		if (IS_ERR(qcom_iommu->local_base))
798e86d1aa8SWill Deacon 			return PTR_ERR(qcom_iommu->local_base);
799e86d1aa8SWill Deacon 	}
800e86d1aa8SWill Deacon 
801*e46b3c0dSJoerg Roedel 	clk = devm_clk_get(dev, "iface");
802*e46b3c0dSJoerg Roedel 	if (IS_ERR(clk)) {
803e86d1aa8SWill Deacon 		dev_err(dev, "failed to get iface clock\n");
804*e46b3c0dSJoerg Roedel 		return PTR_ERR(clk);
805e86d1aa8SWill Deacon 	}
806*e46b3c0dSJoerg Roedel 	qcom_iommu->clks[CLK_IFACE].clk = clk;
807e86d1aa8SWill Deacon 
808*e46b3c0dSJoerg Roedel 	clk = devm_clk_get(dev, "bus");
809*e46b3c0dSJoerg Roedel 	if (IS_ERR(clk)) {
810e86d1aa8SWill Deacon 		dev_err(dev, "failed to get bus clock\n");
811*e46b3c0dSJoerg Roedel 		return PTR_ERR(clk);
812e86d1aa8SWill Deacon 	}
813*e46b3c0dSJoerg Roedel 	qcom_iommu->clks[CLK_BUS].clk = clk;
814*e46b3c0dSJoerg Roedel 
815*e46b3c0dSJoerg Roedel 	clk = devm_clk_get_optional(dev, "tbu");
816*e46b3c0dSJoerg Roedel 	if (IS_ERR(clk)) {
817*e46b3c0dSJoerg Roedel 		dev_err(dev, "failed to get tbu clock\n");
818*e46b3c0dSJoerg Roedel 		return PTR_ERR(clk);
819*e46b3c0dSJoerg Roedel 	}
820*e46b3c0dSJoerg Roedel 	qcom_iommu->clks[CLK_TBU].clk = clk;
821e86d1aa8SWill Deacon 
822e86d1aa8SWill Deacon 	if (of_property_read_u32(dev->of_node, "qcom,iommu-secure-id",
823e86d1aa8SWill Deacon 				 &qcom_iommu->sec_id)) {
824e86d1aa8SWill Deacon 		dev_err(dev, "missing qcom,iommu-secure-id property\n");
825e86d1aa8SWill Deacon 		return -ENODEV;
826e86d1aa8SWill Deacon 	}
827e86d1aa8SWill Deacon 
828e86d1aa8SWill Deacon 	if (qcom_iommu_has_secure_context(qcom_iommu)) {
829e86d1aa8SWill Deacon 		ret = qcom_iommu_sec_ptbl_init(dev);
830e86d1aa8SWill Deacon 		if (ret) {
831e86d1aa8SWill Deacon 			dev_err(dev, "cannot init secure pg table(%d)\n", ret);
832e86d1aa8SWill Deacon 			return ret;
833e86d1aa8SWill Deacon 		}
834e86d1aa8SWill Deacon 	}
835e86d1aa8SWill Deacon 
836e86d1aa8SWill Deacon 	platform_set_drvdata(pdev, qcom_iommu);
837e86d1aa8SWill Deacon 
838e86d1aa8SWill Deacon 	pm_runtime_enable(dev);
839e86d1aa8SWill Deacon 
840e86d1aa8SWill Deacon 	/* register context bank devices, which are child nodes: */
841e86d1aa8SWill Deacon 	ret = devm_of_platform_populate(dev);
842e86d1aa8SWill Deacon 	if (ret) {
843e86d1aa8SWill Deacon 		dev_err(dev, "Failed to populate iommu contexts\n");
844e86d1aa8SWill Deacon 		return ret;
845e86d1aa8SWill Deacon 	}
846e86d1aa8SWill Deacon 
847e86d1aa8SWill Deacon 	ret = iommu_device_sysfs_add(&qcom_iommu->iommu, dev, NULL,
848e86d1aa8SWill Deacon 				     dev_name(dev));
849e86d1aa8SWill Deacon 	if (ret) {
850e86d1aa8SWill Deacon 		dev_err(dev, "Failed to register iommu in sysfs\n");
851e86d1aa8SWill Deacon 		return ret;
852e86d1aa8SWill Deacon 	}
853e86d1aa8SWill Deacon 
854e86d1aa8SWill Deacon 	iommu_device_set_ops(&qcom_iommu->iommu, &qcom_iommu_ops);
855e86d1aa8SWill Deacon 	iommu_device_set_fwnode(&qcom_iommu->iommu, dev->fwnode);
856e86d1aa8SWill Deacon 
857e86d1aa8SWill Deacon 	ret = iommu_device_register(&qcom_iommu->iommu);
858e86d1aa8SWill Deacon 	if (ret) {
859e86d1aa8SWill Deacon 		dev_err(dev, "Failed to register iommu\n");
860e86d1aa8SWill Deacon 		return ret;
861e86d1aa8SWill Deacon 	}
862e86d1aa8SWill Deacon 
863e86d1aa8SWill Deacon 	bus_set_iommu(&platform_bus_type, &qcom_iommu_ops);
864e86d1aa8SWill Deacon 
865e86d1aa8SWill Deacon 	if (qcom_iommu->local_base) {
866e86d1aa8SWill Deacon 		pm_runtime_get_sync(dev);
867e86d1aa8SWill Deacon 		writel_relaxed(0xffffffff, qcom_iommu->local_base + SMMU_INTR_SEL_NS);
868e86d1aa8SWill Deacon 		pm_runtime_put_sync(dev);
869e86d1aa8SWill Deacon 	}
870e86d1aa8SWill Deacon 
871e86d1aa8SWill Deacon 	return 0;
872e86d1aa8SWill Deacon }
873e86d1aa8SWill Deacon 
874e86d1aa8SWill Deacon static int qcom_iommu_device_remove(struct platform_device *pdev)
875e86d1aa8SWill Deacon {
876e86d1aa8SWill Deacon 	struct qcom_iommu_dev *qcom_iommu = platform_get_drvdata(pdev);
877e86d1aa8SWill Deacon 
878e86d1aa8SWill Deacon 	bus_set_iommu(&platform_bus_type, NULL);
879e86d1aa8SWill Deacon 
880e86d1aa8SWill Deacon 	pm_runtime_force_suspend(&pdev->dev);
881e86d1aa8SWill Deacon 	platform_set_drvdata(pdev, NULL);
882e86d1aa8SWill Deacon 	iommu_device_sysfs_remove(&qcom_iommu->iommu);
883e86d1aa8SWill Deacon 	iommu_device_unregister(&qcom_iommu->iommu);
884e86d1aa8SWill Deacon 
885e86d1aa8SWill Deacon 	return 0;
886e86d1aa8SWill Deacon }
887e86d1aa8SWill Deacon 
888e86d1aa8SWill Deacon static int __maybe_unused qcom_iommu_resume(struct device *dev)
889e86d1aa8SWill Deacon {
890e86d1aa8SWill Deacon 	struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(dev);
891e86d1aa8SWill Deacon 
892*e46b3c0dSJoerg Roedel 	return clk_bulk_prepare_enable(CLK_NUM, qcom_iommu->clks);
893e86d1aa8SWill Deacon }
894e86d1aa8SWill Deacon 
895e86d1aa8SWill Deacon static int __maybe_unused qcom_iommu_suspend(struct device *dev)
896e86d1aa8SWill Deacon {
897e86d1aa8SWill Deacon 	struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(dev);
898e86d1aa8SWill Deacon 
899*e46b3c0dSJoerg Roedel 	clk_bulk_disable_unprepare(CLK_NUM, qcom_iommu->clks);
900e86d1aa8SWill Deacon 
901e86d1aa8SWill Deacon 	return 0;
902e86d1aa8SWill Deacon }
903e86d1aa8SWill Deacon 
904e86d1aa8SWill Deacon static const struct dev_pm_ops qcom_iommu_pm_ops = {
905e86d1aa8SWill Deacon 	SET_RUNTIME_PM_OPS(qcom_iommu_suspend, qcom_iommu_resume, NULL)
906e86d1aa8SWill Deacon 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
907e86d1aa8SWill Deacon 				pm_runtime_force_resume)
908e86d1aa8SWill Deacon };
909e86d1aa8SWill Deacon 
910e86d1aa8SWill Deacon static const struct of_device_id qcom_iommu_of_match[] = {
911e86d1aa8SWill Deacon 	{ .compatible = "qcom,msm-iommu-v1" },
912e86d1aa8SWill Deacon 	{ /* sentinel */ }
913e86d1aa8SWill Deacon };
914e86d1aa8SWill Deacon 
915e86d1aa8SWill Deacon static struct platform_driver qcom_iommu_driver = {
916e86d1aa8SWill Deacon 	.driver	= {
917e86d1aa8SWill Deacon 		.name		= "qcom-iommu",
918e86d1aa8SWill Deacon 		.of_match_table	= of_match_ptr(qcom_iommu_of_match),
919e86d1aa8SWill Deacon 		.pm		= &qcom_iommu_pm_ops,
920e86d1aa8SWill Deacon 	},
921e86d1aa8SWill Deacon 	.probe	= qcom_iommu_device_probe,
922e86d1aa8SWill Deacon 	.remove	= qcom_iommu_device_remove,
923e86d1aa8SWill Deacon };
924e86d1aa8SWill Deacon 
925e86d1aa8SWill Deacon static int __init qcom_iommu_init(void)
926e86d1aa8SWill Deacon {
927e86d1aa8SWill Deacon 	int ret;
928e86d1aa8SWill Deacon 
929e86d1aa8SWill Deacon 	ret = platform_driver_register(&qcom_iommu_ctx_driver);
930e86d1aa8SWill Deacon 	if (ret)
931e86d1aa8SWill Deacon 		return ret;
932e86d1aa8SWill Deacon 
933e86d1aa8SWill Deacon 	ret = platform_driver_register(&qcom_iommu_driver);
934e86d1aa8SWill Deacon 	if (ret)
935e86d1aa8SWill Deacon 		platform_driver_unregister(&qcom_iommu_ctx_driver);
936e86d1aa8SWill Deacon 
937e86d1aa8SWill Deacon 	return ret;
938e86d1aa8SWill Deacon }
939e86d1aa8SWill Deacon device_initcall(qcom_iommu_init);
940