1e86d1aa8SWill Deacon // SPDX-License-Identifier: GPL-2.0-only 2e86d1aa8SWill Deacon /* 3e86d1aa8SWill Deacon * IOMMU API for QCOM secure IOMMUs. Somewhat based on arm-smmu.c 4e86d1aa8SWill Deacon * 5e86d1aa8SWill Deacon * Copyright (C) 2013 ARM Limited 6e86d1aa8SWill Deacon * Copyright (C) 2017 Red Hat 7e86d1aa8SWill Deacon */ 8e86d1aa8SWill Deacon 9e86d1aa8SWill Deacon #include <linux/atomic.h> 10e86d1aa8SWill Deacon #include <linux/bitfield.h> 11e86d1aa8SWill Deacon #include <linux/clk.h> 12e86d1aa8SWill Deacon #include <linux/delay.h> 13e86d1aa8SWill Deacon #include <linux/dma-mapping.h> 14e86d1aa8SWill Deacon #include <linux/err.h> 15e86d1aa8SWill Deacon #include <linux/interrupt.h> 16e86d1aa8SWill Deacon #include <linux/io.h> 17e86d1aa8SWill Deacon #include <linux/io-64-nonatomic-hi-lo.h> 18e86d1aa8SWill Deacon #include <linux/io-pgtable.h> 19e86d1aa8SWill Deacon #include <linux/iommu.h> 20e86d1aa8SWill Deacon #include <linux/iopoll.h> 21e86d1aa8SWill Deacon #include <linux/kconfig.h> 22e86d1aa8SWill Deacon #include <linux/init.h> 23e86d1aa8SWill Deacon #include <linux/mutex.h> 24e86d1aa8SWill Deacon #include <linux/of.h> 25*d477f603SRob Herring #include <linux/of_platform.h> 26e86d1aa8SWill Deacon #include <linux/platform_device.h> 27e86d1aa8SWill Deacon #include <linux/pm.h> 28e86d1aa8SWill Deacon #include <linux/pm_runtime.h> 293bf90ecaSElliot Berman #include <linux/firmware/qcom/qcom_scm.h> 30e86d1aa8SWill Deacon #include <linux/slab.h> 31e86d1aa8SWill Deacon #include <linux/spinlock.h> 32e86d1aa8SWill Deacon 33e86d1aa8SWill Deacon #include "arm-smmu.h" 34e86d1aa8SWill Deacon 35e86d1aa8SWill Deacon #define SMMU_INTR_SEL_NS 0x2000 36e86d1aa8SWill Deacon 37e46b3c0dSJoerg Roedel enum qcom_iommu_clk { 38e46b3c0dSJoerg Roedel CLK_IFACE, 39e46b3c0dSJoerg Roedel CLK_BUS, 40e46b3c0dSJoerg Roedel CLK_TBU, 41e46b3c0dSJoerg Roedel CLK_NUM, 42e46b3c0dSJoerg Roedel }; 43e46b3c0dSJoerg Roedel 44e86d1aa8SWill Deacon struct qcom_iommu_ctx; 45e86d1aa8SWill Deacon 46e86d1aa8SWill Deacon struct qcom_iommu_dev { 47e86d1aa8SWill Deacon /* IOMMU core code handle */ 48e86d1aa8SWill Deacon struct iommu_device iommu; 49e86d1aa8SWill Deacon struct device *dev; 50e46b3c0dSJoerg Roedel struct clk_bulk_data clks[CLK_NUM]; 51e86d1aa8SWill Deacon void __iomem *local_base; 52e86d1aa8SWill Deacon u32 sec_id; 53e86d1aa8SWill Deacon u8 num_ctxs; 54e86d1aa8SWill Deacon struct qcom_iommu_ctx *ctxs[]; /* indexed by asid-1 */ 55e86d1aa8SWill Deacon }; 56e86d1aa8SWill Deacon 57e86d1aa8SWill Deacon struct qcom_iommu_ctx { 58e86d1aa8SWill Deacon struct device *dev; 59e86d1aa8SWill Deacon void __iomem *base; 60e86d1aa8SWill Deacon bool secure_init; 61e86d1aa8SWill Deacon u8 asid; /* asid and ctx bank # are 1:1 */ 62e86d1aa8SWill Deacon struct iommu_domain *domain; 63e86d1aa8SWill Deacon }; 64e86d1aa8SWill Deacon 65e86d1aa8SWill Deacon struct qcom_iommu_domain { 66e86d1aa8SWill Deacon struct io_pgtable_ops *pgtbl_ops; 67e86d1aa8SWill Deacon spinlock_t pgtbl_lock; 68e86d1aa8SWill Deacon struct mutex init_mutex; /* Protects iommu pointer */ 69e86d1aa8SWill Deacon struct iommu_domain domain; 70e86d1aa8SWill Deacon struct qcom_iommu_dev *iommu; 71e46b3c0dSJoerg Roedel struct iommu_fwspec *fwspec; 72e86d1aa8SWill Deacon }; 73e86d1aa8SWill Deacon 74e86d1aa8SWill Deacon static struct qcom_iommu_domain *to_qcom_iommu_domain(struct iommu_domain *dom) 75e86d1aa8SWill Deacon { 76e86d1aa8SWill Deacon return container_of(dom, struct qcom_iommu_domain, domain); 77e86d1aa8SWill Deacon } 78e86d1aa8SWill Deacon 79e86d1aa8SWill Deacon static const struct iommu_ops qcom_iommu_ops; 80e86d1aa8SWill Deacon 81e86d1aa8SWill Deacon static struct qcom_iommu_dev * to_iommu(struct device *dev) 82e86d1aa8SWill Deacon { 83e86d1aa8SWill Deacon struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 84e86d1aa8SWill Deacon 85e86d1aa8SWill Deacon if (!fwspec || fwspec->ops != &qcom_iommu_ops) 86e86d1aa8SWill Deacon return NULL; 87e86d1aa8SWill Deacon 88e86d1aa8SWill Deacon return dev_iommu_priv_get(dev); 89e86d1aa8SWill Deacon } 90e86d1aa8SWill Deacon 91e46b3c0dSJoerg Roedel static struct qcom_iommu_ctx * to_ctx(struct qcom_iommu_domain *d, unsigned asid) 92e86d1aa8SWill Deacon { 93e46b3c0dSJoerg Roedel struct qcom_iommu_dev *qcom_iommu = d->iommu; 94e86d1aa8SWill Deacon if (!qcom_iommu) 95e86d1aa8SWill Deacon return NULL; 96e86d1aa8SWill Deacon return qcom_iommu->ctxs[asid - 1]; 97e86d1aa8SWill Deacon } 98e86d1aa8SWill Deacon 99e86d1aa8SWill Deacon static inline void 100e86d1aa8SWill Deacon iommu_writel(struct qcom_iommu_ctx *ctx, unsigned reg, u32 val) 101e86d1aa8SWill Deacon { 102e86d1aa8SWill Deacon writel_relaxed(val, ctx->base + reg); 103e86d1aa8SWill Deacon } 104e86d1aa8SWill Deacon 105e86d1aa8SWill Deacon static inline void 106e86d1aa8SWill Deacon iommu_writeq(struct qcom_iommu_ctx *ctx, unsigned reg, u64 val) 107e86d1aa8SWill Deacon { 108e86d1aa8SWill Deacon writeq_relaxed(val, ctx->base + reg); 109e86d1aa8SWill Deacon } 110e86d1aa8SWill Deacon 111e86d1aa8SWill Deacon static inline u32 112e86d1aa8SWill Deacon iommu_readl(struct qcom_iommu_ctx *ctx, unsigned reg) 113e86d1aa8SWill Deacon { 114e86d1aa8SWill Deacon return readl_relaxed(ctx->base + reg); 115e86d1aa8SWill Deacon } 116e86d1aa8SWill Deacon 117e86d1aa8SWill Deacon static inline u64 118e86d1aa8SWill Deacon iommu_readq(struct qcom_iommu_ctx *ctx, unsigned reg) 119e86d1aa8SWill Deacon { 120e86d1aa8SWill Deacon return readq_relaxed(ctx->base + reg); 121e86d1aa8SWill Deacon } 122e86d1aa8SWill Deacon 123e86d1aa8SWill Deacon static void qcom_iommu_tlb_sync(void *cookie) 124e86d1aa8SWill Deacon { 125e46b3c0dSJoerg Roedel struct qcom_iommu_domain *qcom_domain = cookie; 126e46b3c0dSJoerg Roedel struct iommu_fwspec *fwspec = qcom_domain->fwspec; 127e86d1aa8SWill Deacon unsigned i; 128e86d1aa8SWill Deacon 129e86d1aa8SWill Deacon for (i = 0; i < fwspec->num_ids; i++) { 130e46b3c0dSJoerg Roedel struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]); 131e86d1aa8SWill Deacon unsigned int val, ret; 132e86d1aa8SWill Deacon 133e86d1aa8SWill Deacon iommu_writel(ctx, ARM_SMMU_CB_TLBSYNC, 0); 134e86d1aa8SWill Deacon 135e86d1aa8SWill Deacon ret = readl_poll_timeout(ctx->base + ARM_SMMU_CB_TLBSTATUS, val, 136e86d1aa8SWill Deacon (val & 0x1) == 0, 0, 5000000); 137e86d1aa8SWill Deacon if (ret) 138e86d1aa8SWill Deacon dev_err(ctx->dev, "timeout waiting for TLB SYNC\n"); 139e86d1aa8SWill Deacon } 140e86d1aa8SWill Deacon } 141e86d1aa8SWill Deacon 142e86d1aa8SWill Deacon static void qcom_iommu_tlb_inv_context(void *cookie) 143e86d1aa8SWill Deacon { 144e46b3c0dSJoerg Roedel struct qcom_iommu_domain *qcom_domain = cookie; 145e46b3c0dSJoerg Roedel struct iommu_fwspec *fwspec = qcom_domain->fwspec; 146e86d1aa8SWill Deacon unsigned i; 147e86d1aa8SWill Deacon 148e86d1aa8SWill Deacon for (i = 0; i < fwspec->num_ids; i++) { 149e46b3c0dSJoerg Roedel struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]); 150e86d1aa8SWill Deacon iommu_writel(ctx, ARM_SMMU_CB_S1_TLBIASID, ctx->asid); 151e86d1aa8SWill Deacon } 152e86d1aa8SWill Deacon 153e86d1aa8SWill Deacon qcom_iommu_tlb_sync(cookie); 154e86d1aa8SWill Deacon } 155e86d1aa8SWill Deacon 156e86d1aa8SWill Deacon static void qcom_iommu_tlb_inv_range_nosync(unsigned long iova, size_t size, 157e86d1aa8SWill Deacon size_t granule, bool leaf, void *cookie) 158e86d1aa8SWill Deacon { 159e46b3c0dSJoerg Roedel struct qcom_iommu_domain *qcom_domain = cookie; 160e46b3c0dSJoerg Roedel struct iommu_fwspec *fwspec = qcom_domain->fwspec; 161e86d1aa8SWill Deacon unsigned i, reg; 162e86d1aa8SWill Deacon 163e86d1aa8SWill Deacon reg = leaf ? ARM_SMMU_CB_S1_TLBIVAL : ARM_SMMU_CB_S1_TLBIVA; 164e86d1aa8SWill Deacon 165e86d1aa8SWill Deacon for (i = 0; i < fwspec->num_ids; i++) { 166e46b3c0dSJoerg Roedel struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]); 167e86d1aa8SWill Deacon size_t s = size; 168e86d1aa8SWill Deacon 169e86d1aa8SWill Deacon iova = (iova >> 12) << 12; 170e86d1aa8SWill Deacon iova |= ctx->asid; 171e86d1aa8SWill Deacon do { 172e86d1aa8SWill Deacon iommu_writel(ctx, reg, iova); 173e86d1aa8SWill Deacon iova += granule; 174e86d1aa8SWill Deacon } while (s -= granule); 175e86d1aa8SWill Deacon } 176e86d1aa8SWill Deacon } 177e86d1aa8SWill Deacon 178e86d1aa8SWill Deacon static void qcom_iommu_tlb_flush_walk(unsigned long iova, size_t size, 179e86d1aa8SWill Deacon size_t granule, void *cookie) 180e86d1aa8SWill Deacon { 181e86d1aa8SWill Deacon qcom_iommu_tlb_inv_range_nosync(iova, size, granule, false, cookie); 182e86d1aa8SWill Deacon qcom_iommu_tlb_sync(cookie); 183e86d1aa8SWill Deacon } 184e86d1aa8SWill Deacon 185e86d1aa8SWill Deacon static void qcom_iommu_tlb_add_page(struct iommu_iotlb_gather *gather, 186e86d1aa8SWill Deacon unsigned long iova, size_t granule, 187e86d1aa8SWill Deacon void *cookie) 188e86d1aa8SWill Deacon { 189e86d1aa8SWill Deacon qcom_iommu_tlb_inv_range_nosync(iova, granule, granule, true, cookie); 190e86d1aa8SWill Deacon } 191e86d1aa8SWill Deacon 192e86d1aa8SWill Deacon static const struct iommu_flush_ops qcom_flush_ops = { 193e86d1aa8SWill Deacon .tlb_flush_all = qcom_iommu_tlb_inv_context, 194e86d1aa8SWill Deacon .tlb_flush_walk = qcom_iommu_tlb_flush_walk, 195e86d1aa8SWill Deacon .tlb_add_page = qcom_iommu_tlb_add_page, 196e86d1aa8SWill Deacon }; 197e86d1aa8SWill Deacon 198e86d1aa8SWill Deacon static irqreturn_t qcom_iommu_fault(int irq, void *dev) 199e86d1aa8SWill Deacon { 200e86d1aa8SWill Deacon struct qcom_iommu_ctx *ctx = dev; 201e86d1aa8SWill Deacon u32 fsr, fsynr; 202e86d1aa8SWill Deacon u64 iova; 203e86d1aa8SWill Deacon 204e86d1aa8SWill Deacon fsr = iommu_readl(ctx, ARM_SMMU_CB_FSR); 205e86d1aa8SWill Deacon 206e86d1aa8SWill Deacon if (!(fsr & ARM_SMMU_FSR_FAULT)) 207e86d1aa8SWill Deacon return IRQ_NONE; 208e86d1aa8SWill Deacon 209e86d1aa8SWill Deacon fsynr = iommu_readl(ctx, ARM_SMMU_CB_FSYNR0); 210e86d1aa8SWill Deacon iova = iommu_readq(ctx, ARM_SMMU_CB_FAR); 211e86d1aa8SWill Deacon 212e86d1aa8SWill Deacon if (!report_iommu_fault(ctx->domain, ctx->dev, iova, 0)) { 213e86d1aa8SWill Deacon dev_err_ratelimited(ctx->dev, 214e86d1aa8SWill Deacon "Unhandled context fault: fsr=0x%x, " 215e86d1aa8SWill Deacon "iova=0x%016llx, fsynr=0x%x, cb=%d\n", 216e86d1aa8SWill Deacon fsr, iova, fsynr, ctx->asid); 217e86d1aa8SWill Deacon } 218e86d1aa8SWill Deacon 219e86d1aa8SWill Deacon iommu_writel(ctx, ARM_SMMU_CB_FSR, fsr); 220e86d1aa8SWill Deacon iommu_writel(ctx, ARM_SMMU_CB_RESUME, ARM_SMMU_RESUME_TERMINATE); 221e86d1aa8SWill Deacon 222e86d1aa8SWill Deacon return IRQ_HANDLED; 223e86d1aa8SWill Deacon } 224e86d1aa8SWill Deacon 225e86d1aa8SWill Deacon static int qcom_iommu_init_domain(struct iommu_domain *domain, 226e86d1aa8SWill Deacon struct qcom_iommu_dev *qcom_iommu, 227e86d1aa8SWill Deacon struct device *dev) 228e86d1aa8SWill Deacon { 229e86d1aa8SWill Deacon struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain); 230e86d1aa8SWill Deacon struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev); 231e86d1aa8SWill Deacon struct io_pgtable_ops *pgtbl_ops; 232e86d1aa8SWill Deacon struct io_pgtable_cfg pgtbl_cfg; 233e86d1aa8SWill Deacon int i, ret = 0; 234e86d1aa8SWill Deacon u32 reg; 235e86d1aa8SWill Deacon 236e86d1aa8SWill Deacon mutex_lock(&qcom_domain->init_mutex); 237e86d1aa8SWill Deacon if (qcom_domain->iommu) 238e86d1aa8SWill Deacon goto out_unlock; 239e86d1aa8SWill Deacon 240e86d1aa8SWill Deacon pgtbl_cfg = (struct io_pgtable_cfg) { 241e86d1aa8SWill Deacon .pgsize_bitmap = qcom_iommu_ops.pgsize_bitmap, 242e86d1aa8SWill Deacon .ias = 32, 243e86d1aa8SWill Deacon .oas = 40, 244e86d1aa8SWill Deacon .tlb = &qcom_flush_ops, 245e86d1aa8SWill Deacon .iommu_dev = qcom_iommu->dev, 246e86d1aa8SWill Deacon }; 247e86d1aa8SWill Deacon 248e86d1aa8SWill Deacon qcom_domain->iommu = qcom_iommu; 249e46b3c0dSJoerg Roedel qcom_domain->fwspec = fwspec; 250e46b3c0dSJoerg Roedel 251e46b3c0dSJoerg Roedel pgtbl_ops = alloc_io_pgtable_ops(ARM_32_LPAE_S1, &pgtbl_cfg, qcom_domain); 252e86d1aa8SWill Deacon if (!pgtbl_ops) { 253e86d1aa8SWill Deacon dev_err(qcom_iommu->dev, "failed to allocate pagetable ops\n"); 254e86d1aa8SWill Deacon ret = -ENOMEM; 255e86d1aa8SWill Deacon goto out_clear_iommu; 256e86d1aa8SWill Deacon } 257e86d1aa8SWill Deacon 258e86d1aa8SWill Deacon /* Update the domain's page sizes to reflect the page table format */ 259e86d1aa8SWill Deacon domain->pgsize_bitmap = pgtbl_cfg.pgsize_bitmap; 260e86d1aa8SWill Deacon domain->geometry.aperture_end = (1ULL << pgtbl_cfg.ias) - 1; 261e86d1aa8SWill Deacon domain->geometry.force_aperture = true; 262e86d1aa8SWill Deacon 263e86d1aa8SWill Deacon for (i = 0; i < fwspec->num_ids; i++) { 264e46b3c0dSJoerg Roedel struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]); 265e86d1aa8SWill Deacon 266e86d1aa8SWill Deacon if (!ctx->secure_init) { 267e86d1aa8SWill Deacon ret = qcom_scm_restore_sec_cfg(qcom_iommu->sec_id, ctx->asid); 268e86d1aa8SWill Deacon if (ret) { 269e86d1aa8SWill Deacon dev_err(qcom_iommu->dev, "secure init failed: %d\n", ret); 270e86d1aa8SWill Deacon goto out_clear_iommu; 271e86d1aa8SWill Deacon } 272e86d1aa8SWill Deacon ctx->secure_init = true; 273e86d1aa8SWill Deacon } 274e86d1aa8SWill Deacon 275e86d1aa8SWill Deacon /* TTBRs */ 276e86d1aa8SWill Deacon iommu_writeq(ctx, ARM_SMMU_CB_TTBR0, 277e86d1aa8SWill Deacon pgtbl_cfg.arm_lpae_s1_cfg.ttbr | 278e86d1aa8SWill Deacon FIELD_PREP(ARM_SMMU_TTBRn_ASID, ctx->asid)); 279e86d1aa8SWill Deacon iommu_writeq(ctx, ARM_SMMU_CB_TTBR1, 0); 280e86d1aa8SWill Deacon 281e86d1aa8SWill Deacon /* TCR */ 282e86d1aa8SWill Deacon iommu_writel(ctx, ARM_SMMU_CB_TCR2, 283e86d1aa8SWill Deacon arm_smmu_lpae_tcr2(&pgtbl_cfg)); 284e86d1aa8SWill Deacon iommu_writel(ctx, ARM_SMMU_CB_TCR, 285e86d1aa8SWill Deacon arm_smmu_lpae_tcr(&pgtbl_cfg) | ARM_SMMU_TCR_EAE); 286e86d1aa8SWill Deacon 287e86d1aa8SWill Deacon /* MAIRs (stage-1 only) */ 288e86d1aa8SWill Deacon iommu_writel(ctx, ARM_SMMU_CB_S1_MAIR0, 289e86d1aa8SWill Deacon pgtbl_cfg.arm_lpae_s1_cfg.mair); 290e86d1aa8SWill Deacon iommu_writel(ctx, ARM_SMMU_CB_S1_MAIR1, 291e86d1aa8SWill Deacon pgtbl_cfg.arm_lpae_s1_cfg.mair >> 32); 292e86d1aa8SWill Deacon 293e86d1aa8SWill Deacon /* SCTLR */ 294e86d1aa8SWill Deacon reg = ARM_SMMU_SCTLR_CFIE | ARM_SMMU_SCTLR_CFRE | 295e86d1aa8SWill Deacon ARM_SMMU_SCTLR_AFE | ARM_SMMU_SCTLR_TRE | 296e86d1aa8SWill Deacon ARM_SMMU_SCTLR_M | ARM_SMMU_SCTLR_S1_ASIDPNE | 297e86d1aa8SWill Deacon ARM_SMMU_SCTLR_CFCFG; 298e86d1aa8SWill Deacon 299e46b3c0dSJoerg Roedel if (IS_ENABLED(CONFIG_CPU_BIG_ENDIAN)) 300e86d1aa8SWill Deacon reg |= ARM_SMMU_SCTLR_E; 301e86d1aa8SWill Deacon 302e86d1aa8SWill Deacon iommu_writel(ctx, ARM_SMMU_CB_SCTLR, reg); 303e86d1aa8SWill Deacon 304e86d1aa8SWill Deacon ctx->domain = domain; 305e86d1aa8SWill Deacon } 306e86d1aa8SWill Deacon 307e86d1aa8SWill Deacon mutex_unlock(&qcom_domain->init_mutex); 308e86d1aa8SWill Deacon 309e86d1aa8SWill Deacon /* Publish page table ops for map/unmap */ 310e86d1aa8SWill Deacon qcom_domain->pgtbl_ops = pgtbl_ops; 311e86d1aa8SWill Deacon 312e86d1aa8SWill Deacon return 0; 313e86d1aa8SWill Deacon 314e86d1aa8SWill Deacon out_clear_iommu: 315e86d1aa8SWill Deacon qcom_domain->iommu = NULL; 316e86d1aa8SWill Deacon out_unlock: 317e86d1aa8SWill Deacon mutex_unlock(&qcom_domain->init_mutex); 318e86d1aa8SWill Deacon return ret; 319e86d1aa8SWill Deacon } 320e86d1aa8SWill Deacon 321e86d1aa8SWill Deacon static struct iommu_domain *qcom_iommu_domain_alloc(unsigned type) 322e86d1aa8SWill Deacon { 323e86d1aa8SWill Deacon struct qcom_iommu_domain *qcom_domain; 324e86d1aa8SWill Deacon 325e86d1aa8SWill Deacon if (type != IOMMU_DOMAIN_UNMANAGED && type != IOMMU_DOMAIN_DMA) 326e86d1aa8SWill Deacon return NULL; 327e86d1aa8SWill Deacon /* 328e86d1aa8SWill Deacon * Allocate the domain and initialise some of its data structures. 329e86d1aa8SWill Deacon * We can't really do anything meaningful until we've added a 330e86d1aa8SWill Deacon * master. 331e86d1aa8SWill Deacon */ 332e86d1aa8SWill Deacon qcom_domain = kzalloc(sizeof(*qcom_domain), GFP_KERNEL); 333e86d1aa8SWill Deacon if (!qcom_domain) 334e86d1aa8SWill Deacon return NULL; 335e86d1aa8SWill Deacon 336e86d1aa8SWill Deacon mutex_init(&qcom_domain->init_mutex); 337e86d1aa8SWill Deacon spin_lock_init(&qcom_domain->pgtbl_lock); 338e86d1aa8SWill Deacon 339e86d1aa8SWill Deacon return &qcom_domain->domain; 340e86d1aa8SWill Deacon } 341e86d1aa8SWill Deacon 342e86d1aa8SWill Deacon static void qcom_iommu_domain_free(struct iommu_domain *domain) 343e86d1aa8SWill Deacon { 344e86d1aa8SWill Deacon struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain); 345e86d1aa8SWill Deacon 346e86d1aa8SWill Deacon if (qcom_domain->iommu) { 347e86d1aa8SWill Deacon /* 348e86d1aa8SWill Deacon * NOTE: unmap can be called after client device is powered 349e86d1aa8SWill Deacon * off, for example, with GPUs or anything involving dma-buf. 350e86d1aa8SWill Deacon * So we cannot rely on the device_link. Make sure the IOMMU 351e86d1aa8SWill Deacon * is on to avoid unclocked accesses in the TLB inv path: 352e86d1aa8SWill Deacon */ 353e86d1aa8SWill Deacon pm_runtime_get_sync(qcom_domain->iommu->dev); 354e86d1aa8SWill Deacon free_io_pgtable_ops(qcom_domain->pgtbl_ops); 355e86d1aa8SWill Deacon pm_runtime_put_sync(qcom_domain->iommu->dev); 356e86d1aa8SWill Deacon } 357e86d1aa8SWill Deacon 358e86d1aa8SWill Deacon kfree(qcom_domain); 359e86d1aa8SWill Deacon } 360e86d1aa8SWill Deacon 361e86d1aa8SWill Deacon static int qcom_iommu_attach_dev(struct iommu_domain *domain, struct device *dev) 362e86d1aa8SWill Deacon { 363e86d1aa8SWill Deacon struct qcom_iommu_dev *qcom_iommu = to_iommu(dev); 364e86d1aa8SWill Deacon struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain); 365e86d1aa8SWill Deacon int ret; 366e86d1aa8SWill Deacon 367e86d1aa8SWill Deacon if (!qcom_iommu) { 368e86d1aa8SWill Deacon dev_err(dev, "cannot attach to IOMMU, is it on the same bus?\n"); 369e86d1aa8SWill Deacon return -ENXIO; 370e86d1aa8SWill Deacon } 371e86d1aa8SWill Deacon 372e86d1aa8SWill Deacon /* Ensure that the domain is finalized */ 373e86d1aa8SWill Deacon pm_runtime_get_sync(qcom_iommu->dev); 374e86d1aa8SWill Deacon ret = qcom_iommu_init_domain(domain, qcom_iommu, dev); 375e86d1aa8SWill Deacon pm_runtime_put_sync(qcom_iommu->dev); 376e86d1aa8SWill Deacon if (ret < 0) 377e86d1aa8SWill Deacon return ret; 378e86d1aa8SWill Deacon 379e86d1aa8SWill Deacon /* 380e86d1aa8SWill Deacon * Sanity check the domain. We don't support domains across 381e86d1aa8SWill Deacon * different IOMMUs. 382e86d1aa8SWill Deacon */ 383f4a14773SNicolin Chen if (qcom_domain->iommu != qcom_iommu) 384e86d1aa8SWill Deacon return -EINVAL; 385e86d1aa8SWill Deacon 386e86d1aa8SWill Deacon return 0; 387e86d1aa8SWill Deacon } 388e86d1aa8SWill Deacon 389e86d1aa8SWill Deacon static int qcom_iommu_map(struct iommu_domain *domain, unsigned long iova, 390fa8ce574SRobin Murphy phys_addr_t paddr, size_t pgsize, size_t pgcount, 391fa8ce574SRobin Murphy int prot, gfp_t gfp, size_t *mapped) 392e86d1aa8SWill Deacon { 393e86d1aa8SWill Deacon int ret; 394e86d1aa8SWill Deacon unsigned long flags; 395e86d1aa8SWill Deacon struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain); 396e86d1aa8SWill Deacon struct io_pgtable_ops *ops = qcom_domain->pgtbl_ops; 397e86d1aa8SWill Deacon 398e86d1aa8SWill Deacon if (!ops) 399e86d1aa8SWill Deacon return -ENODEV; 400e86d1aa8SWill Deacon 401e86d1aa8SWill Deacon spin_lock_irqsave(&qcom_domain->pgtbl_lock, flags); 402fa8ce574SRobin Murphy ret = ops->map_pages(ops, iova, paddr, pgsize, pgcount, prot, GFP_ATOMIC, mapped); 403e86d1aa8SWill Deacon spin_unlock_irqrestore(&qcom_domain->pgtbl_lock, flags); 404e86d1aa8SWill Deacon return ret; 405e86d1aa8SWill Deacon } 406e86d1aa8SWill Deacon 407e86d1aa8SWill Deacon static size_t qcom_iommu_unmap(struct iommu_domain *domain, unsigned long iova, 408fa8ce574SRobin Murphy size_t pgsize, size_t pgcount, 409fa8ce574SRobin Murphy struct iommu_iotlb_gather *gather) 410e86d1aa8SWill Deacon { 411e86d1aa8SWill Deacon size_t ret; 412e86d1aa8SWill Deacon unsigned long flags; 413e86d1aa8SWill Deacon struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain); 414e86d1aa8SWill Deacon struct io_pgtable_ops *ops = qcom_domain->pgtbl_ops; 415e86d1aa8SWill Deacon 416e86d1aa8SWill Deacon if (!ops) 417e86d1aa8SWill Deacon return 0; 418e86d1aa8SWill Deacon 419e86d1aa8SWill Deacon /* NOTE: unmap can be called after client device is powered off, 420e86d1aa8SWill Deacon * for example, with GPUs or anything involving dma-buf. So we 421e86d1aa8SWill Deacon * cannot rely on the device_link. Make sure the IOMMU is on to 422e86d1aa8SWill Deacon * avoid unclocked accesses in the TLB inv path: 423e86d1aa8SWill Deacon */ 424e86d1aa8SWill Deacon pm_runtime_get_sync(qcom_domain->iommu->dev); 425e86d1aa8SWill Deacon spin_lock_irqsave(&qcom_domain->pgtbl_lock, flags); 426fa8ce574SRobin Murphy ret = ops->unmap_pages(ops, iova, pgsize, pgcount, gather); 427e86d1aa8SWill Deacon spin_unlock_irqrestore(&qcom_domain->pgtbl_lock, flags); 428e86d1aa8SWill Deacon pm_runtime_put_sync(qcom_domain->iommu->dev); 429e86d1aa8SWill Deacon 430e86d1aa8SWill Deacon return ret; 431e86d1aa8SWill Deacon } 432e86d1aa8SWill Deacon 433e86d1aa8SWill Deacon static void qcom_iommu_flush_iotlb_all(struct iommu_domain *domain) 434e86d1aa8SWill Deacon { 435e86d1aa8SWill Deacon struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain); 436e86d1aa8SWill Deacon struct io_pgtable *pgtable = container_of(qcom_domain->pgtbl_ops, 437e86d1aa8SWill Deacon struct io_pgtable, ops); 438e86d1aa8SWill Deacon if (!qcom_domain->pgtbl_ops) 439e86d1aa8SWill Deacon return; 440e86d1aa8SWill Deacon 441e86d1aa8SWill Deacon pm_runtime_get_sync(qcom_domain->iommu->dev); 442e86d1aa8SWill Deacon qcom_iommu_tlb_sync(pgtable->cookie); 443e86d1aa8SWill Deacon pm_runtime_put_sync(qcom_domain->iommu->dev); 444e86d1aa8SWill Deacon } 445e86d1aa8SWill Deacon 446e86d1aa8SWill Deacon static void qcom_iommu_iotlb_sync(struct iommu_domain *domain, 447e86d1aa8SWill Deacon struct iommu_iotlb_gather *gather) 448e86d1aa8SWill Deacon { 449e86d1aa8SWill Deacon qcom_iommu_flush_iotlb_all(domain); 450e86d1aa8SWill Deacon } 451e86d1aa8SWill Deacon 452e86d1aa8SWill Deacon static phys_addr_t qcom_iommu_iova_to_phys(struct iommu_domain *domain, 453e86d1aa8SWill Deacon dma_addr_t iova) 454e86d1aa8SWill Deacon { 455e86d1aa8SWill Deacon phys_addr_t ret; 456e86d1aa8SWill Deacon unsigned long flags; 457e86d1aa8SWill Deacon struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain); 458e86d1aa8SWill Deacon struct io_pgtable_ops *ops = qcom_domain->pgtbl_ops; 459e86d1aa8SWill Deacon 460e86d1aa8SWill Deacon if (!ops) 461e86d1aa8SWill Deacon return 0; 462e86d1aa8SWill Deacon 463e86d1aa8SWill Deacon spin_lock_irqsave(&qcom_domain->pgtbl_lock, flags); 464e86d1aa8SWill Deacon ret = ops->iova_to_phys(ops, iova); 465e86d1aa8SWill Deacon spin_unlock_irqrestore(&qcom_domain->pgtbl_lock, flags); 466e86d1aa8SWill Deacon 467e86d1aa8SWill Deacon return ret; 468e86d1aa8SWill Deacon } 469e86d1aa8SWill Deacon 470359ad157SRobin Murphy static bool qcom_iommu_capable(struct device *dev, enum iommu_cap cap) 471e86d1aa8SWill Deacon { 472e86d1aa8SWill Deacon switch (cap) { 473e86d1aa8SWill Deacon case IOMMU_CAP_CACHE_COHERENCY: 474e86d1aa8SWill Deacon /* 475e86d1aa8SWill Deacon * Return true here as the SMMU can always send out coherent 476e86d1aa8SWill Deacon * requests. 477e86d1aa8SWill Deacon */ 478e86d1aa8SWill Deacon return true; 479e86d1aa8SWill Deacon case IOMMU_CAP_NOEXEC: 480e86d1aa8SWill Deacon return true; 481e86d1aa8SWill Deacon default: 482e86d1aa8SWill Deacon return false; 483e86d1aa8SWill Deacon } 484e86d1aa8SWill Deacon } 485e86d1aa8SWill Deacon 486e86d1aa8SWill Deacon static struct iommu_device *qcom_iommu_probe_device(struct device *dev) 487e86d1aa8SWill Deacon { 488e86d1aa8SWill Deacon struct qcom_iommu_dev *qcom_iommu = to_iommu(dev); 489e86d1aa8SWill Deacon struct device_link *link; 490e86d1aa8SWill Deacon 491e86d1aa8SWill Deacon if (!qcom_iommu) 492e86d1aa8SWill Deacon return ERR_PTR(-ENODEV); 493e86d1aa8SWill Deacon 494e86d1aa8SWill Deacon /* 495e86d1aa8SWill Deacon * Establish the link between iommu and master, so that the 496e86d1aa8SWill Deacon * iommu gets runtime enabled/disabled as per the master's 497e86d1aa8SWill Deacon * needs. 498e86d1aa8SWill Deacon */ 499e86d1aa8SWill Deacon link = device_link_add(dev, qcom_iommu->dev, DL_FLAG_PM_RUNTIME); 500e86d1aa8SWill Deacon if (!link) { 501e86d1aa8SWill Deacon dev_err(qcom_iommu->dev, "Unable to create device link between %s and %s\n", 502e86d1aa8SWill Deacon dev_name(qcom_iommu->dev), dev_name(dev)); 503e86d1aa8SWill Deacon return ERR_PTR(-ENODEV); 504e86d1aa8SWill Deacon } 505e86d1aa8SWill Deacon 506e86d1aa8SWill Deacon return &qcom_iommu->iommu; 507e86d1aa8SWill Deacon } 508e86d1aa8SWill Deacon 509e86d1aa8SWill Deacon static int qcom_iommu_of_xlate(struct device *dev, struct of_phandle_args *args) 510e86d1aa8SWill Deacon { 511e86d1aa8SWill Deacon struct qcom_iommu_dev *qcom_iommu; 512e86d1aa8SWill Deacon struct platform_device *iommu_pdev; 513e86d1aa8SWill Deacon unsigned asid = args->args[0]; 514e86d1aa8SWill Deacon 515e86d1aa8SWill Deacon if (args->args_count != 1) { 516e86d1aa8SWill Deacon dev_err(dev, "incorrect number of iommu params found for %s " 517e86d1aa8SWill Deacon "(found %d, expected 1)\n", 518e86d1aa8SWill Deacon args->np->full_name, args->args_count); 519e86d1aa8SWill Deacon return -EINVAL; 520e86d1aa8SWill Deacon } 521e86d1aa8SWill Deacon 522e86d1aa8SWill Deacon iommu_pdev = of_find_device_by_node(args->np); 523e86d1aa8SWill Deacon if (WARN_ON(!iommu_pdev)) 524e86d1aa8SWill Deacon return -EINVAL; 525e86d1aa8SWill Deacon 526e86d1aa8SWill Deacon qcom_iommu = platform_get_drvdata(iommu_pdev); 527e86d1aa8SWill Deacon 528e86d1aa8SWill Deacon /* make sure the asid specified in dt is valid, so we don't have 529e86d1aa8SWill Deacon * to sanity check this elsewhere, since 'asid - 1' is used to 530e86d1aa8SWill Deacon * index into qcom_iommu->ctxs: 531e86d1aa8SWill Deacon */ 532e86d1aa8SWill Deacon if (WARN_ON(asid < 1) || 533e2eae099SYu Kuai WARN_ON(asid > qcom_iommu->num_ctxs)) { 534e2eae099SYu Kuai put_device(&iommu_pdev->dev); 535e86d1aa8SWill Deacon return -EINVAL; 536e2eae099SYu Kuai } 537e86d1aa8SWill Deacon 538e86d1aa8SWill Deacon if (!dev_iommu_priv_get(dev)) { 539e86d1aa8SWill Deacon dev_iommu_priv_set(dev, qcom_iommu); 540e86d1aa8SWill Deacon } else { 541e86d1aa8SWill Deacon /* make sure devices iommus dt node isn't referring to 542e86d1aa8SWill Deacon * multiple different iommu devices. Multiple context 543e86d1aa8SWill Deacon * banks are ok, but multiple devices are not: 544e86d1aa8SWill Deacon */ 545e2eae099SYu Kuai if (WARN_ON(qcom_iommu != dev_iommu_priv_get(dev))) { 546e2eae099SYu Kuai put_device(&iommu_pdev->dev); 547e86d1aa8SWill Deacon return -EINVAL; 548e86d1aa8SWill Deacon } 549e2eae099SYu Kuai } 550e86d1aa8SWill Deacon 551e86d1aa8SWill Deacon return iommu_fwspec_add_ids(dev, &asid, 1); 552e86d1aa8SWill Deacon } 553e86d1aa8SWill Deacon 554e86d1aa8SWill Deacon static const struct iommu_ops qcom_iommu_ops = { 555e86d1aa8SWill Deacon .capable = qcom_iommu_capable, 556e86d1aa8SWill Deacon .domain_alloc = qcom_iommu_domain_alloc, 5579a630a4bSLu Baolu .probe_device = qcom_iommu_probe_device, 5589a630a4bSLu Baolu .device_group = generic_device_group, 5599a630a4bSLu Baolu .of_xlate = qcom_iommu_of_xlate, 5609a630a4bSLu Baolu .pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M, 5619a630a4bSLu Baolu .default_domain_ops = &(const struct iommu_domain_ops) { 562e86d1aa8SWill Deacon .attach_dev = qcom_iommu_attach_dev, 563fa8ce574SRobin Murphy .map_pages = qcom_iommu_map, 564fa8ce574SRobin Murphy .unmap_pages = qcom_iommu_unmap, 565e86d1aa8SWill Deacon .flush_iotlb_all = qcom_iommu_flush_iotlb_all, 566e86d1aa8SWill Deacon .iotlb_sync = qcom_iommu_iotlb_sync, 567e86d1aa8SWill Deacon .iova_to_phys = qcom_iommu_iova_to_phys, 5689a630a4bSLu Baolu .free = qcom_iommu_domain_free, 5699a630a4bSLu Baolu } 570e86d1aa8SWill Deacon }; 571e86d1aa8SWill Deacon 572e86d1aa8SWill Deacon static int qcom_iommu_sec_ptbl_init(struct device *dev) 573e86d1aa8SWill Deacon { 574e86d1aa8SWill Deacon size_t psize = 0; 575e86d1aa8SWill Deacon unsigned int spare = 0; 576e86d1aa8SWill Deacon void *cpu_addr; 577e86d1aa8SWill Deacon dma_addr_t paddr; 578e86d1aa8SWill Deacon unsigned long attrs; 579e86d1aa8SWill Deacon static bool allocated = false; 580e86d1aa8SWill Deacon int ret; 581e86d1aa8SWill Deacon 582e86d1aa8SWill Deacon if (allocated) 583e86d1aa8SWill Deacon return 0; 584e86d1aa8SWill Deacon 585e86d1aa8SWill Deacon ret = qcom_scm_iommu_secure_ptbl_size(spare, &psize); 586e86d1aa8SWill Deacon if (ret) { 587e86d1aa8SWill Deacon dev_err(dev, "failed to get iommu secure pgtable size (%d)\n", 588e86d1aa8SWill Deacon ret); 589e86d1aa8SWill Deacon return ret; 590e86d1aa8SWill Deacon } 591e86d1aa8SWill Deacon 592e86d1aa8SWill Deacon dev_info(dev, "iommu sec: pgtable size: %zu\n", psize); 593e86d1aa8SWill Deacon 594e86d1aa8SWill Deacon attrs = DMA_ATTR_NO_KERNEL_MAPPING; 595e86d1aa8SWill Deacon 596e86d1aa8SWill Deacon cpu_addr = dma_alloc_attrs(dev, psize, &paddr, GFP_KERNEL, attrs); 597e86d1aa8SWill Deacon if (!cpu_addr) { 598e86d1aa8SWill Deacon dev_err(dev, "failed to allocate %zu bytes for pgtable\n", 599e86d1aa8SWill Deacon psize); 600e86d1aa8SWill Deacon return -ENOMEM; 601e86d1aa8SWill Deacon } 602e86d1aa8SWill Deacon 603e86d1aa8SWill Deacon ret = qcom_scm_iommu_secure_ptbl_init(paddr, psize, spare); 604e86d1aa8SWill Deacon if (ret) { 605e86d1aa8SWill Deacon dev_err(dev, "failed to init iommu pgtable (%d)\n", ret); 606e86d1aa8SWill Deacon goto free_mem; 607e86d1aa8SWill Deacon } 608e86d1aa8SWill Deacon 609e86d1aa8SWill Deacon allocated = true; 610e86d1aa8SWill Deacon return 0; 611e86d1aa8SWill Deacon 612e86d1aa8SWill Deacon free_mem: 613e86d1aa8SWill Deacon dma_free_attrs(dev, psize, cpu_addr, paddr, attrs); 614e86d1aa8SWill Deacon return ret; 615e86d1aa8SWill Deacon } 616e86d1aa8SWill Deacon 617e86d1aa8SWill Deacon static int get_asid(const struct device_node *np) 618e86d1aa8SWill Deacon { 619e86d1aa8SWill Deacon u32 reg; 620e86d1aa8SWill Deacon 621e86d1aa8SWill Deacon /* read the "reg" property directly to get the relative address 622e86d1aa8SWill Deacon * of the context bank, and calculate the asid from that: 623e86d1aa8SWill Deacon */ 624e86d1aa8SWill Deacon if (of_property_read_u32_index(np, "reg", 0, ®)) 625e86d1aa8SWill Deacon return -ENODEV; 626e86d1aa8SWill Deacon 627e86d1aa8SWill Deacon return reg / 0x1000; /* context banks are 0x1000 apart */ 628e86d1aa8SWill Deacon } 629e86d1aa8SWill Deacon 630e86d1aa8SWill Deacon static int qcom_iommu_ctx_probe(struct platform_device *pdev) 631e86d1aa8SWill Deacon { 632e86d1aa8SWill Deacon struct qcom_iommu_ctx *ctx; 633e86d1aa8SWill Deacon struct device *dev = &pdev->dev; 634e86d1aa8SWill Deacon struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(dev->parent); 635e86d1aa8SWill Deacon struct resource *res; 636e86d1aa8SWill Deacon int ret, irq; 637e86d1aa8SWill Deacon 638e86d1aa8SWill Deacon ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL); 639e86d1aa8SWill Deacon if (!ctx) 640e86d1aa8SWill Deacon return -ENOMEM; 641e86d1aa8SWill Deacon 642e86d1aa8SWill Deacon ctx->dev = dev; 643e86d1aa8SWill Deacon platform_set_drvdata(pdev, ctx); 644e86d1aa8SWill Deacon 645e86d1aa8SWill Deacon res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 646e86d1aa8SWill Deacon ctx->base = devm_ioremap_resource(dev, res); 647e86d1aa8SWill Deacon if (IS_ERR(ctx->base)) 648e86d1aa8SWill Deacon return PTR_ERR(ctx->base); 649e86d1aa8SWill Deacon 650e86d1aa8SWill Deacon irq = platform_get_irq(pdev, 0); 651e86d1aa8SWill Deacon if (irq < 0) 652e86d1aa8SWill Deacon return -ENODEV; 653e86d1aa8SWill Deacon 654e86d1aa8SWill Deacon /* clear IRQs before registering fault handler, just in case the 655e86d1aa8SWill Deacon * boot-loader left us a surprise: 656e86d1aa8SWill Deacon */ 657e86d1aa8SWill Deacon iommu_writel(ctx, ARM_SMMU_CB_FSR, iommu_readl(ctx, ARM_SMMU_CB_FSR)); 658e86d1aa8SWill Deacon 659e86d1aa8SWill Deacon ret = devm_request_irq(dev, irq, 660e86d1aa8SWill Deacon qcom_iommu_fault, 661e86d1aa8SWill Deacon IRQF_SHARED, 662e86d1aa8SWill Deacon "qcom-iommu-fault", 663e86d1aa8SWill Deacon ctx); 664e86d1aa8SWill Deacon if (ret) { 665e86d1aa8SWill Deacon dev_err(dev, "failed to request IRQ %u\n", irq); 666e86d1aa8SWill Deacon return ret; 667e86d1aa8SWill Deacon } 668e86d1aa8SWill Deacon 669e86d1aa8SWill Deacon ret = get_asid(dev->of_node); 670e86d1aa8SWill Deacon if (ret < 0) { 671e86d1aa8SWill Deacon dev_err(dev, "missing reg property\n"); 672e86d1aa8SWill Deacon return ret; 673e86d1aa8SWill Deacon } 674e86d1aa8SWill Deacon 675e86d1aa8SWill Deacon ctx->asid = ret; 676e86d1aa8SWill Deacon 677e86d1aa8SWill Deacon dev_dbg(dev, "found asid %u\n", ctx->asid); 678e86d1aa8SWill Deacon 679e86d1aa8SWill Deacon qcom_iommu->ctxs[ctx->asid - 1] = ctx; 680e86d1aa8SWill Deacon 681e86d1aa8SWill Deacon return 0; 682e86d1aa8SWill Deacon } 683e86d1aa8SWill Deacon 68462565a77SUwe Kleine-König static void qcom_iommu_ctx_remove(struct platform_device *pdev) 685e86d1aa8SWill Deacon { 686e86d1aa8SWill Deacon struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(pdev->dev.parent); 687e86d1aa8SWill Deacon struct qcom_iommu_ctx *ctx = platform_get_drvdata(pdev); 688e86d1aa8SWill Deacon 689e86d1aa8SWill Deacon platform_set_drvdata(pdev, NULL); 690e86d1aa8SWill Deacon 691e86d1aa8SWill Deacon qcom_iommu->ctxs[ctx->asid - 1] = NULL; 692e86d1aa8SWill Deacon } 693e86d1aa8SWill Deacon 694e86d1aa8SWill Deacon static const struct of_device_id ctx_of_match[] = { 695e86d1aa8SWill Deacon { .compatible = "qcom,msm-iommu-v1-ns" }, 696e86d1aa8SWill Deacon { .compatible = "qcom,msm-iommu-v1-sec" }, 697e86d1aa8SWill Deacon { /* sentinel */ } 698e86d1aa8SWill Deacon }; 699e86d1aa8SWill Deacon 700e86d1aa8SWill Deacon static struct platform_driver qcom_iommu_ctx_driver = { 701e86d1aa8SWill Deacon .driver = { 702e86d1aa8SWill Deacon .name = "qcom-iommu-ctx", 7037aaf0b0eSKrzysztof Kozlowski .of_match_table = ctx_of_match, 704e86d1aa8SWill Deacon }, 705e86d1aa8SWill Deacon .probe = qcom_iommu_ctx_probe, 70662565a77SUwe Kleine-König .remove_new = qcom_iommu_ctx_remove, 707e86d1aa8SWill Deacon }; 708e86d1aa8SWill Deacon 709e86d1aa8SWill Deacon static bool qcom_iommu_has_secure_context(struct qcom_iommu_dev *qcom_iommu) 710e86d1aa8SWill Deacon { 711e86d1aa8SWill Deacon struct device_node *child; 712e86d1aa8SWill Deacon 713a91eb680SLiang He for_each_child_of_node(qcom_iommu->dev->of_node, child) { 714a91eb680SLiang He if (of_device_is_compatible(child, "qcom,msm-iommu-v1-sec")) { 715a91eb680SLiang He of_node_put(child); 716e86d1aa8SWill Deacon return true; 717a91eb680SLiang He } 718a91eb680SLiang He } 719e86d1aa8SWill Deacon 720e86d1aa8SWill Deacon return false; 721e86d1aa8SWill Deacon } 722e86d1aa8SWill Deacon 723e86d1aa8SWill Deacon static int qcom_iommu_device_probe(struct platform_device *pdev) 724e86d1aa8SWill Deacon { 725e86d1aa8SWill Deacon struct device_node *child; 726e86d1aa8SWill Deacon struct qcom_iommu_dev *qcom_iommu; 727e86d1aa8SWill Deacon struct device *dev = &pdev->dev; 728e86d1aa8SWill Deacon struct resource *res; 729e46b3c0dSJoerg Roedel struct clk *clk; 730e86d1aa8SWill Deacon int ret, max_asid = 0; 731e86d1aa8SWill Deacon 732e86d1aa8SWill Deacon /* find the max asid (which is 1:1 to ctx bank idx), so we know how 733e86d1aa8SWill Deacon * many child ctx devices we have: 734e86d1aa8SWill Deacon */ 735e86d1aa8SWill Deacon for_each_child_of_node(dev->of_node, child) 736e86d1aa8SWill Deacon max_asid = max(max_asid, get_asid(child)); 737e86d1aa8SWill Deacon 738e86d1aa8SWill Deacon qcom_iommu = devm_kzalloc(dev, struct_size(qcom_iommu, ctxs, max_asid), 739e86d1aa8SWill Deacon GFP_KERNEL); 740e86d1aa8SWill Deacon if (!qcom_iommu) 741e86d1aa8SWill Deacon return -ENOMEM; 742e86d1aa8SWill Deacon qcom_iommu->num_ctxs = max_asid; 743e86d1aa8SWill Deacon qcom_iommu->dev = dev; 744e86d1aa8SWill Deacon 745e86d1aa8SWill Deacon res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 746e86d1aa8SWill Deacon if (res) { 747e86d1aa8SWill Deacon qcom_iommu->local_base = devm_ioremap_resource(dev, res); 748e86d1aa8SWill Deacon if (IS_ERR(qcom_iommu->local_base)) 749e86d1aa8SWill Deacon return PTR_ERR(qcom_iommu->local_base); 750e86d1aa8SWill Deacon } 751e86d1aa8SWill Deacon 752e46b3c0dSJoerg Roedel clk = devm_clk_get(dev, "iface"); 753e46b3c0dSJoerg Roedel if (IS_ERR(clk)) { 754e86d1aa8SWill Deacon dev_err(dev, "failed to get iface clock\n"); 755e46b3c0dSJoerg Roedel return PTR_ERR(clk); 756e86d1aa8SWill Deacon } 757e46b3c0dSJoerg Roedel qcom_iommu->clks[CLK_IFACE].clk = clk; 758e86d1aa8SWill Deacon 759e46b3c0dSJoerg Roedel clk = devm_clk_get(dev, "bus"); 760e46b3c0dSJoerg Roedel if (IS_ERR(clk)) { 761e86d1aa8SWill Deacon dev_err(dev, "failed to get bus clock\n"); 762e46b3c0dSJoerg Roedel return PTR_ERR(clk); 763e86d1aa8SWill Deacon } 764e46b3c0dSJoerg Roedel qcom_iommu->clks[CLK_BUS].clk = clk; 765e46b3c0dSJoerg Roedel 766e46b3c0dSJoerg Roedel clk = devm_clk_get_optional(dev, "tbu"); 767e46b3c0dSJoerg Roedel if (IS_ERR(clk)) { 768e46b3c0dSJoerg Roedel dev_err(dev, "failed to get tbu clock\n"); 769e46b3c0dSJoerg Roedel return PTR_ERR(clk); 770e46b3c0dSJoerg Roedel } 771e46b3c0dSJoerg Roedel qcom_iommu->clks[CLK_TBU].clk = clk; 772e86d1aa8SWill Deacon 773e86d1aa8SWill Deacon if (of_property_read_u32(dev->of_node, "qcom,iommu-secure-id", 774e86d1aa8SWill Deacon &qcom_iommu->sec_id)) { 775e86d1aa8SWill Deacon dev_err(dev, "missing qcom,iommu-secure-id property\n"); 776e86d1aa8SWill Deacon return -ENODEV; 777e86d1aa8SWill Deacon } 778e86d1aa8SWill Deacon 779e86d1aa8SWill Deacon if (qcom_iommu_has_secure_context(qcom_iommu)) { 780e86d1aa8SWill Deacon ret = qcom_iommu_sec_ptbl_init(dev); 781e86d1aa8SWill Deacon if (ret) { 782e86d1aa8SWill Deacon dev_err(dev, "cannot init secure pg table(%d)\n", ret); 783e86d1aa8SWill Deacon return ret; 784e86d1aa8SWill Deacon } 785e86d1aa8SWill Deacon } 786e86d1aa8SWill Deacon 787e86d1aa8SWill Deacon platform_set_drvdata(pdev, qcom_iommu); 788e86d1aa8SWill Deacon 789e86d1aa8SWill Deacon pm_runtime_enable(dev); 790e86d1aa8SWill Deacon 791e86d1aa8SWill Deacon /* register context bank devices, which are child nodes: */ 792e86d1aa8SWill Deacon ret = devm_of_platform_populate(dev); 793e86d1aa8SWill Deacon if (ret) { 794e86d1aa8SWill Deacon dev_err(dev, "Failed to populate iommu contexts\n"); 79593665e02SMiaoqian Lin goto err_pm_disable; 796e86d1aa8SWill Deacon } 797e86d1aa8SWill Deacon 798e86d1aa8SWill Deacon ret = iommu_device_sysfs_add(&qcom_iommu->iommu, dev, NULL, 799e86d1aa8SWill Deacon dev_name(dev)); 800e86d1aa8SWill Deacon if (ret) { 801e86d1aa8SWill Deacon dev_err(dev, "Failed to register iommu in sysfs\n"); 80293665e02SMiaoqian Lin goto err_pm_disable; 803e86d1aa8SWill Deacon } 804e86d1aa8SWill Deacon 8052d471b20SRobin Murphy ret = iommu_device_register(&qcom_iommu->iommu, &qcom_iommu_ops, dev); 806e86d1aa8SWill Deacon if (ret) { 807e86d1aa8SWill Deacon dev_err(dev, "Failed to register iommu\n"); 80893665e02SMiaoqian Lin goto err_pm_disable; 809e86d1aa8SWill Deacon } 810e86d1aa8SWill Deacon 811e86d1aa8SWill Deacon if (qcom_iommu->local_base) { 812e86d1aa8SWill Deacon pm_runtime_get_sync(dev); 813e86d1aa8SWill Deacon writel_relaxed(0xffffffff, qcom_iommu->local_base + SMMU_INTR_SEL_NS); 814e86d1aa8SWill Deacon pm_runtime_put_sync(dev); 815e86d1aa8SWill Deacon } 816e86d1aa8SWill Deacon 817e86d1aa8SWill Deacon return 0; 81893665e02SMiaoqian Lin 81993665e02SMiaoqian Lin err_pm_disable: 82093665e02SMiaoqian Lin pm_runtime_disable(dev); 82193665e02SMiaoqian Lin return ret; 822e86d1aa8SWill Deacon } 823e86d1aa8SWill Deacon 82462565a77SUwe Kleine-König static void qcom_iommu_device_remove(struct platform_device *pdev) 825e86d1aa8SWill Deacon { 826e86d1aa8SWill Deacon struct qcom_iommu_dev *qcom_iommu = platform_get_drvdata(pdev); 827e86d1aa8SWill Deacon 828e86d1aa8SWill Deacon pm_runtime_force_suspend(&pdev->dev); 829e86d1aa8SWill Deacon platform_set_drvdata(pdev, NULL); 830e86d1aa8SWill Deacon iommu_device_sysfs_remove(&qcom_iommu->iommu); 831e86d1aa8SWill Deacon iommu_device_unregister(&qcom_iommu->iommu); 832e86d1aa8SWill Deacon } 833e86d1aa8SWill Deacon 834e86d1aa8SWill Deacon static int __maybe_unused qcom_iommu_resume(struct device *dev) 835e86d1aa8SWill Deacon { 836e86d1aa8SWill Deacon struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(dev); 837e86d1aa8SWill Deacon 838e46b3c0dSJoerg Roedel return clk_bulk_prepare_enable(CLK_NUM, qcom_iommu->clks); 839e86d1aa8SWill Deacon } 840e86d1aa8SWill Deacon 841e86d1aa8SWill Deacon static int __maybe_unused qcom_iommu_suspend(struct device *dev) 842e86d1aa8SWill Deacon { 843e86d1aa8SWill Deacon struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(dev); 844e86d1aa8SWill Deacon 845e46b3c0dSJoerg Roedel clk_bulk_disable_unprepare(CLK_NUM, qcom_iommu->clks); 846e86d1aa8SWill Deacon 847e86d1aa8SWill Deacon return 0; 848e86d1aa8SWill Deacon } 849e86d1aa8SWill Deacon 850e86d1aa8SWill Deacon static const struct dev_pm_ops qcom_iommu_pm_ops = { 851e86d1aa8SWill Deacon SET_RUNTIME_PM_OPS(qcom_iommu_suspend, qcom_iommu_resume, NULL) 852e86d1aa8SWill Deacon SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 853e86d1aa8SWill Deacon pm_runtime_force_resume) 854e86d1aa8SWill Deacon }; 855e86d1aa8SWill Deacon 856e86d1aa8SWill Deacon static const struct of_device_id qcom_iommu_of_match[] = { 857e86d1aa8SWill Deacon { .compatible = "qcom,msm-iommu-v1" }, 858e86d1aa8SWill Deacon { /* sentinel */ } 859e86d1aa8SWill Deacon }; 860e86d1aa8SWill Deacon 861e86d1aa8SWill Deacon static struct platform_driver qcom_iommu_driver = { 862e86d1aa8SWill Deacon .driver = { 863e86d1aa8SWill Deacon .name = "qcom-iommu", 8647aaf0b0eSKrzysztof Kozlowski .of_match_table = qcom_iommu_of_match, 865e86d1aa8SWill Deacon .pm = &qcom_iommu_pm_ops, 866e86d1aa8SWill Deacon }, 867e86d1aa8SWill Deacon .probe = qcom_iommu_device_probe, 86862565a77SUwe Kleine-König .remove_new = qcom_iommu_device_remove, 869e86d1aa8SWill Deacon }; 870e86d1aa8SWill Deacon 871e86d1aa8SWill Deacon static int __init qcom_iommu_init(void) 872e86d1aa8SWill Deacon { 873e86d1aa8SWill Deacon int ret; 874e86d1aa8SWill Deacon 875e86d1aa8SWill Deacon ret = platform_driver_register(&qcom_iommu_ctx_driver); 876e86d1aa8SWill Deacon if (ret) 877e86d1aa8SWill Deacon return ret; 878e86d1aa8SWill Deacon 879e86d1aa8SWill Deacon ret = platform_driver_register(&qcom_iommu_driver); 880e86d1aa8SWill Deacon if (ret) 881e86d1aa8SWill Deacon platform_driver_unregister(&qcom_iommu_ctx_driver); 882e86d1aa8SWill Deacon 883e86d1aa8SWill Deacon return ret; 884e86d1aa8SWill Deacon } 885e86d1aa8SWill Deacon device_initcall(qcom_iommu_init); 886