xref: /openbmc/linux/drivers/iommu/arm/arm-smmu-v3/arm-smmu-v3.h (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1e881e783SJean-Philippe Brucker /* SPDX-License-Identifier: GPL-2.0-only */
2e881e783SJean-Philippe Brucker /*
3e881e783SJean-Philippe Brucker  * IOMMU API for ARM architected SMMUv3 implementations.
4e881e783SJean-Philippe Brucker  *
5e881e783SJean-Philippe Brucker  * Copyright (C) 2015 ARM Limited
6e881e783SJean-Philippe Brucker  */
7e881e783SJean-Philippe Brucker 
8e881e783SJean-Philippe Brucker #ifndef _ARM_SMMU_V3_H
9e881e783SJean-Philippe Brucker #define _ARM_SMMU_V3_H
10e881e783SJean-Philippe Brucker 
11e881e783SJean-Philippe Brucker #include <linux/bitfield.h>
12e881e783SJean-Philippe Brucker #include <linux/iommu.h>
13e881e783SJean-Philippe Brucker #include <linux/kernel.h>
14e881e783SJean-Philippe Brucker #include <linux/mmzone.h>
15e881e783SJean-Philippe Brucker #include <linux/sizes.h>
16e881e783SJean-Philippe Brucker 
17e881e783SJean-Philippe Brucker /* MMIO registers */
18e881e783SJean-Philippe Brucker #define ARM_SMMU_IDR0			0x0
19e881e783SJean-Philippe Brucker #define IDR0_ST_LVL			GENMASK(28, 27)
20e881e783SJean-Philippe Brucker #define IDR0_ST_LVL_2LVL		1
21e881e783SJean-Philippe Brucker #define IDR0_STALL_MODEL		GENMASK(25, 24)
22e881e783SJean-Philippe Brucker #define IDR0_STALL_MODEL_STALL		0
23e881e783SJean-Philippe Brucker #define IDR0_STALL_MODEL_FORCE		2
24e881e783SJean-Philippe Brucker #define IDR0_TTENDIAN			GENMASK(22, 21)
25e881e783SJean-Philippe Brucker #define IDR0_TTENDIAN_MIXED		0
26e881e783SJean-Philippe Brucker #define IDR0_TTENDIAN_LE		2
27e881e783SJean-Philippe Brucker #define IDR0_TTENDIAN_BE		3
28e881e783SJean-Philippe Brucker #define IDR0_CD2L			(1 << 19)
29e881e783SJean-Philippe Brucker #define IDR0_VMID16			(1 << 18)
30e881e783SJean-Philippe Brucker #define IDR0_PRI			(1 << 16)
31e881e783SJean-Philippe Brucker #define IDR0_SEV			(1 << 14)
32e881e783SJean-Philippe Brucker #define IDR0_MSI			(1 << 13)
33e881e783SJean-Philippe Brucker #define IDR0_ASID16			(1 << 12)
34e881e783SJean-Philippe Brucker #define IDR0_ATS			(1 << 10)
35e881e783SJean-Philippe Brucker #define IDR0_HYP			(1 << 9)
36e881e783SJean-Philippe Brucker #define IDR0_COHACC			(1 << 4)
37e881e783SJean-Philippe Brucker #define IDR0_TTF			GENMASK(3, 2)
38e881e783SJean-Philippe Brucker #define IDR0_TTF_AARCH64		2
39e881e783SJean-Philippe Brucker #define IDR0_TTF_AARCH32_64		3
40e881e783SJean-Philippe Brucker #define IDR0_S1P			(1 << 1)
41e881e783SJean-Philippe Brucker #define IDR0_S2P			(1 << 0)
42e881e783SJean-Philippe Brucker 
43e881e783SJean-Philippe Brucker #define ARM_SMMU_IDR1			0x4
44e881e783SJean-Philippe Brucker #define IDR1_TABLES_PRESET		(1 << 30)
45e881e783SJean-Philippe Brucker #define IDR1_QUEUES_PRESET		(1 << 29)
46e881e783SJean-Philippe Brucker #define IDR1_REL			(1 << 28)
47e881e783SJean-Philippe Brucker #define IDR1_CMDQS			GENMASK(25, 21)
48e881e783SJean-Philippe Brucker #define IDR1_EVTQS			GENMASK(20, 16)
49e881e783SJean-Philippe Brucker #define IDR1_PRIQS			GENMASK(15, 11)
50e881e783SJean-Philippe Brucker #define IDR1_SSIDSIZE			GENMASK(10, 6)
51e881e783SJean-Philippe Brucker #define IDR1_SIDSIZE			GENMASK(5, 0)
52e881e783SJean-Philippe Brucker 
53e881e783SJean-Philippe Brucker #define ARM_SMMU_IDR3			0xc
54e881e783SJean-Philippe Brucker #define IDR3_RIL			(1 << 10)
55e881e783SJean-Philippe Brucker 
56e881e783SJean-Philippe Brucker #define ARM_SMMU_IDR5			0x14
57e881e783SJean-Philippe Brucker #define IDR5_STALL_MAX			GENMASK(31, 16)
58e881e783SJean-Philippe Brucker #define IDR5_GRAN64K			(1 << 6)
59e881e783SJean-Philippe Brucker #define IDR5_GRAN16K			(1 << 5)
60e881e783SJean-Philippe Brucker #define IDR5_GRAN4K			(1 << 4)
61e881e783SJean-Philippe Brucker #define IDR5_OAS			GENMASK(2, 0)
62e881e783SJean-Philippe Brucker #define IDR5_OAS_32_BIT			0
63e881e783SJean-Philippe Brucker #define IDR5_OAS_36_BIT			1
64e881e783SJean-Philippe Brucker #define IDR5_OAS_40_BIT			2
65e881e783SJean-Philippe Brucker #define IDR5_OAS_42_BIT			3
66e881e783SJean-Philippe Brucker #define IDR5_OAS_44_BIT			4
67e881e783SJean-Philippe Brucker #define IDR5_OAS_48_BIT			5
68e881e783SJean-Philippe Brucker #define IDR5_OAS_52_BIT			6
69e881e783SJean-Philippe Brucker #define IDR5_VAX			GENMASK(11, 10)
70e881e783SJean-Philippe Brucker #define IDR5_VAX_52_BIT			1
71e881e783SJean-Philippe Brucker 
72f322e8afSRobin Murphy #define ARM_SMMU_IIDR			0x18
73f322e8afSRobin Murphy #define IIDR_PRODUCTID			GENMASK(31, 20)
74f322e8afSRobin Murphy #define IIDR_VARIANT			GENMASK(19, 16)
75f322e8afSRobin Murphy #define IIDR_REVISION			GENMASK(15, 12)
76f322e8afSRobin Murphy #define IIDR_IMPLEMENTER		GENMASK(11, 0)
77f322e8afSRobin Murphy 
78e881e783SJean-Philippe Brucker #define ARM_SMMU_CR0			0x20
79e881e783SJean-Philippe Brucker #define CR0_ATSCHK			(1 << 4)
80e881e783SJean-Philippe Brucker #define CR0_CMDQEN			(1 << 3)
81e881e783SJean-Philippe Brucker #define CR0_EVTQEN			(1 << 2)
82e881e783SJean-Philippe Brucker #define CR0_PRIQEN			(1 << 1)
83e881e783SJean-Philippe Brucker #define CR0_SMMUEN			(1 << 0)
84e881e783SJean-Philippe Brucker 
85e881e783SJean-Philippe Brucker #define ARM_SMMU_CR0ACK			0x24
86e881e783SJean-Philippe Brucker 
87e881e783SJean-Philippe Brucker #define ARM_SMMU_CR1			0x28
88e881e783SJean-Philippe Brucker #define CR1_TABLE_SH			GENMASK(11, 10)
89e881e783SJean-Philippe Brucker #define CR1_TABLE_OC			GENMASK(9, 8)
90e881e783SJean-Philippe Brucker #define CR1_TABLE_IC			GENMASK(7, 6)
91e881e783SJean-Philippe Brucker #define CR1_QUEUE_SH			GENMASK(5, 4)
92e881e783SJean-Philippe Brucker #define CR1_QUEUE_OC			GENMASK(3, 2)
93e881e783SJean-Philippe Brucker #define CR1_QUEUE_IC			GENMASK(1, 0)
94e881e783SJean-Philippe Brucker /* CR1 cacheability fields don't quite follow the usual TCR-style encoding */
95e881e783SJean-Philippe Brucker #define CR1_CACHE_NC			0
96e881e783SJean-Philippe Brucker #define CR1_CACHE_WB			1
97e881e783SJean-Philippe Brucker #define CR1_CACHE_WT			2
98e881e783SJean-Philippe Brucker 
99e881e783SJean-Philippe Brucker #define ARM_SMMU_CR2			0x2c
100e881e783SJean-Philippe Brucker #define CR2_PTM				(1 << 2)
101e881e783SJean-Philippe Brucker #define CR2_RECINVSID			(1 << 1)
102e881e783SJean-Philippe Brucker #define CR2_E2H				(1 << 0)
103e881e783SJean-Philippe Brucker 
104e881e783SJean-Philippe Brucker #define ARM_SMMU_GBPA			0x44
105e881e783SJean-Philippe Brucker #define GBPA_UPDATE			(1 << 31)
106e881e783SJean-Philippe Brucker #define GBPA_ABORT			(1 << 20)
107e881e783SJean-Philippe Brucker 
108e881e783SJean-Philippe Brucker #define ARM_SMMU_IRQ_CTRL		0x50
109e881e783SJean-Philippe Brucker #define IRQ_CTRL_EVTQ_IRQEN		(1 << 2)
110e881e783SJean-Philippe Brucker #define IRQ_CTRL_PRIQ_IRQEN		(1 << 1)
111e881e783SJean-Philippe Brucker #define IRQ_CTRL_GERROR_IRQEN		(1 << 0)
112e881e783SJean-Philippe Brucker 
113e881e783SJean-Philippe Brucker #define ARM_SMMU_IRQ_CTRLACK		0x54
114e881e783SJean-Philippe Brucker 
115e881e783SJean-Philippe Brucker #define ARM_SMMU_GERROR			0x60
116e881e783SJean-Philippe Brucker #define GERROR_SFM_ERR			(1 << 8)
117e881e783SJean-Philippe Brucker #define GERROR_MSI_GERROR_ABT_ERR	(1 << 7)
118e881e783SJean-Philippe Brucker #define GERROR_MSI_PRIQ_ABT_ERR		(1 << 6)
119e881e783SJean-Philippe Brucker #define GERROR_MSI_EVTQ_ABT_ERR		(1 << 5)
120e881e783SJean-Philippe Brucker #define GERROR_MSI_CMDQ_ABT_ERR		(1 << 4)
121e881e783SJean-Philippe Brucker #define GERROR_PRIQ_ABT_ERR		(1 << 3)
122e881e783SJean-Philippe Brucker #define GERROR_EVTQ_ABT_ERR		(1 << 2)
123e881e783SJean-Philippe Brucker #define GERROR_CMDQ_ERR			(1 << 0)
124655c447cSZhen Lei #define GERROR_ERR_MASK			0x1fd
125e881e783SJean-Philippe Brucker 
126e881e783SJean-Philippe Brucker #define ARM_SMMU_GERRORN		0x64
127e881e783SJean-Philippe Brucker 
128e881e783SJean-Philippe Brucker #define ARM_SMMU_GERROR_IRQ_CFG0	0x68
129e881e783SJean-Philippe Brucker #define ARM_SMMU_GERROR_IRQ_CFG1	0x70
130e881e783SJean-Philippe Brucker #define ARM_SMMU_GERROR_IRQ_CFG2	0x74
131e881e783SJean-Philippe Brucker 
132e881e783SJean-Philippe Brucker #define ARM_SMMU_STRTAB_BASE		0x80
133e881e783SJean-Philippe Brucker #define STRTAB_BASE_RA			(1UL << 62)
134e881e783SJean-Philippe Brucker #define STRTAB_BASE_ADDR_MASK		GENMASK_ULL(51, 6)
135e881e783SJean-Philippe Brucker 
136e881e783SJean-Philippe Brucker #define ARM_SMMU_STRTAB_BASE_CFG	0x88
137e881e783SJean-Philippe Brucker #define STRTAB_BASE_CFG_FMT		GENMASK(17, 16)
138e881e783SJean-Philippe Brucker #define STRTAB_BASE_CFG_FMT_LINEAR	0
139e881e783SJean-Philippe Brucker #define STRTAB_BASE_CFG_FMT_2LVL	1
140e881e783SJean-Philippe Brucker #define STRTAB_BASE_CFG_SPLIT		GENMASK(10, 6)
141e881e783SJean-Philippe Brucker #define STRTAB_BASE_CFG_LOG2SIZE	GENMASK(5, 0)
142e881e783SJean-Philippe Brucker 
143e881e783SJean-Philippe Brucker #define ARM_SMMU_CMDQ_BASE		0x90
144e881e783SJean-Philippe Brucker #define ARM_SMMU_CMDQ_PROD		0x98
145e881e783SJean-Philippe Brucker #define ARM_SMMU_CMDQ_CONS		0x9c
146e881e783SJean-Philippe Brucker 
147e881e783SJean-Philippe Brucker #define ARM_SMMU_EVTQ_BASE		0xa0
14886d2d921SRobin Murphy #define ARM_SMMU_EVTQ_PROD		0xa8
14986d2d921SRobin Murphy #define ARM_SMMU_EVTQ_CONS		0xac
150e881e783SJean-Philippe Brucker #define ARM_SMMU_EVTQ_IRQ_CFG0		0xb0
151e881e783SJean-Philippe Brucker #define ARM_SMMU_EVTQ_IRQ_CFG1		0xb8
152e881e783SJean-Philippe Brucker #define ARM_SMMU_EVTQ_IRQ_CFG2		0xbc
153e881e783SJean-Philippe Brucker 
154e881e783SJean-Philippe Brucker #define ARM_SMMU_PRIQ_BASE		0xc0
15586d2d921SRobin Murphy #define ARM_SMMU_PRIQ_PROD		0xc8
15686d2d921SRobin Murphy #define ARM_SMMU_PRIQ_CONS		0xcc
157e881e783SJean-Philippe Brucker #define ARM_SMMU_PRIQ_IRQ_CFG0		0xd0
158e881e783SJean-Philippe Brucker #define ARM_SMMU_PRIQ_IRQ_CFG1		0xd8
159e881e783SJean-Philippe Brucker #define ARM_SMMU_PRIQ_IRQ_CFG2		0xdc
160e881e783SJean-Philippe Brucker 
161e881e783SJean-Philippe Brucker #define ARM_SMMU_REG_SZ			0xe00
162e881e783SJean-Philippe Brucker 
163e881e783SJean-Philippe Brucker /* Common MSI config fields */
164e881e783SJean-Philippe Brucker #define MSI_CFG0_ADDR_MASK		GENMASK_ULL(51, 2)
165e881e783SJean-Philippe Brucker #define MSI_CFG2_SH			GENMASK(5, 4)
166e881e783SJean-Philippe Brucker #define MSI_CFG2_MEMATTR		GENMASK(3, 0)
167e881e783SJean-Philippe Brucker 
168e881e783SJean-Philippe Brucker /* Common memory attribute values */
169e881e783SJean-Philippe Brucker #define ARM_SMMU_SH_NSH			0
170e881e783SJean-Philippe Brucker #define ARM_SMMU_SH_OSH			2
171e881e783SJean-Philippe Brucker #define ARM_SMMU_SH_ISH			3
172e881e783SJean-Philippe Brucker #define ARM_SMMU_MEMATTR_DEVICE_nGnRE	0x1
173e881e783SJean-Philippe Brucker #define ARM_SMMU_MEMATTR_OIWB		0xf
174e881e783SJean-Philippe Brucker 
175e881e783SJean-Philippe Brucker #define Q_IDX(llq, p)			((p) & ((1 << (llq)->max_n_shift) - 1))
176e881e783SJean-Philippe Brucker #define Q_WRP(llq, p)			((p) & (1 << (llq)->max_n_shift))
177e881e783SJean-Philippe Brucker #define Q_OVERFLOW_FLAG			(1U << 31)
178e881e783SJean-Philippe Brucker #define Q_OVF(p)			((p) & Q_OVERFLOW_FLAG)
179e881e783SJean-Philippe Brucker #define Q_ENT(q, p)			((q)->base +			\
180e881e783SJean-Philippe Brucker 					 Q_IDX(&((q)->llq), p) *	\
181e881e783SJean-Philippe Brucker 					 (q)->ent_dwords)
182e881e783SJean-Philippe Brucker 
183e881e783SJean-Philippe Brucker #define Q_BASE_RWA			(1UL << 62)
184e881e783SJean-Philippe Brucker #define Q_BASE_ADDR_MASK		GENMASK_ULL(51, 5)
185e881e783SJean-Philippe Brucker #define Q_BASE_LOG2SIZE			GENMASK(4, 0)
186e881e783SJean-Philippe Brucker 
187e881e783SJean-Philippe Brucker /* Ensure DMA allocations are naturally aligned */
188e881e783SJean-Philippe Brucker #ifdef CONFIG_CMA_ALIGNMENT
189e881e783SJean-Philippe Brucker #define Q_MAX_SZ_SHIFT			(PAGE_SHIFT + CONFIG_CMA_ALIGNMENT)
190e881e783SJean-Philippe Brucker #else
19123baf831SKirill A. Shutemov #define Q_MAX_SZ_SHIFT			(PAGE_SHIFT + MAX_ORDER)
192e881e783SJean-Philippe Brucker #endif
193e881e783SJean-Philippe Brucker 
194e881e783SJean-Philippe Brucker /*
195e881e783SJean-Philippe Brucker  * Stream table.
196e881e783SJean-Philippe Brucker  *
197e881e783SJean-Philippe Brucker  * Linear: Enough to cover 1 << IDR1.SIDSIZE entries
198e881e783SJean-Philippe Brucker  * 2lvl: 128k L1 entries,
199e881e783SJean-Philippe Brucker  *       256 lazy entries per table (each table covers a PCI bus)
200e881e783SJean-Philippe Brucker  */
201e881e783SJean-Philippe Brucker #define STRTAB_L1_SZ_SHIFT		20
202e881e783SJean-Philippe Brucker #define STRTAB_SPLIT			8
203e881e783SJean-Philippe Brucker 
204e881e783SJean-Philippe Brucker #define STRTAB_L1_DESC_DWORDS		1
205e881e783SJean-Philippe Brucker #define STRTAB_L1_DESC_SPAN		GENMASK_ULL(4, 0)
206e881e783SJean-Philippe Brucker #define STRTAB_L1_DESC_L2PTR_MASK	GENMASK_ULL(51, 6)
207e881e783SJean-Philippe Brucker 
208e881e783SJean-Philippe Brucker #define STRTAB_STE_DWORDS		8
209e881e783SJean-Philippe Brucker #define STRTAB_STE_0_V			(1UL << 0)
210e881e783SJean-Philippe Brucker #define STRTAB_STE_0_CFG		GENMASK_ULL(3, 1)
211e881e783SJean-Philippe Brucker #define STRTAB_STE_0_CFG_ABORT		0
212e881e783SJean-Philippe Brucker #define STRTAB_STE_0_CFG_BYPASS		4
213e881e783SJean-Philippe Brucker #define STRTAB_STE_0_CFG_S1_TRANS	5
214e881e783SJean-Philippe Brucker #define STRTAB_STE_0_CFG_S2_TRANS	6
215e881e783SJean-Philippe Brucker 
216e881e783SJean-Philippe Brucker #define STRTAB_STE_0_S1FMT		GENMASK_ULL(5, 4)
217e881e783SJean-Philippe Brucker #define STRTAB_STE_0_S1FMT_LINEAR	0
218e881e783SJean-Philippe Brucker #define STRTAB_STE_0_S1FMT_64K_L2	2
219e881e783SJean-Philippe Brucker #define STRTAB_STE_0_S1CTXPTR_MASK	GENMASK_ULL(51, 6)
220e881e783SJean-Philippe Brucker #define STRTAB_STE_0_S1CDMAX		GENMASK_ULL(63, 59)
221e881e783SJean-Philippe Brucker 
222e881e783SJean-Philippe Brucker #define STRTAB_STE_1_S1DSS		GENMASK_ULL(1, 0)
223e881e783SJean-Philippe Brucker #define STRTAB_STE_1_S1DSS_TERMINATE	0x0
224e881e783SJean-Philippe Brucker #define STRTAB_STE_1_S1DSS_BYPASS	0x1
225e881e783SJean-Philippe Brucker #define STRTAB_STE_1_S1DSS_SSID0	0x2
226e881e783SJean-Philippe Brucker 
227e881e783SJean-Philippe Brucker #define STRTAB_STE_1_S1C_CACHE_NC	0UL
228e881e783SJean-Philippe Brucker #define STRTAB_STE_1_S1C_CACHE_WBRA	1UL
229e881e783SJean-Philippe Brucker #define STRTAB_STE_1_S1C_CACHE_WT	2UL
230e881e783SJean-Philippe Brucker #define STRTAB_STE_1_S1C_CACHE_WB	3UL
231e881e783SJean-Philippe Brucker #define STRTAB_STE_1_S1CIR		GENMASK_ULL(3, 2)
232e881e783SJean-Philippe Brucker #define STRTAB_STE_1_S1COR		GENMASK_ULL(5, 4)
233e881e783SJean-Philippe Brucker #define STRTAB_STE_1_S1CSH		GENMASK_ULL(7, 6)
234e881e783SJean-Philippe Brucker 
235e881e783SJean-Philippe Brucker #define STRTAB_STE_1_S1STALLD		(1UL << 27)
236e881e783SJean-Philippe Brucker 
237e881e783SJean-Philippe Brucker #define STRTAB_STE_1_EATS		GENMASK_ULL(29, 28)
238e881e783SJean-Philippe Brucker #define STRTAB_STE_1_EATS_ABT		0UL
239e881e783SJean-Philippe Brucker #define STRTAB_STE_1_EATS_TRANS		1UL
240e881e783SJean-Philippe Brucker #define STRTAB_STE_1_EATS_S1CHK		2UL
241e881e783SJean-Philippe Brucker 
242e881e783SJean-Philippe Brucker #define STRTAB_STE_1_STRW		GENMASK_ULL(31, 30)
243e881e783SJean-Philippe Brucker #define STRTAB_STE_1_STRW_NSEL1		0UL
244e881e783SJean-Philippe Brucker #define STRTAB_STE_1_STRW_EL2		2UL
245e881e783SJean-Philippe Brucker 
246e881e783SJean-Philippe Brucker #define STRTAB_STE_1_SHCFG		GENMASK_ULL(45, 44)
247e881e783SJean-Philippe Brucker #define STRTAB_STE_1_SHCFG_INCOMING	1UL
248e881e783SJean-Philippe Brucker 
249e881e783SJean-Philippe Brucker #define STRTAB_STE_2_S2VMID		GENMASK_ULL(15, 0)
250e881e783SJean-Philippe Brucker #define STRTAB_STE_2_VTCR		GENMASK_ULL(50, 32)
251e881e783SJean-Philippe Brucker #define STRTAB_STE_2_VTCR_S2T0SZ	GENMASK_ULL(5, 0)
252e881e783SJean-Philippe Brucker #define STRTAB_STE_2_VTCR_S2SL0		GENMASK_ULL(7, 6)
253e881e783SJean-Philippe Brucker #define STRTAB_STE_2_VTCR_S2IR0		GENMASK_ULL(9, 8)
254e881e783SJean-Philippe Brucker #define STRTAB_STE_2_VTCR_S2OR0		GENMASK_ULL(11, 10)
255e881e783SJean-Philippe Brucker #define STRTAB_STE_2_VTCR_S2SH0		GENMASK_ULL(13, 12)
256e881e783SJean-Philippe Brucker #define STRTAB_STE_2_VTCR_S2TG		GENMASK_ULL(15, 14)
257e881e783SJean-Philippe Brucker #define STRTAB_STE_2_VTCR_S2PS		GENMASK_ULL(18, 16)
258e881e783SJean-Philippe Brucker #define STRTAB_STE_2_S2AA64		(1UL << 51)
259e881e783SJean-Philippe Brucker #define STRTAB_STE_2_S2ENDI		(1UL << 52)
260e881e783SJean-Philippe Brucker #define STRTAB_STE_2_S2PTW		(1UL << 54)
261e881e783SJean-Philippe Brucker #define STRTAB_STE_2_S2R		(1UL << 58)
262e881e783SJean-Philippe Brucker 
263e881e783SJean-Philippe Brucker #define STRTAB_STE_3_S2TTB_MASK		GENMASK_ULL(51, 4)
264e881e783SJean-Philippe Brucker 
265e881e783SJean-Philippe Brucker /*
266e881e783SJean-Philippe Brucker  * Context descriptors.
267e881e783SJean-Philippe Brucker  *
268e881e783SJean-Philippe Brucker  * Linear: when less than 1024 SSIDs are supported
269e881e783SJean-Philippe Brucker  * 2lvl: at most 1024 L1 entries,
270e881e783SJean-Philippe Brucker  *       1024 lazy entries per table.
271e881e783SJean-Philippe Brucker  */
272e881e783SJean-Philippe Brucker #define CTXDESC_SPLIT			10
273e881e783SJean-Philippe Brucker #define CTXDESC_L2_ENTRIES		(1 << CTXDESC_SPLIT)
274e881e783SJean-Philippe Brucker 
275e881e783SJean-Philippe Brucker #define CTXDESC_L1_DESC_DWORDS		1
276e881e783SJean-Philippe Brucker #define CTXDESC_L1_DESC_V		(1UL << 0)
277e881e783SJean-Philippe Brucker #define CTXDESC_L1_DESC_L2PTR_MASK	GENMASK_ULL(51, 12)
278e881e783SJean-Philippe Brucker 
279e881e783SJean-Philippe Brucker #define CTXDESC_CD_DWORDS		8
280e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_TCR_T0SZ		GENMASK_ULL(5, 0)
281e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_TCR_TG0		GENMASK_ULL(7, 6)
282e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_TCR_IRGN0		GENMASK_ULL(9, 8)
283e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_TCR_ORGN0		GENMASK_ULL(11, 10)
284e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_TCR_SH0		GENMASK_ULL(13, 12)
285e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_TCR_EPD0		(1ULL << 14)
286e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_TCR_EPD1		(1ULL << 30)
287e881e783SJean-Philippe Brucker 
288e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_ENDI		(1UL << 15)
289e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_V			(1UL << 31)
290e881e783SJean-Philippe Brucker 
291e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_TCR_IPS		GENMASK_ULL(34, 32)
292e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_TCR_TBI0		(1ULL << 38)
293e881e783SJean-Philippe Brucker 
294e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_AA64		(1UL << 41)
295e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_S			(1UL << 44)
296e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_R			(1UL << 45)
297e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_A			(1UL << 46)
298e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_ASET		(1UL << 47)
299e881e783SJean-Philippe Brucker #define CTXDESC_CD_0_ASID		GENMASK_ULL(63, 48)
300e881e783SJean-Philippe Brucker 
301e881e783SJean-Philippe Brucker #define CTXDESC_CD_1_TTB0_MASK		GENMASK_ULL(51, 4)
302e881e783SJean-Philippe Brucker 
303e881e783SJean-Philippe Brucker /*
304e881e783SJean-Philippe Brucker  * When the SMMU only supports linear context descriptor tables, pick a
305e881e783SJean-Philippe Brucker  * reasonable size limit (64kB).
306e881e783SJean-Philippe Brucker  */
307e881e783SJean-Philippe Brucker #define CTXDESC_LINEAR_CDMAX		ilog2(SZ_64K / (CTXDESC_CD_DWORDS << 3))
308e881e783SJean-Philippe Brucker 
309e881e783SJean-Philippe Brucker /* Command queue */
310e881e783SJean-Philippe Brucker #define CMDQ_ENT_SZ_SHIFT		4
311e881e783SJean-Philippe Brucker #define CMDQ_ENT_DWORDS			((1 << CMDQ_ENT_SZ_SHIFT) >> 3)
312e881e783SJean-Philippe Brucker #define CMDQ_MAX_SZ_SHIFT		(Q_MAX_SZ_SHIFT - CMDQ_ENT_SZ_SHIFT)
313e881e783SJean-Philippe Brucker 
314e881e783SJean-Philippe Brucker #define CMDQ_CONS_ERR			GENMASK(30, 24)
315e881e783SJean-Philippe Brucker #define CMDQ_ERR_CERROR_NONE_IDX	0
316e881e783SJean-Philippe Brucker #define CMDQ_ERR_CERROR_ILL_IDX		1
317e881e783SJean-Philippe Brucker #define CMDQ_ERR_CERROR_ABT_IDX		2
318e881e783SJean-Philippe Brucker #define CMDQ_ERR_CERROR_ATC_INV_IDX	3
319e881e783SJean-Philippe Brucker 
320e881e783SJean-Philippe Brucker #define CMDQ_PROD_OWNED_FLAG		Q_OVERFLOW_FLAG
321e881e783SJean-Philippe Brucker 
322e881e783SJean-Philippe Brucker /*
323e881e783SJean-Philippe Brucker  * This is used to size the command queue and therefore must be at least
324e881e783SJean-Philippe Brucker  * BITS_PER_LONG so that the valid_map works correctly (it relies on the
325e881e783SJean-Philippe Brucker  * total number of queue entries being a multiple of BITS_PER_LONG).
326e881e783SJean-Philippe Brucker  */
327e881e783SJean-Philippe Brucker #define CMDQ_BATCH_ENTRIES		BITS_PER_LONG
328e881e783SJean-Philippe Brucker 
329e881e783SJean-Philippe Brucker #define CMDQ_0_OP			GENMASK_ULL(7, 0)
330e881e783SJean-Philippe Brucker #define CMDQ_0_SSV			(1UL << 11)
331e881e783SJean-Philippe Brucker 
332e881e783SJean-Philippe Brucker #define CMDQ_PREFETCH_0_SID		GENMASK_ULL(63, 32)
333e881e783SJean-Philippe Brucker #define CMDQ_PREFETCH_1_SIZE		GENMASK_ULL(4, 0)
334e881e783SJean-Philippe Brucker #define CMDQ_PREFETCH_1_ADDR_MASK	GENMASK_ULL(63, 12)
335e881e783SJean-Philippe Brucker 
336e881e783SJean-Philippe Brucker #define CMDQ_CFGI_0_SSID		GENMASK_ULL(31, 12)
337e881e783SJean-Philippe Brucker #define CMDQ_CFGI_0_SID			GENMASK_ULL(63, 32)
338e881e783SJean-Philippe Brucker #define CMDQ_CFGI_1_LEAF		(1UL << 0)
339e881e783SJean-Philippe Brucker #define CMDQ_CFGI_1_RANGE		GENMASK_ULL(4, 0)
340e881e783SJean-Philippe Brucker 
341e881e783SJean-Philippe Brucker #define CMDQ_TLBI_0_NUM			GENMASK_ULL(16, 12)
342e881e783SJean-Philippe Brucker #define CMDQ_TLBI_RANGE_NUM_MAX		31
343e881e783SJean-Philippe Brucker #define CMDQ_TLBI_0_SCALE		GENMASK_ULL(24, 20)
344e881e783SJean-Philippe Brucker #define CMDQ_TLBI_0_VMID		GENMASK_ULL(47, 32)
345e881e783SJean-Philippe Brucker #define CMDQ_TLBI_0_ASID		GENMASK_ULL(63, 48)
346e881e783SJean-Philippe Brucker #define CMDQ_TLBI_1_LEAF		(1UL << 0)
347e881e783SJean-Philippe Brucker #define CMDQ_TLBI_1_TTL			GENMASK_ULL(9, 8)
348e881e783SJean-Philippe Brucker #define CMDQ_TLBI_1_TG			GENMASK_ULL(11, 10)
349e881e783SJean-Philippe Brucker #define CMDQ_TLBI_1_VA_MASK		GENMASK_ULL(63, 12)
350e881e783SJean-Philippe Brucker #define CMDQ_TLBI_1_IPA_MASK		GENMASK_ULL(51, 12)
351e881e783SJean-Philippe Brucker 
352e881e783SJean-Philippe Brucker #define CMDQ_ATC_0_SSID			GENMASK_ULL(31, 12)
353e881e783SJean-Philippe Brucker #define CMDQ_ATC_0_SID			GENMASK_ULL(63, 32)
354e881e783SJean-Philippe Brucker #define CMDQ_ATC_0_GLOBAL		(1UL << 9)
355e881e783SJean-Philippe Brucker #define CMDQ_ATC_1_SIZE			GENMASK_ULL(5, 0)
356e881e783SJean-Philippe Brucker #define CMDQ_ATC_1_ADDR_MASK		GENMASK_ULL(63, 12)
357e881e783SJean-Philippe Brucker 
358e881e783SJean-Philippe Brucker #define CMDQ_PRI_0_SSID			GENMASK_ULL(31, 12)
359e881e783SJean-Philippe Brucker #define CMDQ_PRI_0_SID			GENMASK_ULL(63, 32)
360e881e783SJean-Philippe Brucker #define CMDQ_PRI_1_GRPID		GENMASK_ULL(8, 0)
361e881e783SJean-Philippe Brucker #define CMDQ_PRI_1_RESP			GENMASK_ULL(13, 12)
362e881e783SJean-Philippe Brucker 
363395ad89dSJean-Philippe Brucker #define CMDQ_RESUME_0_RESP_TERM		0UL
364395ad89dSJean-Philippe Brucker #define CMDQ_RESUME_0_RESP_RETRY	1UL
365395ad89dSJean-Philippe Brucker #define CMDQ_RESUME_0_RESP_ABORT	2UL
366395ad89dSJean-Philippe Brucker #define CMDQ_RESUME_0_RESP		GENMASK_ULL(13, 12)
367395ad89dSJean-Philippe Brucker #define CMDQ_RESUME_0_SID		GENMASK_ULL(63, 32)
368395ad89dSJean-Philippe Brucker #define CMDQ_RESUME_1_STAG		GENMASK_ULL(15, 0)
369395ad89dSJean-Philippe Brucker 
370e881e783SJean-Philippe Brucker #define CMDQ_SYNC_0_CS			GENMASK_ULL(13, 12)
371e881e783SJean-Philippe Brucker #define CMDQ_SYNC_0_CS_NONE		0
372e881e783SJean-Philippe Brucker #define CMDQ_SYNC_0_CS_IRQ		1
373e881e783SJean-Philippe Brucker #define CMDQ_SYNC_0_CS_SEV		2
374e881e783SJean-Philippe Brucker #define CMDQ_SYNC_0_MSH			GENMASK_ULL(23, 22)
375e881e783SJean-Philippe Brucker #define CMDQ_SYNC_0_MSIATTR		GENMASK_ULL(27, 24)
376e881e783SJean-Philippe Brucker #define CMDQ_SYNC_0_MSIDATA		GENMASK_ULL(63, 32)
377e881e783SJean-Philippe Brucker #define CMDQ_SYNC_1_MSIADDR_MASK	GENMASK_ULL(51, 2)
378e881e783SJean-Philippe Brucker 
379e881e783SJean-Philippe Brucker /* Event queue */
380e881e783SJean-Philippe Brucker #define EVTQ_ENT_SZ_SHIFT		5
381e881e783SJean-Philippe Brucker #define EVTQ_ENT_DWORDS			((1 << EVTQ_ENT_SZ_SHIFT) >> 3)
38247743669SZhou Wang #define EVTQ_MAX_SZ_SHIFT		(Q_MAX_SZ_SHIFT - EVTQ_ENT_SZ_SHIFT)
383e881e783SJean-Philippe Brucker 
384e881e783SJean-Philippe Brucker #define EVTQ_0_ID			GENMASK_ULL(7, 0)
385e881e783SJean-Philippe Brucker 
386395ad89dSJean-Philippe Brucker #define EVT_ID_TRANSLATION_FAULT	0x10
387395ad89dSJean-Philippe Brucker #define EVT_ID_ADDR_SIZE_FAULT		0x11
388395ad89dSJean-Philippe Brucker #define EVT_ID_ACCESS_FAULT		0x12
389395ad89dSJean-Philippe Brucker #define EVT_ID_PERMISSION_FAULT		0x13
390395ad89dSJean-Philippe Brucker 
391395ad89dSJean-Philippe Brucker #define EVTQ_0_SSV			(1UL << 11)
392395ad89dSJean-Philippe Brucker #define EVTQ_0_SSID			GENMASK_ULL(31, 12)
393395ad89dSJean-Philippe Brucker #define EVTQ_0_SID			GENMASK_ULL(63, 32)
394395ad89dSJean-Philippe Brucker #define EVTQ_1_STAG			GENMASK_ULL(15, 0)
395395ad89dSJean-Philippe Brucker #define EVTQ_1_STALL			(1UL << 31)
396395ad89dSJean-Philippe Brucker #define EVTQ_1_PnU			(1UL << 33)
397395ad89dSJean-Philippe Brucker #define EVTQ_1_InD			(1UL << 34)
398395ad89dSJean-Philippe Brucker #define EVTQ_1_RnW			(1UL << 35)
399395ad89dSJean-Philippe Brucker #define EVTQ_1_S2			(1UL << 39)
400395ad89dSJean-Philippe Brucker #define EVTQ_1_CLASS			GENMASK_ULL(41, 40)
401395ad89dSJean-Philippe Brucker #define EVTQ_1_TT_READ			(1UL << 44)
402395ad89dSJean-Philippe Brucker #define EVTQ_2_ADDR			GENMASK_ULL(63, 0)
403395ad89dSJean-Philippe Brucker #define EVTQ_3_IPA			GENMASK_ULL(51, 12)
404395ad89dSJean-Philippe Brucker 
405e881e783SJean-Philippe Brucker /* PRI queue */
406e881e783SJean-Philippe Brucker #define PRIQ_ENT_SZ_SHIFT		4
407e881e783SJean-Philippe Brucker #define PRIQ_ENT_DWORDS			((1 << PRIQ_ENT_SZ_SHIFT) >> 3)
40847743669SZhou Wang #define PRIQ_MAX_SZ_SHIFT		(Q_MAX_SZ_SHIFT - PRIQ_ENT_SZ_SHIFT)
409e881e783SJean-Philippe Brucker 
410e881e783SJean-Philippe Brucker #define PRIQ_0_SID			GENMASK_ULL(31, 0)
411e881e783SJean-Philippe Brucker #define PRIQ_0_SSID			GENMASK_ULL(51, 32)
412e881e783SJean-Philippe Brucker #define PRIQ_0_PERM_PRIV		(1UL << 58)
413e881e783SJean-Philippe Brucker #define PRIQ_0_PERM_EXEC		(1UL << 59)
414e881e783SJean-Philippe Brucker #define PRIQ_0_PERM_READ		(1UL << 60)
415e881e783SJean-Philippe Brucker #define PRIQ_0_PERM_WRITE		(1UL << 61)
416e881e783SJean-Philippe Brucker #define PRIQ_0_PRG_LAST			(1UL << 62)
417e881e783SJean-Philippe Brucker #define PRIQ_0_SSID_V			(1UL << 63)
418e881e783SJean-Philippe Brucker 
419e881e783SJean-Philippe Brucker #define PRIQ_1_PRG_IDX			GENMASK_ULL(8, 0)
420e881e783SJean-Philippe Brucker #define PRIQ_1_ADDR_MASK		GENMASK_ULL(63, 12)
421e881e783SJean-Philippe Brucker 
422e881e783SJean-Philippe Brucker /* High-level queue structures */
423e881e783SJean-Philippe Brucker #define ARM_SMMU_POLL_TIMEOUT_US	1000000 /* 1s! */
424e881e783SJean-Philippe Brucker #define ARM_SMMU_POLL_SPIN_COUNT	10
425e881e783SJean-Philippe Brucker 
426e881e783SJean-Philippe Brucker #define MSI_IOVA_BASE			0x8000000
427e881e783SJean-Philippe Brucker #define MSI_IOVA_LENGTH			0x100000
428e881e783SJean-Philippe Brucker 
429e881e783SJean-Philippe Brucker enum pri_resp {
430e881e783SJean-Philippe Brucker 	PRI_RESP_DENY = 0,
431e881e783SJean-Philippe Brucker 	PRI_RESP_FAIL = 1,
432e881e783SJean-Philippe Brucker 	PRI_RESP_SUCC = 2,
433e881e783SJean-Philippe Brucker };
434e881e783SJean-Philippe Brucker 
435e881e783SJean-Philippe Brucker struct arm_smmu_cmdq_ent {
436e881e783SJean-Philippe Brucker 	/* Common fields */
437e881e783SJean-Philippe Brucker 	u8				opcode;
438e881e783SJean-Philippe Brucker 	bool				substream_valid;
439e881e783SJean-Philippe Brucker 
440e881e783SJean-Philippe Brucker 	/* Command-specific fields */
441e881e783SJean-Philippe Brucker 	union {
442e881e783SJean-Philippe Brucker 		#define CMDQ_OP_PREFETCH_CFG	0x1
443e881e783SJean-Philippe Brucker 		struct {
444e881e783SJean-Philippe Brucker 			u32			sid;
445e881e783SJean-Philippe Brucker 		} prefetch;
446e881e783SJean-Philippe Brucker 
447e881e783SJean-Philippe Brucker 		#define CMDQ_OP_CFGI_STE	0x3
448e881e783SJean-Philippe Brucker 		#define CMDQ_OP_CFGI_ALL	0x4
449e881e783SJean-Philippe Brucker 		#define CMDQ_OP_CFGI_CD		0x5
450e881e783SJean-Philippe Brucker 		#define CMDQ_OP_CFGI_CD_ALL	0x6
451e881e783SJean-Philippe Brucker 		struct {
452e881e783SJean-Philippe Brucker 			u32			sid;
453e881e783SJean-Philippe Brucker 			u32			ssid;
454e881e783SJean-Philippe Brucker 			union {
455e881e783SJean-Philippe Brucker 				bool		leaf;
456e881e783SJean-Philippe Brucker 				u8		span;
457e881e783SJean-Philippe Brucker 			};
458e881e783SJean-Philippe Brucker 		} cfgi;
459e881e783SJean-Philippe Brucker 
460e881e783SJean-Philippe Brucker 		#define CMDQ_OP_TLBI_NH_ASID	0x11
461e881e783SJean-Philippe Brucker 		#define CMDQ_OP_TLBI_NH_VA	0x12
462e881e783SJean-Philippe Brucker 		#define CMDQ_OP_TLBI_EL2_ALL	0x20
4639111aebfSJean-Philippe Brucker 		#define CMDQ_OP_TLBI_EL2_ASID	0x21
4649111aebfSJean-Philippe Brucker 		#define CMDQ_OP_TLBI_EL2_VA	0x22
465e881e783SJean-Philippe Brucker 		#define CMDQ_OP_TLBI_S12_VMALL	0x28
466e881e783SJean-Philippe Brucker 		#define CMDQ_OP_TLBI_S2_IPA	0x2a
467e881e783SJean-Philippe Brucker 		#define CMDQ_OP_TLBI_NSNH_ALL	0x30
468e881e783SJean-Philippe Brucker 		struct {
469e881e783SJean-Philippe Brucker 			u8			num;
470e881e783SJean-Philippe Brucker 			u8			scale;
471e881e783SJean-Philippe Brucker 			u16			asid;
472e881e783SJean-Philippe Brucker 			u16			vmid;
473e881e783SJean-Philippe Brucker 			bool			leaf;
474e881e783SJean-Philippe Brucker 			u8			ttl;
475e881e783SJean-Philippe Brucker 			u8			tg;
476e881e783SJean-Philippe Brucker 			u64			addr;
477e881e783SJean-Philippe Brucker 		} tlbi;
478e881e783SJean-Philippe Brucker 
479e881e783SJean-Philippe Brucker 		#define CMDQ_OP_ATC_INV		0x40
480e881e783SJean-Philippe Brucker 		#define ATC_INV_SIZE_ALL	52
481e881e783SJean-Philippe Brucker 		struct {
482e881e783SJean-Philippe Brucker 			u32			sid;
483e881e783SJean-Philippe Brucker 			u32			ssid;
484e881e783SJean-Philippe Brucker 			u64			addr;
485e881e783SJean-Philippe Brucker 			u8			size;
486e881e783SJean-Philippe Brucker 			bool			global;
487e881e783SJean-Philippe Brucker 		} atc;
488e881e783SJean-Philippe Brucker 
489e881e783SJean-Philippe Brucker 		#define CMDQ_OP_PRI_RESP	0x41
490e881e783SJean-Philippe Brucker 		struct {
491e881e783SJean-Philippe Brucker 			u32			sid;
492e881e783SJean-Philippe Brucker 			u32			ssid;
493e881e783SJean-Philippe Brucker 			u16			grpid;
494e881e783SJean-Philippe Brucker 			enum pri_resp		resp;
495e881e783SJean-Philippe Brucker 		} pri;
496e881e783SJean-Philippe Brucker 
497395ad89dSJean-Philippe Brucker 		#define CMDQ_OP_RESUME		0x44
498395ad89dSJean-Philippe Brucker 		struct {
499395ad89dSJean-Philippe Brucker 			u32			sid;
500395ad89dSJean-Philippe Brucker 			u16			stag;
501395ad89dSJean-Philippe Brucker 			u8			resp;
502395ad89dSJean-Philippe Brucker 		} resume;
503395ad89dSJean-Philippe Brucker 
504e881e783SJean-Philippe Brucker 		#define CMDQ_OP_CMD_SYNC	0x46
505e881e783SJean-Philippe Brucker 		struct {
506e881e783SJean-Philippe Brucker 			u64			msiaddr;
507e881e783SJean-Philippe Brucker 		} sync;
508e881e783SJean-Philippe Brucker 	};
509e881e783SJean-Philippe Brucker };
510e881e783SJean-Philippe Brucker 
511e881e783SJean-Philippe Brucker struct arm_smmu_ll_queue {
512e881e783SJean-Philippe Brucker 	union {
513e881e783SJean-Philippe Brucker 		u64			val;
514e881e783SJean-Philippe Brucker 		struct {
515e881e783SJean-Philippe Brucker 			u32		prod;
516e881e783SJean-Philippe Brucker 			u32		cons;
517e881e783SJean-Philippe Brucker 		};
518e881e783SJean-Philippe Brucker 		struct {
519e881e783SJean-Philippe Brucker 			atomic_t	prod;
520e881e783SJean-Philippe Brucker 			atomic_t	cons;
521e881e783SJean-Philippe Brucker 		} atomic;
522e881e783SJean-Philippe Brucker 		u8			__pad[SMP_CACHE_BYTES];
523e881e783SJean-Philippe Brucker 	} ____cacheline_aligned_in_smp;
524e881e783SJean-Philippe Brucker 	u32				max_n_shift;
525e881e783SJean-Philippe Brucker };
526e881e783SJean-Philippe Brucker 
527e881e783SJean-Philippe Brucker struct arm_smmu_queue {
528e881e783SJean-Philippe Brucker 	struct arm_smmu_ll_queue	llq;
529e881e783SJean-Philippe Brucker 	int				irq; /* Wired interrupt */
530e881e783SJean-Philippe Brucker 
531e881e783SJean-Philippe Brucker 	__le64				*base;
532e881e783SJean-Philippe Brucker 	dma_addr_t			base_dma;
533e881e783SJean-Philippe Brucker 	u64				q_base;
534e881e783SJean-Philippe Brucker 
535e881e783SJean-Philippe Brucker 	size_t				ent_dwords;
536e881e783SJean-Philippe Brucker 
537e881e783SJean-Philippe Brucker 	u32 __iomem			*prod_reg;
538e881e783SJean-Philippe Brucker 	u32 __iomem			*cons_reg;
539e881e783SJean-Philippe Brucker };
540e881e783SJean-Philippe Brucker 
541e881e783SJean-Philippe Brucker struct arm_smmu_queue_poll {
542e881e783SJean-Philippe Brucker 	ktime_t				timeout;
543e881e783SJean-Philippe Brucker 	unsigned int			delay;
544e881e783SJean-Philippe Brucker 	unsigned int			spin_cnt;
545e881e783SJean-Philippe Brucker 	bool				wfe;
546e881e783SJean-Philippe Brucker };
547e881e783SJean-Philippe Brucker 
548e881e783SJean-Philippe Brucker struct arm_smmu_cmdq {
549e881e783SJean-Philippe Brucker 	struct arm_smmu_queue		q;
550e881e783SJean-Philippe Brucker 	atomic_long_t			*valid_map;
551e881e783SJean-Philippe Brucker 	atomic_t			owner_prod;
552e881e783SJean-Philippe Brucker 	atomic_t			lock;
553e881e783SJean-Philippe Brucker };
554e881e783SJean-Philippe Brucker 
555e881e783SJean-Philippe Brucker struct arm_smmu_cmdq_batch {
556e881e783SJean-Philippe Brucker 	u64				cmds[CMDQ_BATCH_ENTRIES * CMDQ_ENT_DWORDS];
557e881e783SJean-Philippe Brucker 	int				num;
558e881e783SJean-Philippe Brucker };
559e881e783SJean-Philippe Brucker 
560e881e783SJean-Philippe Brucker struct arm_smmu_evtq {
561e881e783SJean-Philippe Brucker 	struct arm_smmu_queue		q;
562395ad89dSJean-Philippe Brucker 	struct iopf_queue		*iopf;
563e881e783SJean-Philippe Brucker 	u32				max_stalls;
564e881e783SJean-Philippe Brucker };
565e881e783SJean-Philippe Brucker 
566e881e783SJean-Philippe Brucker struct arm_smmu_priq {
567e881e783SJean-Philippe Brucker 	struct arm_smmu_queue		q;
568e881e783SJean-Philippe Brucker };
569e881e783SJean-Philippe Brucker 
570e881e783SJean-Philippe Brucker /* High-level stream table and context descriptor structures */
571e881e783SJean-Philippe Brucker struct arm_smmu_strtab_l1_desc {
572e881e783SJean-Philippe Brucker 	u8				span;
573e881e783SJean-Philippe Brucker 
574e881e783SJean-Philippe Brucker 	__le64				*l2ptr;
575e881e783SJean-Philippe Brucker 	dma_addr_t			l2ptr_dma;
576e881e783SJean-Philippe Brucker };
577e881e783SJean-Philippe Brucker 
578e881e783SJean-Philippe Brucker struct arm_smmu_ctx_desc {
579e881e783SJean-Philippe Brucker 	u16				asid;
580e881e783SJean-Philippe Brucker 	u64				ttbr;
581e881e783SJean-Philippe Brucker 	u64				tcr;
582e881e783SJean-Philippe Brucker 	u64				mair;
5833f1ce8e8SJean-Philippe Brucker 
5843f1ce8e8SJean-Philippe Brucker 	refcount_t			refs;
5853f1ce8e8SJean-Philippe Brucker 	struct mm_struct		*mm;
586e881e783SJean-Philippe Brucker };
587e881e783SJean-Philippe Brucker 
588e881e783SJean-Philippe Brucker struct arm_smmu_l1_ctx_desc {
589e881e783SJean-Philippe Brucker 	__le64				*l2ptr;
590e881e783SJean-Philippe Brucker 	dma_addr_t			l2ptr_dma;
591e881e783SJean-Philippe Brucker };
592e881e783SJean-Philippe Brucker 
593e881e783SJean-Philippe Brucker struct arm_smmu_ctx_desc_cfg {
594e881e783SJean-Philippe Brucker 	__le64				*cdtab;
595e881e783SJean-Philippe Brucker 	dma_addr_t			cdtab_dma;
596e881e783SJean-Philippe Brucker 	struct arm_smmu_l1_ctx_desc	*l1_desc;
597e881e783SJean-Philippe Brucker 	unsigned int			num_l1_ents;
598e881e783SJean-Philippe Brucker };
599e881e783SJean-Philippe Brucker 
600e881e783SJean-Philippe Brucker struct arm_smmu_s1_cfg {
601e881e783SJean-Philippe Brucker 	struct arm_smmu_ctx_desc_cfg	cdcfg;
602e881e783SJean-Philippe Brucker 	struct arm_smmu_ctx_desc	cd;
603e881e783SJean-Philippe Brucker 	u8				s1fmt;
604e881e783SJean-Philippe Brucker 	u8				s1cdmax;
605e881e783SJean-Philippe Brucker };
606e881e783SJean-Philippe Brucker 
607e881e783SJean-Philippe Brucker struct arm_smmu_s2_cfg {
608e881e783SJean-Philippe Brucker 	u16				vmid;
609e881e783SJean-Philippe Brucker 	u64				vttbr;
610e881e783SJean-Philippe Brucker 	u64				vtcr;
611e881e783SJean-Philippe Brucker };
612e881e783SJean-Philippe Brucker 
613e881e783SJean-Philippe Brucker struct arm_smmu_strtab_cfg {
614e881e783SJean-Philippe Brucker 	__le64				*strtab;
615e881e783SJean-Philippe Brucker 	dma_addr_t			strtab_dma;
616e881e783SJean-Philippe Brucker 	struct arm_smmu_strtab_l1_desc	*l1_desc;
617e881e783SJean-Philippe Brucker 	unsigned int			num_l1_ents;
618e881e783SJean-Philippe Brucker 
619e881e783SJean-Philippe Brucker 	u64				strtab_base;
620e881e783SJean-Philippe Brucker 	u32				strtab_base_cfg;
621e881e783SJean-Philippe Brucker };
622e881e783SJean-Philippe Brucker 
623e881e783SJean-Philippe Brucker /* An SMMUv3 instance */
624e881e783SJean-Philippe Brucker struct arm_smmu_device {
625e881e783SJean-Philippe Brucker 	struct device			*dev;
626e881e783SJean-Philippe Brucker 	void __iomem			*base;
627e881e783SJean-Philippe Brucker 	void __iomem			*page1;
628e881e783SJean-Philippe Brucker 
629e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_2_LVL_STRTAB	(1 << 0)
630e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_2_LVL_CDTAB	(1 << 1)
631e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_TT_LE		(1 << 2)
632e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_TT_BE		(1 << 3)
633e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_PRI		(1 << 4)
634e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_ATS		(1 << 5)
635e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_SEV		(1 << 6)
636e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_MSI		(1 << 7)
637e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_COHERENCY		(1 << 8)
638e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_TRANS_S1		(1 << 9)
639e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_TRANS_S2		(1 << 10)
640e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_STALLS		(1 << 11)
641e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_HYP		(1 << 12)
642e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_STALL_FORCE	(1 << 13)
643e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_VAX		(1 << 14)
644e881e783SJean-Philippe Brucker #define ARM_SMMU_FEAT_RANGE_INV		(1 << 15)
645d744f9e6SJean-Philippe Brucker #define ARM_SMMU_FEAT_BTM		(1 << 16)
646d744f9e6SJean-Philippe Brucker #define ARM_SMMU_FEAT_SVA		(1 << 17)
6479111aebfSJean-Philippe Brucker #define ARM_SMMU_FEAT_E2H		(1 << 18)
6481d9777b9SRobin Murphy #define ARM_SMMU_FEAT_NESTING		(1 << 19)
649e881e783SJean-Philippe Brucker 	u32				features;
650e881e783SJean-Philippe Brucker 
651e881e783SJean-Philippe Brucker #define ARM_SMMU_OPT_SKIP_PREFETCH	(1 << 0)
652e881e783SJean-Philippe Brucker #define ARM_SMMU_OPT_PAGE0_REGS_ONLY	(1 << 1)
653e881e783SJean-Philippe Brucker #define ARM_SMMU_OPT_MSIPOLL		(1 << 2)
654309a15cbSRobin Murphy #define ARM_SMMU_OPT_CMDQ_FORCE_SYNC	(1 << 3)
655e881e783SJean-Philippe Brucker 	u32				options;
656e881e783SJean-Philippe Brucker 
657e881e783SJean-Philippe Brucker 	struct arm_smmu_cmdq		cmdq;
658e881e783SJean-Philippe Brucker 	struct arm_smmu_evtq		evtq;
659e881e783SJean-Philippe Brucker 	struct arm_smmu_priq		priq;
660e881e783SJean-Philippe Brucker 
661e881e783SJean-Philippe Brucker 	int				gerr_irq;
662e881e783SJean-Philippe Brucker 	int				combined_irq;
663e881e783SJean-Philippe Brucker 
664e881e783SJean-Philippe Brucker 	unsigned long			ias; /* IPA */
665e881e783SJean-Philippe Brucker 	unsigned long			oas; /* PA */
666e881e783SJean-Philippe Brucker 	unsigned long			pgsize_bitmap;
667e881e783SJean-Philippe Brucker 
668e881e783SJean-Philippe Brucker #define ARM_SMMU_MAX_ASIDS		(1 << 16)
669e881e783SJean-Philippe Brucker 	unsigned int			asid_bits;
670e881e783SJean-Philippe Brucker 
671e881e783SJean-Philippe Brucker #define ARM_SMMU_MAX_VMIDS		(1 << 16)
672e881e783SJean-Philippe Brucker 	unsigned int			vmid_bits;
673*1672730cSDawei Li 	struct ida			vmid_map;
674e881e783SJean-Philippe Brucker 
675e881e783SJean-Philippe Brucker 	unsigned int			ssid_bits;
676e881e783SJean-Philippe Brucker 	unsigned int			sid_bits;
677e881e783SJean-Philippe Brucker 
678e881e783SJean-Philippe Brucker 	struct arm_smmu_strtab_cfg	strtab_cfg;
679e881e783SJean-Philippe Brucker 
680e881e783SJean-Philippe Brucker 	/* IOMMU core code handle */
681e881e783SJean-Philippe Brucker 	struct iommu_device		iommu;
682cdf315f9SJean-Philippe Brucker 
683cdf315f9SJean-Philippe Brucker 	struct rb_root			streams;
684cdf315f9SJean-Philippe Brucker 	struct mutex			streams_mutex;
685cdf315f9SJean-Philippe Brucker };
686cdf315f9SJean-Philippe Brucker 
687cdf315f9SJean-Philippe Brucker struct arm_smmu_stream {
688cdf315f9SJean-Philippe Brucker 	u32				id;
689cdf315f9SJean-Philippe Brucker 	struct arm_smmu_master		*master;
690cdf315f9SJean-Philippe Brucker 	struct rb_node			node;
691e881e783SJean-Philippe Brucker };
692e881e783SJean-Philippe Brucker 
693e881e783SJean-Philippe Brucker /* SMMU private data for each master */
694e881e783SJean-Philippe Brucker struct arm_smmu_master {
695e881e783SJean-Philippe Brucker 	struct arm_smmu_device		*smmu;
696e881e783SJean-Philippe Brucker 	struct device			*dev;
697e881e783SJean-Philippe Brucker 	struct arm_smmu_domain		*domain;
698e881e783SJean-Philippe Brucker 	struct list_head		domain_head;
699cdf315f9SJean-Philippe Brucker 	struct arm_smmu_stream		*streams;
700cdf315f9SJean-Philippe Brucker 	unsigned int			num_streams;
701e881e783SJean-Philippe Brucker 	bool				ats_enabled;
702395ad89dSJean-Philippe Brucker 	bool				stall_enabled;
703f534d98bSJean-Philippe Brucker 	bool				sva_enabled;
704395ad89dSJean-Philippe Brucker 	bool				iopf_enabled;
705f534d98bSJean-Philippe Brucker 	struct list_head		bonds;
706e881e783SJean-Philippe Brucker 	unsigned int			ssid_bits;
707e881e783SJean-Philippe Brucker };
708e881e783SJean-Philippe Brucker 
709e881e783SJean-Philippe Brucker /* SMMU private data for an IOMMU domain */
710e881e783SJean-Philippe Brucker enum arm_smmu_domain_stage {
711e881e783SJean-Philippe Brucker 	ARM_SMMU_DOMAIN_S1 = 0,
712e881e783SJean-Philippe Brucker 	ARM_SMMU_DOMAIN_S2,
713e881e783SJean-Philippe Brucker 	ARM_SMMU_DOMAIN_NESTED,
714e881e783SJean-Philippe Brucker 	ARM_SMMU_DOMAIN_BYPASS,
715e881e783SJean-Philippe Brucker };
716e881e783SJean-Philippe Brucker 
717e881e783SJean-Philippe Brucker struct arm_smmu_domain {
718e881e783SJean-Philippe Brucker 	struct arm_smmu_device		*smmu;
719e881e783SJean-Philippe Brucker 	struct mutex			init_mutex; /* Protects smmu pointer */
720e881e783SJean-Philippe Brucker 
721e881e783SJean-Philippe Brucker 	struct io_pgtable_ops		*pgtbl_ops;
722395ad89dSJean-Philippe Brucker 	bool				stall_enabled;
723e881e783SJean-Philippe Brucker 	atomic_t			nr_ats_masters;
724e881e783SJean-Philippe Brucker 
725e881e783SJean-Philippe Brucker 	enum arm_smmu_domain_stage	stage;
726e881e783SJean-Philippe Brucker 	union {
727e881e783SJean-Philippe Brucker 		struct arm_smmu_s1_cfg	s1_cfg;
728e881e783SJean-Philippe Brucker 		struct arm_smmu_s2_cfg	s2_cfg;
729e881e783SJean-Philippe Brucker 	};
730e881e783SJean-Philippe Brucker 
731e881e783SJean-Philippe Brucker 	struct iommu_domain		domain;
732e881e783SJean-Philippe Brucker 
733e881e783SJean-Philippe Brucker 	struct list_head		devices;
734e881e783SJean-Philippe Brucker 	spinlock_t			devices_lock;
73532784a95SJean-Philippe Brucker 
73632784a95SJean-Philippe Brucker 	struct list_head		mmu_notifiers;
737e881e783SJean-Philippe Brucker };
738e881e783SJean-Philippe Brucker 
to_smmu_domain(struct iommu_domain * dom)73932784a95SJean-Philippe Brucker static inline struct arm_smmu_domain *to_smmu_domain(struct iommu_domain *dom)
74032784a95SJean-Philippe Brucker {
74132784a95SJean-Philippe Brucker 	return container_of(dom, struct arm_smmu_domain, domain);
74232784a95SJean-Philippe Brucker }
74332784a95SJean-Philippe Brucker 
7443f1ce8e8SJean-Philippe Brucker extern struct xarray arm_smmu_asid_xa;
7453f1ce8e8SJean-Philippe Brucker extern struct mutex arm_smmu_asid_lock;
74632784a95SJean-Philippe Brucker extern struct arm_smmu_ctx_desc quiet_cd;
7473f1ce8e8SJean-Philippe Brucker 
7483e630336SJean-Philippe Brucker int arm_smmu_write_ctx_desc(struct arm_smmu_domain *smmu_domain, int ssid,
7493e630336SJean-Philippe Brucker 			    struct arm_smmu_ctx_desc *cd);
7503e630336SJean-Philippe Brucker void arm_smmu_tlb_inv_asid(struct arm_smmu_device *smmu, u16 asid);
75151d113c3SJean-Philippe Brucker void arm_smmu_tlb_inv_range_asid(unsigned long iova, size_t size, int asid,
75251d113c3SJean-Philippe Brucker 				 size_t granule, bool leaf,
75351d113c3SJean-Philippe Brucker 				 struct arm_smmu_domain *smmu_domain);
7543f1ce8e8SJean-Philippe Brucker bool arm_smmu_free_asid(struct arm_smmu_ctx_desc *cd);
7552f7e8c55SJean-Philippe Brucker int arm_smmu_atc_inv_domain(struct arm_smmu_domain *smmu_domain, int ssid,
7562f7e8c55SJean-Philippe Brucker 			    unsigned long iova, size_t size);
7573f1ce8e8SJean-Philippe Brucker 
758d744f9e6SJean-Philippe Brucker #ifdef CONFIG_ARM_SMMU_V3_SVA
759d744f9e6SJean-Philippe Brucker bool arm_smmu_sva_supported(struct arm_smmu_device *smmu);
760f534d98bSJean-Philippe Brucker bool arm_smmu_master_sva_supported(struct arm_smmu_master *master);
761f534d98bSJean-Philippe Brucker bool arm_smmu_master_sva_enabled(struct arm_smmu_master *master);
762f534d98bSJean-Philippe Brucker int arm_smmu_master_enable_sva(struct arm_smmu_master *master);
763f534d98bSJean-Philippe Brucker int arm_smmu_master_disable_sva(struct arm_smmu_master *master);
764395ad89dSJean-Philippe Brucker bool arm_smmu_master_iopf_supported(struct arm_smmu_master *master);
76532784a95SJean-Philippe Brucker void arm_smmu_sva_notifier_synchronize(void);
766386fa64fSLu Baolu struct iommu_domain *arm_smmu_sva_domain_alloc(void);
767386fa64fSLu Baolu void arm_smmu_sva_remove_dev_pasid(struct iommu_domain *domain,
768386fa64fSLu Baolu 				   struct device *dev, ioasid_t id);
769d744f9e6SJean-Philippe Brucker #else /* CONFIG_ARM_SMMU_V3_SVA */
arm_smmu_sva_supported(struct arm_smmu_device * smmu)770d744f9e6SJean-Philippe Brucker static inline bool arm_smmu_sva_supported(struct arm_smmu_device *smmu)
771d744f9e6SJean-Philippe Brucker {
772d744f9e6SJean-Philippe Brucker 	return false;
773d744f9e6SJean-Philippe Brucker }
774f534d98bSJean-Philippe Brucker 
arm_smmu_master_sva_supported(struct arm_smmu_master * master)775f534d98bSJean-Philippe Brucker static inline bool arm_smmu_master_sva_supported(struct arm_smmu_master *master)
776f534d98bSJean-Philippe Brucker {
777f534d98bSJean-Philippe Brucker 	return false;
778f534d98bSJean-Philippe Brucker }
779f534d98bSJean-Philippe Brucker 
arm_smmu_master_sva_enabled(struct arm_smmu_master * master)780f534d98bSJean-Philippe Brucker static inline bool arm_smmu_master_sva_enabled(struct arm_smmu_master *master)
781f534d98bSJean-Philippe Brucker {
782f534d98bSJean-Philippe Brucker 	return false;
783f534d98bSJean-Philippe Brucker }
784f534d98bSJean-Philippe Brucker 
arm_smmu_master_enable_sva(struct arm_smmu_master * master)785f534d98bSJean-Philippe Brucker static inline int arm_smmu_master_enable_sva(struct arm_smmu_master *master)
786f534d98bSJean-Philippe Brucker {
787f534d98bSJean-Philippe Brucker 	return -ENODEV;
788f534d98bSJean-Philippe Brucker }
789f534d98bSJean-Philippe Brucker 
arm_smmu_master_disable_sva(struct arm_smmu_master * master)790f534d98bSJean-Philippe Brucker static inline int arm_smmu_master_disable_sva(struct arm_smmu_master *master)
791f534d98bSJean-Philippe Brucker {
792f534d98bSJean-Philippe Brucker 	return -ENODEV;
793f534d98bSJean-Philippe Brucker }
79432784a95SJean-Philippe Brucker 
arm_smmu_master_iopf_supported(struct arm_smmu_master * master)795395ad89dSJean-Philippe Brucker static inline bool arm_smmu_master_iopf_supported(struct arm_smmu_master *master)
796395ad89dSJean-Philippe Brucker {
797395ad89dSJean-Philippe Brucker 	return false;
798395ad89dSJean-Philippe Brucker }
799395ad89dSJean-Philippe Brucker 
arm_smmu_sva_notifier_synchronize(void)80032784a95SJean-Philippe Brucker static inline void arm_smmu_sva_notifier_synchronize(void) {}
801386fa64fSLu Baolu 
arm_smmu_sva_domain_alloc(void)802386fa64fSLu Baolu static inline struct iommu_domain *arm_smmu_sva_domain_alloc(void)
803386fa64fSLu Baolu {
804386fa64fSLu Baolu 	return NULL;
805386fa64fSLu Baolu }
806386fa64fSLu Baolu 
arm_smmu_sva_remove_dev_pasid(struct iommu_domain * domain,struct device * dev,ioasid_t id)807386fa64fSLu Baolu static inline void arm_smmu_sva_remove_dev_pasid(struct iommu_domain *domain,
808386fa64fSLu Baolu 						 struct device *dev,
809386fa64fSLu Baolu 						 ioasid_t id)
810386fa64fSLu Baolu {
811386fa64fSLu Baolu }
812d744f9e6SJean-Philippe Brucker #endif /* CONFIG_ARM_SMMU_V3_SVA */
813e881e783SJean-Philippe Brucker #endif /* _ARM_SMMU_V3_H */
814