139a53928SRohit Agarwal // SPDX-License-Identifier: GPL-2.0-only 239a53928SRohit Agarwal /* 339a53928SRohit Agarwal * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved. 439a53928SRohit Agarwal */ 539a53928SRohit Agarwal 639a53928SRohit Agarwal #include <linux/device.h> 739a53928SRohit Agarwal #include <linux/interconnect.h> 839a53928SRohit Agarwal #include <linux/interconnect-provider.h> 9*cff66aceSRob Herring #include <linux/mod_devicetable.h> 1039a53928SRohit Agarwal #include <linux/module.h> 11*cff66aceSRob Herring #include <linux/platform_device.h> 1239a53928SRohit Agarwal #include <dt-bindings/interconnect/qcom,sdx65.h> 1339a53928SRohit Agarwal 1439a53928SRohit Agarwal #include "bcm-voter.h" 1539a53928SRohit Agarwal #include "icc-rpmh.h" 1639a53928SRohit Agarwal #include "sdx65.h" 1739a53928SRohit Agarwal 1839a53928SRohit Agarwal DEFINE_QNODE(llcc_mc, SDX65_MASTER_LLCC, 1, 4, SDX65_SLAVE_EBI1); 1939a53928SRohit Agarwal DEFINE_QNODE(acm_tcu, SDX65_MASTER_TCU_0, 1, 8, SDX65_SLAVE_LLCC, SDX65_SLAVE_MEM_NOC_SNOC, SDX65_SLAVE_MEM_NOC_PCIE_SNOC); 2039a53928SRohit Agarwal DEFINE_QNODE(qnm_snoc_gc, SDX65_MASTER_SNOC_GC_MEM_NOC, 1, 16, SDX65_SLAVE_LLCC); 2139a53928SRohit Agarwal DEFINE_QNODE(xm_apps_rdwr, SDX65_MASTER_APPSS_PROC, 1, 16, SDX65_SLAVE_LLCC, SDX65_SLAVE_MEM_NOC_SNOC, SDX65_SLAVE_MEM_NOC_PCIE_SNOC); 2239a53928SRohit Agarwal DEFINE_QNODE(qhm_audio, SDX65_MASTER_AUDIO, 1, 4, SDX65_SLAVE_ANOC_SNOC); 2339a53928SRohit Agarwal DEFINE_QNODE(qhm_blsp1, SDX65_MASTER_BLSP_1, 1, 4, SDX65_SLAVE_ANOC_SNOC); 2439a53928SRohit Agarwal DEFINE_QNODE(qhm_qdss_bam, SDX65_MASTER_QDSS_BAM, 1, 4, SDX65_SLAVE_AOSS, SDX65_SLAVE_AUDIO, SDX65_SLAVE_BLSP_1, SDX65_SLAVE_CLK_CTL, SDX65_SLAVE_CRYPTO_0_CFG, SDX65_SLAVE_CNOC_DDRSS, SDX65_SLAVE_ECC_CFG, SDX65_SLAVE_IMEM_CFG, SDX65_SLAVE_IPA_CFG, SDX65_SLAVE_CNOC_MSS, SDX65_SLAVE_PCIE_PARF, SDX65_SLAVE_PDM, SDX65_SLAVE_PRNG, SDX65_SLAVE_QDSS_CFG, SDX65_SLAVE_QPIC, SDX65_SLAVE_SDCC_1, SDX65_SLAVE_SNOC_CFG, SDX65_SLAVE_SPMI_FETCHER, SDX65_SLAVE_SPMI_VGI_COEX, SDX65_SLAVE_TCSR, SDX65_SLAVE_TLMM, SDX65_SLAVE_USB3, SDX65_SLAVE_USB3_PHY_CFG, SDX65_SLAVE_SNOC_MEM_NOC_GC, SDX65_SLAVE_IMEM, SDX65_SLAVE_TCU); 2539a53928SRohit Agarwal DEFINE_QNODE(qhm_qpic, SDX65_MASTER_QPIC, 1, 4, SDX65_SLAVE_AOSS, SDX65_SLAVE_AUDIO, SDX65_SLAVE_IPA_CFG, SDX65_SLAVE_ANOC_SNOC); 2639a53928SRohit Agarwal DEFINE_QNODE(qhm_snoc_cfg, SDX65_MASTER_SNOC_CFG, 1, 4, SDX65_SLAVE_SERVICE_SNOC); 2739a53928SRohit Agarwal DEFINE_QNODE(qhm_spmi_fetcher1, SDX65_MASTER_SPMI_FETCHER, 1, 4, SDX65_SLAVE_AOSS, SDX65_SLAVE_ANOC_SNOC); 2839a53928SRohit Agarwal DEFINE_QNODE(qnm_aggre_noc, SDX65_MASTER_ANOC_SNOC, 1, 8, SDX65_SLAVE_AOSS, SDX65_SLAVE_APPSS, SDX65_SLAVE_AUDIO, SDX65_SLAVE_BLSP_1, SDX65_SLAVE_CLK_CTL, SDX65_SLAVE_CRYPTO_0_CFG, SDX65_SLAVE_CNOC_DDRSS, SDX65_SLAVE_ECC_CFG, SDX65_SLAVE_IMEM_CFG, SDX65_SLAVE_IPA_CFG, SDX65_SLAVE_CNOC_MSS, SDX65_SLAVE_PCIE_PARF, SDX65_SLAVE_PDM, SDX65_SLAVE_PRNG, SDX65_SLAVE_QDSS_CFG, SDX65_SLAVE_QPIC, SDX65_SLAVE_SDCC_1, SDX65_SLAVE_SNOC_CFG, SDX65_SLAVE_SPMI_FETCHER, SDX65_SLAVE_SPMI_VGI_COEX, SDX65_SLAVE_TCSR, SDX65_SLAVE_TLMM, SDX65_SLAVE_USB3, SDX65_SLAVE_USB3_PHY_CFG, SDX65_SLAVE_SNOC_MEM_NOC_GC, SDX65_SLAVE_IMEM, SDX65_SLAVE_PCIE_0, SDX65_SLAVE_QDSS_STM, SDX65_SLAVE_TCU); 2939a53928SRohit Agarwal DEFINE_QNODE(qnm_ipa, SDX65_MASTER_IPA, 1, 8, SDX65_SLAVE_AOSS, SDX65_SLAVE_AUDIO, SDX65_SLAVE_BLSP_1, SDX65_SLAVE_CLK_CTL, SDX65_SLAVE_CRYPTO_0_CFG, SDX65_SLAVE_CNOC_DDRSS, SDX65_SLAVE_ECC_CFG, SDX65_SLAVE_IMEM_CFG, SDX65_SLAVE_IPA_CFG, SDX65_SLAVE_CNOC_MSS, SDX65_SLAVE_PCIE_PARF, SDX65_SLAVE_PDM, SDX65_SLAVE_PRNG, SDX65_SLAVE_QDSS_CFG, SDX65_SLAVE_QPIC, SDX65_SLAVE_SDCC_1, SDX65_SLAVE_SNOC_CFG, SDX65_SLAVE_SPMI_FETCHER, SDX65_SLAVE_TCSR, SDX65_SLAVE_TLMM, SDX65_SLAVE_USB3, SDX65_SLAVE_USB3_PHY_CFG, SDX65_SLAVE_SNOC_MEM_NOC_GC, SDX65_SLAVE_IMEM, SDX65_SLAVE_PCIE_0, SDX65_SLAVE_QDSS_STM); 3039a53928SRohit Agarwal DEFINE_QNODE(qnm_memnoc, SDX65_MASTER_MEM_NOC_SNOC, 1, 8, SDX65_SLAVE_AOSS, SDX65_SLAVE_APPSS, SDX65_SLAVE_AUDIO, SDX65_SLAVE_BLSP_1, SDX65_SLAVE_CLK_CTL, SDX65_SLAVE_CRYPTO_0_CFG, SDX65_SLAVE_CNOC_DDRSS, SDX65_SLAVE_ECC_CFG, SDX65_SLAVE_IMEM_CFG, SDX65_SLAVE_IPA_CFG, SDX65_SLAVE_CNOC_MSS, SDX65_SLAVE_PCIE_PARF, SDX65_SLAVE_PDM, SDX65_SLAVE_PRNG, SDX65_SLAVE_QDSS_CFG, SDX65_SLAVE_QPIC, SDX65_SLAVE_SDCC_1, SDX65_SLAVE_SNOC_CFG, SDX65_SLAVE_SPMI_FETCHER, SDX65_SLAVE_SPMI_VGI_COEX, SDX65_SLAVE_TCSR, SDX65_SLAVE_TLMM, SDX65_SLAVE_USB3, SDX65_SLAVE_USB3_PHY_CFG, SDX65_SLAVE_IMEM, SDX65_SLAVE_QDSS_STM, SDX65_SLAVE_TCU); 3139a53928SRohit Agarwal DEFINE_QNODE(qnm_memnoc_pcie, SDX65_MASTER_MEM_NOC_PCIE_SNOC, 1, 8, SDX65_SLAVE_PCIE_0); 3239a53928SRohit Agarwal DEFINE_QNODE(qxm_crypto, SDX65_MASTER_CRYPTO, 1, 8, SDX65_SLAVE_AOSS, SDX65_SLAVE_ANOC_SNOC); 3339a53928SRohit Agarwal DEFINE_QNODE(xm_ipa2pcie_slv, SDX65_MASTER_IPA_PCIE, 1, 8, SDX65_SLAVE_PCIE_0); 3439a53928SRohit Agarwal DEFINE_QNODE(xm_pcie, SDX65_MASTER_PCIE_0, 1, 8, SDX65_SLAVE_ANOC_SNOC); 3539a53928SRohit Agarwal DEFINE_QNODE(xm_qdss_etr, SDX65_MASTER_QDSS_ETR, 1, 8, SDX65_SLAVE_AOSS, SDX65_SLAVE_AUDIO, SDX65_SLAVE_BLSP_1, SDX65_SLAVE_CLK_CTL, SDX65_SLAVE_CRYPTO_0_CFG, SDX65_SLAVE_CNOC_DDRSS, SDX65_SLAVE_ECC_CFG, SDX65_SLAVE_IMEM_CFG, SDX65_SLAVE_IPA_CFG, SDX65_SLAVE_CNOC_MSS, SDX65_SLAVE_PCIE_PARF, SDX65_SLAVE_PDM, SDX65_SLAVE_PRNG, SDX65_SLAVE_QDSS_CFG, SDX65_SLAVE_QPIC, SDX65_SLAVE_SDCC_1, SDX65_SLAVE_SNOC_CFG, SDX65_SLAVE_SPMI_FETCHER, SDX65_SLAVE_SPMI_VGI_COEX, SDX65_SLAVE_TCSR, SDX65_SLAVE_TLMM, SDX65_SLAVE_USB3, SDX65_SLAVE_USB3_PHY_CFG, SDX65_SLAVE_SNOC_MEM_NOC_GC, SDX65_SLAVE_IMEM, SDX65_SLAVE_TCU); 3639a53928SRohit Agarwal DEFINE_QNODE(xm_sdc1, SDX65_MASTER_SDCC_1, 1, 8, SDX65_SLAVE_AOSS, SDX65_SLAVE_AUDIO, SDX65_SLAVE_IPA_CFG, SDX65_SLAVE_ANOC_SNOC); 3739a53928SRohit Agarwal DEFINE_QNODE(xm_usb3, SDX65_MASTER_USB3, 1, 8, SDX65_SLAVE_ANOC_SNOC); 3839a53928SRohit Agarwal DEFINE_QNODE(ebi, SDX65_SLAVE_EBI1, 1, 4); 3939a53928SRohit Agarwal DEFINE_QNODE(qns_llcc, SDX65_SLAVE_LLCC, 1, 16, SDX65_MASTER_LLCC); 4039a53928SRohit Agarwal DEFINE_QNODE(qns_memnoc_snoc, SDX65_SLAVE_MEM_NOC_SNOC, 1, 8, SDX65_MASTER_MEM_NOC_SNOC); 4139a53928SRohit Agarwal DEFINE_QNODE(qns_sys_pcie, SDX65_SLAVE_MEM_NOC_PCIE_SNOC, 1, 8, SDX65_MASTER_MEM_NOC_PCIE_SNOC); 4239a53928SRohit Agarwal DEFINE_QNODE(qhs_aoss, SDX65_SLAVE_AOSS, 1, 4); 4339a53928SRohit Agarwal DEFINE_QNODE(qhs_apss, SDX65_SLAVE_APPSS, 1, 4); 4439a53928SRohit Agarwal DEFINE_QNODE(qhs_audio, SDX65_SLAVE_AUDIO, 1, 4); 4539a53928SRohit Agarwal DEFINE_QNODE(qhs_blsp1, SDX65_SLAVE_BLSP_1, 1, 4); 4639a53928SRohit Agarwal DEFINE_QNODE(qhs_clk_ctl, SDX65_SLAVE_CLK_CTL, 1, 4); 4739a53928SRohit Agarwal DEFINE_QNODE(qhs_crypto0_cfg, SDX65_SLAVE_CRYPTO_0_CFG, 1, 4); 4839a53928SRohit Agarwal DEFINE_QNODE(qhs_ddrss_cfg, SDX65_SLAVE_CNOC_DDRSS, 1, 4); 4939a53928SRohit Agarwal DEFINE_QNODE(qhs_ecc_cfg, SDX65_SLAVE_ECC_CFG, 1, 4); 5039a53928SRohit Agarwal DEFINE_QNODE(qhs_imem_cfg, SDX65_SLAVE_IMEM_CFG, 1, 4); 5139a53928SRohit Agarwal DEFINE_QNODE(qhs_ipa, SDX65_SLAVE_IPA_CFG, 1, 4); 5239a53928SRohit Agarwal DEFINE_QNODE(qhs_mss_cfg, SDX65_SLAVE_CNOC_MSS, 1, 4); 5339a53928SRohit Agarwal DEFINE_QNODE(qhs_pcie_parf, SDX65_SLAVE_PCIE_PARF, 1, 4); 5439a53928SRohit Agarwal DEFINE_QNODE(qhs_pdm, SDX65_SLAVE_PDM, 1, 4); 5539a53928SRohit Agarwal DEFINE_QNODE(qhs_prng, SDX65_SLAVE_PRNG, 1, 4); 5639a53928SRohit Agarwal DEFINE_QNODE(qhs_qdss_cfg, SDX65_SLAVE_QDSS_CFG, 1, 4); 5739a53928SRohit Agarwal DEFINE_QNODE(qhs_qpic, SDX65_SLAVE_QPIC, 1, 4); 5839a53928SRohit Agarwal DEFINE_QNODE(qhs_sdc1, SDX65_SLAVE_SDCC_1, 1, 4); 5939a53928SRohit Agarwal DEFINE_QNODE(qhs_snoc_cfg, SDX65_SLAVE_SNOC_CFG, 1, 4, SDX65_MASTER_SNOC_CFG); 6039a53928SRohit Agarwal DEFINE_QNODE(qhs_spmi_fetcher, SDX65_SLAVE_SPMI_FETCHER, 1, 4); 6139a53928SRohit Agarwal DEFINE_QNODE(qhs_spmi_vgi_coex, SDX65_SLAVE_SPMI_VGI_COEX, 1, 4); 6239a53928SRohit Agarwal DEFINE_QNODE(qhs_tcsr, SDX65_SLAVE_TCSR, 1, 4); 6339a53928SRohit Agarwal DEFINE_QNODE(qhs_tlmm, SDX65_SLAVE_TLMM, 1, 4); 6439a53928SRohit Agarwal DEFINE_QNODE(qhs_usb3, SDX65_SLAVE_USB3, 1, 4); 6539a53928SRohit Agarwal DEFINE_QNODE(qhs_usb3_phy, SDX65_SLAVE_USB3_PHY_CFG, 1, 4); 6639a53928SRohit Agarwal DEFINE_QNODE(qns_aggre_noc, SDX65_SLAVE_ANOC_SNOC, 1, 8, SDX65_MASTER_ANOC_SNOC); 6739a53928SRohit Agarwal DEFINE_QNODE(qns_snoc_memnoc, SDX65_SLAVE_SNOC_MEM_NOC_GC, 1, 16, SDX65_MASTER_SNOC_GC_MEM_NOC); 6839a53928SRohit Agarwal DEFINE_QNODE(qxs_imem, SDX65_SLAVE_IMEM, 1, 8); 6939a53928SRohit Agarwal DEFINE_QNODE(srvc_snoc, SDX65_SLAVE_SERVICE_SNOC, 1, 4); 7039a53928SRohit Agarwal DEFINE_QNODE(xs_pcie, SDX65_SLAVE_PCIE_0, 1, 8); 7139a53928SRohit Agarwal DEFINE_QNODE(xs_qdss_stm, SDX65_SLAVE_QDSS_STM, 1, 4); 7239a53928SRohit Agarwal DEFINE_QNODE(xs_sys_tcu_cfg, SDX65_SLAVE_TCU, 1, 8); 7339a53928SRohit Agarwal 7439a53928SRohit Agarwal DEFINE_QBCM(bcm_ce0, "CE0", false, &qxm_crypto); 7539a53928SRohit Agarwal DEFINE_QBCM(bcm_mc0, "MC0", true, &ebi); 7639a53928SRohit Agarwal DEFINE_QBCM(bcm_pn0, "PN0", true, &qhm_snoc_cfg, &qhs_aoss, &qhs_apss, &qhs_audio, &qhs_blsp1, &qhs_clk_ctl, &qhs_crypto0_cfg, &qhs_ddrss_cfg, &qhs_ecc_cfg, &qhs_imem_cfg, &qhs_ipa, &qhs_mss_cfg, &qhs_pcie_parf, &qhs_pdm, &qhs_prng, &qhs_qdss_cfg, &qhs_qpic, &qhs_sdc1, &qhs_snoc_cfg, &qhs_spmi_fetcher, &qhs_spmi_vgi_coex, &qhs_tcsr, &qhs_tlmm, &qhs_usb3, &qhs_usb3_phy, &srvc_snoc); 7739a53928SRohit Agarwal DEFINE_QBCM(bcm_pn1, "PN1", false, &xm_sdc1); 7839a53928SRohit Agarwal DEFINE_QBCM(bcm_pn2, "PN2", false, &qhm_audio, &qhm_spmi_fetcher1); 7939a53928SRohit Agarwal DEFINE_QBCM(bcm_pn3, "PN3", false, &qhm_blsp1, &qhm_qpic); 8039a53928SRohit Agarwal DEFINE_QBCM(bcm_pn4, "PN4", false, &qxm_crypto); 8139a53928SRohit Agarwal DEFINE_QBCM(bcm_sh0, "SH0", true, &qns_llcc); 8239a53928SRohit Agarwal DEFINE_QBCM(bcm_sh1, "SH1", false, &qns_memnoc_snoc); 8339a53928SRohit Agarwal DEFINE_QBCM(bcm_sh3, "SH3", false, &xm_apps_rdwr); 8439a53928SRohit Agarwal DEFINE_QBCM(bcm_sn0, "SN0", true, &qns_snoc_memnoc); 8539a53928SRohit Agarwal DEFINE_QBCM(bcm_sn1, "SN1", false, &qxs_imem); 8639a53928SRohit Agarwal DEFINE_QBCM(bcm_sn2, "SN2", false, &xs_qdss_stm); 8739a53928SRohit Agarwal DEFINE_QBCM(bcm_sn3, "SN3", false, &xs_sys_tcu_cfg); 8839a53928SRohit Agarwal DEFINE_QBCM(bcm_sn5, "SN5", false, &xs_pcie); 8939a53928SRohit Agarwal DEFINE_QBCM(bcm_sn6, "SN6", false, &qhm_qdss_bam, &xm_qdss_etr); 9039a53928SRohit Agarwal DEFINE_QBCM(bcm_sn7, "SN7", false, &qnm_aggre_noc, &xm_pcie, &xm_usb3, &qns_aggre_noc); 9139a53928SRohit Agarwal DEFINE_QBCM(bcm_sn8, "SN8", false, &qnm_memnoc); 9239a53928SRohit Agarwal DEFINE_QBCM(bcm_sn9, "SN9", false, &qnm_memnoc_pcie); 9339a53928SRohit Agarwal DEFINE_QBCM(bcm_sn10, "SN10", false, &qnm_ipa, &xm_ipa2pcie_slv); 9439a53928SRohit Agarwal 9539a53928SRohit Agarwal static struct qcom_icc_bcm * const mc_virt_bcms[] = { 9639a53928SRohit Agarwal &bcm_mc0, 9739a53928SRohit Agarwal }; 9839a53928SRohit Agarwal 9939a53928SRohit Agarwal static struct qcom_icc_node * const mc_virt_nodes[] = { 10039a53928SRohit Agarwal [MASTER_LLCC] = &llcc_mc, 10139a53928SRohit Agarwal [SLAVE_EBI1] = &ebi, 10239a53928SRohit Agarwal }; 10339a53928SRohit Agarwal 10439a53928SRohit Agarwal static const struct qcom_icc_desc sdx65_mc_virt = { 10539a53928SRohit Agarwal .nodes = mc_virt_nodes, 10639a53928SRohit Agarwal .num_nodes = ARRAY_SIZE(mc_virt_nodes), 10739a53928SRohit Agarwal .bcms = mc_virt_bcms, 10839a53928SRohit Agarwal .num_bcms = ARRAY_SIZE(mc_virt_bcms), 10939a53928SRohit Agarwal }; 11039a53928SRohit Agarwal 11139a53928SRohit Agarwal static struct qcom_icc_bcm * const mem_noc_bcms[] = { 11239a53928SRohit Agarwal &bcm_sh0, 11339a53928SRohit Agarwal &bcm_sh1, 11439a53928SRohit Agarwal &bcm_sh3, 11539a53928SRohit Agarwal }; 11639a53928SRohit Agarwal 11739a53928SRohit Agarwal static struct qcom_icc_node * const mem_noc_nodes[] = { 11839a53928SRohit Agarwal [MASTER_TCU_0] = &acm_tcu, 11939a53928SRohit Agarwal [MASTER_SNOC_GC_MEM_NOC] = &qnm_snoc_gc, 12039a53928SRohit Agarwal [MASTER_APPSS_PROC] = &xm_apps_rdwr, 12139a53928SRohit Agarwal [SLAVE_LLCC] = &qns_llcc, 12239a53928SRohit Agarwal [SLAVE_MEM_NOC_SNOC] = &qns_memnoc_snoc, 12339a53928SRohit Agarwal [SLAVE_MEM_NOC_PCIE_SNOC] = &qns_sys_pcie, 12439a53928SRohit Agarwal }; 12539a53928SRohit Agarwal 12639a53928SRohit Agarwal static const struct qcom_icc_desc sdx65_mem_noc = { 12739a53928SRohit Agarwal .nodes = mem_noc_nodes, 12839a53928SRohit Agarwal .num_nodes = ARRAY_SIZE(mem_noc_nodes), 12939a53928SRohit Agarwal .bcms = mem_noc_bcms, 13039a53928SRohit Agarwal .num_bcms = ARRAY_SIZE(mem_noc_bcms), 13139a53928SRohit Agarwal }; 13239a53928SRohit Agarwal 13339a53928SRohit Agarwal static struct qcom_icc_bcm * const system_noc_bcms[] = { 13439a53928SRohit Agarwal &bcm_ce0, 13539a53928SRohit Agarwal &bcm_pn0, 13639a53928SRohit Agarwal &bcm_pn1, 13739a53928SRohit Agarwal &bcm_pn2, 13839a53928SRohit Agarwal &bcm_pn3, 13939a53928SRohit Agarwal &bcm_pn4, 14039a53928SRohit Agarwal &bcm_sn0, 14139a53928SRohit Agarwal &bcm_sn1, 14239a53928SRohit Agarwal &bcm_sn2, 14339a53928SRohit Agarwal &bcm_sn3, 14439a53928SRohit Agarwal &bcm_sn5, 14539a53928SRohit Agarwal &bcm_sn6, 14639a53928SRohit Agarwal &bcm_sn7, 14739a53928SRohit Agarwal &bcm_sn8, 14839a53928SRohit Agarwal &bcm_sn9, 14939a53928SRohit Agarwal &bcm_sn10, 15039a53928SRohit Agarwal }; 15139a53928SRohit Agarwal 15239a53928SRohit Agarwal static struct qcom_icc_node * const system_noc_nodes[] = { 15339a53928SRohit Agarwal [MASTER_AUDIO] = &qhm_audio, 15439a53928SRohit Agarwal [MASTER_BLSP_1] = &qhm_blsp1, 15539a53928SRohit Agarwal [MASTER_QDSS_BAM] = &qhm_qdss_bam, 15639a53928SRohit Agarwal [MASTER_QPIC] = &qhm_qpic, 15739a53928SRohit Agarwal [MASTER_SNOC_CFG] = &qhm_snoc_cfg, 15839a53928SRohit Agarwal [MASTER_SPMI_FETCHER] = &qhm_spmi_fetcher1, 15939a53928SRohit Agarwal [MASTER_ANOC_SNOC] = &qnm_aggre_noc, 16039a53928SRohit Agarwal [MASTER_IPA] = &qnm_ipa, 16139a53928SRohit Agarwal [MASTER_MEM_NOC_SNOC] = &qnm_memnoc, 16239a53928SRohit Agarwal [MASTER_MEM_NOC_PCIE_SNOC] = &qnm_memnoc_pcie, 16339a53928SRohit Agarwal [MASTER_CRYPTO] = &qxm_crypto, 16439a53928SRohit Agarwal [MASTER_IPA_PCIE] = &xm_ipa2pcie_slv, 16539a53928SRohit Agarwal [MASTER_PCIE_0] = &xm_pcie, 16639a53928SRohit Agarwal [MASTER_QDSS_ETR] = &xm_qdss_etr, 16739a53928SRohit Agarwal [MASTER_SDCC_1] = &xm_sdc1, 16839a53928SRohit Agarwal [MASTER_USB3] = &xm_usb3, 16939a53928SRohit Agarwal [SLAVE_AOSS] = &qhs_aoss, 17039a53928SRohit Agarwal [SLAVE_APPSS] = &qhs_apss, 17139a53928SRohit Agarwal [SLAVE_AUDIO] = &qhs_audio, 17239a53928SRohit Agarwal [SLAVE_BLSP_1] = &qhs_blsp1, 17339a53928SRohit Agarwal [SLAVE_CLK_CTL] = &qhs_clk_ctl, 17439a53928SRohit Agarwal [SLAVE_CRYPTO_0_CFG] = &qhs_crypto0_cfg, 17539a53928SRohit Agarwal [SLAVE_CNOC_DDRSS] = &qhs_ddrss_cfg, 17639a53928SRohit Agarwal [SLAVE_ECC_CFG] = &qhs_ecc_cfg, 17739a53928SRohit Agarwal [SLAVE_IMEM_CFG] = &qhs_imem_cfg, 17839a53928SRohit Agarwal [SLAVE_IPA_CFG] = &qhs_ipa, 17939a53928SRohit Agarwal [SLAVE_CNOC_MSS] = &qhs_mss_cfg, 18039a53928SRohit Agarwal [SLAVE_PCIE_PARF] = &qhs_pcie_parf, 18139a53928SRohit Agarwal [SLAVE_PDM] = &qhs_pdm, 18239a53928SRohit Agarwal [SLAVE_PRNG] = &qhs_prng, 18339a53928SRohit Agarwal [SLAVE_QDSS_CFG] = &qhs_qdss_cfg, 18439a53928SRohit Agarwal [SLAVE_QPIC] = &qhs_qpic, 18539a53928SRohit Agarwal [SLAVE_SDCC_1] = &qhs_sdc1, 18639a53928SRohit Agarwal [SLAVE_SNOC_CFG] = &qhs_snoc_cfg, 18739a53928SRohit Agarwal [SLAVE_SPMI_FETCHER] = &qhs_spmi_fetcher, 18839a53928SRohit Agarwal [SLAVE_SPMI_VGI_COEX] = &qhs_spmi_vgi_coex, 18939a53928SRohit Agarwal [SLAVE_TCSR] = &qhs_tcsr, 19039a53928SRohit Agarwal [SLAVE_TLMM] = &qhs_tlmm, 19139a53928SRohit Agarwal [SLAVE_USB3] = &qhs_usb3, 19239a53928SRohit Agarwal [SLAVE_USB3_PHY_CFG] = &qhs_usb3_phy, 19339a53928SRohit Agarwal [SLAVE_ANOC_SNOC] = &qns_aggre_noc, 19439a53928SRohit Agarwal [SLAVE_SNOC_MEM_NOC_GC] = &qns_snoc_memnoc, 19539a53928SRohit Agarwal [SLAVE_IMEM] = &qxs_imem, 19639a53928SRohit Agarwal [SLAVE_SERVICE_SNOC] = &srvc_snoc, 19739a53928SRohit Agarwal [SLAVE_PCIE_0] = &xs_pcie, 19839a53928SRohit Agarwal [SLAVE_QDSS_STM] = &xs_qdss_stm, 19939a53928SRohit Agarwal [SLAVE_TCU] = &xs_sys_tcu_cfg, 20039a53928SRohit Agarwal }; 20139a53928SRohit Agarwal 20239a53928SRohit Agarwal static const struct qcom_icc_desc sdx65_system_noc = { 20339a53928SRohit Agarwal .nodes = system_noc_nodes, 20439a53928SRohit Agarwal .num_nodes = ARRAY_SIZE(system_noc_nodes), 20539a53928SRohit Agarwal .bcms = system_noc_bcms, 20639a53928SRohit Agarwal .num_bcms = ARRAY_SIZE(system_noc_bcms), 20739a53928SRohit Agarwal }; 20839a53928SRohit Agarwal 20939a53928SRohit Agarwal static const struct of_device_id qnoc_of_match[] = { 21039a53928SRohit Agarwal { .compatible = "qcom,sdx65-mc-virt", 21139a53928SRohit Agarwal .data = &sdx65_mc_virt}, 21239a53928SRohit Agarwal { .compatible = "qcom,sdx65-mem-noc", 21339a53928SRohit Agarwal .data = &sdx65_mem_noc}, 21439a53928SRohit Agarwal { .compatible = "qcom,sdx65-system-noc", 21539a53928SRohit Agarwal .data = &sdx65_system_noc}, 21639a53928SRohit Agarwal { } 21739a53928SRohit Agarwal }; 21839a53928SRohit Agarwal MODULE_DEVICE_TABLE(of, qnoc_of_match); 21939a53928SRohit Agarwal 22039a53928SRohit Agarwal static struct platform_driver qnoc_driver = { 22139a53928SRohit Agarwal .probe = qcom_icc_rpmh_probe, 22239a53928SRohit Agarwal .remove = qcom_icc_rpmh_remove, 22339a53928SRohit Agarwal .driver = { 22439a53928SRohit Agarwal .name = "qnoc-sdx65", 22539a53928SRohit Agarwal .of_match_table = qnoc_of_match, 22639a53928SRohit Agarwal .sync_state = icc_sync_state, 22739a53928SRohit Agarwal }, 22839a53928SRohit Agarwal }; 22939a53928SRohit Agarwal module_platform_driver(qnoc_driver); 23039a53928SRohit Agarwal 23139a53928SRohit Agarwal MODULE_DESCRIPTION("Qualcomm SDX65 NoC driver"); 23239a53928SRohit Agarwal MODULE_LICENSE("GPL v2"); 233