xref: /openbmc/linux/drivers/infiniband/hw/qedr/main.c (revision e6a38c54faf38498170e227c82ea25cb8bc1ae71)
12e0cbc4dSRam Amrani /* QLogic qedr NIC Driver
22e0cbc4dSRam Amrani  * Copyright (c) 2015-2016  QLogic Corporation
32e0cbc4dSRam Amrani  *
42e0cbc4dSRam Amrani  * This software is available to you under a choice of one of two
52e0cbc4dSRam Amrani  * licenses.  You may choose to be licensed under the terms of the GNU
62e0cbc4dSRam Amrani  * General Public License (GPL) Version 2, available from the file
72e0cbc4dSRam Amrani  * COPYING in the main directory of this source tree, or the
82e0cbc4dSRam Amrani  * OpenIB.org BSD license below:
92e0cbc4dSRam Amrani  *
102e0cbc4dSRam Amrani  *     Redistribution and use in source and binary forms, with or
112e0cbc4dSRam Amrani  *     without modification, are permitted provided that the following
122e0cbc4dSRam Amrani  *     conditions are met:
132e0cbc4dSRam Amrani  *
142e0cbc4dSRam Amrani  *      - Redistributions of source code must retain the above
152e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
162e0cbc4dSRam Amrani  *        disclaimer.
172e0cbc4dSRam Amrani  *
182e0cbc4dSRam Amrani  *      - Redistributions in binary form must reproduce the above
192e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
202e0cbc4dSRam Amrani  *        disclaimer in the documentation and /or other materials
212e0cbc4dSRam Amrani  *        provided with the distribution.
222e0cbc4dSRam Amrani  *
232e0cbc4dSRam Amrani  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
242e0cbc4dSRam Amrani  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
252e0cbc4dSRam Amrani  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
262e0cbc4dSRam Amrani  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
272e0cbc4dSRam Amrani  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
282e0cbc4dSRam Amrani  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
292e0cbc4dSRam Amrani  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
302e0cbc4dSRam Amrani  * SOFTWARE.
312e0cbc4dSRam Amrani  */
322e0cbc4dSRam Amrani #include <linux/module.h>
332e0cbc4dSRam Amrani #include <rdma/ib_verbs.h>
342e0cbc4dSRam Amrani #include <rdma/ib_addr.h>
35ac1b36e5SRam Amrani #include <rdma/ib_user_verbs.h>
36*e6a38c54SKalderon, Michal #include <rdma/iw_cm.h>
37*e6a38c54SKalderon, Michal #include <rdma/ib_mad.h>
382e0cbc4dSRam Amrani #include <linux/netdevice.h>
392e0cbc4dSRam Amrani #include <linux/iommu.h>
40461a6946SJoerg Roedel #include <linux/pci.h>
412e0cbc4dSRam Amrani #include <net/addrconf.h>
42b262a06eSMichal Kalderon 
43ec72fce4SRam Amrani #include <linux/qed/qed_chain.h>
44ec72fce4SRam Amrani #include <linux/qed/qed_if.h>
452e0cbc4dSRam Amrani #include "qedr.h"
46ac1b36e5SRam Amrani #include "verbs.h"
47ac1b36e5SRam Amrani #include <rdma/qedr-abi.h>
482e0cbc4dSRam Amrani 
492e0cbc4dSRam Amrani MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
502e0cbc4dSRam Amrani MODULE_AUTHOR("QLogic Corporation");
512e0cbc4dSRam Amrani MODULE_LICENSE("Dual BSD/GPL");
522e0cbc4dSRam Amrani MODULE_VERSION(QEDR_MODULE_VERSION);
532e0cbc4dSRam Amrani 
54cecbcddfSRam Amrani #define QEDR_WQ_MULTIPLIER_DFT	(3)
55cecbcddfSRam Amrani 
562e0cbc4dSRam Amrani void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
572e0cbc4dSRam Amrani 			    enum ib_event_type type)
582e0cbc4dSRam Amrani {
592e0cbc4dSRam Amrani 	struct ib_event ibev;
602e0cbc4dSRam Amrani 
612e0cbc4dSRam Amrani 	ibev.device = &dev->ibdev;
622e0cbc4dSRam Amrani 	ibev.element.port_num = port_num;
632e0cbc4dSRam Amrani 	ibev.event = type;
642e0cbc4dSRam Amrani 
652e0cbc4dSRam Amrani 	ib_dispatch_event(&ibev);
662e0cbc4dSRam Amrani }
672e0cbc4dSRam Amrani 
682e0cbc4dSRam Amrani static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
692e0cbc4dSRam Amrani 					    u8 port_num)
702e0cbc4dSRam Amrani {
712e0cbc4dSRam Amrani 	return IB_LINK_LAYER_ETHERNET;
722e0cbc4dSRam Amrani }
732e0cbc4dSRam Amrani 
74ec72fce4SRam Amrani static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str,
75ec72fce4SRam Amrani 				size_t str_len)
76ec72fce4SRam Amrani {
77ec72fce4SRam Amrani 	struct qedr_dev *qedr = get_qedr_dev(ibdev);
78ec72fce4SRam Amrani 	u32 fw_ver = (u32)qedr->attr.fw_ver;
79ec72fce4SRam Amrani 
80ec72fce4SRam Amrani 	snprintf(str, str_len, "%d. %d. %d. %d",
81ec72fce4SRam Amrani 		 (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
82ec72fce4SRam Amrani 		 (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
83ec72fce4SRam Amrani }
84ec72fce4SRam Amrani 
85993d1b52SRam Amrani static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num)
86993d1b52SRam Amrani {
87993d1b52SRam Amrani 	struct qedr_dev *qdev;
88993d1b52SRam Amrani 
89993d1b52SRam Amrani 	qdev = get_qedr_dev(dev);
90993d1b52SRam Amrani 	dev_hold(qdev->ndev);
91993d1b52SRam Amrani 
92993d1b52SRam Amrani 	/* The HW vendor's device driver must guarantee
93993d1b52SRam Amrani 	 * that this function returns NULL before the net device reaches
94993d1b52SRam Amrani 	 * NETDEV_UNREGISTER_FINAL state.
95993d1b52SRam Amrani 	 */
96993d1b52SRam Amrani 	return qdev->ndev;
97993d1b52SRam Amrani }
98993d1b52SRam Amrani 
99*e6a38c54SKalderon, Michal int qedr_roce_port_immutable(struct ib_device *ibdev, u8 port_num,
100*e6a38c54SKalderon, Michal 			     struct ib_port_immutable *immutable)
101*e6a38c54SKalderon, Michal {
102*e6a38c54SKalderon, Michal 	struct ib_port_attr attr;
103*e6a38c54SKalderon, Michal 	int err;
104*e6a38c54SKalderon, Michal 
105*e6a38c54SKalderon, Michal 	err = qedr_query_port(ibdev, port_num, &attr);
106*e6a38c54SKalderon, Michal 	if (err)
107*e6a38c54SKalderon, Michal 		return err;
108*e6a38c54SKalderon, Michal 
109*e6a38c54SKalderon, Michal 	immutable->pkey_tbl_len = attr.pkey_tbl_len;
110*e6a38c54SKalderon, Michal 	immutable->gid_tbl_len = attr.gid_tbl_len;
111*e6a38c54SKalderon, Michal 	immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE |
112*e6a38c54SKalderon, Michal 	    RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
113*e6a38c54SKalderon, Michal 	immutable->max_mad_size = IB_MGMT_MAD_SIZE;
114*e6a38c54SKalderon, Michal 
115*e6a38c54SKalderon, Michal 	return 0;
116*e6a38c54SKalderon, Michal }
117*e6a38c54SKalderon, Michal 
118*e6a38c54SKalderon, Michal int qedr_iw_port_immutable(struct ib_device *ibdev, u8 port_num,
119*e6a38c54SKalderon, Michal 			   struct ib_port_immutable *immutable)
120*e6a38c54SKalderon, Michal {
121*e6a38c54SKalderon, Michal 	struct ib_port_attr attr;
122*e6a38c54SKalderon, Michal 	int err;
123*e6a38c54SKalderon, Michal 
124*e6a38c54SKalderon, Michal 	err = qedr_query_port(ibdev, port_num, &attr);
125*e6a38c54SKalderon, Michal 	if (err)
126*e6a38c54SKalderon, Michal 		return err;
127*e6a38c54SKalderon, Michal 
128*e6a38c54SKalderon, Michal 	immutable->pkey_tbl_len = 1;
129*e6a38c54SKalderon, Michal 	immutable->gid_tbl_len = 1;
130*e6a38c54SKalderon, Michal 	immutable->core_cap_flags = RDMA_CORE_PORT_IWARP;
131*e6a38c54SKalderon, Michal 	immutable->max_mad_size = 0;
132*e6a38c54SKalderon, Michal 
133*e6a38c54SKalderon, Michal 	return 0;
134*e6a38c54SKalderon, Michal }
135*e6a38c54SKalderon, Michal 
136*e6a38c54SKalderon, Michal int qedr_iw_register_device(struct qedr_dev *dev)
137*e6a38c54SKalderon, Michal {
138*e6a38c54SKalderon, Michal 	dev->ibdev.node_type = RDMA_NODE_RNIC;
139*e6a38c54SKalderon, Michal 	dev->ibdev.query_gid = qedr_iw_query_gid;
140*e6a38c54SKalderon, Michal 
141*e6a38c54SKalderon, Michal 	dev->ibdev.get_port_immutable = qedr_iw_port_immutable;
142*e6a38c54SKalderon, Michal 
143*e6a38c54SKalderon, Michal 	dev->ibdev.iwcm = kzalloc(sizeof(*dev->ibdev.iwcm), GFP_KERNEL);
144*e6a38c54SKalderon, Michal 	if (!dev->ibdev.iwcm)
145*e6a38c54SKalderon, Michal 		return -ENOMEM;
146*e6a38c54SKalderon, Michal 
147*e6a38c54SKalderon, Michal 	memcpy(dev->ibdev.iwcm->ifname,
148*e6a38c54SKalderon, Michal 	       dev->ndev->name, sizeof(dev->ibdev.iwcm->ifname));
149*e6a38c54SKalderon, Michal 
150*e6a38c54SKalderon, Michal 	return 0;
151*e6a38c54SKalderon, Michal }
152*e6a38c54SKalderon, Michal 
153*e6a38c54SKalderon, Michal void qedr_roce_register_device(struct qedr_dev *dev)
154*e6a38c54SKalderon, Michal {
155*e6a38c54SKalderon, Michal 	dev->ibdev.node_type = RDMA_NODE_IB_CA;
156*e6a38c54SKalderon, Michal 	dev->ibdev.query_gid = qedr_query_gid;
157*e6a38c54SKalderon, Michal 
158*e6a38c54SKalderon, Michal 	dev->ibdev.add_gid = qedr_add_gid;
159*e6a38c54SKalderon, Michal 	dev->ibdev.del_gid = qedr_del_gid;
160*e6a38c54SKalderon, Michal 
161*e6a38c54SKalderon, Michal 	dev->ibdev.get_port_immutable = qedr_roce_port_immutable;
162*e6a38c54SKalderon, Michal }
163*e6a38c54SKalderon, Michal 
1642e0cbc4dSRam Amrani static int qedr_register_device(struct qedr_dev *dev)
1652e0cbc4dSRam Amrani {
166*e6a38c54SKalderon, Michal 	int rc;
167*e6a38c54SKalderon, Michal 
1682e0cbc4dSRam Amrani 	strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX);
1692e0cbc4dSRam Amrani 
170993d1b52SRam Amrani 	dev->ibdev.node_guid = dev->attr.node_guid;
1712e0cbc4dSRam Amrani 	memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
1722e0cbc4dSRam Amrani 	dev->ibdev.owner = THIS_MODULE;
173ac1b36e5SRam Amrani 	dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION;
174ac1b36e5SRam Amrani 
175ac1b36e5SRam Amrani 	dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
176ac1b36e5SRam Amrani 				     QEDR_UVERBS(QUERY_DEVICE) |
177a7efd777SRam Amrani 				     QEDR_UVERBS(QUERY_PORT) |
178a7efd777SRam Amrani 				     QEDR_UVERBS(ALLOC_PD) |
179a7efd777SRam Amrani 				     QEDR_UVERBS(DEALLOC_PD) |
180a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_COMP_CHANNEL) |
181a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_CQ) |
182a7efd777SRam Amrani 				     QEDR_UVERBS(RESIZE_CQ) |
183a7efd777SRam Amrani 				     QEDR_UVERBS(DESTROY_CQ) |
184cecbcddfSRam Amrani 				     QEDR_UVERBS(REQ_NOTIFY_CQ) |
185cecbcddfSRam Amrani 				     QEDR_UVERBS(CREATE_QP) |
186cecbcddfSRam Amrani 				     QEDR_UVERBS(MODIFY_QP) |
187cecbcddfSRam Amrani 				     QEDR_UVERBS(QUERY_QP) |
188e0290cceSRam Amrani 				     QEDR_UVERBS(DESTROY_QP) |
189e0290cceSRam Amrani 				     QEDR_UVERBS(REG_MR) |
190afa0e13bSRam Amrani 				     QEDR_UVERBS(DEREG_MR) |
191afa0e13bSRam Amrani 				     QEDR_UVERBS(POLL_CQ) |
192afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_SEND) |
193afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_RECV);
194ac1b36e5SRam Amrani 
195*e6a38c54SKalderon, Michal 	if (IS_IWARP(dev)) {
196*e6a38c54SKalderon, Michal 		rc = qedr_iw_register_device(dev);
197*e6a38c54SKalderon, Michal 		if (rc)
198*e6a38c54SKalderon, Michal 			return rc;
199*e6a38c54SKalderon, Michal 	} else {
200*e6a38c54SKalderon, Michal 		qedr_roce_register_device(dev);
201*e6a38c54SKalderon, Michal 	}
202*e6a38c54SKalderon, Michal 
203ac1b36e5SRam Amrani 	dev->ibdev.phys_port_cnt = 1;
204ac1b36e5SRam Amrani 	dev->ibdev.num_comp_vectors = dev->num_cnq;
205ac1b36e5SRam Amrani 
206ac1b36e5SRam Amrani 	dev->ibdev.query_device = qedr_query_device;
207ac1b36e5SRam Amrani 	dev->ibdev.query_port = qedr_query_port;
208ac1b36e5SRam Amrani 	dev->ibdev.modify_port = qedr_modify_port;
209ac1b36e5SRam Amrani 
210ac1b36e5SRam Amrani 	dev->ibdev.alloc_ucontext = qedr_alloc_ucontext;
211ac1b36e5SRam Amrani 	dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext;
212ac1b36e5SRam Amrani 	dev->ibdev.mmap = qedr_mmap;
213ac1b36e5SRam Amrani 
214a7efd777SRam Amrani 	dev->ibdev.alloc_pd = qedr_alloc_pd;
215a7efd777SRam Amrani 	dev->ibdev.dealloc_pd = qedr_dealloc_pd;
216a7efd777SRam Amrani 
217a7efd777SRam Amrani 	dev->ibdev.create_cq = qedr_create_cq;
218a7efd777SRam Amrani 	dev->ibdev.destroy_cq = qedr_destroy_cq;
219a7efd777SRam Amrani 	dev->ibdev.resize_cq = qedr_resize_cq;
220a7efd777SRam Amrani 	dev->ibdev.req_notify_cq = qedr_arm_cq;
221a7efd777SRam Amrani 
222cecbcddfSRam Amrani 	dev->ibdev.create_qp = qedr_create_qp;
223cecbcddfSRam Amrani 	dev->ibdev.modify_qp = qedr_modify_qp;
224cecbcddfSRam Amrani 	dev->ibdev.query_qp = qedr_query_qp;
225cecbcddfSRam Amrani 	dev->ibdev.destroy_qp = qedr_destroy_qp;
226cecbcddfSRam Amrani 
227a7efd777SRam Amrani 	dev->ibdev.query_pkey = qedr_query_pkey;
228a7efd777SRam Amrani 
22904886779SRam Amrani 	dev->ibdev.create_ah = qedr_create_ah;
23004886779SRam Amrani 	dev->ibdev.destroy_ah = qedr_destroy_ah;
23104886779SRam Amrani 
232e0290cceSRam Amrani 	dev->ibdev.get_dma_mr = qedr_get_dma_mr;
233e0290cceSRam Amrani 	dev->ibdev.dereg_mr = qedr_dereg_mr;
234e0290cceSRam Amrani 	dev->ibdev.reg_user_mr = qedr_reg_user_mr;
235e0290cceSRam Amrani 	dev->ibdev.alloc_mr = qedr_alloc_mr;
236e0290cceSRam Amrani 	dev->ibdev.map_mr_sg = qedr_map_mr_sg;
237e0290cceSRam Amrani 
238afa0e13bSRam Amrani 	dev->ibdev.poll_cq = qedr_poll_cq;
239afa0e13bSRam Amrani 	dev->ibdev.post_send = qedr_post_send;
240afa0e13bSRam Amrani 	dev->ibdev.post_recv = qedr_post_recv;
241afa0e13bSRam Amrani 
242993d1b52SRam Amrani 	dev->ibdev.process_mad = qedr_process_mad;
243*e6a38c54SKalderon, Michal 
244993d1b52SRam Amrani 	dev->ibdev.get_netdev = qedr_get_netdev;
245993d1b52SRam Amrani 
24669117101SBart Van Assche 	dev->ibdev.dev.parent = &dev->pdev->dev;
2472e0cbc4dSRam Amrani 
2482e0cbc4dSRam Amrani 	dev->ibdev.get_link_layer = qedr_link_layer;
249ec72fce4SRam Amrani 	dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str;
2502e0cbc4dSRam Amrani 
251993d1b52SRam Amrani 	return ib_register_device(&dev->ibdev, NULL);
2522e0cbc4dSRam Amrani }
2532e0cbc4dSRam Amrani 
254ec72fce4SRam Amrani /* This function allocates fast-path status block memory */
255ec72fce4SRam Amrani static int qedr_alloc_mem_sb(struct qedr_dev *dev,
256ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, u16 sb_id)
257ec72fce4SRam Amrani {
258ec72fce4SRam Amrani 	struct status_block *sb_virt;
259ec72fce4SRam Amrani 	dma_addr_t sb_phys;
260ec72fce4SRam Amrani 	int rc;
261ec72fce4SRam Amrani 
262ec72fce4SRam Amrani 	sb_virt = dma_alloc_coherent(&dev->pdev->dev,
263ec72fce4SRam Amrani 				     sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
264ec72fce4SRam Amrani 	if (!sb_virt)
265ec72fce4SRam Amrani 		return -ENOMEM;
266ec72fce4SRam Amrani 
267ec72fce4SRam Amrani 	rc = dev->ops->common->sb_init(dev->cdev, sb_info,
268ec72fce4SRam Amrani 				       sb_virt, sb_phys, sb_id,
269ec72fce4SRam Amrani 				       QED_SB_TYPE_CNQ);
270ec72fce4SRam Amrani 	if (rc) {
271ec72fce4SRam Amrani 		pr_err("Status block initialization failed\n");
272ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
273ec72fce4SRam Amrani 				  sb_virt, sb_phys);
274ec72fce4SRam Amrani 		return rc;
275ec72fce4SRam Amrani 	}
276ec72fce4SRam Amrani 
277ec72fce4SRam Amrani 	return 0;
278ec72fce4SRam Amrani }
279ec72fce4SRam Amrani 
280ec72fce4SRam Amrani static void qedr_free_mem_sb(struct qedr_dev *dev,
281ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, int sb_id)
282ec72fce4SRam Amrani {
283ec72fce4SRam Amrani 	if (sb_info->sb_virt) {
284ec72fce4SRam Amrani 		dev->ops->common->sb_release(dev->cdev, sb_info, sb_id);
285ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
286ec72fce4SRam Amrani 				  (void *)sb_info->sb_virt, sb_info->sb_phys);
287ec72fce4SRam Amrani 	}
288ec72fce4SRam Amrani }
289ec72fce4SRam Amrani 
290ec72fce4SRam Amrani static void qedr_free_resources(struct qedr_dev *dev)
291ec72fce4SRam Amrani {
292ec72fce4SRam Amrani 	int i;
293ec72fce4SRam Amrani 
294ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
295ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
296ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
297ec72fce4SRam Amrani 	}
298ec72fce4SRam Amrani 
299ec72fce4SRam Amrani 	kfree(dev->cnq_array);
300ec72fce4SRam Amrani 	kfree(dev->sb_array);
301ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
302ec72fce4SRam Amrani }
303ec72fce4SRam Amrani 
304ec72fce4SRam Amrani static int qedr_alloc_resources(struct qedr_dev *dev)
305ec72fce4SRam Amrani {
306ec72fce4SRam Amrani 	struct qedr_cnq *cnq;
307ec72fce4SRam Amrani 	__le16 *cons_pi;
308ec72fce4SRam Amrani 	u16 n_entries;
309ec72fce4SRam Amrani 	int i, rc;
310ec72fce4SRam Amrani 
311ec72fce4SRam Amrani 	dev->sgid_tbl = kzalloc(sizeof(union ib_gid) *
312ec72fce4SRam Amrani 				QEDR_MAX_SGID, GFP_KERNEL);
313ec72fce4SRam Amrani 	if (!dev->sgid_tbl)
314ec72fce4SRam Amrani 		return -ENOMEM;
315ec72fce4SRam Amrani 
316ec72fce4SRam Amrani 	spin_lock_init(&dev->sgid_lock);
317ec72fce4SRam Amrani 
318ec72fce4SRam Amrani 	/* Allocate Status blocks for CNQ */
319ec72fce4SRam Amrani 	dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
320ec72fce4SRam Amrani 				GFP_KERNEL);
321ec72fce4SRam Amrani 	if (!dev->sb_array) {
322ec72fce4SRam Amrani 		rc = -ENOMEM;
323ec72fce4SRam Amrani 		goto err1;
324ec72fce4SRam Amrani 	}
325ec72fce4SRam Amrani 
326ec72fce4SRam Amrani 	dev->cnq_array = kcalloc(dev->num_cnq,
327ec72fce4SRam Amrani 				 sizeof(*dev->cnq_array), GFP_KERNEL);
328ec72fce4SRam Amrani 	if (!dev->cnq_array) {
329ec72fce4SRam Amrani 		rc = -ENOMEM;
330ec72fce4SRam Amrani 		goto err2;
331ec72fce4SRam Amrani 	}
332ec72fce4SRam Amrani 
333ec72fce4SRam Amrani 	dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
334ec72fce4SRam Amrani 
335ec72fce4SRam Amrani 	/* Allocate CNQ PBLs */
336ec72fce4SRam Amrani 	n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
337ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
338ec72fce4SRam Amrani 		cnq = &dev->cnq_array[i];
339ec72fce4SRam Amrani 
340ec72fce4SRam Amrani 		rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
341ec72fce4SRam Amrani 				       dev->sb_start + i);
342ec72fce4SRam Amrani 		if (rc)
343ec72fce4SRam Amrani 			goto err3;
344ec72fce4SRam Amrani 
345ec72fce4SRam Amrani 		rc = dev->ops->common->chain_alloc(dev->cdev,
346ec72fce4SRam Amrani 						   QED_CHAIN_USE_TO_CONSUME,
347ec72fce4SRam Amrani 						   QED_CHAIN_MODE_PBL,
348ec72fce4SRam Amrani 						   QED_CHAIN_CNT_TYPE_U16,
349ec72fce4SRam Amrani 						   n_entries,
350ec72fce4SRam Amrani 						   sizeof(struct regpair *),
3511a4a6975SMintz, Yuval 						   &cnq->pbl, NULL);
352ec72fce4SRam Amrani 		if (rc)
353ec72fce4SRam Amrani 			goto err4;
354ec72fce4SRam Amrani 
355ec72fce4SRam Amrani 		cnq->dev = dev;
356ec72fce4SRam Amrani 		cnq->sb = &dev->sb_array[i];
357ec72fce4SRam Amrani 		cons_pi = dev->sb_array[i].sb_virt->pi_array;
358ec72fce4SRam Amrani 		cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
359ec72fce4SRam Amrani 		cnq->index = i;
360ec72fce4SRam Amrani 		sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
361ec72fce4SRam Amrani 
362ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
363ec72fce4SRam Amrani 			 i, qed_chain_get_cons_idx(&cnq->pbl));
364ec72fce4SRam Amrani 	}
365ec72fce4SRam Amrani 
366ec72fce4SRam Amrani 	return 0;
367ec72fce4SRam Amrani err4:
368ec72fce4SRam Amrani 	qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
369ec72fce4SRam Amrani err3:
370ec72fce4SRam Amrani 	for (--i; i >= 0; i--) {
371ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
372ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
373ec72fce4SRam Amrani 	}
374ec72fce4SRam Amrani 	kfree(dev->cnq_array);
375ec72fce4SRam Amrani err2:
376ec72fce4SRam Amrani 	kfree(dev->sb_array);
377ec72fce4SRam Amrani err1:
378ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
379ec72fce4SRam Amrani 	return rc;
380ec72fce4SRam Amrani }
381ec72fce4SRam Amrani 
3822e0cbc4dSRam Amrani /* QEDR sysfs interface */
3832e0cbc4dSRam Amrani static ssize_t show_rev(struct device *device, struct device_attribute *attr,
3842e0cbc4dSRam Amrani 			char *buf)
3852e0cbc4dSRam Amrani {
3862e0cbc4dSRam Amrani 	struct qedr_dev *dev = dev_get_drvdata(device);
3872e0cbc4dSRam Amrani 
3882e0cbc4dSRam Amrani 	return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor);
3892e0cbc4dSRam Amrani }
3902e0cbc4dSRam Amrani 
3912e0cbc4dSRam Amrani static ssize_t show_hca_type(struct device *device,
3922e0cbc4dSRam Amrani 			     struct device_attribute *attr, char *buf)
3932e0cbc4dSRam Amrani {
3942e0cbc4dSRam Amrani 	return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET");
3952e0cbc4dSRam Amrani }
3962e0cbc4dSRam Amrani 
3972e0cbc4dSRam Amrani static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
3982e0cbc4dSRam Amrani static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL);
3992e0cbc4dSRam Amrani 
4002e0cbc4dSRam Amrani static struct device_attribute *qedr_attributes[] = {
4012e0cbc4dSRam Amrani 	&dev_attr_hw_rev,
4022e0cbc4dSRam Amrani 	&dev_attr_hca_type
4032e0cbc4dSRam Amrani };
4042e0cbc4dSRam Amrani 
4052e0cbc4dSRam Amrani static void qedr_remove_sysfiles(struct qedr_dev *dev)
4062e0cbc4dSRam Amrani {
4072e0cbc4dSRam Amrani 	int i;
4082e0cbc4dSRam Amrani 
4092e0cbc4dSRam Amrani 	for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
4102e0cbc4dSRam Amrani 		device_remove_file(&dev->ibdev.dev, qedr_attributes[i]);
4112e0cbc4dSRam Amrani }
4122e0cbc4dSRam Amrani 
4132e0cbc4dSRam Amrani static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
4142e0cbc4dSRam Amrani {
4152e0cbc4dSRam Amrani 	struct pci_dev *bridge;
416f92faabaSAmrani, Ram 	u32 ctl2, cap2;
417f92faabaSAmrani, Ram 	u16 flags;
418f92faabaSAmrani, Ram 	int rc;
4192e0cbc4dSRam Amrani 
4202e0cbc4dSRam Amrani 	bridge = pdev->bus->self;
4212e0cbc4dSRam Amrani 	if (!bridge)
422f92faabaSAmrani, Ram 		goto disable;
4232e0cbc4dSRam Amrani 
424f92faabaSAmrani, Ram 	/* Check atomic routing support all the way to root complex */
425f92faabaSAmrani, Ram 	while (bridge->bus->parent) {
426f92faabaSAmrani, Ram 		rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags);
427f92faabaSAmrani, Ram 		if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2))
428f92faabaSAmrani, Ram 			goto disable;
429f92faabaSAmrani, Ram 
430f92faabaSAmrani, Ram 		rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2);
431f92faabaSAmrani, Ram 		if (rc)
432f92faabaSAmrani, Ram 			goto disable;
433f92faabaSAmrani, Ram 
434f92faabaSAmrani, Ram 		rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2, &ctl2);
435f92faabaSAmrani, Ram 		if (rc)
436f92faabaSAmrani, Ram 			goto disable;
437f92faabaSAmrani, Ram 
438f92faabaSAmrani, Ram 		if (!(cap2 & PCI_EXP_DEVCAP2_ATOMIC_ROUTE) ||
439f92faabaSAmrani, Ram 		    (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK))
440f92faabaSAmrani, Ram 			goto disable;
4412e0cbc4dSRam Amrani 		bridge = bridge->bus->parent->self;
4422e0cbc4dSRam Amrani 	}
4432e0cbc4dSRam Amrani 
444f92faabaSAmrani, Ram 	rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags);
445f92faabaSAmrani, Ram 	if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2))
446f92faabaSAmrani, Ram 		goto disable;
447f92faabaSAmrani, Ram 
448f92faabaSAmrani, Ram 	rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2);
449f92faabaSAmrani, Ram 	if (rc || !(cap2 & PCI_EXP_DEVCAP2_ATOMIC_COMP64))
450f92faabaSAmrani, Ram 		goto disable;
451f92faabaSAmrani, Ram 
452f92faabaSAmrani, Ram 	/* Set atomic operations */
4532e0cbc4dSRam Amrani 	pcie_capability_set_word(pdev, PCI_EXP_DEVCTL2,
4542e0cbc4dSRam Amrani 				 PCI_EXP_DEVCTL2_ATOMIC_REQ);
4552e0cbc4dSRam Amrani 	dev->atomic_cap = IB_ATOMIC_GLOB;
456f92faabaSAmrani, Ram 
457f92faabaSAmrani, Ram 	DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
458f92faabaSAmrani, Ram 
459f92faabaSAmrani, Ram 	return;
460f92faabaSAmrani, Ram 
461f92faabaSAmrani, Ram disable:
4622e0cbc4dSRam Amrani 	pcie_capability_clear_word(pdev, PCI_EXP_DEVCTL2,
4632e0cbc4dSRam Amrani 				   PCI_EXP_DEVCTL2_ATOMIC_REQ);
464f92faabaSAmrani, Ram 	dev->atomic_cap = IB_ATOMIC_NONE;
465f92faabaSAmrani, Ram 
466f92faabaSAmrani, Ram 	DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
467f92faabaSAmrani, Ram 
4682e0cbc4dSRam Amrani }
4692e0cbc4dSRam Amrani 
470ec72fce4SRam Amrani static const struct qed_rdma_ops *qed_ops;
471ec72fce4SRam Amrani 
472ec72fce4SRam Amrani #define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
473ec72fce4SRam Amrani 
474ec72fce4SRam Amrani static irqreturn_t qedr_irq_handler(int irq, void *handle)
475ec72fce4SRam Amrani {
476ec72fce4SRam Amrani 	u16 hw_comp_cons, sw_comp_cons;
477ec72fce4SRam Amrani 	struct qedr_cnq *cnq = handle;
478a7efd777SRam Amrani 	struct regpair *cq_handle;
479a7efd777SRam Amrani 	struct qedr_cq *cq;
480ec72fce4SRam Amrani 
481ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
482ec72fce4SRam Amrani 
483ec72fce4SRam Amrani 	qed_sb_update_sb_idx(cnq->sb);
484ec72fce4SRam Amrani 
485ec72fce4SRam Amrani 	hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
486ec72fce4SRam Amrani 	sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
487ec72fce4SRam Amrani 
488ec72fce4SRam Amrani 	/* Align protocol-index and chain reads */
489ec72fce4SRam Amrani 	rmb();
490ec72fce4SRam Amrani 
491ec72fce4SRam Amrani 	while (sw_comp_cons != hw_comp_cons) {
492a7efd777SRam Amrani 		cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
493a7efd777SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
494a7efd777SRam Amrani 				cq_handle->lo);
495a7efd777SRam Amrani 
496a7efd777SRam Amrani 		if (cq == NULL) {
497a7efd777SRam Amrani 			DP_ERR(cnq->dev,
498a7efd777SRam Amrani 			       "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
499a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, sw_comp_cons,
500a7efd777SRam Amrani 			       hw_comp_cons);
501a7efd777SRam Amrani 
502a7efd777SRam Amrani 			break;
503a7efd777SRam Amrani 		}
504a7efd777SRam Amrani 
505a7efd777SRam Amrani 		if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
506a7efd777SRam Amrani 			DP_ERR(cnq->dev,
507a7efd777SRam Amrani 			       "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
508a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, cq);
509a7efd777SRam Amrani 			break;
510a7efd777SRam Amrani 		}
511a7efd777SRam Amrani 
512a7efd777SRam Amrani 		cq->arm_flags = 0;
513a7efd777SRam Amrani 
5144dd72636SAmrani, Ram 		if (!cq->destroyed && cq->ibcq.comp_handler)
515a7efd777SRam Amrani 			(*cq->ibcq.comp_handler)
516a7efd777SRam Amrani 				(&cq->ibcq, cq->ibcq.cq_context);
517a7efd777SRam Amrani 
5184dd72636SAmrani, Ram 		/* The CQ's CNQ notification counter is checked before
5194dd72636SAmrani, Ram 		 * destroying the CQ in a busy-wait loop that waits for all of
5204dd72636SAmrani, Ram 		 * the CQ's CNQ interrupts to be processed. It is increased
5214dd72636SAmrani, Ram 		 * here, only after the completion handler, to ensure that the
5224dd72636SAmrani, Ram 		 * the handler is not running when the CQ is destroyed.
5234dd72636SAmrani, Ram 		 */
5244dd72636SAmrani, Ram 		cq->cnq_notif++;
5254dd72636SAmrani, Ram 
526ec72fce4SRam Amrani 		sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
527a7efd777SRam Amrani 
528ec72fce4SRam Amrani 		cnq->n_comp++;
529ec72fce4SRam Amrani 	}
530ec72fce4SRam Amrani 
531ec72fce4SRam Amrani 	qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
532ec72fce4SRam Amrani 				      sw_comp_cons);
533ec72fce4SRam Amrani 
534ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
535ec72fce4SRam Amrani 
536ec72fce4SRam Amrani 	return IRQ_HANDLED;
537ec72fce4SRam Amrani }
538ec72fce4SRam Amrani 
539ec72fce4SRam Amrani static void qedr_sync_free_irqs(struct qedr_dev *dev)
540ec72fce4SRam Amrani {
541ec72fce4SRam Amrani 	u32 vector;
542ec72fce4SRam Amrani 	int i;
543ec72fce4SRam Amrani 
544ec72fce4SRam Amrani 	for (i = 0; i < dev->int_info.used_cnt; i++) {
545ec72fce4SRam Amrani 		if (dev->int_info.msix_cnt) {
546ec72fce4SRam Amrani 			vector = dev->int_info.msix[i * dev->num_hwfns].vector;
547ec72fce4SRam Amrani 			synchronize_irq(vector);
548ec72fce4SRam Amrani 			free_irq(vector, &dev->cnq_array[i]);
549ec72fce4SRam Amrani 		}
550ec72fce4SRam Amrani 	}
551ec72fce4SRam Amrani 
552ec72fce4SRam Amrani 	dev->int_info.used_cnt = 0;
553ec72fce4SRam Amrani }
554ec72fce4SRam Amrani 
555ec72fce4SRam Amrani static int qedr_req_msix_irqs(struct qedr_dev *dev)
556ec72fce4SRam Amrani {
557ec72fce4SRam Amrani 	int i, rc = 0;
558ec72fce4SRam Amrani 
559ec72fce4SRam Amrani 	if (dev->num_cnq > dev->int_info.msix_cnt) {
560ec72fce4SRam Amrani 		DP_ERR(dev,
561ec72fce4SRam Amrani 		       "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
562ec72fce4SRam Amrani 		       dev->num_cnq, dev->int_info.msix_cnt);
563ec72fce4SRam Amrani 		return -EINVAL;
564ec72fce4SRam Amrani 	}
565ec72fce4SRam Amrani 
566ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
567ec72fce4SRam Amrani 		rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector,
568ec72fce4SRam Amrani 				 qedr_irq_handler, 0, dev->cnq_array[i].name,
569ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
570ec72fce4SRam Amrani 		if (rc) {
571ec72fce4SRam Amrani 			DP_ERR(dev, "Request cnq %d irq failed\n", i);
572ec72fce4SRam Amrani 			qedr_sync_free_irqs(dev);
573ec72fce4SRam Amrani 		} else {
574ec72fce4SRam Amrani 			DP_DEBUG(dev, QEDR_MSG_INIT,
575ec72fce4SRam Amrani 				 "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
576ec72fce4SRam Amrani 				 dev->cnq_array[i].name, i,
577ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
578ec72fce4SRam Amrani 			dev->int_info.used_cnt++;
579ec72fce4SRam Amrani 		}
580ec72fce4SRam Amrani 	}
581ec72fce4SRam Amrani 
582ec72fce4SRam Amrani 	return rc;
583ec72fce4SRam Amrani }
584ec72fce4SRam Amrani 
585ec72fce4SRam Amrani static int qedr_setup_irqs(struct qedr_dev *dev)
586ec72fce4SRam Amrani {
587ec72fce4SRam Amrani 	int rc;
588ec72fce4SRam Amrani 
589ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
590ec72fce4SRam Amrani 
591ec72fce4SRam Amrani 	/* Learn Interrupt configuration */
592ec72fce4SRam Amrani 	rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
593ec72fce4SRam Amrani 	if (rc < 0)
594ec72fce4SRam Amrani 		return rc;
595ec72fce4SRam Amrani 
596ec72fce4SRam Amrani 	rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
597ec72fce4SRam Amrani 	if (rc) {
598ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
599ec72fce4SRam Amrani 		return rc;
600ec72fce4SRam Amrani 	}
601ec72fce4SRam Amrani 
602ec72fce4SRam Amrani 	if (dev->int_info.msix_cnt) {
603ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
604ec72fce4SRam Amrani 			 dev->int_info.msix_cnt);
605ec72fce4SRam Amrani 		rc = qedr_req_msix_irqs(dev);
606ec72fce4SRam Amrani 		if (rc)
607ec72fce4SRam Amrani 			return rc;
608ec72fce4SRam Amrani 	}
609ec72fce4SRam Amrani 
610ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
611ec72fce4SRam Amrani 
612ec72fce4SRam Amrani 	return 0;
613ec72fce4SRam Amrani }
614ec72fce4SRam Amrani 
615ec72fce4SRam Amrani static int qedr_set_device_attr(struct qedr_dev *dev)
616ec72fce4SRam Amrani {
617ec72fce4SRam Amrani 	struct qed_rdma_device *qed_attr;
618ec72fce4SRam Amrani 	struct qedr_device_attr *attr;
619ec72fce4SRam Amrani 	u32 page_size;
620ec72fce4SRam Amrani 
621ec72fce4SRam Amrani 	/* Part 1 - query core capabilities */
622ec72fce4SRam Amrani 	qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
623ec72fce4SRam Amrani 
624ec72fce4SRam Amrani 	/* Part 2 - check capabilities */
625ec72fce4SRam Amrani 	page_size = ~dev->attr.page_size_caps + 1;
626ec72fce4SRam Amrani 	if (page_size > PAGE_SIZE) {
627ec72fce4SRam Amrani 		DP_ERR(dev,
628ec72fce4SRam Amrani 		       "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
629ec72fce4SRam Amrani 		       PAGE_SIZE, page_size);
630ec72fce4SRam Amrani 		return -ENODEV;
631ec72fce4SRam Amrani 	}
632ec72fce4SRam Amrani 
633ec72fce4SRam Amrani 	/* Part 3 - copy and update capabilities */
634ec72fce4SRam Amrani 	attr = &dev->attr;
635ec72fce4SRam Amrani 	attr->vendor_id = qed_attr->vendor_id;
636ec72fce4SRam Amrani 	attr->vendor_part_id = qed_attr->vendor_part_id;
637ec72fce4SRam Amrani 	attr->hw_ver = qed_attr->hw_ver;
638ec72fce4SRam Amrani 	attr->fw_ver = qed_attr->fw_ver;
639ec72fce4SRam Amrani 	attr->node_guid = qed_attr->node_guid;
640ec72fce4SRam Amrani 	attr->sys_image_guid = qed_attr->sys_image_guid;
641ec72fce4SRam Amrani 	attr->max_cnq = qed_attr->max_cnq;
642ec72fce4SRam Amrani 	attr->max_sge = qed_attr->max_sge;
643ec72fce4SRam Amrani 	attr->max_inline = qed_attr->max_inline;
644ec72fce4SRam Amrani 	attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
645ec72fce4SRam Amrani 	attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
646ec72fce4SRam Amrani 	attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
647ec72fce4SRam Amrani 	attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
648ec72fce4SRam Amrani 	attr->max_dev_resp_rd_atomic_resc =
649ec72fce4SRam Amrani 	    qed_attr->max_dev_resp_rd_atomic_resc;
650ec72fce4SRam Amrani 	attr->max_cq = qed_attr->max_cq;
651ec72fce4SRam Amrani 	attr->max_qp = qed_attr->max_qp;
652ec72fce4SRam Amrani 	attr->max_mr = qed_attr->max_mr;
653ec72fce4SRam Amrani 	attr->max_mr_size = qed_attr->max_mr_size;
654ec72fce4SRam Amrani 	attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
655ec72fce4SRam Amrani 	attr->max_mw = qed_attr->max_mw;
656ec72fce4SRam Amrani 	attr->max_fmr = qed_attr->max_fmr;
657ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
658ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
659ec72fce4SRam Amrani 	attr->max_pd = qed_attr->max_pd;
660ec72fce4SRam Amrani 	attr->max_ah = qed_attr->max_ah;
661ec72fce4SRam Amrani 	attr->max_pkey = qed_attr->max_pkey;
662ec72fce4SRam Amrani 	attr->max_srq = qed_attr->max_srq;
663ec72fce4SRam Amrani 	attr->max_srq_wr = qed_attr->max_srq_wr;
664ec72fce4SRam Amrani 	attr->dev_caps = qed_attr->dev_caps;
665ec72fce4SRam Amrani 	attr->page_size_caps = qed_attr->page_size_caps;
666ec72fce4SRam Amrani 	attr->dev_ack_delay = qed_attr->dev_ack_delay;
667ec72fce4SRam Amrani 	attr->reserved_lkey = qed_attr->reserved_lkey;
668ec72fce4SRam Amrani 	attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
669ec72fce4SRam Amrani 	attr->max_stats_queues = qed_attr->max_stats_queues;
670ec72fce4SRam Amrani 
671ec72fce4SRam Amrani 	return 0;
672ec72fce4SRam Amrani }
673ec72fce4SRam Amrani 
6741a590751SRam Amrani void qedr_unaffiliated_event(void *context, u8 event_code)
675993d1b52SRam Amrani {
676993d1b52SRam Amrani 	pr_err("unaffiliated event not implemented yet\n");
677993d1b52SRam Amrani }
678993d1b52SRam Amrani 
679993d1b52SRam Amrani void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
680993d1b52SRam Amrani {
681993d1b52SRam Amrani #define EVENT_TYPE_NOT_DEFINED	0
682993d1b52SRam Amrani #define EVENT_TYPE_CQ		1
683993d1b52SRam Amrani #define EVENT_TYPE_QP		2
684993d1b52SRam Amrani 	struct qedr_dev *dev = (struct qedr_dev *)context;
685be086e7cSMintz, Yuval 	struct regpair *async_handle = (struct regpair *)fw_handle;
686be086e7cSMintz, Yuval 	u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
687993d1b52SRam Amrani 	u8 event_type = EVENT_TYPE_NOT_DEFINED;
688993d1b52SRam Amrani 	struct ib_event event;
689993d1b52SRam Amrani 	struct ib_cq *ibcq;
690993d1b52SRam Amrani 	struct ib_qp *ibqp;
691993d1b52SRam Amrani 	struct qedr_cq *cq;
692993d1b52SRam Amrani 	struct qedr_qp *qp;
693993d1b52SRam Amrani 
694993d1b52SRam Amrani 	switch (e_code) {
695993d1b52SRam Amrani 	case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
696993d1b52SRam Amrani 		event.event = IB_EVENT_CQ_ERR;
697993d1b52SRam Amrani 		event_type = EVENT_TYPE_CQ;
698993d1b52SRam Amrani 		break;
699993d1b52SRam Amrani 	case ROCE_ASYNC_EVENT_SQ_DRAINED:
700993d1b52SRam Amrani 		event.event = IB_EVENT_SQ_DRAINED;
701993d1b52SRam Amrani 		event_type = EVENT_TYPE_QP;
702993d1b52SRam Amrani 		break;
703993d1b52SRam Amrani 	case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
704993d1b52SRam Amrani 		event.event = IB_EVENT_QP_FATAL;
705993d1b52SRam Amrani 		event_type = EVENT_TYPE_QP;
706993d1b52SRam Amrani 		break;
707993d1b52SRam Amrani 	case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
708993d1b52SRam Amrani 		event.event = IB_EVENT_QP_REQ_ERR;
709993d1b52SRam Amrani 		event_type = EVENT_TYPE_QP;
710993d1b52SRam Amrani 		break;
711993d1b52SRam Amrani 	case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
712993d1b52SRam Amrani 		event.event = IB_EVENT_QP_ACCESS_ERR;
713993d1b52SRam Amrani 		event_type = EVENT_TYPE_QP;
714993d1b52SRam Amrani 		break;
715993d1b52SRam Amrani 	default:
716993d1b52SRam Amrani 		DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
717993d1b52SRam Amrani 		       roce_handle64);
718993d1b52SRam Amrani 	}
719993d1b52SRam Amrani 
720993d1b52SRam Amrani 	switch (event_type) {
721993d1b52SRam Amrani 	case EVENT_TYPE_CQ:
722993d1b52SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
723993d1b52SRam Amrani 		if (cq) {
724993d1b52SRam Amrani 			ibcq = &cq->ibcq;
725993d1b52SRam Amrani 			if (ibcq->event_handler) {
726993d1b52SRam Amrani 				event.device = ibcq->device;
727993d1b52SRam Amrani 				event.element.cq = ibcq;
728993d1b52SRam Amrani 				ibcq->event_handler(&event, ibcq->cq_context);
729993d1b52SRam Amrani 			}
730993d1b52SRam Amrani 		} else {
731993d1b52SRam Amrani 			WARN(1,
732993d1b52SRam Amrani 			     "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
733993d1b52SRam Amrani 			     roce_handle64);
734993d1b52SRam Amrani 		}
735993d1b52SRam Amrani 		DP_ERR(dev, "CQ event %d on hanlde %p\n", e_code, cq);
736993d1b52SRam Amrani 		break;
737993d1b52SRam Amrani 	case EVENT_TYPE_QP:
738993d1b52SRam Amrani 		qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
739993d1b52SRam Amrani 		if (qp) {
740993d1b52SRam Amrani 			ibqp = &qp->ibqp;
741993d1b52SRam Amrani 			if (ibqp->event_handler) {
742993d1b52SRam Amrani 				event.device = ibqp->device;
743993d1b52SRam Amrani 				event.element.qp = ibqp;
744993d1b52SRam Amrani 				ibqp->event_handler(&event, ibqp->qp_context);
745993d1b52SRam Amrani 			}
746993d1b52SRam Amrani 		} else {
747993d1b52SRam Amrani 			WARN(1,
748993d1b52SRam Amrani 			     "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
749993d1b52SRam Amrani 			     roce_handle64);
750993d1b52SRam Amrani 		}
751993d1b52SRam Amrani 		DP_ERR(dev, "QP event %d on hanlde %p\n", e_code, qp);
752993d1b52SRam Amrani 		break;
753993d1b52SRam Amrani 	default:
754993d1b52SRam Amrani 		break;
755993d1b52SRam Amrani 	}
756993d1b52SRam Amrani }
757993d1b52SRam Amrani 
758ec72fce4SRam Amrani static int qedr_init_hw(struct qedr_dev *dev)
759ec72fce4SRam Amrani {
760ec72fce4SRam Amrani 	struct qed_rdma_add_user_out_params out_params;
761ec72fce4SRam Amrani 	struct qed_rdma_start_in_params *in_params;
762ec72fce4SRam Amrani 	struct qed_rdma_cnq_params *cur_pbl;
763ec72fce4SRam Amrani 	struct qed_rdma_events events;
764ec72fce4SRam Amrani 	dma_addr_t p_phys_table;
765ec72fce4SRam Amrani 	u32 page_cnt;
766ec72fce4SRam Amrani 	int rc = 0;
767ec72fce4SRam Amrani 	int i;
768ec72fce4SRam Amrani 
769ec72fce4SRam Amrani 	in_params =  kzalloc(sizeof(*in_params), GFP_KERNEL);
770ec72fce4SRam Amrani 	if (!in_params) {
771ec72fce4SRam Amrani 		rc = -ENOMEM;
772ec72fce4SRam Amrani 		goto out;
773ec72fce4SRam Amrani 	}
774ec72fce4SRam Amrani 
775ec72fce4SRam Amrani 	in_params->desired_cnq = dev->num_cnq;
776ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
777ec72fce4SRam Amrani 		cur_pbl = &in_params->cnq_pbl_list[i];
778ec72fce4SRam Amrani 
779ec72fce4SRam Amrani 		page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
780ec72fce4SRam Amrani 		cur_pbl->num_pbl_pages = page_cnt;
781ec72fce4SRam Amrani 
782ec72fce4SRam Amrani 		p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
783ec72fce4SRam Amrani 		cur_pbl->pbl_ptr = (u64)p_phys_table;
784ec72fce4SRam Amrani 	}
785ec72fce4SRam Amrani 
786993d1b52SRam Amrani 	events.affiliated_event = qedr_affiliated_event;
787993d1b52SRam Amrani 	events.unaffiliated_event = qedr_unaffiliated_event;
788ec72fce4SRam Amrani 	events.context = dev;
789ec72fce4SRam Amrani 
790ec72fce4SRam Amrani 	in_params->events = &events;
791ec72fce4SRam Amrani 	in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
792ec72fce4SRam Amrani 	in_params->max_mtu = dev->ndev->mtu;
793ec72fce4SRam Amrani 	ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
794ec72fce4SRam Amrani 
795ec72fce4SRam Amrani 	rc = dev->ops->rdma_init(dev->cdev, in_params);
796ec72fce4SRam Amrani 	if (rc)
797ec72fce4SRam Amrani 		goto out;
798ec72fce4SRam Amrani 
799ec72fce4SRam Amrani 	rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
800ec72fce4SRam Amrani 	if (rc)
801ec72fce4SRam Amrani 		goto out;
802ec72fce4SRam Amrani 
803ec72fce4SRam Amrani 	dev->db_addr = (void *)(uintptr_t)out_params.dpi_addr;
804ec72fce4SRam Amrani 	dev->db_phys_addr = out_params.dpi_phys_addr;
805ec72fce4SRam Amrani 	dev->db_size = out_params.dpi_size;
806ec72fce4SRam Amrani 	dev->dpi = out_params.dpi;
807ec72fce4SRam Amrani 
808ec72fce4SRam Amrani 	rc = qedr_set_device_attr(dev);
809ec72fce4SRam Amrani out:
810ec72fce4SRam Amrani 	kfree(in_params);
811ec72fce4SRam Amrani 	if (rc)
812ec72fce4SRam Amrani 		DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
813ec72fce4SRam Amrani 
814ec72fce4SRam Amrani 	return rc;
815ec72fce4SRam Amrani }
816ec72fce4SRam Amrani 
817ec72fce4SRam Amrani void qedr_stop_hw(struct qedr_dev *dev)
818ec72fce4SRam Amrani {
819ec72fce4SRam Amrani 	dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
820ec72fce4SRam Amrani 	dev->ops->rdma_stop(dev->rdma_ctx);
821ec72fce4SRam Amrani }
822ec72fce4SRam Amrani 
8232e0cbc4dSRam Amrani static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
8242e0cbc4dSRam Amrani 				 struct net_device *ndev)
8252e0cbc4dSRam Amrani {
826ec72fce4SRam Amrani 	struct qed_dev_rdma_info dev_info;
8272e0cbc4dSRam Amrani 	struct qedr_dev *dev;
8282e0cbc4dSRam Amrani 	int rc = 0, i;
8292e0cbc4dSRam Amrani 
8302e0cbc4dSRam Amrani 	dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev));
8312e0cbc4dSRam Amrani 	if (!dev) {
8322e0cbc4dSRam Amrani 		pr_err("Unable to allocate ib device\n");
8332e0cbc4dSRam Amrani 		return NULL;
8342e0cbc4dSRam Amrani 	}
8352e0cbc4dSRam Amrani 
8362e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
8372e0cbc4dSRam Amrani 
8382e0cbc4dSRam Amrani 	dev->pdev = pdev;
8392e0cbc4dSRam Amrani 	dev->ndev = ndev;
8402e0cbc4dSRam Amrani 	dev->cdev = cdev;
8412e0cbc4dSRam Amrani 
842ec72fce4SRam Amrani 	qed_ops = qed_get_rdma_ops();
843ec72fce4SRam Amrani 	if (!qed_ops) {
844ec72fce4SRam Amrani 		DP_ERR(dev, "Failed to get qed roce operations\n");
845ec72fce4SRam Amrani 		goto init_err;
846ec72fce4SRam Amrani 	}
847ec72fce4SRam Amrani 
848ec72fce4SRam Amrani 	dev->ops = qed_ops;
849ec72fce4SRam Amrani 	rc = qed_ops->fill_dev_info(cdev, &dev_info);
850ec72fce4SRam Amrani 	if (rc)
851ec72fce4SRam Amrani 		goto init_err;
852ec72fce4SRam Amrani 
853ec72fce4SRam Amrani 	dev->num_hwfns = dev_info.common.num_hwfns;
854ec72fce4SRam Amrani 	dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
855ec72fce4SRam Amrani 
856ec72fce4SRam Amrani 	dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
857ec72fce4SRam Amrani 	if (!dev->num_cnq) {
858ec72fce4SRam Amrani 		DP_ERR(dev, "not enough CNQ resources.\n");
859ec72fce4SRam Amrani 		goto init_err;
860ec72fce4SRam Amrani 	}
861ec72fce4SRam Amrani 
862cecbcddfSRam Amrani 	dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
863cecbcddfSRam Amrani 
8642e0cbc4dSRam Amrani 	qedr_pci_set_atomic(dev, pdev);
8652e0cbc4dSRam Amrani 
866ec72fce4SRam Amrani 	rc = qedr_alloc_resources(dev);
867ec72fce4SRam Amrani 	if (rc)
868ec72fce4SRam Amrani 		goto init_err;
869ec72fce4SRam Amrani 
870ec72fce4SRam Amrani 	rc = qedr_init_hw(dev);
871ec72fce4SRam Amrani 	if (rc)
872ec72fce4SRam Amrani 		goto alloc_err;
873ec72fce4SRam Amrani 
874ec72fce4SRam Amrani 	rc = qedr_setup_irqs(dev);
875ec72fce4SRam Amrani 	if (rc)
876ec72fce4SRam Amrani 		goto irq_err;
877ec72fce4SRam Amrani 
8782e0cbc4dSRam Amrani 	rc = qedr_register_device(dev);
8792e0cbc4dSRam Amrani 	if (rc) {
8802e0cbc4dSRam Amrani 		DP_ERR(dev, "Unable to allocate register device\n");
881ec72fce4SRam Amrani 		goto reg_err;
8822e0cbc4dSRam Amrani 	}
8832e0cbc4dSRam Amrani 
8842e0cbc4dSRam Amrani 	for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
8852e0cbc4dSRam Amrani 		if (device_create_file(&dev->ibdev.dev, qedr_attributes[i]))
886993d1b52SRam Amrani 			goto sysfs_err;
8872e0cbc4dSRam Amrani 
888f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
889f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
890f449c7a2SRam Amrani 
8912e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
8922e0cbc4dSRam Amrani 	return dev;
8932e0cbc4dSRam Amrani 
894993d1b52SRam Amrani sysfs_err:
895993d1b52SRam Amrani 	ib_unregister_device(&dev->ibdev);
896ec72fce4SRam Amrani reg_err:
897ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
898ec72fce4SRam Amrani irq_err:
899ec72fce4SRam Amrani 	qedr_stop_hw(dev);
900ec72fce4SRam Amrani alloc_err:
901ec72fce4SRam Amrani 	qedr_free_resources(dev);
9022e0cbc4dSRam Amrani init_err:
9032e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
9042e0cbc4dSRam Amrani 	DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
9052e0cbc4dSRam Amrani 
9062e0cbc4dSRam Amrani 	return NULL;
9072e0cbc4dSRam Amrani }
9082e0cbc4dSRam Amrani 
9092e0cbc4dSRam Amrani static void qedr_remove(struct qedr_dev *dev)
9102e0cbc4dSRam Amrani {
9112e0cbc4dSRam Amrani 	/* First unregister with stack to stop all the active traffic
9122e0cbc4dSRam Amrani 	 * of the registered clients.
9132e0cbc4dSRam Amrani 	 */
9142e0cbc4dSRam Amrani 	qedr_remove_sysfiles(dev);
915993d1b52SRam Amrani 	ib_unregister_device(&dev->ibdev);
9162e0cbc4dSRam Amrani 
917ec72fce4SRam Amrani 	qedr_stop_hw(dev);
918ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
919ec72fce4SRam Amrani 	qedr_free_resources(dev);
9202e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
9212e0cbc4dSRam Amrani }
9222e0cbc4dSRam Amrani 
923f449c7a2SRam Amrani static void qedr_close(struct qedr_dev *dev)
9242e0cbc4dSRam Amrani {
925f449c7a2SRam Amrani 	if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
926f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
9272e0cbc4dSRam Amrani }
9282e0cbc4dSRam Amrani 
9292e0cbc4dSRam Amrani static void qedr_shutdown(struct qedr_dev *dev)
9302e0cbc4dSRam Amrani {
9312e0cbc4dSRam Amrani 	qedr_close(dev);
9322e0cbc4dSRam Amrani 	qedr_remove(dev);
9332e0cbc4dSRam Amrani }
9342e0cbc4dSRam Amrani 
935f449c7a2SRam Amrani static void qedr_open(struct qedr_dev *dev)
936f449c7a2SRam Amrani {
937f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
938f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
939f449c7a2SRam Amrani }
940f449c7a2SRam Amrani 
9411d1424c8SRam Amrani static void qedr_mac_address_change(struct qedr_dev *dev)
9421d1424c8SRam Amrani {
9431d1424c8SRam Amrani 	union ib_gid *sgid = &dev->sgid_tbl[0];
9441d1424c8SRam Amrani 	u8 guid[8], mac_addr[6];
9451d1424c8SRam Amrani 	int rc;
9461d1424c8SRam Amrani 
9471d1424c8SRam Amrani 	/* Update SGID */
9481d1424c8SRam Amrani 	ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
9491d1424c8SRam Amrani 	guid[0] = mac_addr[0] ^ 2;
9501d1424c8SRam Amrani 	guid[1] = mac_addr[1];
9511d1424c8SRam Amrani 	guid[2] = mac_addr[2];
9521d1424c8SRam Amrani 	guid[3] = 0xff;
9531d1424c8SRam Amrani 	guid[4] = 0xfe;
9541d1424c8SRam Amrani 	guid[5] = mac_addr[3];
9551d1424c8SRam Amrani 	guid[6] = mac_addr[4];
9561d1424c8SRam Amrani 	guid[7] = mac_addr[5];
9571d1424c8SRam Amrani 	sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
9581d1424c8SRam Amrani 	memcpy(&sgid->raw[8], guid, sizeof(guid));
9591d1424c8SRam Amrani 
9601d1424c8SRam Amrani 	/* Update LL2 */
9610518c12fSMichal Kalderon 	rc = dev->ops->ll2_set_mac_filter(dev->cdev,
9621d1424c8SRam Amrani 					  dev->gsi_ll2_mac_address,
9631d1424c8SRam Amrani 					  dev->ndev->dev_addr);
9641d1424c8SRam Amrani 
9651d1424c8SRam Amrani 	ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
9661d1424c8SRam Amrani 
967f449c7a2SRam Amrani 	qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
9681d1424c8SRam Amrani 
9691d1424c8SRam Amrani 	if (rc)
9701d1424c8SRam Amrani 		DP_ERR(dev, "Error updating mac filter\n");
9711d1424c8SRam Amrani }
9721d1424c8SRam Amrani 
9732e0cbc4dSRam Amrani /* event handling via NIC driver ensures that all the NIC specific
9742e0cbc4dSRam Amrani  * initialization done before RoCE driver notifies
9752e0cbc4dSRam Amrani  * event to stack.
9762e0cbc4dSRam Amrani  */
977bbfcd1e8SMichal Kalderon static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event)
9782e0cbc4dSRam Amrani {
9792e0cbc4dSRam Amrani 	switch (event) {
9802e0cbc4dSRam Amrani 	case QEDE_UP:
981f449c7a2SRam Amrani 		qedr_open(dev);
9822e0cbc4dSRam Amrani 		break;
9832e0cbc4dSRam Amrani 	case QEDE_DOWN:
9842e0cbc4dSRam Amrani 		qedr_close(dev);
9852e0cbc4dSRam Amrani 		break;
9862e0cbc4dSRam Amrani 	case QEDE_CLOSE:
9872e0cbc4dSRam Amrani 		qedr_shutdown(dev);
9882e0cbc4dSRam Amrani 		break;
9892e0cbc4dSRam Amrani 	case QEDE_CHANGE_ADDR:
9901d1424c8SRam Amrani 		qedr_mac_address_change(dev);
9912e0cbc4dSRam Amrani 		break;
9922e0cbc4dSRam Amrani 	default:
9932e0cbc4dSRam Amrani 		pr_err("Event not supported\n");
9942e0cbc4dSRam Amrani 	}
9952e0cbc4dSRam Amrani }
9962e0cbc4dSRam Amrani 
9972e0cbc4dSRam Amrani static struct qedr_driver qedr_drv = {
9982e0cbc4dSRam Amrani 	.name = "qedr_driver",
9992e0cbc4dSRam Amrani 	.add = qedr_add,
10002e0cbc4dSRam Amrani 	.remove = qedr_remove,
10012e0cbc4dSRam Amrani 	.notify = qedr_notify,
10022e0cbc4dSRam Amrani };
10032e0cbc4dSRam Amrani 
10042e0cbc4dSRam Amrani static int __init qedr_init_module(void)
10052e0cbc4dSRam Amrani {
1006bbfcd1e8SMichal Kalderon 	return qede_rdma_register_driver(&qedr_drv);
10072e0cbc4dSRam Amrani }
10082e0cbc4dSRam Amrani 
10092e0cbc4dSRam Amrani static void __exit qedr_exit_module(void)
10102e0cbc4dSRam Amrani {
1011bbfcd1e8SMichal Kalderon 	qede_rdma_unregister_driver(&qedr_drv);
10122e0cbc4dSRam Amrani }
10132e0cbc4dSRam Amrani 
10142e0cbc4dSRam Amrani module_init(qedr_init_module);
10152e0cbc4dSRam Amrani module_exit(qedr_exit_module);
1016