12e0cbc4dSRam Amrani /* QLogic qedr NIC Driver 22e0cbc4dSRam Amrani * Copyright (c) 2015-2016 QLogic Corporation 32e0cbc4dSRam Amrani * 42e0cbc4dSRam Amrani * This software is available to you under a choice of one of two 52e0cbc4dSRam Amrani * licenses. You may choose to be licensed under the terms of the GNU 62e0cbc4dSRam Amrani * General Public License (GPL) Version 2, available from the file 72e0cbc4dSRam Amrani * COPYING in the main directory of this source tree, or the 82e0cbc4dSRam Amrani * OpenIB.org BSD license below: 92e0cbc4dSRam Amrani * 102e0cbc4dSRam Amrani * Redistribution and use in source and binary forms, with or 112e0cbc4dSRam Amrani * without modification, are permitted provided that the following 122e0cbc4dSRam Amrani * conditions are met: 132e0cbc4dSRam Amrani * 142e0cbc4dSRam Amrani * - Redistributions of source code must retain the above 152e0cbc4dSRam Amrani * copyright notice, this list of conditions and the following 162e0cbc4dSRam Amrani * disclaimer. 172e0cbc4dSRam Amrani * 182e0cbc4dSRam Amrani * - Redistributions in binary form must reproduce the above 192e0cbc4dSRam Amrani * copyright notice, this list of conditions and the following 202e0cbc4dSRam Amrani * disclaimer in the documentation and /or other materials 212e0cbc4dSRam Amrani * provided with the distribution. 222e0cbc4dSRam Amrani * 232e0cbc4dSRam Amrani * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 242e0cbc4dSRam Amrani * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 252e0cbc4dSRam Amrani * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 262e0cbc4dSRam Amrani * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 272e0cbc4dSRam Amrani * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 282e0cbc4dSRam Amrani * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 292e0cbc4dSRam Amrani * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 302e0cbc4dSRam Amrani * SOFTWARE. 312e0cbc4dSRam Amrani */ 322e0cbc4dSRam Amrani #include <linux/module.h> 332e0cbc4dSRam Amrani #include <rdma/ib_verbs.h> 342e0cbc4dSRam Amrani #include <rdma/ib_addr.h> 35ac1b36e5SRam Amrani #include <rdma/ib_user_verbs.h> 36e6a38c54SKalderon, Michal #include <rdma/iw_cm.h> 37e6a38c54SKalderon, Michal #include <rdma/ib_mad.h> 382e0cbc4dSRam Amrani #include <linux/netdevice.h> 392e0cbc4dSRam Amrani #include <linux/iommu.h> 40461a6946SJoerg Roedel #include <linux/pci.h> 412e0cbc4dSRam Amrani #include <net/addrconf.h> 42b262a06eSMichal Kalderon 43ec72fce4SRam Amrani #include <linux/qed/qed_chain.h> 44ec72fce4SRam Amrani #include <linux/qed/qed_if.h> 452e0cbc4dSRam Amrani #include "qedr.h" 46ac1b36e5SRam Amrani #include "verbs.h" 47ac1b36e5SRam Amrani #include <rdma/qedr-abi.h> 48de0089e6SKalderon, Michal #include "qedr_iw_cm.h" 492e0cbc4dSRam Amrani 502e0cbc4dSRam Amrani MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver"); 512e0cbc4dSRam Amrani MODULE_AUTHOR("QLogic Corporation"); 522e0cbc4dSRam Amrani MODULE_LICENSE("Dual BSD/GPL"); 532e0cbc4dSRam Amrani 54cecbcddfSRam Amrani #define QEDR_WQ_MULTIPLIER_DFT (3) 55cecbcddfSRam Amrani 560089985eSBart Van Assche static void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num, 572e0cbc4dSRam Amrani enum ib_event_type type) 582e0cbc4dSRam Amrani { 592e0cbc4dSRam Amrani struct ib_event ibev; 602e0cbc4dSRam Amrani 612e0cbc4dSRam Amrani ibev.device = &dev->ibdev; 622e0cbc4dSRam Amrani ibev.element.port_num = port_num; 632e0cbc4dSRam Amrani ibev.event = type; 642e0cbc4dSRam Amrani 652e0cbc4dSRam Amrani ib_dispatch_event(&ibev); 662e0cbc4dSRam Amrani } 672e0cbc4dSRam Amrani 682e0cbc4dSRam Amrani static enum rdma_link_layer qedr_link_layer(struct ib_device *device, 692e0cbc4dSRam Amrani u8 port_num) 702e0cbc4dSRam Amrani { 712e0cbc4dSRam Amrani return IB_LINK_LAYER_ETHERNET; 722e0cbc4dSRam Amrani } 732e0cbc4dSRam Amrani 749abb0d1bSLeon Romanovsky static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str) 75ec72fce4SRam Amrani { 76ec72fce4SRam Amrani struct qedr_dev *qedr = get_qedr_dev(ibdev); 77ec72fce4SRam Amrani u32 fw_ver = (u32)qedr->attr.fw_ver; 78ec72fce4SRam Amrani 799abb0d1bSLeon Romanovsky snprintf(str, IB_FW_VERSION_NAME_MAX, "%d. %d. %d. %d", 80ec72fce4SRam Amrani (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF, 81ec72fce4SRam Amrani (fw_ver >> 8) & 0xFF, fw_ver & 0xFF); 82ec72fce4SRam Amrani } 83ec72fce4SRam Amrani 840089985eSBart Van Assche static int qedr_roce_port_immutable(struct ib_device *ibdev, u8 port_num, 85e6a38c54SKalderon, Michal struct ib_port_immutable *immutable) 86e6a38c54SKalderon, Michal { 87e6a38c54SKalderon, Michal struct ib_port_attr attr; 88e6a38c54SKalderon, Michal int err; 89e6a38c54SKalderon, Michal 90e6a38c54SKalderon, Michal err = qedr_query_port(ibdev, port_num, &attr); 91e6a38c54SKalderon, Michal if (err) 92e6a38c54SKalderon, Michal return err; 93e6a38c54SKalderon, Michal 94e6a38c54SKalderon, Michal immutable->pkey_tbl_len = attr.pkey_tbl_len; 95e6a38c54SKalderon, Michal immutable->gid_tbl_len = attr.gid_tbl_len; 96e6a38c54SKalderon, Michal immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE | 97e6a38c54SKalderon, Michal RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP; 98e6a38c54SKalderon, Michal immutable->max_mad_size = IB_MGMT_MAD_SIZE; 99e6a38c54SKalderon, Michal 100e6a38c54SKalderon, Michal return 0; 101e6a38c54SKalderon, Michal } 102e6a38c54SKalderon, Michal 1030089985eSBart Van Assche static int qedr_iw_port_immutable(struct ib_device *ibdev, u8 port_num, 104e6a38c54SKalderon, Michal struct ib_port_immutable *immutable) 105e6a38c54SKalderon, Michal { 106e6a38c54SKalderon, Michal struct ib_port_attr attr; 107e6a38c54SKalderon, Michal int err; 108e6a38c54SKalderon, Michal 109e6a38c54SKalderon, Michal err = qedr_query_port(ibdev, port_num, &attr); 110e6a38c54SKalderon, Michal if (err) 111e6a38c54SKalderon, Michal return err; 112e6a38c54SKalderon, Michal 113e6a38c54SKalderon, Michal immutable->pkey_tbl_len = 1; 114e6a38c54SKalderon, Michal immutable->gid_tbl_len = 1; 115e6a38c54SKalderon, Michal immutable->core_cap_flags = RDMA_CORE_PORT_IWARP; 116e6a38c54SKalderon, Michal immutable->max_mad_size = 0; 117e6a38c54SKalderon, Michal 118e6a38c54SKalderon, Michal return 0; 119e6a38c54SKalderon, Michal } 120e6a38c54SKalderon, Michal 121508a523fSParav Pandit /* QEDR sysfs interface */ 122508a523fSParav Pandit static ssize_t hw_rev_show(struct device *device, struct device_attribute *attr, 123508a523fSParav Pandit char *buf) 124508a523fSParav Pandit { 12554747231SParav Pandit struct qedr_dev *dev = 12654747231SParav Pandit rdma_device_to_drv_device(device, struct qedr_dev, ibdev); 127508a523fSParav Pandit 128508a523fSParav Pandit return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor); 129508a523fSParav Pandit } 130508a523fSParav Pandit static DEVICE_ATTR_RO(hw_rev); 131508a523fSParav Pandit 132508a523fSParav Pandit static ssize_t hca_type_show(struct device *device, 133508a523fSParav Pandit struct device_attribute *attr, char *buf) 134508a523fSParav Pandit { 135508a523fSParav Pandit return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET"); 136508a523fSParav Pandit } 137508a523fSParav Pandit static DEVICE_ATTR_RO(hca_type); 138508a523fSParav Pandit 139508a523fSParav Pandit static struct attribute *qedr_attributes[] = { 140508a523fSParav Pandit &dev_attr_hw_rev.attr, 141508a523fSParav Pandit &dev_attr_hca_type.attr, 142508a523fSParav Pandit NULL 143508a523fSParav Pandit }; 144508a523fSParav Pandit 145508a523fSParav Pandit static const struct attribute_group qedr_attr_group = { 146508a523fSParav Pandit .attrs = qedr_attributes, 147508a523fSParav Pandit }; 148508a523fSParav Pandit 149bd59461eSKamal Heib static const struct ib_device_ops qedr_iw_dev_ops = { 150bd59461eSKamal Heib .get_port_immutable = qedr_iw_port_immutable, 151dd05cb82SKamal Heib .iw_accept = qedr_iw_accept, 152dd05cb82SKamal Heib .iw_add_ref = qedr_iw_qp_add_ref, 153dd05cb82SKamal Heib .iw_connect = qedr_iw_connect, 154dd05cb82SKamal Heib .iw_create_listen = qedr_iw_create_listen, 155dd05cb82SKamal Heib .iw_destroy_listen = qedr_iw_destroy_listen, 156dd05cb82SKamal Heib .iw_get_qp = qedr_iw_get_qp, 157dd05cb82SKamal Heib .iw_reject = qedr_iw_reject, 158dd05cb82SKamal Heib .iw_rem_ref = qedr_iw_qp_rem_ref, 159bd59461eSKamal Heib .query_gid = qedr_iw_query_gid, 160bd59461eSKamal Heib }; 161bd59461eSKamal Heib 1620089985eSBart Van Assche static int qedr_iw_register_device(struct qedr_dev *dev) 163e6a38c54SKalderon, Michal { 164e6a38c54SKalderon, Michal dev->ibdev.node_type = RDMA_NODE_RNIC; 165e6a38c54SKalderon, Michal 166bd59461eSKamal Heib ib_set_device_ops(&dev->ibdev, &qedr_iw_dev_ops); 167e6a38c54SKalderon, Michal 168dd05cb82SKamal Heib memcpy(dev->ibdev.iw_ifname, 169dd05cb82SKamal Heib dev->ndev->name, sizeof(dev->ibdev.iw_ifname)); 170e6a38c54SKalderon, Michal 171e6a38c54SKalderon, Michal return 0; 172e6a38c54SKalderon, Michal } 173e6a38c54SKalderon, Michal 174bd59461eSKamal Heib static const struct ib_device_ops qedr_roce_dev_ops = { 175bd59461eSKamal Heib .get_port_immutable = qedr_roce_port_immutable, 176bd59461eSKamal Heib }; 177bd59461eSKamal Heib 1780089985eSBart Van Assche static void qedr_roce_register_device(struct qedr_dev *dev) 179e6a38c54SKalderon, Michal { 180e6a38c54SKalderon, Michal dev->ibdev.node_type = RDMA_NODE_IB_CA; 181e6a38c54SKalderon, Michal 182bd59461eSKamal Heib ib_set_device_ops(&dev->ibdev, &qedr_roce_dev_ops); 183e6a38c54SKalderon, Michal } 184e6a38c54SKalderon, Michal 185bd59461eSKamal Heib static const struct ib_device_ops qedr_dev_ops = { 1867a154142SJason Gunthorpe .owner = THIS_MODULE, 187b9560a41SJason Gunthorpe .driver_id = RDMA_DRIVER_QEDR, 18872c6ec18SJason Gunthorpe .uverbs_abi_ver = QEDR_ABI_VERSION, 189b9560a41SJason Gunthorpe 190bd59461eSKamal Heib .alloc_mr = qedr_alloc_mr, 191bd59461eSKamal Heib .alloc_pd = qedr_alloc_pd, 192bd59461eSKamal Heib .alloc_ucontext = qedr_alloc_ucontext, 193bd59461eSKamal Heib .create_ah = qedr_create_ah, 194bd59461eSKamal Heib .create_cq = qedr_create_cq, 195bd59461eSKamal Heib .create_qp = qedr_create_qp, 196bd59461eSKamal Heib .create_srq = qedr_create_srq, 197bd59461eSKamal Heib .dealloc_pd = qedr_dealloc_pd, 198bd59461eSKamal Heib .dealloc_ucontext = qedr_dealloc_ucontext, 199bd59461eSKamal Heib .dereg_mr = qedr_dereg_mr, 200bd59461eSKamal Heib .destroy_ah = qedr_destroy_ah, 201bd59461eSKamal Heib .destroy_cq = qedr_destroy_cq, 202bd59461eSKamal Heib .destroy_qp = qedr_destroy_qp, 203bd59461eSKamal Heib .destroy_srq = qedr_destroy_srq, 204bd59461eSKamal Heib .get_dev_fw_str = qedr_get_dev_fw_str, 205bd59461eSKamal Heib .get_dma_mr = qedr_get_dma_mr, 206bd59461eSKamal Heib .get_link_layer = qedr_link_layer, 207bd59461eSKamal Heib .map_mr_sg = qedr_map_mr_sg, 208bd59461eSKamal Heib .mmap = qedr_mmap, 209bd59461eSKamal Heib .modify_port = qedr_modify_port, 210bd59461eSKamal Heib .modify_qp = qedr_modify_qp, 211bd59461eSKamal Heib .modify_srq = qedr_modify_srq, 212bd59461eSKamal Heib .poll_cq = qedr_poll_cq, 213bd59461eSKamal Heib .post_recv = qedr_post_recv, 214bd59461eSKamal Heib .post_send = qedr_post_send, 215bd59461eSKamal Heib .post_srq_recv = qedr_post_srq_recv, 216bd59461eSKamal Heib .process_mad = qedr_process_mad, 217bd59461eSKamal Heib .query_device = qedr_query_device, 218bd59461eSKamal Heib .query_pkey = qedr_query_pkey, 219bd59461eSKamal Heib .query_port = qedr_query_port, 220bd59461eSKamal Heib .query_qp = qedr_query_qp, 221bd59461eSKamal Heib .query_srq = qedr_query_srq, 222bd59461eSKamal Heib .reg_user_mr = qedr_reg_user_mr, 223bd59461eSKamal Heib .req_notify_cq = qedr_arm_cq, 224bd59461eSKamal Heib .resize_cq = qedr_resize_cq, 225d3456914SLeon Romanovsky 226d3456914SLeon Romanovsky INIT_RDMA_OBJ_SIZE(ib_ah, qedr_ah, ibah), 227*e39afe3dSLeon Romanovsky INIT_RDMA_OBJ_SIZE(ib_cq, qedr_cq, ibcq), 22821a428a0SLeon Romanovsky INIT_RDMA_OBJ_SIZE(ib_pd, qedr_pd, ibpd), 22968e326deSLeon Romanovsky INIT_RDMA_OBJ_SIZE(ib_srq, qedr_srq, ibsrq), 230a2a074efSLeon Romanovsky INIT_RDMA_OBJ_SIZE(ib_ucontext, qedr_ucontext, ibucontext), 231bd59461eSKamal Heib }; 232bd59461eSKamal Heib 2332e0cbc4dSRam Amrani static int qedr_register_device(struct qedr_dev *dev) 2342e0cbc4dSRam Amrani { 235e6a38c54SKalderon, Michal int rc; 236e6a38c54SKalderon, Michal 237993d1b52SRam Amrani dev->ibdev.node_guid = dev->attr.node_guid; 2382e0cbc4dSRam Amrani memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC)); 239ac1b36e5SRam Amrani 240ac1b36e5SRam Amrani dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) | 241ac1b36e5SRam Amrani QEDR_UVERBS(QUERY_DEVICE) | 242a7efd777SRam Amrani QEDR_UVERBS(QUERY_PORT) | 243a7efd777SRam Amrani QEDR_UVERBS(ALLOC_PD) | 244a7efd777SRam Amrani QEDR_UVERBS(DEALLOC_PD) | 245a7efd777SRam Amrani QEDR_UVERBS(CREATE_COMP_CHANNEL) | 246a7efd777SRam Amrani QEDR_UVERBS(CREATE_CQ) | 247a7efd777SRam Amrani QEDR_UVERBS(RESIZE_CQ) | 248a7efd777SRam Amrani QEDR_UVERBS(DESTROY_CQ) | 249cecbcddfSRam Amrani QEDR_UVERBS(REQ_NOTIFY_CQ) | 250cecbcddfSRam Amrani QEDR_UVERBS(CREATE_QP) | 251cecbcddfSRam Amrani QEDR_UVERBS(MODIFY_QP) | 252cecbcddfSRam Amrani QEDR_UVERBS(QUERY_QP) | 253e0290cceSRam Amrani QEDR_UVERBS(DESTROY_QP) | 25440b173ddSYuval Bason QEDR_UVERBS(CREATE_SRQ) | 25540b173ddSYuval Bason QEDR_UVERBS(DESTROY_SRQ) | 25640b173ddSYuval Bason QEDR_UVERBS(QUERY_SRQ) | 25740b173ddSYuval Bason QEDR_UVERBS(MODIFY_SRQ) | 25840b173ddSYuval Bason QEDR_UVERBS(POST_SRQ_RECV) | 259e0290cceSRam Amrani QEDR_UVERBS(REG_MR) | 260afa0e13bSRam Amrani QEDR_UVERBS(DEREG_MR) | 261afa0e13bSRam Amrani QEDR_UVERBS(POLL_CQ) | 262afa0e13bSRam Amrani QEDR_UVERBS(POST_SEND) | 263afa0e13bSRam Amrani QEDR_UVERBS(POST_RECV); 264ac1b36e5SRam Amrani 265e6a38c54SKalderon, Michal if (IS_IWARP(dev)) { 266e6a38c54SKalderon, Michal rc = qedr_iw_register_device(dev); 267e6a38c54SKalderon, Michal if (rc) 268e6a38c54SKalderon, Michal return rc; 269e6a38c54SKalderon, Michal } else { 270e6a38c54SKalderon, Michal qedr_roce_register_device(dev); 271e6a38c54SKalderon, Michal } 272e6a38c54SKalderon, Michal 273ac1b36e5SRam Amrani dev->ibdev.phys_port_cnt = 1; 274ac1b36e5SRam Amrani dev->ibdev.num_comp_vectors = dev->num_cnq; 27569117101SBart Van Assche dev->ibdev.dev.parent = &dev->pdev->dev; 2762e0cbc4dSRam Amrani 277508a523fSParav Pandit rdma_set_device_sysfs_group(&dev->ibdev, &qedr_attr_group); 278bd59461eSKamal Heib ib_set_device_ops(&dev->ibdev, &qedr_dev_ops); 279bd59461eSKamal Heib 2804b38da75SJason Gunthorpe rc = ib_device_set_netdev(&dev->ibdev, dev->ndev, 1); 2814b38da75SJason Gunthorpe if (rc) 2824b38da75SJason Gunthorpe return rc; 2834b38da75SJason Gunthorpe 284ea4baf7fSParav Pandit return ib_register_device(&dev->ibdev, "qedr%d"); 2852e0cbc4dSRam Amrani } 2862e0cbc4dSRam Amrani 287ec72fce4SRam Amrani /* This function allocates fast-path status block memory */ 288ec72fce4SRam Amrani static int qedr_alloc_mem_sb(struct qedr_dev *dev, 289ec72fce4SRam Amrani struct qed_sb_info *sb_info, u16 sb_id) 290ec72fce4SRam Amrani { 29121dd79e8STomer Tayar struct status_block_e4 *sb_virt; 292ec72fce4SRam Amrani dma_addr_t sb_phys; 293ec72fce4SRam Amrani int rc; 294ec72fce4SRam Amrani 295ec72fce4SRam Amrani sb_virt = dma_alloc_coherent(&dev->pdev->dev, 296ec72fce4SRam Amrani sizeof(*sb_virt), &sb_phys, GFP_KERNEL); 297ec72fce4SRam Amrani if (!sb_virt) 298ec72fce4SRam Amrani return -ENOMEM; 299ec72fce4SRam Amrani 300ec72fce4SRam Amrani rc = dev->ops->common->sb_init(dev->cdev, sb_info, 301ec72fce4SRam Amrani sb_virt, sb_phys, sb_id, 302ec72fce4SRam Amrani QED_SB_TYPE_CNQ); 303ec72fce4SRam Amrani if (rc) { 304ec72fce4SRam Amrani pr_err("Status block initialization failed\n"); 305ec72fce4SRam Amrani dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt), 306ec72fce4SRam Amrani sb_virt, sb_phys); 307ec72fce4SRam Amrani return rc; 308ec72fce4SRam Amrani } 309ec72fce4SRam Amrani 310ec72fce4SRam Amrani return 0; 311ec72fce4SRam Amrani } 312ec72fce4SRam Amrani 313ec72fce4SRam Amrani static void qedr_free_mem_sb(struct qedr_dev *dev, 314ec72fce4SRam Amrani struct qed_sb_info *sb_info, int sb_id) 315ec72fce4SRam Amrani { 316ec72fce4SRam Amrani if (sb_info->sb_virt) { 317ec72fce4SRam Amrani dev->ops->common->sb_release(dev->cdev, sb_info, sb_id); 318ec72fce4SRam Amrani dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt), 319ec72fce4SRam Amrani (void *)sb_info->sb_virt, sb_info->sb_phys); 320ec72fce4SRam Amrani } 321ec72fce4SRam Amrani } 322ec72fce4SRam Amrani 323ec72fce4SRam Amrani static void qedr_free_resources(struct qedr_dev *dev) 324ec72fce4SRam Amrani { 325ec72fce4SRam Amrani int i; 326ec72fce4SRam Amrani 327e411e058SKalderon, Michal if (IS_IWARP(dev)) 328e411e058SKalderon, Michal destroy_workqueue(dev->iwarp_wq); 329e411e058SKalderon, Michal 330ec72fce4SRam Amrani for (i = 0; i < dev->num_cnq; i++) { 331ec72fce4SRam Amrani qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i); 332ec72fce4SRam Amrani dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl); 333ec72fce4SRam Amrani } 334ec72fce4SRam Amrani 335ec72fce4SRam Amrani kfree(dev->cnq_array); 336ec72fce4SRam Amrani kfree(dev->sb_array); 337ec72fce4SRam Amrani kfree(dev->sgid_tbl); 338ec72fce4SRam Amrani } 339ec72fce4SRam Amrani 340ec72fce4SRam Amrani static int qedr_alloc_resources(struct qedr_dev *dev) 341ec72fce4SRam Amrani { 342ec72fce4SRam Amrani struct qedr_cnq *cnq; 343ec72fce4SRam Amrani __le16 *cons_pi; 344ec72fce4SRam Amrani u16 n_entries; 345ec72fce4SRam Amrani int i, rc; 346ec72fce4SRam Amrani 3476396bb22SKees Cook dev->sgid_tbl = kcalloc(QEDR_MAX_SGID, sizeof(union ib_gid), 3486396bb22SKees Cook GFP_KERNEL); 349ec72fce4SRam Amrani if (!dev->sgid_tbl) 350ec72fce4SRam Amrani return -ENOMEM; 351ec72fce4SRam Amrani 352ec72fce4SRam Amrani spin_lock_init(&dev->sgid_lock); 353ec72fce4SRam Amrani 354de0089e6SKalderon, Michal if (IS_IWARP(dev)) { 355b6014f9eSMatthew Wilcox xa_init_flags(&dev->qps, XA_FLAGS_LOCK_IRQ); 356e411e058SKalderon, Michal dev->iwarp_wq = create_singlethread_workqueue("qedr_iwarpq"); 357de0089e6SKalderon, Michal } 358de0089e6SKalderon, Michal 359ec72fce4SRam Amrani /* Allocate Status blocks for CNQ */ 360ec72fce4SRam Amrani dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array), 361ec72fce4SRam Amrani GFP_KERNEL); 362ec72fce4SRam Amrani if (!dev->sb_array) { 363ec72fce4SRam Amrani rc = -ENOMEM; 364ec72fce4SRam Amrani goto err1; 365ec72fce4SRam Amrani } 366ec72fce4SRam Amrani 367ec72fce4SRam Amrani dev->cnq_array = kcalloc(dev->num_cnq, 368ec72fce4SRam Amrani sizeof(*dev->cnq_array), GFP_KERNEL); 369ec72fce4SRam Amrani if (!dev->cnq_array) { 370ec72fce4SRam Amrani rc = -ENOMEM; 371ec72fce4SRam Amrani goto err2; 372ec72fce4SRam Amrani } 373ec72fce4SRam Amrani 374ec72fce4SRam Amrani dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev); 375ec72fce4SRam Amrani 376ec72fce4SRam Amrani /* Allocate CNQ PBLs */ 377ec72fce4SRam Amrani n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE); 378ec72fce4SRam Amrani for (i = 0; i < dev->num_cnq; i++) { 379ec72fce4SRam Amrani cnq = &dev->cnq_array[i]; 380ec72fce4SRam Amrani 381ec72fce4SRam Amrani rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i], 382ec72fce4SRam Amrani dev->sb_start + i); 383ec72fce4SRam Amrani if (rc) 384ec72fce4SRam Amrani goto err3; 385ec72fce4SRam Amrani 386ec72fce4SRam Amrani rc = dev->ops->common->chain_alloc(dev->cdev, 387ec72fce4SRam Amrani QED_CHAIN_USE_TO_CONSUME, 388ec72fce4SRam Amrani QED_CHAIN_MODE_PBL, 389ec72fce4SRam Amrani QED_CHAIN_CNT_TYPE_U16, 390ec72fce4SRam Amrani n_entries, 391ec72fce4SRam Amrani sizeof(struct regpair *), 3921a4a6975SMintz, Yuval &cnq->pbl, NULL); 393ec72fce4SRam Amrani if (rc) 394ec72fce4SRam Amrani goto err4; 395ec72fce4SRam Amrani 396ec72fce4SRam Amrani cnq->dev = dev; 397ec72fce4SRam Amrani cnq->sb = &dev->sb_array[i]; 398ec72fce4SRam Amrani cons_pi = dev->sb_array[i].sb_virt->pi_array; 399ec72fce4SRam Amrani cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX]; 400ec72fce4SRam Amrani cnq->index = i; 401ec72fce4SRam Amrani sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev)); 402ec72fce4SRam Amrani 403ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n", 404ec72fce4SRam Amrani i, qed_chain_get_cons_idx(&cnq->pbl)); 405ec72fce4SRam Amrani } 406ec72fce4SRam Amrani 407ec72fce4SRam Amrani return 0; 408ec72fce4SRam Amrani err4: 409ec72fce4SRam Amrani qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i); 410ec72fce4SRam Amrani err3: 411ec72fce4SRam Amrani for (--i; i >= 0; i--) { 412ec72fce4SRam Amrani dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl); 413ec72fce4SRam Amrani qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i); 414ec72fce4SRam Amrani } 415ec72fce4SRam Amrani kfree(dev->cnq_array); 416ec72fce4SRam Amrani err2: 417ec72fce4SRam Amrani kfree(dev->sb_array); 418ec72fce4SRam Amrani err1: 419ec72fce4SRam Amrani kfree(dev->sgid_tbl); 420ec72fce4SRam Amrani return rc; 421ec72fce4SRam Amrani } 422ec72fce4SRam Amrani 4232e0cbc4dSRam Amrani static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev) 4242e0cbc4dSRam Amrani { 42520c3ff61SFelix Kuehling int rc = pci_enable_atomic_ops_to_root(pdev, 42620c3ff61SFelix Kuehling PCI_EXP_DEVCAP2_ATOMIC_COMP64); 4272e0cbc4dSRam Amrani 42820c3ff61SFelix Kuehling if (rc) { 429f92faabaSAmrani, Ram dev->atomic_cap = IB_ATOMIC_NONE; 430f92faabaSAmrani, Ram DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n"); 43120c3ff61SFelix Kuehling } else { 43220c3ff61SFelix Kuehling dev->atomic_cap = IB_ATOMIC_GLOB; 43320c3ff61SFelix Kuehling DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n"); 43420c3ff61SFelix Kuehling } 4352e0cbc4dSRam Amrani } 4362e0cbc4dSRam Amrani 437ec72fce4SRam Amrani static const struct qed_rdma_ops *qed_ops; 438ec72fce4SRam Amrani 439ec72fce4SRam Amrani #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo)) 440ec72fce4SRam Amrani 441ec72fce4SRam Amrani static irqreturn_t qedr_irq_handler(int irq, void *handle) 442ec72fce4SRam Amrani { 443ec72fce4SRam Amrani u16 hw_comp_cons, sw_comp_cons; 444ec72fce4SRam Amrani struct qedr_cnq *cnq = handle; 445a7efd777SRam Amrani struct regpair *cq_handle; 446a7efd777SRam Amrani struct qedr_cq *cq; 447ec72fce4SRam Amrani 448ec72fce4SRam Amrani qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0); 449ec72fce4SRam Amrani 450ec72fce4SRam Amrani qed_sb_update_sb_idx(cnq->sb); 451ec72fce4SRam Amrani 452ec72fce4SRam Amrani hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr); 453ec72fce4SRam Amrani sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl); 454ec72fce4SRam Amrani 455ec72fce4SRam Amrani /* Align protocol-index and chain reads */ 456ec72fce4SRam Amrani rmb(); 457ec72fce4SRam Amrani 458ec72fce4SRam Amrani while (sw_comp_cons != hw_comp_cons) { 459a7efd777SRam Amrani cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl); 460a7efd777SRam Amrani cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi, 461a7efd777SRam Amrani cq_handle->lo); 462a7efd777SRam Amrani 463a7efd777SRam Amrani if (cq == NULL) { 464a7efd777SRam Amrani DP_ERR(cnq->dev, 465a7efd777SRam Amrani "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n", 466a7efd777SRam Amrani cq_handle->hi, cq_handle->lo, sw_comp_cons, 467a7efd777SRam Amrani hw_comp_cons); 468a7efd777SRam Amrani 469a7efd777SRam Amrani break; 470a7efd777SRam Amrani } 471a7efd777SRam Amrani 472a7efd777SRam Amrani if (cq->sig != QEDR_CQ_MAGIC_NUMBER) { 473a7efd777SRam Amrani DP_ERR(cnq->dev, 474a7efd777SRam Amrani "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n", 475a7efd777SRam Amrani cq_handle->hi, cq_handle->lo, cq); 476a7efd777SRam Amrani break; 477a7efd777SRam Amrani } 478a7efd777SRam Amrani 479a7efd777SRam Amrani cq->arm_flags = 0; 480a7efd777SRam Amrani 4814dd72636SAmrani, Ram if (!cq->destroyed && cq->ibcq.comp_handler) 482a7efd777SRam Amrani (*cq->ibcq.comp_handler) 483a7efd777SRam Amrani (&cq->ibcq, cq->ibcq.cq_context); 484a7efd777SRam Amrani 4854dd72636SAmrani, Ram /* The CQ's CNQ notification counter is checked before 4864dd72636SAmrani, Ram * destroying the CQ in a busy-wait loop that waits for all of 4874dd72636SAmrani, Ram * the CQ's CNQ interrupts to be processed. It is increased 4884dd72636SAmrani, Ram * here, only after the completion handler, to ensure that the 4894dd72636SAmrani, Ram * the handler is not running when the CQ is destroyed. 4904dd72636SAmrani, Ram */ 4914dd72636SAmrani, Ram cq->cnq_notif++; 4924dd72636SAmrani, Ram 493ec72fce4SRam Amrani sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl); 494a7efd777SRam Amrani 495ec72fce4SRam Amrani cnq->n_comp++; 496ec72fce4SRam Amrani } 497ec72fce4SRam Amrani 498ec72fce4SRam Amrani qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index, 499ec72fce4SRam Amrani sw_comp_cons); 500ec72fce4SRam Amrani 501ec72fce4SRam Amrani qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1); 502ec72fce4SRam Amrani 503ec72fce4SRam Amrani return IRQ_HANDLED; 504ec72fce4SRam Amrani } 505ec72fce4SRam Amrani 506ec72fce4SRam Amrani static void qedr_sync_free_irqs(struct qedr_dev *dev) 507ec72fce4SRam Amrani { 508ec72fce4SRam Amrani u32 vector; 509ec72fce4SRam Amrani int i; 510ec72fce4SRam Amrani 511ec72fce4SRam Amrani for (i = 0; i < dev->int_info.used_cnt; i++) { 512ec72fce4SRam Amrani if (dev->int_info.msix_cnt) { 513ec72fce4SRam Amrani vector = dev->int_info.msix[i * dev->num_hwfns].vector; 514ec72fce4SRam Amrani synchronize_irq(vector); 515ec72fce4SRam Amrani free_irq(vector, &dev->cnq_array[i]); 516ec72fce4SRam Amrani } 517ec72fce4SRam Amrani } 518ec72fce4SRam Amrani 519ec72fce4SRam Amrani dev->int_info.used_cnt = 0; 520ec72fce4SRam Amrani } 521ec72fce4SRam Amrani 522ec72fce4SRam Amrani static int qedr_req_msix_irqs(struct qedr_dev *dev) 523ec72fce4SRam Amrani { 524ec72fce4SRam Amrani int i, rc = 0; 525ec72fce4SRam Amrani 526ec72fce4SRam Amrani if (dev->num_cnq > dev->int_info.msix_cnt) { 527ec72fce4SRam Amrani DP_ERR(dev, 528ec72fce4SRam Amrani "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n", 529ec72fce4SRam Amrani dev->num_cnq, dev->int_info.msix_cnt); 530ec72fce4SRam Amrani return -EINVAL; 531ec72fce4SRam Amrani } 532ec72fce4SRam Amrani 533ec72fce4SRam Amrani for (i = 0; i < dev->num_cnq; i++) { 534ec72fce4SRam Amrani rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector, 535ec72fce4SRam Amrani qedr_irq_handler, 0, dev->cnq_array[i].name, 536ec72fce4SRam Amrani &dev->cnq_array[i]); 537ec72fce4SRam Amrani if (rc) { 538ec72fce4SRam Amrani DP_ERR(dev, "Request cnq %d irq failed\n", i); 539ec72fce4SRam Amrani qedr_sync_free_irqs(dev); 540ec72fce4SRam Amrani } else { 541ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, 542ec72fce4SRam Amrani "Requested cnq irq for %s [entry %d]. Cookie is at %p\n", 543ec72fce4SRam Amrani dev->cnq_array[i].name, i, 544ec72fce4SRam Amrani &dev->cnq_array[i]); 545ec72fce4SRam Amrani dev->int_info.used_cnt++; 546ec72fce4SRam Amrani } 547ec72fce4SRam Amrani } 548ec72fce4SRam Amrani 549ec72fce4SRam Amrani return rc; 550ec72fce4SRam Amrani } 551ec72fce4SRam Amrani 552ec72fce4SRam Amrani static int qedr_setup_irqs(struct qedr_dev *dev) 553ec72fce4SRam Amrani { 554ec72fce4SRam Amrani int rc; 555ec72fce4SRam Amrani 556ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n"); 557ec72fce4SRam Amrani 558ec72fce4SRam Amrani /* Learn Interrupt configuration */ 559ec72fce4SRam Amrani rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq); 560ec72fce4SRam Amrani if (rc < 0) 561ec72fce4SRam Amrani return rc; 562ec72fce4SRam Amrani 563ec72fce4SRam Amrani rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info); 564ec72fce4SRam Amrani if (rc) { 565ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n"); 566ec72fce4SRam Amrani return rc; 567ec72fce4SRam Amrani } 568ec72fce4SRam Amrani 569ec72fce4SRam Amrani if (dev->int_info.msix_cnt) { 570ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n", 571ec72fce4SRam Amrani dev->int_info.msix_cnt); 572ec72fce4SRam Amrani rc = qedr_req_msix_irqs(dev); 573ec72fce4SRam Amrani if (rc) 574ec72fce4SRam Amrani return rc; 575ec72fce4SRam Amrani } 576ec72fce4SRam Amrani 577ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n"); 578ec72fce4SRam Amrani 579ec72fce4SRam Amrani return 0; 580ec72fce4SRam Amrani } 581ec72fce4SRam Amrani 582ec72fce4SRam Amrani static int qedr_set_device_attr(struct qedr_dev *dev) 583ec72fce4SRam Amrani { 584ec72fce4SRam Amrani struct qed_rdma_device *qed_attr; 585ec72fce4SRam Amrani struct qedr_device_attr *attr; 586ec72fce4SRam Amrani u32 page_size; 587ec72fce4SRam Amrani 588ec72fce4SRam Amrani /* Part 1 - query core capabilities */ 589ec72fce4SRam Amrani qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx); 590ec72fce4SRam Amrani 591ec72fce4SRam Amrani /* Part 2 - check capabilities */ 592ec72fce4SRam Amrani page_size = ~dev->attr.page_size_caps + 1; 593ec72fce4SRam Amrani if (page_size > PAGE_SIZE) { 594ec72fce4SRam Amrani DP_ERR(dev, 595ec72fce4SRam Amrani "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n", 596ec72fce4SRam Amrani PAGE_SIZE, page_size); 597ec72fce4SRam Amrani return -ENODEV; 598ec72fce4SRam Amrani } 599ec72fce4SRam Amrani 600ec72fce4SRam Amrani /* Part 3 - copy and update capabilities */ 601ec72fce4SRam Amrani attr = &dev->attr; 602ec72fce4SRam Amrani attr->vendor_id = qed_attr->vendor_id; 603ec72fce4SRam Amrani attr->vendor_part_id = qed_attr->vendor_part_id; 604ec72fce4SRam Amrani attr->hw_ver = qed_attr->hw_ver; 605ec72fce4SRam Amrani attr->fw_ver = qed_attr->fw_ver; 606ec72fce4SRam Amrani attr->node_guid = qed_attr->node_guid; 607ec72fce4SRam Amrani attr->sys_image_guid = qed_attr->sys_image_guid; 608ec72fce4SRam Amrani attr->max_cnq = qed_attr->max_cnq; 609ec72fce4SRam Amrani attr->max_sge = qed_attr->max_sge; 610ec72fce4SRam Amrani attr->max_inline = qed_attr->max_inline; 611ec72fce4SRam Amrani attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE); 612ec72fce4SRam Amrani attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE); 613ec72fce4SRam Amrani attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc; 614ec72fce4SRam Amrani attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc; 615ec72fce4SRam Amrani attr->max_dev_resp_rd_atomic_resc = 616ec72fce4SRam Amrani qed_attr->max_dev_resp_rd_atomic_resc; 617ec72fce4SRam Amrani attr->max_cq = qed_attr->max_cq; 618ec72fce4SRam Amrani attr->max_qp = qed_attr->max_qp; 619ec72fce4SRam Amrani attr->max_mr = qed_attr->max_mr; 620ec72fce4SRam Amrani attr->max_mr_size = qed_attr->max_mr_size; 621ec72fce4SRam Amrani attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES); 622ec72fce4SRam Amrani attr->max_mw = qed_attr->max_mw; 623ec72fce4SRam Amrani attr->max_fmr = qed_attr->max_fmr; 624ec72fce4SRam Amrani attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl; 625ec72fce4SRam Amrani attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size; 626ec72fce4SRam Amrani attr->max_pd = qed_attr->max_pd; 627ec72fce4SRam Amrani attr->max_ah = qed_attr->max_ah; 628ec72fce4SRam Amrani attr->max_pkey = qed_attr->max_pkey; 629ec72fce4SRam Amrani attr->max_srq = qed_attr->max_srq; 630ec72fce4SRam Amrani attr->max_srq_wr = qed_attr->max_srq_wr; 631ec72fce4SRam Amrani attr->dev_caps = qed_attr->dev_caps; 632ec72fce4SRam Amrani attr->page_size_caps = qed_attr->page_size_caps; 633ec72fce4SRam Amrani attr->dev_ack_delay = qed_attr->dev_ack_delay; 634ec72fce4SRam Amrani attr->reserved_lkey = qed_attr->reserved_lkey; 635ec72fce4SRam Amrani attr->bad_pkey_counter = qed_attr->bad_pkey_counter; 636ec72fce4SRam Amrani attr->max_stats_queues = qed_attr->max_stats_queues; 637ec72fce4SRam Amrani 638ec72fce4SRam Amrani return 0; 639ec72fce4SRam Amrani } 640ec72fce4SRam Amrani 6410089985eSBart Van Assche static void qedr_unaffiliated_event(void *context, u8 event_code) 642993d1b52SRam Amrani { 643993d1b52SRam Amrani pr_err("unaffiliated event not implemented yet\n"); 644993d1b52SRam Amrani } 645993d1b52SRam Amrani 6460089985eSBart Van Assche static void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle) 647993d1b52SRam Amrani { 648993d1b52SRam Amrani #define EVENT_TYPE_NOT_DEFINED 0 649993d1b52SRam Amrani #define EVENT_TYPE_CQ 1 650993d1b52SRam Amrani #define EVENT_TYPE_QP 2 65140b173ddSYuval Bason #define EVENT_TYPE_SRQ 3 652993d1b52SRam Amrani struct qedr_dev *dev = (struct qedr_dev *)context; 653be086e7cSMintz, Yuval struct regpair *async_handle = (struct regpair *)fw_handle; 654be086e7cSMintz, Yuval u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo; 655993d1b52SRam Amrani u8 event_type = EVENT_TYPE_NOT_DEFINED; 656993d1b52SRam Amrani struct ib_event event; 65740b173ddSYuval Bason struct ib_srq *ibsrq; 65840b173ddSYuval Bason struct qedr_srq *srq; 65940b173ddSYuval Bason unsigned long flags; 660993d1b52SRam Amrani struct ib_cq *ibcq; 661993d1b52SRam Amrani struct ib_qp *ibqp; 662993d1b52SRam Amrani struct qedr_cq *cq; 663993d1b52SRam Amrani struct qedr_qp *qp; 66440b173ddSYuval Bason u16 srq_id; 665993d1b52SRam Amrani 66640b173ddSYuval Bason if (IS_ROCE(dev)) { 667993d1b52SRam Amrani switch (e_code) { 668993d1b52SRam Amrani case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR: 669993d1b52SRam Amrani event.event = IB_EVENT_CQ_ERR; 670993d1b52SRam Amrani event_type = EVENT_TYPE_CQ; 671993d1b52SRam Amrani break; 672993d1b52SRam Amrani case ROCE_ASYNC_EVENT_SQ_DRAINED: 673993d1b52SRam Amrani event.event = IB_EVENT_SQ_DRAINED; 674993d1b52SRam Amrani event_type = EVENT_TYPE_QP; 675993d1b52SRam Amrani break; 676993d1b52SRam Amrani case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR: 677993d1b52SRam Amrani event.event = IB_EVENT_QP_FATAL; 678993d1b52SRam Amrani event_type = EVENT_TYPE_QP; 679993d1b52SRam Amrani break; 680993d1b52SRam Amrani case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR: 681993d1b52SRam Amrani event.event = IB_EVENT_QP_REQ_ERR; 682993d1b52SRam Amrani event_type = EVENT_TYPE_QP; 683993d1b52SRam Amrani break; 684993d1b52SRam Amrani case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR: 685993d1b52SRam Amrani event.event = IB_EVENT_QP_ACCESS_ERR; 686993d1b52SRam Amrani event_type = EVENT_TYPE_QP; 687993d1b52SRam Amrani break; 68840b173ddSYuval Bason case ROCE_ASYNC_EVENT_SRQ_LIMIT: 68940b173ddSYuval Bason event.event = IB_EVENT_SRQ_LIMIT_REACHED; 69040b173ddSYuval Bason event_type = EVENT_TYPE_SRQ; 69140b173ddSYuval Bason break; 69240b173ddSYuval Bason case ROCE_ASYNC_EVENT_SRQ_EMPTY: 69340b173ddSYuval Bason event.event = IB_EVENT_SRQ_ERR; 69440b173ddSYuval Bason event_type = EVENT_TYPE_SRQ; 69540b173ddSYuval Bason break; 69640b173ddSYuval Bason default: 69740b173ddSYuval Bason DP_ERR(dev, "unsupported event %d on handle=%llx\n", 69840b173ddSYuval Bason e_code, roce_handle64); 69940b173ddSYuval Bason } 70040b173ddSYuval Bason } else { 70140b173ddSYuval Bason switch (e_code) { 70240b173ddSYuval Bason case QED_IWARP_EVENT_SRQ_LIMIT: 70340b173ddSYuval Bason event.event = IB_EVENT_SRQ_LIMIT_REACHED; 70440b173ddSYuval Bason event_type = EVENT_TYPE_SRQ; 70540b173ddSYuval Bason break; 70640b173ddSYuval Bason case QED_IWARP_EVENT_SRQ_EMPTY: 70740b173ddSYuval Bason event.event = IB_EVENT_SRQ_ERR; 70840b173ddSYuval Bason event_type = EVENT_TYPE_SRQ; 70940b173ddSYuval Bason break; 710993d1b52SRam Amrani default: 711993d1b52SRam Amrani DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code, 712993d1b52SRam Amrani roce_handle64); 713993d1b52SRam Amrani } 71440b173ddSYuval Bason } 715993d1b52SRam Amrani switch (event_type) { 716993d1b52SRam Amrani case EVENT_TYPE_CQ: 717993d1b52SRam Amrani cq = (struct qedr_cq *)(uintptr_t)roce_handle64; 718993d1b52SRam Amrani if (cq) { 719993d1b52SRam Amrani ibcq = &cq->ibcq; 720993d1b52SRam Amrani if (ibcq->event_handler) { 721993d1b52SRam Amrani event.device = ibcq->device; 722993d1b52SRam Amrani event.element.cq = ibcq; 723993d1b52SRam Amrani ibcq->event_handler(&event, ibcq->cq_context); 724993d1b52SRam Amrani } 725993d1b52SRam Amrani } else { 726993d1b52SRam Amrani WARN(1, 727993d1b52SRam Amrani "Error: CQ event with NULL pointer ibcq. Handle=%llx\n", 728993d1b52SRam Amrani roce_handle64); 729993d1b52SRam Amrani } 730a343e3f8SColin Ian King DP_ERR(dev, "CQ event %d on handle %p\n", e_code, cq); 731993d1b52SRam Amrani break; 732993d1b52SRam Amrani case EVENT_TYPE_QP: 733993d1b52SRam Amrani qp = (struct qedr_qp *)(uintptr_t)roce_handle64; 734993d1b52SRam Amrani if (qp) { 735993d1b52SRam Amrani ibqp = &qp->ibqp; 736993d1b52SRam Amrani if (ibqp->event_handler) { 737993d1b52SRam Amrani event.device = ibqp->device; 738993d1b52SRam Amrani event.element.qp = ibqp; 739993d1b52SRam Amrani ibqp->event_handler(&event, ibqp->qp_context); 740993d1b52SRam Amrani } 741993d1b52SRam Amrani } else { 742993d1b52SRam Amrani WARN(1, 743993d1b52SRam Amrani "Error: QP event with NULL pointer ibqp. Handle=%llx\n", 744993d1b52SRam Amrani roce_handle64); 745993d1b52SRam Amrani } 746a343e3f8SColin Ian King DP_ERR(dev, "QP event %d on handle %p\n", e_code, qp); 747993d1b52SRam Amrani break; 74840b173ddSYuval Bason case EVENT_TYPE_SRQ: 74940b173ddSYuval Bason srq_id = (u16)roce_handle64; 7509fd15987SMatthew Wilcox xa_lock_irqsave(&dev->srqs, flags); 7519fd15987SMatthew Wilcox srq = xa_load(&dev->srqs, srq_id); 75240b173ddSYuval Bason if (srq) { 75340b173ddSYuval Bason ibsrq = &srq->ibsrq; 75440b173ddSYuval Bason if (ibsrq->event_handler) { 75540b173ddSYuval Bason event.device = ibsrq->device; 75640b173ddSYuval Bason event.element.srq = ibsrq; 75740b173ddSYuval Bason ibsrq->event_handler(&event, 75840b173ddSYuval Bason ibsrq->srq_context); 75940b173ddSYuval Bason } 76040b173ddSYuval Bason } else { 76140b173ddSYuval Bason DP_NOTICE(dev, 76240b173ddSYuval Bason "SRQ event with NULL pointer ibsrq. Handle=%llx\n", 76340b173ddSYuval Bason roce_handle64); 76440b173ddSYuval Bason } 7659fd15987SMatthew Wilcox xa_unlock_irqrestore(&dev->srqs, flags); 76640b173ddSYuval Bason DP_NOTICE(dev, "SRQ event %d on handle %p\n", e_code, srq); 767993d1b52SRam Amrani default: 768993d1b52SRam Amrani break; 769993d1b52SRam Amrani } 770993d1b52SRam Amrani } 771993d1b52SRam Amrani 772ec72fce4SRam Amrani static int qedr_init_hw(struct qedr_dev *dev) 773ec72fce4SRam Amrani { 774ec72fce4SRam Amrani struct qed_rdma_add_user_out_params out_params; 775ec72fce4SRam Amrani struct qed_rdma_start_in_params *in_params; 776ec72fce4SRam Amrani struct qed_rdma_cnq_params *cur_pbl; 777ec72fce4SRam Amrani struct qed_rdma_events events; 778ec72fce4SRam Amrani dma_addr_t p_phys_table; 779ec72fce4SRam Amrani u32 page_cnt; 780ec72fce4SRam Amrani int rc = 0; 781ec72fce4SRam Amrani int i; 782ec72fce4SRam Amrani 783ec72fce4SRam Amrani in_params = kzalloc(sizeof(*in_params), GFP_KERNEL); 784ec72fce4SRam Amrani if (!in_params) { 785ec72fce4SRam Amrani rc = -ENOMEM; 786ec72fce4SRam Amrani goto out; 787ec72fce4SRam Amrani } 788ec72fce4SRam Amrani 789ec72fce4SRam Amrani in_params->desired_cnq = dev->num_cnq; 790ec72fce4SRam Amrani for (i = 0; i < dev->num_cnq; i++) { 791ec72fce4SRam Amrani cur_pbl = &in_params->cnq_pbl_list[i]; 792ec72fce4SRam Amrani 793ec72fce4SRam Amrani page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl); 794ec72fce4SRam Amrani cur_pbl->num_pbl_pages = page_cnt; 795ec72fce4SRam Amrani 796ec72fce4SRam Amrani p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl); 797ec72fce4SRam Amrani cur_pbl->pbl_ptr = (u64)p_phys_table; 798ec72fce4SRam Amrani } 799ec72fce4SRam Amrani 800993d1b52SRam Amrani events.affiliated_event = qedr_affiliated_event; 801993d1b52SRam Amrani events.unaffiliated_event = qedr_unaffiliated_event; 802ec72fce4SRam Amrani events.context = dev; 803ec72fce4SRam Amrani 804ec72fce4SRam Amrani in_params->events = &events; 805ec72fce4SRam Amrani in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS; 806ec72fce4SRam Amrani in_params->max_mtu = dev->ndev->mtu; 807e411e058SKalderon, Michal dev->iwarp_max_mtu = dev->ndev->mtu; 808ec72fce4SRam Amrani ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr); 809ec72fce4SRam Amrani 810ec72fce4SRam Amrani rc = dev->ops->rdma_init(dev->cdev, in_params); 811ec72fce4SRam Amrani if (rc) 812ec72fce4SRam Amrani goto out; 813ec72fce4SRam Amrani 814ec72fce4SRam Amrani rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params); 815ec72fce4SRam Amrani if (rc) 816ec72fce4SRam Amrani goto out; 817ec72fce4SRam Amrani 81899847b5cSBart Van Assche dev->db_addr = (void __iomem *)(uintptr_t)out_params.dpi_addr; 819ec72fce4SRam Amrani dev->db_phys_addr = out_params.dpi_phys_addr; 820ec72fce4SRam Amrani dev->db_size = out_params.dpi_size; 821ec72fce4SRam Amrani dev->dpi = out_params.dpi; 822ec72fce4SRam Amrani 823ec72fce4SRam Amrani rc = qedr_set_device_attr(dev); 824ec72fce4SRam Amrani out: 825ec72fce4SRam Amrani kfree(in_params); 826ec72fce4SRam Amrani if (rc) 827ec72fce4SRam Amrani DP_ERR(dev, "Init HW Failed rc = %d\n", rc); 828ec72fce4SRam Amrani 829ec72fce4SRam Amrani return rc; 830ec72fce4SRam Amrani } 831ec72fce4SRam Amrani 8320089985eSBart Van Assche static void qedr_stop_hw(struct qedr_dev *dev) 833ec72fce4SRam Amrani { 834ec72fce4SRam Amrani dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi); 835ec72fce4SRam Amrani dev->ops->rdma_stop(dev->rdma_ctx); 836ec72fce4SRam Amrani } 837ec72fce4SRam Amrani 8382e0cbc4dSRam Amrani static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev, 8392e0cbc4dSRam Amrani struct net_device *ndev) 8402e0cbc4dSRam Amrani { 841ec72fce4SRam Amrani struct qed_dev_rdma_info dev_info; 8422e0cbc4dSRam Amrani struct qedr_dev *dev; 843508a523fSParav Pandit int rc = 0; 8442e0cbc4dSRam Amrani 845459cc69fSLeon Romanovsky dev = ib_alloc_device(qedr_dev, ibdev); 8462e0cbc4dSRam Amrani if (!dev) { 8472e0cbc4dSRam Amrani pr_err("Unable to allocate ib device\n"); 8482e0cbc4dSRam Amrani return NULL; 8492e0cbc4dSRam Amrani } 8502e0cbc4dSRam Amrani 8512e0cbc4dSRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n"); 8522e0cbc4dSRam Amrani 8532e0cbc4dSRam Amrani dev->pdev = pdev; 8542e0cbc4dSRam Amrani dev->ndev = ndev; 8552e0cbc4dSRam Amrani dev->cdev = cdev; 8562e0cbc4dSRam Amrani 857ec72fce4SRam Amrani qed_ops = qed_get_rdma_ops(); 858ec72fce4SRam Amrani if (!qed_ops) { 859ec72fce4SRam Amrani DP_ERR(dev, "Failed to get qed roce operations\n"); 860ec72fce4SRam Amrani goto init_err; 861ec72fce4SRam Amrani } 862ec72fce4SRam Amrani 863ec72fce4SRam Amrani dev->ops = qed_ops; 864ec72fce4SRam Amrani rc = qed_ops->fill_dev_info(cdev, &dev_info); 865ec72fce4SRam Amrani if (rc) 866ec72fce4SRam Amrani goto init_err; 867ec72fce4SRam Amrani 868ad84dad2SAmrani, Ram dev->user_dpm_enabled = dev_info.user_dpm_enabled; 869e538e0acSKalderon, Michal dev->rdma_type = dev_info.rdma_type; 870ec72fce4SRam Amrani dev->num_hwfns = dev_info.common.num_hwfns; 871ec72fce4SRam Amrani dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev); 872ec72fce4SRam Amrani 873ec72fce4SRam Amrani dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev); 874ec72fce4SRam Amrani if (!dev->num_cnq) { 875b15606f4SKalderon, Michal DP_ERR(dev, "Failed. At least one CNQ is required.\n"); 876b15606f4SKalderon, Michal rc = -ENOMEM; 877ec72fce4SRam Amrani goto init_err; 878ec72fce4SRam Amrani } 879ec72fce4SRam Amrani 880cecbcddfSRam Amrani dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT; 881cecbcddfSRam Amrani 8822e0cbc4dSRam Amrani qedr_pci_set_atomic(dev, pdev); 8832e0cbc4dSRam Amrani 884ec72fce4SRam Amrani rc = qedr_alloc_resources(dev); 885ec72fce4SRam Amrani if (rc) 886ec72fce4SRam Amrani goto init_err; 887ec72fce4SRam Amrani 888ec72fce4SRam Amrani rc = qedr_init_hw(dev); 889ec72fce4SRam Amrani if (rc) 890ec72fce4SRam Amrani goto alloc_err; 891ec72fce4SRam Amrani 892ec72fce4SRam Amrani rc = qedr_setup_irqs(dev); 893ec72fce4SRam Amrani if (rc) 894ec72fce4SRam Amrani goto irq_err; 895ec72fce4SRam Amrani 8962e0cbc4dSRam Amrani rc = qedr_register_device(dev); 8972e0cbc4dSRam Amrani if (rc) { 8982e0cbc4dSRam Amrani DP_ERR(dev, "Unable to allocate register device\n"); 899ec72fce4SRam Amrani goto reg_err; 9002e0cbc4dSRam Amrani } 9012e0cbc4dSRam Amrani 902f449c7a2SRam Amrani if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state)) 903f449c7a2SRam Amrani qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE); 904f449c7a2SRam Amrani 9052e0cbc4dSRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n"); 9062e0cbc4dSRam Amrani return dev; 9072e0cbc4dSRam Amrani 908ec72fce4SRam Amrani reg_err: 909ec72fce4SRam Amrani qedr_sync_free_irqs(dev); 910ec72fce4SRam Amrani irq_err: 911ec72fce4SRam Amrani qedr_stop_hw(dev); 912ec72fce4SRam Amrani alloc_err: 913ec72fce4SRam Amrani qedr_free_resources(dev); 9142e0cbc4dSRam Amrani init_err: 9152e0cbc4dSRam Amrani ib_dealloc_device(&dev->ibdev); 9162e0cbc4dSRam Amrani DP_ERR(dev, "qedr driver load failed rc=%d\n", rc); 9172e0cbc4dSRam Amrani 9182e0cbc4dSRam Amrani return NULL; 9192e0cbc4dSRam Amrani } 9202e0cbc4dSRam Amrani 9212e0cbc4dSRam Amrani static void qedr_remove(struct qedr_dev *dev) 9222e0cbc4dSRam Amrani { 9232e0cbc4dSRam Amrani /* First unregister with stack to stop all the active traffic 9242e0cbc4dSRam Amrani * of the registered clients. 9252e0cbc4dSRam Amrani */ 926993d1b52SRam Amrani ib_unregister_device(&dev->ibdev); 9272e0cbc4dSRam Amrani 928ec72fce4SRam Amrani qedr_stop_hw(dev); 929ec72fce4SRam Amrani qedr_sync_free_irqs(dev); 930ec72fce4SRam Amrani qedr_free_resources(dev); 9312e0cbc4dSRam Amrani ib_dealloc_device(&dev->ibdev); 9322e0cbc4dSRam Amrani } 9332e0cbc4dSRam Amrani 934f449c7a2SRam Amrani static void qedr_close(struct qedr_dev *dev) 9352e0cbc4dSRam Amrani { 936f449c7a2SRam Amrani if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state)) 937f449c7a2SRam Amrani qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR); 9382e0cbc4dSRam Amrani } 9392e0cbc4dSRam Amrani 9402e0cbc4dSRam Amrani static void qedr_shutdown(struct qedr_dev *dev) 9412e0cbc4dSRam Amrani { 9422e0cbc4dSRam Amrani qedr_close(dev); 9432e0cbc4dSRam Amrani qedr_remove(dev); 9442e0cbc4dSRam Amrani } 9452e0cbc4dSRam Amrani 946f449c7a2SRam Amrani static void qedr_open(struct qedr_dev *dev) 947f449c7a2SRam Amrani { 948f449c7a2SRam Amrani if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state)) 949f449c7a2SRam Amrani qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE); 950f449c7a2SRam Amrani } 951f449c7a2SRam Amrani 9521d1424c8SRam Amrani static void qedr_mac_address_change(struct qedr_dev *dev) 9531d1424c8SRam Amrani { 9541d1424c8SRam Amrani union ib_gid *sgid = &dev->sgid_tbl[0]; 9551d1424c8SRam Amrani u8 guid[8], mac_addr[6]; 9561d1424c8SRam Amrani int rc; 9571d1424c8SRam Amrani 9581d1424c8SRam Amrani /* Update SGID */ 9591d1424c8SRam Amrani ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr); 9601d1424c8SRam Amrani guid[0] = mac_addr[0] ^ 2; 9611d1424c8SRam Amrani guid[1] = mac_addr[1]; 9621d1424c8SRam Amrani guid[2] = mac_addr[2]; 9631d1424c8SRam Amrani guid[3] = 0xff; 9641d1424c8SRam Amrani guid[4] = 0xfe; 9651d1424c8SRam Amrani guid[5] = mac_addr[3]; 9661d1424c8SRam Amrani guid[6] = mac_addr[4]; 9671d1424c8SRam Amrani guid[7] = mac_addr[5]; 9681d1424c8SRam Amrani sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL); 9691d1424c8SRam Amrani memcpy(&sgid->raw[8], guid, sizeof(guid)); 9701d1424c8SRam Amrani 9711d1424c8SRam Amrani /* Update LL2 */ 9720518c12fSMichal Kalderon rc = dev->ops->ll2_set_mac_filter(dev->cdev, 9731d1424c8SRam Amrani dev->gsi_ll2_mac_address, 9741d1424c8SRam Amrani dev->ndev->dev_addr); 9751d1424c8SRam Amrani 9761d1424c8SRam Amrani ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr); 9771d1424c8SRam Amrani 978f449c7a2SRam Amrani qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE); 9791d1424c8SRam Amrani 9801d1424c8SRam Amrani if (rc) 9811d1424c8SRam Amrani DP_ERR(dev, "Error updating mac filter\n"); 9821d1424c8SRam Amrani } 9831d1424c8SRam Amrani 9842e0cbc4dSRam Amrani /* event handling via NIC driver ensures that all the NIC specific 9852e0cbc4dSRam Amrani * initialization done before RoCE driver notifies 9862e0cbc4dSRam Amrani * event to stack. 9872e0cbc4dSRam Amrani */ 988bbfcd1e8SMichal Kalderon static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event) 9892e0cbc4dSRam Amrani { 9902e0cbc4dSRam Amrani switch (event) { 9912e0cbc4dSRam Amrani case QEDE_UP: 992f449c7a2SRam Amrani qedr_open(dev); 9932e0cbc4dSRam Amrani break; 9942e0cbc4dSRam Amrani case QEDE_DOWN: 9952e0cbc4dSRam Amrani qedr_close(dev); 9962e0cbc4dSRam Amrani break; 9972e0cbc4dSRam Amrani case QEDE_CLOSE: 9982e0cbc4dSRam Amrani qedr_shutdown(dev); 9992e0cbc4dSRam Amrani break; 10002e0cbc4dSRam Amrani case QEDE_CHANGE_ADDR: 10011d1424c8SRam Amrani qedr_mac_address_change(dev); 10022e0cbc4dSRam Amrani break; 10032e0cbc4dSRam Amrani default: 10042e0cbc4dSRam Amrani pr_err("Event not supported\n"); 10052e0cbc4dSRam Amrani } 10062e0cbc4dSRam Amrani } 10072e0cbc4dSRam Amrani 10082e0cbc4dSRam Amrani static struct qedr_driver qedr_drv = { 10092e0cbc4dSRam Amrani .name = "qedr_driver", 10102e0cbc4dSRam Amrani .add = qedr_add, 10112e0cbc4dSRam Amrani .remove = qedr_remove, 10122e0cbc4dSRam Amrani .notify = qedr_notify, 10132e0cbc4dSRam Amrani }; 10142e0cbc4dSRam Amrani 10152e0cbc4dSRam Amrani static int __init qedr_init_module(void) 10162e0cbc4dSRam Amrani { 1017bbfcd1e8SMichal Kalderon return qede_rdma_register_driver(&qedr_drv); 10182e0cbc4dSRam Amrani } 10192e0cbc4dSRam Amrani 10202e0cbc4dSRam Amrani static void __exit qedr_exit_module(void) 10212e0cbc4dSRam Amrani { 1022bbfcd1e8SMichal Kalderon qede_rdma_unregister_driver(&qedr_drv); 10232e0cbc4dSRam Amrani } 10242e0cbc4dSRam Amrani 10252e0cbc4dSRam Amrani module_init(qedr_init_module); 10262e0cbc4dSRam Amrani module_exit(qedr_exit_module); 1027