xref: /openbmc/linux/drivers/infiniband/hw/qedr/main.c (revision e0477b34d9d11c1a7b1f80bfdbcdc8952ce2adb7)
12e0cbc4dSRam Amrani /* QLogic qedr NIC Driver
22e0cbc4dSRam Amrani  * Copyright (c) 2015-2016  QLogic Corporation
32e0cbc4dSRam Amrani  *
42e0cbc4dSRam Amrani  * This software is available to you under a choice of one of two
52e0cbc4dSRam Amrani  * licenses.  You may choose to be licensed under the terms of the GNU
62e0cbc4dSRam Amrani  * General Public License (GPL) Version 2, available from the file
72e0cbc4dSRam Amrani  * COPYING in the main directory of this source tree, or the
82e0cbc4dSRam Amrani  * OpenIB.org BSD license below:
92e0cbc4dSRam Amrani  *
102e0cbc4dSRam Amrani  *     Redistribution and use in source and binary forms, with or
112e0cbc4dSRam Amrani  *     without modification, are permitted provided that the following
122e0cbc4dSRam Amrani  *     conditions are met:
132e0cbc4dSRam Amrani  *
142e0cbc4dSRam Amrani  *      - Redistributions of source code must retain the above
152e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
162e0cbc4dSRam Amrani  *        disclaimer.
172e0cbc4dSRam Amrani  *
182e0cbc4dSRam Amrani  *      - Redistributions in binary form must reproduce the above
192e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
202e0cbc4dSRam Amrani  *        disclaimer in the documentation and /or other materials
212e0cbc4dSRam Amrani  *        provided with the distribution.
222e0cbc4dSRam Amrani  *
232e0cbc4dSRam Amrani  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
242e0cbc4dSRam Amrani  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
252e0cbc4dSRam Amrani  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
262e0cbc4dSRam Amrani  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
272e0cbc4dSRam Amrani  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
282e0cbc4dSRam Amrani  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
292e0cbc4dSRam Amrani  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
302e0cbc4dSRam Amrani  * SOFTWARE.
312e0cbc4dSRam Amrani  */
322e0cbc4dSRam Amrani #include <linux/module.h>
332e0cbc4dSRam Amrani #include <rdma/ib_verbs.h>
342e0cbc4dSRam Amrani #include <rdma/ib_addr.h>
35ac1b36e5SRam Amrani #include <rdma/ib_user_verbs.h>
36e6a38c54SKalderon, Michal #include <rdma/iw_cm.h>
37e6a38c54SKalderon, Michal #include <rdma/ib_mad.h>
382e0cbc4dSRam Amrani #include <linux/netdevice.h>
392e0cbc4dSRam Amrani #include <linux/iommu.h>
40461a6946SJoerg Roedel #include <linux/pci.h>
412e0cbc4dSRam Amrani #include <net/addrconf.h>
42b262a06eSMichal Kalderon 
43ec72fce4SRam Amrani #include <linux/qed/qed_chain.h>
44ec72fce4SRam Amrani #include <linux/qed/qed_if.h>
452e0cbc4dSRam Amrani #include "qedr.h"
46ac1b36e5SRam Amrani #include "verbs.h"
47ac1b36e5SRam Amrani #include <rdma/qedr-abi.h>
48de0089e6SKalderon, Michal #include "qedr_iw_cm.h"
492e0cbc4dSRam Amrani 
502e0cbc4dSRam Amrani MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
512e0cbc4dSRam Amrani MODULE_AUTHOR("QLogic Corporation");
522e0cbc4dSRam Amrani MODULE_LICENSE("Dual BSD/GPL");
532e0cbc4dSRam Amrani 
54cecbcddfSRam Amrani #define QEDR_WQ_MULTIPLIER_DFT	(3)
55cecbcddfSRam Amrani 
560089985eSBart Van Assche static void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
572e0cbc4dSRam Amrani 				   enum ib_event_type type)
582e0cbc4dSRam Amrani {
592e0cbc4dSRam Amrani 	struct ib_event ibev;
602e0cbc4dSRam Amrani 
612e0cbc4dSRam Amrani 	ibev.device = &dev->ibdev;
622e0cbc4dSRam Amrani 	ibev.element.port_num = port_num;
632e0cbc4dSRam Amrani 	ibev.event = type;
642e0cbc4dSRam Amrani 
652e0cbc4dSRam Amrani 	ib_dispatch_event(&ibev);
662e0cbc4dSRam Amrani }
672e0cbc4dSRam Amrani 
682e0cbc4dSRam Amrani static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
692e0cbc4dSRam Amrani 					    u8 port_num)
702e0cbc4dSRam Amrani {
712e0cbc4dSRam Amrani 	return IB_LINK_LAYER_ETHERNET;
722e0cbc4dSRam Amrani }
732e0cbc4dSRam Amrani 
749abb0d1bSLeon Romanovsky static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str)
75ec72fce4SRam Amrani {
76ec72fce4SRam Amrani 	struct qedr_dev *qedr = get_qedr_dev(ibdev);
77ec72fce4SRam Amrani 	u32 fw_ver = (u32)qedr->attr.fw_ver;
78ec72fce4SRam Amrani 
799abb0d1bSLeon Romanovsky 	snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%d.%d",
80ec72fce4SRam Amrani 		 (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
81ec72fce4SRam Amrani 		 (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
82ec72fce4SRam Amrani }
83ec72fce4SRam Amrani 
840089985eSBart Van Assche static int qedr_roce_port_immutable(struct ib_device *ibdev, u8 port_num,
85e6a38c54SKalderon, Michal 				    struct ib_port_immutable *immutable)
86e6a38c54SKalderon, Michal {
87e6a38c54SKalderon, Michal 	struct ib_port_attr attr;
88e6a38c54SKalderon, Michal 	int err;
89e6a38c54SKalderon, Michal 
90e6a38c54SKalderon, Michal 	err = qedr_query_port(ibdev, port_num, &attr);
91e6a38c54SKalderon, Michal 	if (err)
92e6a38c54SKalderon, Michal 		return err;
93e6a38c54SKalderon, Michal 
94e6a38c54SKalderon, Michal 	immutable->pkey_tbl_len = attr.pkey_tbl_len;
95e6a38c54SKalderon, Michal 	immutable->gid_tbl_len = attr.gid_tbl_len;
96e6a38c54SKalderon, Michal 	immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE |
97e6a38c54SKalderon, Michal 	    RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
98e6a38c54SKalderon, Michal 	immutable->max_mad_size = IB_MGMT_MAD_SIZE;
99e6a38c54SKalderon, Michal 
100e6a38c54SKalderon, Michal 	return 0;
101e6a38c54SKalderon, Michal }
102e6a38c54SKalderon, Michal 
1030089985eSBart Van Assche static int qedr_iw_port_immutable(struct ib_device *ibdev, u8 port_num,
104e6a38c54SKalderon, Michal 				  struct ib_port_immutable *immutable)
105e6a38c54SKalderon, Michal {
106e6a38c54SKalderon, Michal 	struct ib_port_attr attr;
107e6a38c54SKalderon, Michal 	int err;
108e6a38c54SKalderon, Michal 
109e6a38c54SKalderon, Michal 	err = qedr_query_port(ibdev, port_num, &attr);
110e6a38c54SKalderon, Michal 	if (err)
111e6a38c54SKalderon, Michal 		return err;
112e6a38c54SKalderon, Michal 
113e6a38c54SKalderon, Michal 	immutable->gid_tbl_len = 1;
114e6a38c54SKalderon, Michal 	immutable->core_cap_flags = RDMA_CORE_PORT_IWARP;
115e6a38c54SKalderon, Michal 	immutable->max_mad_size = 0;
116e6a38c54SKalderon, Michal 
117e6a38c54SKalderon, Michal 	return 0;
118e6a38c54SKalderon, Michal }
119e6a38c54SKalderon, Michal 
120508a523fSParav Pandit /* QEDR sysfs interface */
121508a523fSParav Pandit static ssize_t hw_rev_show(struct device *device, struct device_attribute *attr,
122508a523fSParav Pandit 			   char *buf)
123508a523fSParav Pandit {
12454747231SParav Pandit 	struct qedr_dev *dev =
12554747231SParav Pandit 		rdma_device_to_drv_device(device, struct qedr_dev, ibdev);
126508a523fSParav Pandit 
12715fe6a8dSMichal Kalderon 	return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->attr.hw_ver);
128508a523fSParav Pandit }
129508a523fSParav Pandit static DEVICE_ATTR_RO(hw_rev);
130508a523fSParav Pandit 
131508a523fSParav Pandit static ssize_t hca_type_show(struct device *device,
132508a523fSParav Pandit 			     struct device_attribute *attr, char *buf)
133508a523fSParav Pandit {
13415fe6a8dSMichal Kalderon 	struct qedr_dev *dev =
13515fe6a8dSMichal Kalderon 		rdma_device_to_drv_device(device, struct qedr_dev, ibdev);
13615fe6a8dSMichal Kalderon 
13715fe6a8dSMichal Kalderon 	return scnprintf(buf, PAGE_SIZE, "FastLinQ QL%x %s\n",
13815fe6a8dSMichal Kalderon 			 dev->pdev->device,
13915fe6a8dSMichal Kalderon 			 rdma_protocol_iwarp(&dev->ibdev, 1) ?
14015fe6a8dSMichal Kalderon 			 "iWARP" : "RoCE");
141508a523fSParav Pandit }
142508a523fSParav Pandit static DEVICE_ATTR_RO(hca_type);
143508a523fSParav Pandit 
144508a523fSParav Pandit static struct attribute *qedr_attributes[] = {
145508a523fSParav Pandit 	&dev_attr_hw_rev.attr,
146508a523fSParav Pandit 	&dev_attr_hca_type.attr,
147508a523fSParav Pandit 	NULL
148508a523fSParav Pandit };
149508a523fSParav Pandit 
150508a523fSParav Pandit static const struct attribute_group qedr_attr_group = {
151508a523fSParav Pandit 	.attrs = qedr_attributes,
152508a523fSParav Pandit };
153508a523fSParav Pandit 
154bd59461eSKamal Heib static const struct ib_device_ops qedr_iw_dev_ops = {
155bd59461eSKamal Heib 	.get_port_immutable = qedr_iw_port_immutable,
156dd05cb82SKamal Heib 	.iw_accept = qedr_iw_accept,
157dd05cb82SKamal Heib 	.iw_add_ref = qedr_iw_qp_add_ref,
158dd05cb82SKamal Heib 	.iw_connect = qedr_iw_connect,
159dd05cb82SKamal Heib 	.iw_create_listen = qedr_iw_create_listen,
160dd05cb82SKamal Heib 	.iw_destroy_listen = qedr_iw_destroy_listen,
161dd05cb82SKamal Heib 	.iw_get_qp = qedr_iw_get_qp,
162dd05cb82SKamal Heib 	.iw_reject = qedr_iw_reject,
163dd05cb82SKamal Heib 	.iw_rem_ref = qedr_iw_qp_rem_ref,
164bd59461eSKamal Heib 	.query_gid = qedr_iw_query_gid,
165bd59461eSKamal Heib };
166bd59461eSKamal Heib 
1670089985eSBart Van Assche static int qedr_iw_register_device(struct qedr_dev *dev)
168e6a38c54SKalderon, Michal {
169e6a38c54SKalderon, Michal 	dev->ibdev.node_type = RDMA_NODE_RNIC;
170e6a38c54SKalderon, Michal 
171bd59461eSKamal Heib 	ib_set_device_ops(&dev->ibdev, &qedr_iw_dev_ops);
172e6a38c54SKalderon, Michal 
173dd05cb82SKamal Heib 	memcpy(dev->ibdev.iw_ifname,
174dd05cb82SKamal Heib 	       dev->ndev->name, sizeof(dev->ibdev.iw_ifname));
175e6a38c54SKalderon, Michal 
176e6a38c54SKalderon, Michal 	return 0;
177e6a38c54SKalderon, Michal }
178e6a38c54SKalderon, Michal 
179bd59461eSKamal Heib static const struct ib_device_ops qedr_roce_dev_ops = {
18006e8d1dfSYuval Basson 	.alloc_xrcd = qedr_alloc_xrcd,
18106e8d1dfSYuval Basson 	.dealloc_xrcd = qedr_dealloc_xrcd,
182bd59461eSKamal Heib 	.get_port_immutable = qedr_roce_port_immutable,
183ca4beeeeSKamal Heib 	.query_pkey = qedr_query_pkey,
184bd59461eSKamal Heib };
185bd59461eSKamal Heib 
1860089985eSBart Van Assche static void qedr_roce_register_device(struct qedr_dev *dev)
187e6a38c54SKalderon, Michal {
188e6a38c54SKalderon, Michal 	dev->ibdev.node_type = RDMA_NODE_IB_CA;
189e6a38c54SKalderon, Michal 
190bd59461eSKamal Heib 	ib_set_device_ops(&dev->ibdev, &qedr_roce_dev_ops);
19106e8d1dfSYuval Basson 
19206e8d1dfSYuval Basson 	dev->ibdev.uverbs_cmd_mask |= QEDR_UVERBS(OPEN_XRCD) |
19306e8d1dfSYuval Basson 		QEDR_UVERBS(CLOSE_XRCD) |
19406e8d1dfSYuval Basson 		QEDR_UVERBS(CREATE_XSRQ);
195e6a38c54SKalderon, Michal }
196e6a38c54SKalderon, Michal 
197bd59461eSKamal Heib static const struct ib_device_ops qedr_dev_ops = {
1987a154142SJason Gunthorpe 	.owner = THIS_MODULE,
199b9560a41SJason Gunthorpe 	.driver_id = RDMA_DRIVER_QEDR,
20072c6ec18SJason Gunthorpe 	.uverbs_abi_ver = QEDR_ABI_VERSION,
201b9560a41SJason Gunthorpe 
202bd59461eSKamal Heib 	.alloc_mr = qedr_alloc_mr,
203bd59461eSKamal Heib 	.alloc_pd = qedr_alloc_pd,
204bd59461eSKamal Heib 	.alloc_ucontext = qedr_alloc_ucontext,
205bd59461eSKamal Heib 	.create_ah = qedr_create_ah,
206bd59461eSKamal Heib 	.create_cq = qedr_create_cq,
207bd59461eSKamal Heib 	.create_qp = qedr_create_qp,
208bd59461eSKamal Heib 	.create_srq = qedr_create_srq,
209bd59461eSKamal Heib 	.dealloc_pd = qedr_dealloc_pd,
210bd59461eSKamal Heib 	.dealloc_ucontext = qedr_dealloc_ucontext,
211bd59461eSKamal Heib 	.dereg_mr = qedr_dereg_mr,
212bd59461eSKamal Heib 	.destroy_ah = qedr_destroy_ah,
213bd59461eSKamal Heib 	.destroy_cq = qedr_destroy_cq,
214bd59461eSKamal Heib 	.destroy_qp = qedr_destroy_qp,
215bd59461eSKamal Heib 	.destroy_srq = qedr_destroy_srq,
216bd59461eSKamal Heib 	.get_dev_fw_str = qedr_get_dev_fw_str,
217bd59461eSKamal Heib 	.get_dma_mr = qedr_get_dma_mr,
218bd59461eSKamal Heib 	.get_link_layer = qedr_link_layer,
219bd59461eSKamal Heib 	.map_mr_sg = qedr_map_mr_sg,
220bd59461eSKamal Heib 	.mmap = qedr_mmap,
2214c6bb02dSMichal Kalderon 	.mmap_free = qedr_mmap_free,
222bd59461eSKamal Heib 	.modify_qp = qedr_modify_qp,
223bd59461eSKamal Heib 	.modify_srq = qedr_modify_srq,
224bd59461eSKamal Heib 	.poll_cq = qedr_poll_cq,
225bd59461eSKamal Heib 	.post_recv = qedr_post_recv,
226bd59461eSKamal Heib 	.post_send = qedr_post_send,
227bd59461eSKamal Heib 	.post_srq_recv = qedr_post_srq_recv,
228bd59461eSKamal Heib 	.process_mad = qedr_process_mad,
229bd59461eSKamal Heib 	.query_device = qedr_query_device,
230bd59461eSKamal Heib 	.query_port = qedr_query_port,
231bd59461eSKamal Heib 	.query_qp = qedr_query_qp,
232bd59461eSKamal Heib 	.query_srq = qedr_query_srq,
233bd59461eSKamal Heib 	.reg_user_mr = qedr_reg_user_mr,
234bd59461eSKamal Heib 	.req_notify_cq = qedr_arm_cq,
235bd59461eSKamal Heib 	.resize_cq = qedr_resize_cq,
236d3456914SLeon Romanovsky 
237d3456914SLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_ah, qedr_ah, ibah),
238e39afe3dSLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_cq, qedr_cq, ibcq),
23921a428a0SLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_pd, qedr_pd, ibpd),
24068e326deSLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_srq, qedr_srq, ibsrq),
24106e8d1dfSYuval Basson 	INIT_RDMA_OBJ_SIZE(ib_xrcd, qedr_xrcd, ibxrcd),
242a2a074efSLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_ucontext, qedr_ucontext, ibucontext),
243bd59461eSKamal Heib };
244bd59461eSKamal Heib 
2452e0cbc4dSRam Amrani static int qedr_register_device(struct qedr_dev *dev)
2462e0cbc4dSRam Amrani {
247e6a38c54SKalderon, Michal 	int rc;
248e6a38c54SKalderon, Michal 
249993d1b52SRam Amrani 	dev->ibdev.node_guid = dev->attr.node_guid;
2502e0cbc4dSRam Amrani 	memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
251ac1b36e5SRam Amrani 
252ac1b36e5SRam Amrani 	dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
253ac1b36e5SRam Amrani 				     QEDR_UVERBS(QUERY_DEVICE) |
254a7efd777SRam Amrani 				     QEDR_UVERBS(QUERY_PORT) |
255a7efd777SRam Amrani 				     QEDR_UVERBS(ALLOC_PD) |
256a7efd777SRam Amrani 				     QEDR_UVERBS(DEALLOC_PD) |
257a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_COMP_CHANNEL) |
258a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_CQ) |
259a7efd777SRam Amrani 				     QEDR_UVERBS(RESIZE_CQ) |
260a7efd777SRam Amrani 				     QEDR_UVERBS(DESTROY_CQ) |
261cecbcddfSRam Amrani 				     QEDR_UVERBS(REQ_NOTIFY_CQ) |
262cecbcddfSRam Amrani 				     QEDR_UVERBS(CREATE_QP) |
263cecbcddfSRam Amrani 				     QEDR_UVERBS(MODIFY_QP) |
264cecbcddfSRam Amrani 				     QEDR_UVERBS(QUERY_QP) |
265e0290cceSRam Amrani 				     QEDR_UVERBS(DESTROY_QP) |
26640b173ddSYuval Bason 				     QEDR_UVERBS(CREATE_SRQ) |
26740b173ddSYuval Bason 				     QEDR_UVERBS(DESTROY_SRQ) |
26840b173ddSYuval Bason 				     QEDR_UVERBS(QUERY_SRQ) |
26940b173ddSYuval Bason 				     QEDR_UVERBS(MODIFY_SRQ) |
27040b173ddSYuval Bason 				     QEDR_UVERBS(POST_SRQ_RECV) |
271e0290cceSRam Amrani 				     QEDR_UVERBS(REG_MR) |
272afa0e13bSRam Amrani 				     QEDR_UVERBS(DEREG_MR) |
273afa0e13bSRam Amrani 				     QEDR_UVERBS(POLL_CQ) |
274afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_SEND) |
275afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_RECV);
276ac1b36e5SRam Amrani 
277e6a38c54SKalderon, Michal 	if (IS_IWARP(dev)) {
278e6a38c54SKalderon, Michal 		rc = qedr_iw_register_device(dev);
279e6a38c54SKalderon, Michal 		if (rc)
280e6a38c54SKalderon, Michal 			return rc;
281e6a38c54SKalderon, Michal 	} else {
282e6a38c54SKalderon, Michal 		qedr_roce_register_device(dev);
283e6a38c54SKalderon, Michal 	}
284e6a38c54SKalderon, Michal 
285ac1b36e5SRam Amrani 	dev->ibdev.phys_port_cnt = 1;
286ac1b36e5SRam Amrani 	dev->ibdev.num_comp_vectors = dev->num_cnq;
28769117101SBart Van Assche 	dev->ibdev.dev.parent = &dev->pdev->dev;
2882e0cbc4dSRam Amrani 
289508a523fSParav Pandit 	rdma_set_device_sysfs_group(&dev->ibdev, &qedr_attr_group);
290bd59461eSKamal Heib 	ib_set_device_ops(&dev->ibdev, &qedr_dev_ops);
291bd59461eSKamal Heib 
2924b38da75SJason Gunthorpe 	rc = ib_device_set_netdev(&dev->ibdev, dev->ndev, 1);
2934b38da75SJason Gunthorpe 	if (rc)
2944b38da75SJason Gunthorpe 		return rc;
2954b38da75SJason Gunthorpe 
296*e0477b34SJason Gunthorpe 	dma_set_max_seg_size(&dev->pdev->dev, UINT_MAX);
297*e0477b34SJason Gunthorpe 	return ib_register_device(&dev->ibdev, "qedr%d", &dev->pdev->dev);
2982e0cbc4dSRam Amrani }
2992e0cbc4dSRam Amrani 
300ec72fce4SRam Amrani /* This function allocates fast-path status block memory */
301ec72fce4SRam Amrani static int qedr_alloc_mem_sb(struct qedr_dev *dev,
302ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, u16 sb_id)
303ec72fce4SRam Amrani {
30421dd79e8STomer Tayar 	struct status_block_e4 *sb_virt;
305ec72fce4SRam Amrani 	dma_addr_t sb_phys;
306ec72fce4SRam Amrani 	int rc;
307ec72fce4SRam Amrani 
308ec72fce4SRam Amrani 	sb_virt = dma_alloc_coherent(&dev->pdev->dev,
309ec72fce4SRam Amrani 				     sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
310ec72fce4SRam Amrani 	if (!sb_virt)
311ec72fce4SRam Amrani 		return -ENOMEM;
312ec72fce4SRam Amrani 
313ec72fce4SRam Amrani 	rc = dev->ops->common->sb_init(dev->cdev, sb_info,
314ec72fce4SRam Amrani 				       sb_virt, sb_phys, sb_id,
315ec72fce4SRam Amrani 				       QED_SB_TYPE_CNQ);
316ec72fce4SRam Amrani 	if (rc) {
317ec72fce4SRam Amrani 		pr_err("Status block initialization failed\n");
318ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
319ec72fce4SRam Amrani 				  sb_virt, sb_phys);
320ec72fce4SRam Amrani 		return rc;
321ec72fce4SRam Amrani 	}
322ec72fce4SRam Amrani 
323ec72fce4SRam Amrani 	return 0;
324ec72fce4SRam Amrani }
325ec72fce4SRam Amrani 
326ec72fce4SRam Amrani static void qedr_free_mem_sb(struct qedr_dev *dev,
327ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, int sb_id)
328ec72fce4SRam Amrani {
329ec72fce4SRam Amrani 	if (sb_info->sb_virt) {
33008eb1fb0SMichal Kalderon 		dev->ops->common->sb_release(dev->cdev, sb_info, sb_id,
33108eb1fb0SMichal Kalderon 					     QED_SB_TYPE_CNQ);
332ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
333ec72fce4SRam Amrani 				  (void *)sb_info->sb_virt, sb_info->sb_phys);
334ec72fce4SRam Amrani 	}
335ec72fce4SRam Amrani }
336ec72fce4SRam Amrani 
337ec72fce4SRam Amrani static void qedr_free_resources(struct qedr_dev *dev)
338ec72fce4SRam Amrani {
339ec72fce4SRam Amrani 	int i;
340ec72fce4SRam Amrani 
341e411e058SKalderon, Michal 	if (IS_IWARP(dev))
342e411e058SKalderon, Michal 		destroy_workqueue(dev->iwarp_wq);
343e411e058SKalderon, Michal 
344ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
345ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
346ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
347ec72fce4SRam Amrani 	}
348ec72fce4SRam Amrani 
349ec72fce4SRam Amrani 	kfree(dev->cnq_array);
350ec72fce4SRam Amrani 	kfree(dev->sb_array);
351ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
352ec72fce4SRam Amrani }
353ec72fce4SRam Amrani 
354ec72fce4SRam Amrani static int qedr_alloc_resources(struct qedr_dev *dev)
355ec72fce4SRam Amrani {
356b6db3f71SAlexander Lobakin 	struct qed_chain_init_params params = {
357b6db3f71SAlexander Lobakin 		.mode		= QED_CHAIN_MODE_PBL,
358b6db3f71SAlexander Lobakin 		.intended_use	= QED_CHAIN_USE_TO_CONSUME,
359b6db3f71SAlexander Lobakin 		.cnt_type	= QED_CHAIN_CNT_TYPE_U16,
360b6db3f71SAlexander Lobakin 		.elem_size	= sizeof(struct regpair *),
361b6db3f71SAlexander Lobakin 	};
362ec72fce4SRam Amrani 	struct qedr_cnq *cnq;
363ec72fce4SRam Amrani 	__le16 *cons_pi;
364ec72fce4SRam Amrani 	int i, rc;
365ec72fce4SRam Amrani 
3666396bb22SKees Cook 	dev->sgid_tbl = kcalloc(QEDR_MAX_SGID, sizeof(union ib_gid),
3676396bb22SKees Cook 				GFP_KERNEL);
368ec72fce4SRam Amrani 	if (!dev->sgid_tbl)
369ec72fce4SRam Amrani 		return -ENOMEM;
370ec72fce4SRam Amrani 
371ec72fce4SRam Amrani 	spin_lock_init(&dev->sgid_lock);
37273ab512fSMichal Kalderon 	xa_init_flags(&dev->srqs, XA_FLAGS_LOCK_IRQ);
373ec72fce4SRam Amrani 
374de0089e6SKalderon, Michal 	if (IS_IWARP(dev)) {
3755fdff18bSMichal Kalderon 		xa_init(&dev->qps);
376e411e058SKalderon, Michal 		dev->iwarp_wq = create_singlethread_workqueue("qedr_iwarpq");
377de0089e6SKalderon, Michal 	}
378de0089e6SKalderon, Michal 
379ec72fce4SRam Amrani 	/* Allocate Status blocks for CNQ */
380ec72fce4SRam Amrani 	dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
381ec72fce4SRam Amrani 				GFP_KERNEL);
382ec72fce4SRam Amrani 	if (!dev->sb_array) {
383ec72fce4SRam Amrani 		rc = -ENOMEM;
384ec72fce4SRam Amrani 		goto err1;
385ec72fce4SRam Amrani 	}
386ec72fce4SRam Amrani 
387ec72fce4SRam Amrani 	dev->cnq_array = kcalloc(dev->num_cnq,
388ec72fce4SRam Amrani 				 sizeof(*dev->cnq_array), GFP_KERNEL);
389ec72fce4SRam Amrani 	if (!dev->cnq_array) {
390ec72fce4SRam Amrani 		rc = -ENOMEM;
391ec72fce4SRam Amrani 		goto err2;
392ec72fce4SRam Amrani 	}
393ec72fce4SRam Amrani 
394ec72fce4SRam Amrani 	dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
395ec72fce4SRam Amrani 
396ec72fce4SRam Amrani 	/* Allocate CNQ PBLs */
397b6db3f71SAlexander Lobakin 	params.num_elems = min_t(u32, QED_RDMA_MAX_CNQ_SIZE,
398b6db3f71SAlexander Lobakin 				 QEDR_ROCE_MAX_CNQ_SIZE);
399b6db3f71SAlexander Lobakin 
400ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
401ec72fce4SRam Amrani 		cnq = &dev->cnq_array[i];
402ec72fce4SRam Amrani 
403ec72fce4SRam Amrani 		rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
404ec72fce4SRam Amrani 				       dev->sb_start + i);
405ec72fce4SRam Amrani 		if (rc)
406ec72fce4SRam Amrani 			goto err3;
407ec72fce4SRam Amrani 
408b6db3f71SAlexander Lobakin 		rc = dev->ops->common->chain_alloc(dev->cdev, &cnq->pbl,
409b6db3f71SAlexander Lobakin 						   &params);
410ec72fce4SRam Amrani 		if (rc)
411ec72fce4SRam Amrani 			goto err4;
412ec72fce4SRam Amrani 
413ec72fce4SRam Amrani 		cnq->dev = dev;
414ec72fce4SRam Amrani 		cnq->sb = &dev->sb_array[i];
415ec72fce4SRam Amrani 		cons_pi = dev->sb_array[i].sb_virt->pi_array;
416ec72fce4SRam Amrani 		cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
417ec72fce4SRam Amrani 		cnq->index = i;
418ec72fce4SRam Amrani 		sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
419ec72fce4SRam Amrani 
420ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
421ec72fce4SRam Amrani 			 i, qed_chain_get_cons_idx(&cnq->pbl));
422ec72fce4SRam Amrani 	}
423ec72fce4SRam Amrani 
424ec72fce4SRam Amrani 	return 0;
425ec72fce4SRam Amrani err4:
426ec72fce4SRam Amrani 	qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
427ec72fce4SRam Amrani err3:
428ec72fce4SRam Amrani 	for (--i; i >= 0; i--) {
429ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
430ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
431ec72fce4SRam Amrani 	}
432ec72fce4SRam Amrani 	kfree(dev->cnq_array);
433ec72fce4SRam Amrani err2:
434ec72fce4SRam Amrani 	kfree(dev->sb_array);
435ec72fce4SRam Amrani err1:
436ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
437ec72fce4SRam Amrani 	return rc;
438ec72fce4SRam Amrani }
439ec72fce4SRam Amrani 
4402e0cbc4dSRam Amrani static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
4412e0cbc4dSRam Amrani {
44220c3ff61SFelix Kuehling 	int rc = pci_enable_atomic_ops_to_root(pdev,
44320c3ff61SFelix Kuehling 					       PCI_EXP_DEVCAP2_ATOMIC_COMP64);
4442e0cbc4dSRam Amrani 
44520c3ff61SFelix Kuehling 	if (rc) {
446f92faabaSAmrani, Ram 		dev->atomic_cap = IB_ATOMIC_NONE;
447f92faabaSAmrani, Ram 		DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
44820c3ff61SFelix Kuehling 	} else {
44920c3ff61SFelix Kuehling 		dev->atomic_cap = IB_ATOMIC_GLOB;
45020c3ff61SFelix Kuehling 		DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
45120c3ff61SFelix Kuehling 	}
4522e0cbc4dSRam Amrani }
4532e0cbc4dSRam Amrani 
454ec72fce4SRam Amrani static const struct qed_rdma_ops *qed_ops;
455ec72fce4SRam Amrani 
456ec72fce4SRam Amrani #define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
457ec72fce4SRam Amrani 
458ec72fce4SRam Amrani static irqreturn_t qedr_irq_handler(int irq, void *handle)
459ec72fce4SRam Amrani {
460ec72fce4SRam Amrani 	u16 hw_comp_cons, sw_comp_cons;
461ec72fce4SRam Amrani 	struct qedr_cnq *cnq = handle;
462a7efd777SRam Amrani 	struct regpair *cq_handle;
463a7efd777SRam Amrani 	struct qedr_cq *cq;
464ec72fce4SRam Amrani 
465ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
466ec72fce4SRam Amrani 
467ec72fce4SRam Amrani 	qed_sb_update_sb_idx(cnq->sb);
468ec72fce4SRam Amrani 
469ec72fce4SRam Amrani 	hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
470ec72fce4SRam Amrani 	sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
471ec72fce4SRam Amrani 
472ec72fce4SRam Amrani 	/* Align protocol-index and chain reads */
473ec72fce4SRam Amrani 	rmb();
474ec72fce4SRam Amrani 
475ec72fce4SRam Amrani 	while (sw_comp_cons != hw_comp_cons) {
476a7efd777SRam Amrani 		cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
477a7efd777SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
478a7efd777SRam Amrani 				cq_handle->lo);
479a7efd777SRam Amrani 
480a7efd777SRam Amrani 		if (cq == NULL) {
481a7efd777SRam Amrani 			DP_ERR(cnq->dev,
482a7efd777SRam Amrani 			       "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
483a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, sw_comp_cons,
484a7efd777SRam Amrani 			       hw_comp_cons);
485a7efd777SRam Amrani 
486a7efd777SRam Amrani 			break;
487a7efd777SRam Amrani 		}
488a7efd777SRam Amrani 
489a7efd777SRam Amrani 		if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
490a7efd777SRam Amrani 			DP_ERR(cnq->dev,
491a7efd777SRam Amrani 			       "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
492a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, cq);
493a7efd777SRam Amrani 			break;
494a7efd777SRam Amrani 		}
495a7efd777SRam Amrani 
496a7efd777SRam Amrani 		cq->arm_flags = 0;
497a7efd777SRam Amrani 
4984dd72636SAmrani, Ram 		if (!cq->destroyed && cq->ibcq.comp_handler)
499a7efd777SRam Amrani 			(*cq->ibcq.comp_handler)
500a7efd777SRam Amrani 				(&cq->ibcq, cq->ibcq.cq_context);
501a7efd777SRam Amrani 
5024dd72636SAmrani, Ram 		/* The CQ's CNQ notification counter is checked before
5034dd72636SAmrani, Ram 		 * destroying the CQ in a busy-wait loop that waits for all of
5044dd72636SAmrani, Ram 		 * the CQ's CNQ interrupts to be processed. It is increased
5054dd72636SAmrani, Ram 		 * here, only after the completion handler, to ensure that the
5064dd72636SAmrani, Ram 		 * the handler is not running when the CQ is destroyed.
5074dd72636SAmrani, Ram 		 */
5084dd72636SAmrani, Ram 		cq->cnq_notif++;
5094dd72636SAmrani, Ram 
510ec72fce4SRam Amrani 		sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
511a7efd777SRam Amrani 
512ec72fce4SRam Amrani 		cnq->n_comp++;
513ec72fce4SRam Amrani 	}
514ec72fce4SRam Amrani 
515ec72fce4SRam Amrani 	qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
516ec72fce4SRam Amrani 				      sw_comp_cons);
517ec72fce4SRam Amrani 
518ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
519ec72fce4SRam Amrani 
520ec72fce4SRam Amrani 	return IRQ_HANDLED;
521ec72fce4SRam Amrani }
522ec72fce4SRam Amrani 
523ec72fce4SRam Amrani static void qedr_sync_free_irqs(struct qedr_dev *dev)
524ec72fce4SRam Amrani {
525ec72fce4SRam Amrani 	u32 vector;
526443473d2SMichal Kalderon 	u16 idx;
527ec72fce4SRam Amrani 	int i;
528ec72fce4SRam Amrani 
529ec72fce4SRam Amrani 	for (i = 0; i < dev->int_info.used_cnt; i++) {
530ec72fce4SRam Amrani 		if (dev->int_info.msix_cnt) {
531443473d2SMichal Kalderon 			idx = i * dev->num_hwfns + dev->affin_hwfn_idx;
532443473d2SMichal Kalderon 			vector = dev->int_info.msix[idx].vector;
533ec72fce4SRam Amrani 			synchronize_irq(vector);
534ec72fce4SRam Amrani 			free_irq(vector, &dev->cnq_array[i]);
535ec72fce4SRam Amrani 		}
536ec72fce4SRam Amrani 	}
537ec72fce4SRam Amrani 
538ec72fce4SRam Amrani 	dev->int_info.used_cnt = 0;
539ec72fce4SRam Amrani }
540ec72fce4SRam Amrani 
541ec72fce4SRam Amrani static int qedr_req_msix_irqs(struct qedr_dev *dev)
542ec72fce4SRam Amrani {
543ec72fce4SRam Amrani 	int i, rc = 0;
544443473d2SMichal Kalderon 	u16 idx;
545ec72fce4SRam Amrani 
546ec72fce4SRam Amrani 	if (dev->num_cnq > dev->int_info.msix_cnt) {
547ec72fce4SRam Amrani 		DP_ERR(dev,
548ec72fce4SRam Amrani 		       "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
549ec72fce4SRam Amrani 		       dev->num_cnq, dev->int_info.msix_cnt);
550ec72fce4SRam Amrani 		return -EINVAL;
551ec72fce4SRam Amrani 	}
552ec72fce4SRam Amrani 
553ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
554443473d2SMichal Kalderon 		idx = i * dev->num_hwfns + dev->affin_hwfn_idx;
555443473d2SMichal Kalderon 		rc = request_irq(dev->int_info.msix[idx].vector,
556ec72fce4SRam Amrani 				 qedr_irq_handler, 0, dev->cnq_array[i].name,
557ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
558ec72fce4SRam Amrani 		if (rc) {
559ec72fce4SRam Amrani 			DP_ERR(dev, "Request cnq %d irq failed\n", i);
560ec72fce4SRam Amrani 			qedr_sync_free_irqs(dev);
561ec72fce4SRam Amrani 		} else {
562ec72fce4SRam Amrani 			DP_DEBUG(dev, QEDR_MSG_INIT,
563ec72fce4SRam Amrani 				 "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
564ec72fce4SRam Amrani 				 dev->cnq_array[i].name, i,
565ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
566ec72fce4SRam Amrani 			dev->int_info.used_cnt++;
567ec72fce4SRam Amrani 		}
568ec72fce4SRam Amrani 	}
569ec72fce4SRam Amrani 
570ec72fce4SRam Amrani 	return rc;
571ec72fce4SRam Amrani }
572ec72fce4SRam Amrani 
573ec72fce4SRam Amrani static int qedr_setup_irqs(struct qedr_dev *dev)
574ec72fce4SRam Amrani {
575ec72fce4SRam Amrani 	int rc;
576ec72fce4SRam Amrani 
577ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
578ec72fce4SRam Amrani 
579ec72fce4SRam Amrani 	/* Learn Interrupt configuration */
580ec72fce4SRam Amrani 	rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
581ec72fce4SRam Amrani 	if (rc < 0)
582ec72fce4SRam Amrani 		return rc;
583ec72fce4SRam Amrani 
584ec72fce4SRam Amrani 	rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
585ec72fce4SRam Amrani 	if (rc) {
586ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
587ec72fce4SRam Amrani 		return rc;
588ec72fce4SRam Amrani 	}
589ec72fce4SRam Amrani 
590ec72fce4SRam Amrani 	if (dev->int_info.msix_cnt) {
591ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
592ec72fce4SRam Amrani 			 dev->int_info.msix_cnt);
593ec72fce4SRam Amrani 		rc = qedr_req_msix_irqs(dev);
594ec72fce4SRam Amrani 		if (rc)
595ec72fce4SRam Amrani 			return rc;
596ec72fce4SRam Amrani 	}
597ec72fce4SRam Amrani 
598ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
599ec72fce4SRam Amrani 
600ec72fce4SRam Amrani 	return 0;
601ec72fce4SRam Amrani }
602ec72fce4SRam Amrani 
603ec72fce4SRam Amrani static int qedr_set_device_attr(struct qedr_dev *dev)
604ec72fce4SRam Amrani {
605ec72fce4SRam Amrani 	struct qed_rdma_device *qed_attr;
606ec72fce4SRam Amrani 	struct qedr_device_attr *attr;
607ec72fce4SRam Amrani 	u32 page_size;
608ec72fce4SRam Amrani 
609ec72fce4SRam Amrani 	/* Part 1 - query core capabilities */
610ec72fce4SRam Amrani 	qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
611ec72fce4SRam Amrani 
612ec72fce4SRam Amrani 	/* Part 2 - check capabilities */
613a379ad54SMichal Kalderon 	page_size = ~qed_attr->page_size_caps + 1;
614ec72fce4SRam Amrani 	if (page_size > PAGE_SIZE) {
615ec72fce4SRam Amrani 		DP_ERR(dev,
616ec72fce4SRam Amrani 		       "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
617ec72fce4SRam Amrani 		       PAGE_SIZE, page_size);
618ec72fce4SRam Amrani 		return -ENODEV;
619ec72fce4SRam Amrani 	}
620ec72fce4SRam Amrani 
621ec72fce4SRam Amrani 	/* Part 3 - copy and update capabilities */
622ec72fce4SRam Amrani 	attr = &dev->attr;
623ec72fce4SRam Amrani 	attr->vendor_id = qed_attr->vendor_id;
624ec72fce4SRam Amrani 	attr->vendor_part_id = qed_attr->vendor_part_id;
625ec72fce4SRam Amrani 	attr->hw_ver = qed_attr->hw_ver;
626ec72fce4SRam Amrani 	attr->fw_ver = qed_attr->fw_ver;
627ec72fce4SRam Amrani 	attr->node_guid = qed_attr->node_guid;
628ec72fce4SRam Amrani 	attr->sys_image_guid = qed_attr->sys_image_guid;
629ec72fce4SRam Amrani 	attr->max_cnq = qed_attr->max_cnq;
630ec72fce4SRam Amrani 	attr->max_sge = qed_attr->max_sge;
631ec72fce4SRam Amrani 	attr->max_inline = qed_attr->max_inline;
632ec72fce4SRam Amrani 	attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
633ec72fce4SRam Amrani 	attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
634ec72fce4SRam Amrani 	attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
635ec72fce4SRam Amrani 	attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
636ec72fce4SRam Amrani 	attr->max_dev_resp_rd_atomic_resc =
637ec72fce4SRam Amrani 	    qed_attr->max_dev_resp_rd_atomic_resc;
638ec72fce4SRam Amrani 	attr->max_cq = qed_attr->max_cq;
639ec72fce4SRam Amrani 	attr->max_qp = qed_attr->max_qp;
640ec72fce4SRam Amrani 	attr->max_mr = qed_attr->max_mr;
641ec72fce4SRam Amrani 	attr->max_mr_size = qed_attr->max_mr_size;
642ec72fce4SRam Amrani 	attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
643ec72fce4SRam Amrani 	attr->max_mw = qed_attr->max_mw;
644ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
645ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
646ec72fce4SRam Amrani 	attr->max_pd = qed_attr->max_pd;
647ec72fce4SRam Amrani 	attr->max_ah = qed_attr->max_ah;
648ec72fce4SRam Amrani 	attr->max_pkey = qed_attr->max_pkey;
649ec72fce4SRam Amrani 	attr->max_srq = qed_attr->max_srq;
650ec72fce4SRam Amrani 	attr->max_srq_wr = qed_attr->max_srq_wr;
651ec72fce4SRam Amrani 	attr->dev_caps = qed_attr->dev_caps;
652ec72fce4SRam Amrani 	attr->page_size_caps = qed_attr->page_size_caps;
653ec72fce4SRam Amrani 	attr->dev_ack_delay = qed_attr->dev_ack_delay;
654ec72fce4SRam Amrani 	attr->reserved_lkey = qed_attr->reserved_lkey;
655ec72fce4SRam Amrani 	attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
656ec72fce4SRam Amrani 	attr->max_stats_queues = qed_attr->max_stats_queues;
657ec72fce4SRam Amrani 
658ec72fce4SRam Amrani 	return 0;
659ec72fce4SRam Amrani }
660ec72fce4SRam Amrani 
6610089985eSBart Van Assche static void qedr_unaffiliated_event(void *context, u8 event_code)
662993d1b52SRam Amrani {
663993d1b52SRam Amrani 	pr_err("unaffiliated event not implemented yet\n");
664993d1b52SRam Amrani }
665993d1b52SRam Amrani 
6660089985eSBart Van Assche static void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
667993d1b52SRam Amrani {
668993d1b52SRam Amrani #define EVENT_TYPE_NOT_DEFINED	0
669993d1b52SRam Amrani #define EVENT_TYPE_CQ		1
670993d1b52SRam Amrani #define EVENT_TYPE_QP		2
67140b173ddSYuval Bason #define EVENT_TYPE_SRQ		3
672993d1b52SRam Amrani 	struct qedr_dev *dev = (struct qedr_dev *)context;
673be086e7cSMintz, Yuval 	struct regpair *async_handle = (struct regpair *)fw_handle;
674be086e7cSMintz, Yuval 	u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
675993d1b52SRam Amrani 	u8 event_type = EVENT_TYPE_NOT_DEFINED;
676993d1b52SRam Amrani 	struct ib_event event;
67740b173ddSYuval Bason 	struct ib_srq *ibsrq;
67840b173ddSYuval Bason 	struct qedr_srq *srq;
67940b173ddSYuval Bason 	unsigned long flags;
680993d1b52SRam Amrani 	struct ib_cq *ibcq;
681993d1b52SRam Amrani 	struct ib_qp *ibqp;
682993d1b52SRam Amrani 	struct qedr_cq *cq;
683993d1b52SRam Amrani 	struct qedr_qp *qp;
68440b173ddSYuval Bason 	u16 srq_id;
685993d1b52SRam Amrani 
68640b173ddSYuval Bason 	if (IS_ROCE(dev)) {
687993d1b52SRam Amrani 		switch (e_code) {
688993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
689993d1b52SRam Amrani 			event.event = IB_EVENT_CQ_ERR;
690993d1b52SRam Amrani 			event_type = EVENT_TYPE_CQ;
691993d1b52SRam Amrani 			break;
692993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_SQ_DRAINED:
693993d1b52SRam Amrani 			event.event = IB_EVENT_SQ_DRAINED;
694993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
695993d1b52SRam Amrani 			break;
696993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
697993d1b52SRam Amrani 			event.event = IB_EVENT_QP_FATAL;
698993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
699993d1b52SRam Amrani 			break;
700993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
701993d1b52SRam Amrani 			event.event = IB_EVENT_QP_REQ_ERR;
702993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
703993d1b52SRam Amrani 			break;
704993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
705993d1b52SRam Amrani 			event.event = IB_EVENT_QP_ACCESS_ERR;
706993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
707993d1b52SRam Amrani 			break;
70840b173ddSYuval Bason 		case ROCE_ASYNC_EVENT_SRQ_LIMIT:
70940b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_LIMIT_REACHED;
71040b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
71140b173ddSYuval Bason 			break;
71240b173ddSYuval Bason 		case ROCE_ASYNC_EVENT_SRQ_EMPTY:
71340b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_ERR;
71440b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
71540b173ddSYuval Bason 			break;
71606e8d1dfSYuval Basson 		case ROCE_ASYNC_EVENT_XRC_DOMAIN_ERR:
71706e8d1dfSYuval Basson 			event.event = IB_EVENT_QP_ACCESS_ERR;
71806e8d1dfSYuval Basson 			event_type = EVENT_TYPE_QP;
71906e8d1dfSYuval Basson 			break;
72006e8d1dfSYuval Basson 		case ROCE_ASYNC_EVENT_INVALID_XRCETH_ERR:
72106e8d1dfSYuval Basson 			event.event = IB_EVENT_QP_ACCESS_ERR;
72206e8d1dfSYuval Basson 			event_type = EVENT_TYPE_QP;
72306e8d1dfSYuval Basson 			break;
72406e8d1dfSYuval Basson 		case ROCE_ASYNC_EVENT_XRC_SRQ_CATASTROPHIC_ERR:
72506e8d1dfSYuval Basson 			event.event = IB_EVENT_CQ_ERR;
72606e8d1dfSYuval Basson 			event_type = EVENT_TYPE_CQ;
72706e8d1dfSYuval Basson 			break;
72840b173ddSYuval Bason 		default:
72940b173ddSYuval Bason 			DP_ERR(dev, "unsupported event %d on handle=%llx\n",
73040b173ddSYuval Bason 			       e_code, roce_handle64);
73140b173ddSYuval Bason 		}
73240b173ddSYuval Bason 	} else {
73340b173ddSYuval Bason 		switch (e_code) {
73440b173ddSYuval Bason 		case QED_IWARP_EVENT_SRQ_LIMIT:
73540b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_LIMIT_REACHED;
73640b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
73740b173ddSYuval Bason 			break;
73840b173ddSYuval Bason 		case QED_IWARP_EVENT_SRQ_EMPTY:
73940b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_ERR;
74040b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
74140b173ddSYuval Bason 			break;
742993d1b52SRam Amrani 		default:
743993d1b52SRam Amrani 		DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
744993d1b52SRam Amrani 		       roce_handle64);
745993d1b52SRam Amrani 		}
74640b173ddSYuval Bason 	}
747993d1b52SRam Amrani 	switch (event_type) {
748993d1b52SRam Amrani 	case EVENT_TYPE_CQ:
749993d1b52SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
750993d1b52SRam Amrani 		if (cq) {
751993d1b52SRam Amrani 			ibcq = &cq->ibcq;
752993d1b52SRam Amrani 			if (ibcq->event_handler) {
753993d1b52SRam Amrani 				event.device = ibcq->device;
754993d1b52SRam Amrani 				event.element.cq = ibcq;
755993d1b52SRam Amrani 				ibcq->event_handler(&event, ibcq->cq_context);
756993d1b52SRam Amrani 			}
757993d1b52SRam Amrani 		} else {
758993d1b52SRam Amrani 			WARN(1,
759993d1b52SRam Amrani 			     "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
760993d1b52SRam Amrani 			     roce_handle64);
761993d1b52SRam Amrani 		}
762a343e3f8SColin Ian King 		DP_ERR(dev, "CQ event %d on handle %p\n", e_code, cq);
763993d1b52SRam Amrani 		break;
764993d1b52SRam Amrani 	case EVENT_TYPE_QP:
765993d1b52SRam Amrani 		qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
766993d1b52SRam Amrani 		if (qp) {
767993d1b52SRam Amrani 			ibqp = &qp->ibqp;
768993d1b52SRam Amrani 			if (ibqp->event_handler) {
769993d1b52SRam Amrani 				event.device = ibqp->device;
770993d1b52SRam Amrani 				event.element.qp = ibqp;
771993d1b52SRam Amrani 				ibqp->event_handler(&event, ibqp->qp_context);
772993d1b52SRam Amrani 			}
773993d1b52SRam Amrani 		} else {
774993d1b52SRam Amrani 			WARN(1,
775993d1b52SRam Amrani 			     "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
776993d1b52SRam Amrani 			     roce_handle64);
777993d1b52SRam Amrani 		}
778a343e3f8SColin Ian King 		DP_ERR(dev, "QP event %d on handle %p\n", e_code, qp);
779993d1b52SRam Amrani 		break;
78040b173ddSYuval Bason 	case EVENT_TYPE_SRQ:
78140b173ddSYuval Bason 		srq_id = (u16)roce_handle64;
7829fd15987SMatthew Wilcox 		xa_lock_irqsave(&dev->srqs, flags);
7839fd15987SMatthew Wilcox 		srq = xa_load(&dev->srqs, srq_id);
78440b173ddSYuval Bason 		if (srq) {
78540b173ddSYuval Bason 			ibsrq = &srq->ibsrq;
78640b173ddSYuval Bason 			if (ibsrq->event_handler) {
78740b173ddSYuval Bason 				event.device = ibsrq->device;
78840b173ddSYuval Bason 				event.element.srq = ibsrq;
78940b173ddSYuval Bason 				ibsrq->event_handler(&event,
79040b173ddSYuval Bason 						     ibsrq->srq_context);
79140b173ddSYuval Bason 			}
79240b173ddSYuval Bason 		} else {
79340b173ddSYuval Bason 			DP_NOTICE(dev,
79440b173ddSYuval Bason 				  "SRQ event with NULL pointer ibsrq. Handle=%llx\n",
79540b173ddSYuval Bason 				  roce_handle64);
79640b173ddSYuval Bason 		}
7979fd15987SMatthew Wilcox 		xa_unlock_irqrestore(&dev->srqs, flags);
79840b173ddSYuval Bason 		DP_NOTICE(dev, "SRQ event %d on handle %p\n", e_code, srq);
799993d1b52SRam Amrani 	default:
800993d1b52SRam Amrani 		break;
801993d1b52SRam Amrani 	}
802993d1b52SRam Amrani }
803993d1b52SRam Amrani 
804ec72fce4SRam Amrani static int qedr_init_hw(struct qedr_dev *dev)
805ec72fce4SRam Amrani {
806ec72fce4SRam Amrani 	struct qed_rdma_add_user_out_params out_params;
807ec72fce4SRam Amrani 	struct qed_rdma_start_in_params *in_params;
808ec72fce4SRam Amrani 	struct qed_rdma_cnq_params *cur_pbl;
809ec72fce4SRam Amrani 	struct qed_rdma_events events;
810ec72fce4SRam Amrani 	dma_addr_t p_phys_table;
811ec72fce4SRam Amrani 	u32 page_cnt;
812ec72fce4SRam Amrani 	int rc = 0;
813ec72fce4SRam Amrani 	int i;
814ec72fce4SRam Amrani 
815ec72fce4SRam Amrani 	in_params =  kzalloc(sizeof(*in_params), GFP_KERNEL);
816ec72fce4SRam Amrani 	if (!in_params) {
817ec72fce4SRam Amrani 		rc = -ENOMEM;
818ec72fce4SRam Amrani 		goto out;
819ec72fce4SRam Amrani 	}
820ec72fce4SRam Amrani 
821ec72fce4SRam Amrani 	in_params->desired_cnq = dev->num_cnq;
822ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
823ec72fce4SRam Amrani 		cur_pbl = &in_params->cnq_pbl_list[i];
824ec72fce4SRam Amrani 
825ec72fce4SRam Amrani 		page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
826ec72fce4SRam Amrani 		cur_pbl->num_pbl_pages = page_cnt;
827ec72fce4SRam Amrani 
828ec72fce4SRam Amrani 		p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
829ec72fce4SRam Amrani 		cur_pbl->pbl_ptr = (u64)p_phys_table;
830ec72fce4SRam Amrani 	}
831ec72fce4SRam Amrani 
832993d1b52SRam Amrani 	events.affiliated_event = qedr_affiliated_event;
833993d1b52SRam Amrani 	events.unaffiliated_event = qedr_unaffiliated_event;
834ec72fce4SRam Amrani 	events.context = dev;
835ec72fce4SRam Amrani 
836ec72fce4SRam Amrani 	in_params->events = &events;
837ec72fce4SRam Amrani 	in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
838ec72fce4SRam Amrani 	in_params->max_mtu = dev->ndev->mtu;
839e411e058SKalderon, Michal 	dev->iwarp_max_mtu = dev->ndev->mtu;
840ec72fce4SRam Amrani 	ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
841ec72fce4SRam Amrani 
842ec72fce4SRam Amrani 	rc = dev->ops->rdma_init(dev->cdev, in_params);
843ec72fce4SRam Amrani 	if (rc)
844ec72fce4SRam Amrani 		goto out;
845ec72fce4SRam Amrani 
846ec72fce4SRam Amrani 	rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
847ec72fce4SRam Amrani 	if (rc)
848ec72fce4SRam Amrani 		goto out;
849ec72fce4SRam Amrani 
8500058eb58SMichal Kalderon 	dev->db_addr = out_params.dpi_addr;
851ec72fce4SRam Amrani 	dev->db_phys_addr = out_params.dpi_phys_addr;
852ec72fce4SRam Amrani 	dev->db_size = out_params.dpi_size;
853ec72fce4SRam Amrani 	dev->dpi = out_params.dpi;
854ec72fce4SRam Amrani 
855ec72fce4SRam Amrani 	rc = qedr_set_device_attr(dev);
856ec72fce4SRam Amrani out:
857ec72fce4SRam Amrani 	kfree(in_params);
858ec72fce4SRam Amrani 	if (rc)
859ec72fce4SRam Amrani 		DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
860ec72fce4SRam Amrani 
861ec72fce4SRam Amrani 	return rc;
862ec72fce4SRam Amrani }
863ec72fce4SRam Amrani 
8640089985eSBart Van Assche static void qedr_stop_hw(struct qedr_dev *dev)
865ec72fce4SRam Amrani {
866ec72fce4SRam Amrani 	dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
867ec72fce4SRam Amrani 	dev->ops->rdma_stop(dev->rdma_ctx);
868ec72fce4SRam Amrani }
869ec72fce4SRam Amrani 
8702e0cbc4dSRam Amrani static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
8712e0cbc4dSRam Amrani 				 struct net_device *ndev)
8722e0cbc4dSRam Amrani {
873ec72fce4SRam Amrani 	struct qed_dev_rdma_info dev_info;
8742e0cbc4dSRam Amrani 	struct qedr_dev *dev;
875508a523fSParav Pandit 	int rc = 0;
8762e0cbc4dSRam Amrani 
877459cc69fSLeon Romanovsky 	dev = ib_alloc_device(qedr_dev, ibdev);
8782e0cbc4dSRam Amrani 	if (!dev) {
8792e0cbc4dSRam Amrani 		pr_err("Unable to allocate ib device\n");
8802e0cbc4dSRam Amrani 		return NULL;
8812e0cbc4dSRam Amrani 	}
8822e0cbc4dSRam Amrani 
8832e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
8842e0cbc4dSRam Amrani 
8852e0cbc4dSRam Amrani 	dev->pdev = pdev;
8862e0cbc4dSRam Amrani 	dev->ndev = ndev;
8872e0cbc4dSRam Amrani 	dev->cdev = cdev;
8882e0cbc4dSRam Amrani 
889ec72fce4SRam Amrani 	qed_ops = qed_get_rdma_ops();
890ec72fce4SRam Amrani 	if (!qed_ops) {
891ec72fce4SRam Amrani 		DP_ERR(dev, "Failed to get qed roce operations\n");
892ec72fce4SRam Amrani 		goto init_err;
893ec72fce4SRam Amrani 	}
894ec72fce4SRam Amrani 
895ec72fce4SRam Amrani 	dev->ops = qed_ops;
896ec72fce4SRam Amrani 	rc = qed_ops->fill_dev_info(cdev, &dev_info);
897ec72fce4SRam Amrani 	if (rc)
898ec72fce4SRam Amrani 		goto init_err;
899ec72fce4SRam Amrani 
900ad84dad2SAmrani, Ram 	dev->user_dpm_enabled = dev_info.user_dpm_enabled;
901e538e0acSKalderon, Michal 	dev->rdma_type = dev_info.rdma_type;
902ec72fce4SRam Amrani 	dev->num_hwfns = dev_info.common.num_hwfns;
9033576e99eSMichal Kalderon 
9043576e99eSMichal Kalderon 	if (IS_IWARP(dev) && QEDR_IS_CMT(dev)) {
9053576e99eSMichal Kalderon 		rc = dev->ops->iwarp_set_engine_affin(cdev, false);
9063576e99eSMichal Kalderon 		if (rc) {
9073576e99eSMichal Kalderon 			DP_ERR(dev, "iWARP is disabled over a 100g device Enabling it may impact L2 performance. To enable it run devlink dev param set <dev> name iwarp_cmt value true cmode runtime\n");
9083576e99eSMichal Kalderon 			goto init_err;
9093576e99eSMichal Kalderon 		}
9103576e99eSMichal Kalderon 	}
911443473d2SMichal Kalderon 	dev->affin_hwfn_idx = dev->ops->common->get_affin_hwfn_idx(cdev);
9123576e99eSMichal Kalderon 
913ec72fce4SRam Amrani 	dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
914ec72fce4SRam Amrani 
915ec72fce4SRam Amrani 	dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
916ec72fce4SRam Amrani 	if (!dev->num_cnq) {
917b15606f4SKalderon, Michal 		DP_ERR(dev, "Failed. At least one CNQ is required.\n");
918b15606f4SKalderon, Michal 		rc = -ENOMEM;
919ec72fce4SRam Amrani 		goto init_err;
920ec72fce4SRam Amrani 	}
921ec72fce4SRam Amrani 
922cecbcddfSRam Amrani 	dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
923cecbcddfSRam Amrani 
9242e0cbc4dSRam Amrani 	qedr_pci_set_atomic(dev, pdev);
9252e0cbc4dSRam Amrani 
926ec72fce4SRam Amrani 	rc = qedr_alloc_resources(dev);
927ec72fce4SRam Amrani 	if (rc)
928ec72fce4SRam Amrani 		goto init_err;
929ec72fce4SRam Amrani 
930ec72fce4SRam Amrani 	rc = qedr_init_hw(dev);
931ec72fce4SRam Amrani 	if (rc)
932ec72fce4SRam Amrani 		goto alloc_err;
933ec72fce4SRam Amrani 
934ec72fce4SRam Amrani 	rc = qedr_setup_irqs(dev);
935ec72fce4SRam Amrani 	if (rc)
936ec72fce4SRam Amrani 		goto irq_err;
937ec72fce4SRam Amrani 
9382e0cbc4dSRam Amrani 	rc = qedr_register_device(dev);
9392e0cbc4dSRam Amrani 	if (rc) {
9402e0cbc4dSRam Amrani 		DP_ERR(dev, "Unable to allocate register device\n");
941ec72fce4SRam Amrani 		goto reg_err;
9422e0cbc4dSRam Amrani 	}
9432e0cbc4dSRam Amrani 
944f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
945f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
946f449c7a2SRam Amrani 
9472e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
9482e0cbc4dSRam Amrani 	return dev;
9492e0cbc4dSRam Amrani 
950ec72fce4SRam Amrani reg_err:
951ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
952ec72fce4SRam Amrani irq_err:
953ec72fce4SRam Amrani 	qedr_stop_hw(dev);
954ec72fce4SRam Amrani alloc_err:
955ec72fce4SRam Amrani 	qedr_free_resources(dev);
9562e0cbc4dSRam Amrani init_err:
9572e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
9582e0cbc4dSRam Amrani 	DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
9592e0cbc4dSRam Amrani 
9602e0cbc4dSRam Amrani 	return NULL;
9612e0cbc4dSRam Amrani }
9622e0cbc4dSRam Amrani 
9632e0cbc4dSRam Amrani static void qedr_remove(struct qedr_dev *dev)
9642e0cbc4dSRam Amrani {
9652e0cbc4dSRam Amrani 	/* First unregister with stack to stop all the active traffic
9662e0cbc4dSRam Amrani 	 * of the registered clients.
9672e0cbc4dSRam Amrani 	 */
968993d1b52SRam Amrani 	ib_unregister_device(&dev->ibdev);
9692e0cbc4dSRam Amrani 
970ec72fce4SRam Amrani 	qedr_stop_hw(dev);
971ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
972ec72fce4SRam Amrani 	qedr_free_resources(dev);
9733576e99eSMichal Kalderon 
9743576e99eSMichal Kalderon 	if (IS_IWARP(dev) && QEDR_IS_CMT(dev))
9753576e99eSMichal Kalderon 		dev->ops->iwarp_set_engine_affin(dev->cdev, true);
9763576e99eSMichal Kalderon 
9772e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
9782e0cbc4dSRam Amrani }
9792e0cbc4dSRam Amrani 
980f449c7a2SRam Amrani static void qedr_close(struct qedr_dev *dev)
9812e0cbc4dSRam Amrani {
982f449c7a2SRam Amrani 	if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
983f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
9842e0cbc4dSRam Amrani }
9852e0cbc4dSRam Amrani 
9862e0cbc4dSRam Amrani static void qedr_shutdown(struct qedr_dev *dev)
9872e0cbc4dSRam Amrani {
9882e0cbc4dSRam Amrani 	qedr_close(dev);
9892e0cbc4dSRam Amrani 	qedr_remove(dev);
9902e0cbc4dSRam Amrani }
9912e0cbc4dSRam Amrani 
992f449c7a2SRam Amrani static void qedr_open(struct qedr_dev *dev)
993f449c7a2SRam Amrani {
994f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
995f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
996f449c7a2SRam Amrani }
997f449c7a2SRam Amrani 
9981d1424c8SRam Amrani static void qedr_mac_address_change(struct qedr_dev *dev)
9991d1424c8SRam Amrani {
10001d1424c8SRam Amrani 	union ib_gid *sgid = &dev->sgid_tbl[0];
10011d1424c8SRam Amrani 	u8 guid[8], mac_addr[6];
10021d1424c8SRam Amrani 	int rc;
10031d1424c8SRam Amrani 
10041d1424c8SRam Amrani 	/* Update SGID */
10051d1424c8SRam Amrani 	ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
10061d1424c8SRam Amrani 	guid[0] = mac_addr[0] ^ 2;
10071d1424c8SRam Amrani 	guid[1] = mac_addr[1];
10081d1424c8SRam Amrani 	guid[2] = mac_addr[2];
10091d1424c8SRam Amrani 	guid[3] = 0xff;
10101d1424c8SRam Amrani 	guid[4] = 0xfe;
10111d1424c8SRam Amrani 	guid[5] = mac_addr[3];
10121d1424c8SRam Amrani 	guid[6] = mac_addr[4];
10131d1424c8SRam Amrani 	guid[7] = mac_addr[5];
10141d1424c8SRam Amrani 	sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
10151d1424c8SRam Amrani 	memcpy(&sgid->raw[8], guid, sizeof(guid));
10161d1424c8SRam Amrani 
10171d1424c8SRam Amrani 	/* Update LL2 */
10180518c12fSMichal Kalderon 	rc = dev->ops->ll2_set_mac_filter(dev->cdev,
10191d1424c8SRam Amrani 					  dev->gsi_ll2_mac_address,
10201d1424c8SRam Amrani 					  dev->ndev->dev_addr);
10211d1424c8SRam Amrani 
10221d1424c8SRam Amrani 	ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
10231d1424c8SRam Amrani 
1024f449c7a2SRam Amrani 	qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
10251d1424c8SRam Amrani 
10261d1424c8SRam Amrani 	if (rc)
10271d1424c8SRam Amrani 		DP_ERR(dev, "Error updating mac filter\n");
10281d1424c8SRam Amrani }
10291d1424c8SRam Amrani 
10302e0cbc4dSRam Amrani /* event handling via NIC driver ensures that all the NIC specific
10312e0cbc4dSRam Amrani  * initialization done before RoCE driver notifies
10322e0cbc4dSRam Amrani  * event to stack.
10332e0cbc4dSRam Amrani  */
1034bbfcd1e8SMichal Kalderon static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event)
10352e0cbc4dSRam Amrani {
10362e0cbc4dSRam Amrani 	switch (event) {
10372e0cbc4dSRam Amrani 	case QEDE_UP:
1038f449c7a2SRam Amrani 		qedr_open(dev);
10392e0cbc4dSRam Amrani 		break;
10402e0cbc4dSRam Amrani 	case QEDE_DOWN:
10412e0cbc4dSRam Amrani 		qedr_close(dev);
10422e0cbc4dSRam Amrani 		break;
10432e0cbc4dSRam Amrani 	case QEDE_CLOSE:
10442e0cbc4dSRam Amrani 		qedr_shutdown(dev);
10452e0cbc4dSRam Amrani 		break;
10462e0cbc4dSRam Amrani 	case QEDE_CHANGE_ADDR:
10471d1424c8SRam Amrani 		qedr_mac_address_change(dev);
10482e0cbc4dSRam Amrani 		break;
1049cc293f54SMichal Kalderon 	case QEDE_CHANGE_MTU:
1050cc293f54SMichal Kalderon 		if (rdma_protocol_iwarp(&dev->ibdev, 1))
1051cc293f54SMichal Kalderon 			if (dev->ndev->mtu != dev->iwarp_max_mtu)
1052cc293f54SMichal Kalderon 				DP_NOTICE(dev,
1053cc293f54SMichal Kalderon 					  "Mtu was changed from %d to %d. This will not take affect for iWARP until qedr is reloaded\n",
1054cc293f54SMichal Kalderon 					  dev->iwarp_max_mtu, dev->ndev->mtu);
1055cc293f54SMichal Kalderon 		break;
10562e0cbc4dSRam Amrani 	default:
10572e0cbc4dSRam Amrani 		pr_err("Event not supported\n");
10582e0cbc4dSRam Amrani 	}
10592e0cbc4dSRam Amrani }
10602e0cbc4dSRam Amrani 
10612e0cbc4dSRam Amrani static struct qedr_driver qedr_drv = {
10622e0cbc4dSRam Amrani 	.name = "qedr_driver",
10632e0cbc4dSRam Amrani 	.add = qedr_add,
10642e0cbc4dSRam Amrani 	.remove = qedr_remove,
10652e0cbc4dSRam Amrani 	.notify = qedr_notify,
10662e0cbc4dSRam Amrani };
10672e0cbc4dSRam Amrani 
10682e0cbc4dSRam Amrani static int __init qedr_init_module(void)
10692e0cbc4dSRam Amrani {
1070bbfcd1e8SMichal Kalderon 	return qede_rdma_register_driver(&qedr_drv);
10712e0cbc4dSRam Amrani }
10722e0cbc4dSRam Amrani 
10732e0cbc4dSRam Amrani static void __exit qedr_exit_module(void)
10742e0cbc4dSRam Amrani {
1075bbfcd1e8SMichal Kalderon 	qede_rdma_unregister_driver(&qedr_drv);
10762e0cbc4dSRam Amrani }
10772e0cbc4dSRam Amrani 
10782e0cbc4dSRam Amrani module_init(qedr_init_module);
10792e0cbc4dSRam Amrani module_exit(qedr_exit_module);
1080