xref: /openbmc/linux/drivers/infiniband/hw/qedr/main.c (revision dd05cb828d0ebecd3d772075fccb85ec3618bedf)
12e0cbc4dSRam Amrani /* QLogic qedr NIC Driver
22e0cbc4dSRam Amrani  * Copyright (c) 2015-2016  QLogic Corporation
32e0cbc4dSRam Amrani  *
42e0cbc4dSRam Amrani  * This software is available to you under a choice of one of two
52e0cbc4dSRam Amrani  * licenses.  You may choose to be licensed under the terms of the GNU
62e0cbc4dSRam Amrani  * General Public License (GPL) Version 2, available from the file
72e0cbc4dSRam Amrani  * COPYING in the main directory of this source tree, or the
82e0cbc4dSRam Amrani  * OpenIB.org BSD license below:
92e0cbc4dSRam Amrani  *
102e0cbc4dSRam Amrani  *     Redistribution and use in source and binary forms, with or
112e0cbc4dSRam Amrani  *     without modification, are permitted provided that the following
122e0cbc4dSRam Amrani  *     conditions are met:
132e0cbc4dSRam Amrani  *
142e0cbc4dSRam Amrani  *      - Redistributions of source code must retain the above
152e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
162e0cbc4dSRam Amrani  *        disclaimer.
172e0cbc4dSRam Amrani  *
182e0cbc4dSRam Amrani  *      - Redistributions in binary form must reproduce the above
192e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
202e0cbc4dSRam Amrani  *        disclaimer in the documentation and /or other materials
212e0cbc4dSRam Amrani  *        provided with the distribution.
222e0cbc4dSRam Amrani  *
232e0cbc4dSRam Amrani  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
242e0cbc4dSRam Amrani  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
252e0cbc4dSRam Amrani  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
262e0cbc4dSRam Amrani  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
272e0cbc4dSRam Amrani  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
282e0cbc4dSRam Amrani  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
292e0cbc4dSRam Amrani  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
302e0cbc4dSRam Amrani  * SOFTWARE.
312e0cbc4dSRam Amrani  */
322e0cbc4dSRam Amrani #include <linux/module.h>
332e0cbc4dSRam Amrani #include <rdma/ib_verbs.h>
342e0cbc4dSRam Amrani #include <rdma/ib_addr.h>
35ac1b36e5SRam Amrani #include <rdma/ib_user_verbs.h>
36e6a38c54SKalderon, Michal #include <rdma/iw_cm.h>
37e6a38c54SKalderon, Michal #include <rdma/ib_mad.h>
382e0cbc4dSRam Amrani #include <linux/netdevice.h>
392e0cbc4dSRam Amrani #include <linux/iommu.h>
40461a6946SJoerg Roedel #include <linux/pci.h>
412e0cbc4dSRam Amrani #include <net/addrconf.h>
42b262a06eSMichal Kalderon 
43ec72fce4SRam Amrani #include <linux/qed/qed_chain.h>
44ec72fce4SRam Amrani #include <linux/qed/qed_if.h>
452e0cbc4dSRam Amrani #include "qedr.h"
46ac1b36e5SRam Amrani #include "verbs.h"
47ac1b36e5SRam Amrani #include <rdma/qedr-abi.h>
48de0089e6SKalderon, Michal #include "qedr_iw_cm.h"
492e0cbc4dSRam Amrani 
502e0cbc4dSRam Amrani MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
512e0cbc4dSRam Amrani MODULE_AUTHOR("QLogic Corporation");
522e0cbc4dSRam Amrani MODULE_LICENSE("Dual BSD/GPL");
532e0cbc4dSRam Amrani 
54cecbcddfSRam Amrani #define QEDR_WQ_MULTIPLIER_DFT	(3)
55cecbcddfSRam Amrani 
560089985eSBart Van Assche static void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
572e0cbc4dSRam Amrani 				   enum ib_event_type type)
582e0cbc4dSRam Amrani {
592e0cbc4dSRam Amrani 	struct ib_event ibev;
602e0cbc4dSRam Amrani 
612e0cbc4dSRam Amrani 	ibev.device = &dev->ibdev;
622e0cbc4dSRam Amrani 	ibev.element.port_num = port_num;
632e0cbc4dSRam Amrani 	ibev.event = type;
642e0cbc4dSRam Amrani 
652e0cbc4dSRam Amrani 	ib_dispatch_event(&ibev);
662e0cbc4dSRam Amrani }
672e0cbc4dSRam Amrani 
682e0cbc4dSRam Amrani static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
692e0cbc4dSRam Amrani 					    u8 port_num)
702e0cbc4dSRam Amrani {
712e0cbc4dSRam Amrani 	return IB_LINK_LAYER_ETHERNET;
722e0cbc4dSRam Amrani }
732e0cbc4dSRam Amrani 
749abb0d1bSLeon Romanovsky static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str)
75ec72fce4SRam Amrani {
76ec72fce4SRam Amrani 	struct qedr_dev *qedr = get_qedr_dev(ibdev);
77ec72fce4SRam Amrani 	u32 fw_ver = (u32)qedr->attr.fw_ver;
78ec72fce4SRam Amrani 
799abb0d1bSLeon Romanovsky 	snprintf(str, IB_FW_VERSION_NAME_MAX, "%d. %d. %d. %d",
80ec72fce4SRam Amrani 		 (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
81ec72fce4SRam Amrani 		 (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
82ec72fce4SRam Amrani }
83ec72fce4SRam Amrani 
840089985eSBart Van Assche static int qedr_roce_port_immutable(struct ib_device *ibdev, u8 port_num,
85e6a38c54SKalderon, Michal 				    struct ib_port_immutable *immutable)
86e6a38c54SKalderon, Michal {
87e6a38c54SKalderon, Michal 	struct ib_port_attr attr;
88e6a38c54SKalderon, Michal 	int err;
89e6a38c54SKalderon, Michal 
90e6a38c54SKalderon, Michal 	err = qedr_query_port(ibdev, port_num, &attr);
91e6a38c54SKalderon, Michal 	if (err)
92e6a38c54SKalderon, Michal 		return err;
93e6a38c54SKalderon, Michal 
94e6a38c54SKalderon, Michal 	immutable->pkey_tbl_len = attr.pkey_tbl_len;
95e6a38c54SKalderon, Michal 	immutable->gid_tbl_len = attr.gid_tbl_len;
96e6a38c54SKalderon, Michal 	immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE |
97e6a38c54SKalderon, Michal 	    RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
98e6a38c54SKalderon, Michal 	immutable->max_mad_size = IB_MGMT_MAD_SIZE;
99e6a38c54SKalderon, Michal 
100e6a38c54SKalderon, Michal 	return 0;
101e6a38c54SKalderon, Michal }
102e6a38c54SKalderon, Michal 
1030089985eSBart Van Assche static int qedr_iw_port_immutable(struct ib_device *ibdev, u8 port_num,
104e6a38c54SKalderon, Michal 				  struct ib_port_immutable *immutable)
105e6a38c54SKalderon, Michal {
106e6a38c54SKalderon, Michal 	struct ib_port_attr attr;
107e6a38c54SKalderon, Michal 	int err;
108e6a38c54SKalderon, Michal 
109e6a38c54SKalderon, Michal 	err = qedr_query_port(ibdev, port_num, &attr);
110e6a38c54SKalderon, Michal 	if (err)
111e6a38c54SKalderon, Michal 		return err;
112e6a38c54SKalderon, Michal 
113e6a38c54SKalderon, Michal 	immutable->pkey_tbl_len = 1;
114e6a38c54SKalderon, Michal 	immutable->gid_tbl_len = 1;
115e6a38c54SKalderon, Michal 	immutable->core_cap_flags = RDMA_CORE_PORT_IWARP;
116e6a38c54SKalderon, Michal 	immutable->max_mad_size = 0;
117e6a38c54SKalderon, Michal 
118e6a38c54SKalderon, Michal 	return 0;
119e6a38c54SKalderon, Michal }
120e6a38c54SKalderon, Michal 
121508a523fSParav Pandit /* QEDR sysfs interface */
122508a523fSParav Pandit static ssize_t hw_rev_show(struct device *device, struct device_attribute *attr,
123508a523fSParav Pandit 			   char *buf)
124508a523fSParav Pandit {
12554747231SParav Pandit 	struct qedr_dev *dev =
12654747231SParav Pandit 		rdma_device_to_drv_device(device, struct qedr_dev, ibdev);
127508a523fSParav Pandit 
128508a523fSParav Pandit 	return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor);
129508a523fSParav Pandit }
130508a523fSParav Pandit static DEVICE_ATTR_RO(hw_rev);
131508a523fSParav Pandit 
132508a523fSParav Pandit static ssize_t hca_type_show(struct device *device,
133508a523fSParav Pandit 			     struct device_attribute *attr, char *buf)
134508a523fSParav Pandit {
135508a523fSParav Pandit 	return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET");
136508a523fSParav Pandit }
137508a523fSParav Pandit static DEVICE_ATTR_RO(hca_type);
138508a523fSParav Pandit 
139508a523fSParav Pandit static struct attribute *qedr_attributes[] = {
140508a523fSParav Pandit 	&dev_attr_hw_rev.attr,
141508a523fSParav Pandit 	&dev_attr_hca_type.attr,
142508a523fSParav Pandit 	NULL
143508a523fSParav Pandit };
144508a523fSParav Pandit 
145508a523fSParav Pandit static const struct attribute_group qedr_attr_group = {
146508a523fSParav Pandit 	.attrs = qedr_attributes,
147508a523fSParav Pandit };
148508a523fSParav Pandit 
149bd59461eSKamal Heib static const struct ib_device_ops qedr_iw_dev_ops = {
150bd59461eSKamal Heib 	.get_port_immutable = qedr_iw_port_immutable,
151*dd05cb82SKamal Heib 	.iw_accept = qedr_iw_accept,
152*dd05cb82SKamal Heib 	.iw_add_ref = qedr_iw_qp_add_ref,
153*dd05cb82SKamal Heib 	.iw_connect = qedr_iw_connect,
154*dd05cb82SKamal Heib 	.iw_create_listen = qedr_iw_create_listen,
155*dd05cb82SKamal Heib 	.iw_destroy_listen = qedr_iw_destroy_listen,
156*dd05cb82SKamal Heib 	.iw_get_qp = qedr_iw_get_qp,
157*dd05cb82SKamal Heib 	.iw_reject = qedr_iw_reject,
158*dd05cb82SKamal Heib 	.iw_rem_ref = qedr_iw_qp_rem_ref,
159bd59461eSKamal Heib 	.query_gid = qedr_iw_query_gid,
160bd59461eSKamal Heib };
161bd59461eSKamal Heib 
1620089985eSBart Van Assche static int qedr_iw_register_device(struct qedr_dev *dev)
163e6a38c54SKalderon, Michal {
164e6a38c54SKalderon, Michal 	dev->ibdev.node_type = RDMA_NODE_RNIC;
165e6a38c54SKalderon, Michal 
166bd59461eSKamal Heib 	ib_set_device_ops(&dev->ibdev, &qedr_iw_dev_ops);
167e6a38c54SKalderon, Michal 
168*dd05cb82SKamal Heib 	memcpy(dev->ibdev.iw_ifname,
169*dd05cb82SKamal Heib 	       dev->ndev->name, sizeof(dev->ibdev.iw_ifname));
170e6a38c54SKalderon, Michal 
171e6a38c54SKalderon, Michal 	return 0;
172e6a38c54SKalderon, Michal }
173e6a38c54SKalderon, Michal 
174bd59461eSKamal Heib static const struct ib_device_ops qedr_roce_dev_ops = {
175bd59461eSKamal Heib 	.get_port_immutable = qedr_roce_port_immutable,
176bd59461eSKamal Heib };
177bd59461eSKamal Heib 
1780089985eSBart Van Assche static void qedr_roce_register_device(struct qedr_dev *dev)
179e6a38c54SKalderon, Michal {
180e6a38c54SKalderon, Michal 	dev->ibdev.node_type = RDMA_NODE_IB_CA;
181e6a38c54SKalderon, Michal 
182bd59461eSKamal Heib 	ib_set_device_ops(&dev->ibdev, &qedr_roce_dev_ops);
183e6a38c54SKalderon, Michal }
184e6a38c54SKalderon, Michal 
185bd59461eSKamal Heib static const struct ib_device_ops qedr_dev_ops = {
186bd59461eSKamal Heib 	.alloc_mr = qedr_alloc_mr,
187bd59461eSKamal Heib 	.alloc_pd = qedr_alloc_pd,
188bd59461eSKamal Heib 	.alloc_ucontext = qedr_alloc_ucontext,
189bd59461eSKamal Heib 	.create_ah = qedr_create_ah,
190bd59461eSKamal Heib 	.create_cq = qedr_create_cq,
191bd59461eSKamal Heib 	.create_qp = qedr_create_qp,
192bd59461eSKamal Heib 	.create_srq = qedr_create_srq,
193bd59461eSKamal Heib 	.dealloc_pd = qedr_dealloc_pd,
194bd59461eSKamal Heib 	.dealloc_ucontext = qedr_dealloc_ucontext,
195bd59461eSKamal Heib 	.dereg_mr = qedr_dereg_mr,
196bd59461eSKamal Heib 	.destroy_ah = qedr_destroy_ah,
197bd59461eSKamal Heib 	.destroy_cq = qedr_destroy_cq,
198bd59461eSKamal Heib 	.destroy_qp = qedr_destroy_qp,
199bd59461eSKamal Heib 	.destroy_srq = qedr_destroy_srq,
200bd59461eSKamal Heib 	.get_dev_fw_str = qedr_get_dev_fw_str,
201bd59461eSKamal Heib 	.get_dma_mr = qedr_get_dma_mr,
202bd59461eSKamal Heib 	.get_link_layer = qedr_link_layer,
203bd59461eSKamal Heib 	.map_mr_sg = qedr_map_mr_sg,
204bd59461eSKamal Heib 	.mmap = qedr_mmap,
205bd59461eSKamal Heib 	.modify_port = qedr_modify_port,
206bd59461eSKamal Heib 	.modify_qp = qedr_modify_qp,
207bd59461eSKamal Heib 	.modify_srq = qedr_modify_srq,
208bd59461eSKamal Heib 	.poll_cq = qedr_poll_cq,
209bd59461eSKamal Heib 	.post_recv = qedr_post_recv,
210bd59461eSKamal Heib 	.post_send = qedr_post_send,
211bd59461eSKamal Heib 	.post_srq_recv = qedr_post_srq_recv,
212bd59461eSKamal Heib 	.process_mad = qedr_process_mad,
213bd59461eSKamal Heib 	.query_device = qedr_query_device,
214bd59461eSKamal Heib 	.query_pkey = qedr_query_pkey,
215bd59461eSKamal Heib 	.query_port = qedr_query_port,
216bd59461eSKamal Heib 	.query_qp = qedr_query_qp,
217bd59461eSKamal Heib 	.query_srq = qedr_query_srq,
218bd59461eSKamal Heib 	.reg_user_mr = qedr_reg_user_mr,
219bd59461eSKamal Heib 	.req_notify_cq = qedr_arm_cq,
220bd59461eSKamal Heib 	.resize_cq = qedr_resize_cq,
221d3456914SLeon Romanovsky 
222d3456914SLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_ah, qedr_ah, ibah),
22321a428a0SLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_pd, qedr_pd, ibpd),
22468e326deSLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_srq, qedr_srq, ibsrq),
225a2a074efSLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_ucontext, qedr_ucontext, ibucontext),
226bd59461eSKamal Heib };
227bd59461eSKamal Heib 
2282e0cbc4dSRam Amrani static int qedr_register_device(struct qedr_dev *dev)
2292e0cbc4dSRam Amrani {
230e6a38c54SKalderon, Michal 	int rc;
231e6a38c54SKalderon, Michal 
232993d1b52SRam Amrani 	dev->ibdev.node_guid = dev->attr.node_guid;
2332e0cbc4dSRam Amrani 	memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
2342e0cbc4dSRam Amrani 	dev->ibdev.owner = THIS_MODULE;
235ac1b36e5SRam Amrani 	dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION;
236ac1b36e5SRam Amrani 
237ac1b36e5SRam Amrani 	dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
238ac1b36e5SRam Amrani 				     QEDR_UVERBS(QUERY_DEVICE) |
239a7efd777SRam Amrani 				     QEDR_UVERBS(QUERY_PORT) |
240a7efd777SRam Amrani 				     QEDR_UVERBS(ALLOC_PD) |
241a7efd777SRam Amrani 				     QEDR_UVERBS(DEALLOC_PD) |
242a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_COMP_CHANNEL) |
243a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_CQ) |
244a7efd777SRam Amrani 				     QEDR_UVERBS(RESIZE_CQ) |
245a7efd777SRam Amrani 				     QEDR_UVERBS(DESTROY_CQ) |
246cecbcddfSRam Amrani 				     QEDR_UVERBS(REQ_NOTIFY_CQ) |
247cecbcddfSRam Amrani 				     QEDR_UVERBS(CREATE_QP) |
248cecbcddfSRam Amrani 				     QEDR_UVERBS(MODIFY_QP) |
249cecbcddfSRam Amrani 				     QEDR_UVERBS(QUERY_QP) |
250e0290cceSRam Amrani 				     QEDR_UVERBS(DESTROY_QP) |
25140b173ddSYuval Bason 				     QEDR_UVERBS(CREATE_SRQ) |
25240b173ddSYuval Bason 				     QEDR_UVERBS(DESTROY_SRQ) |
25340b173ddSYuval Bason 				     QEDR_UVERBS(QUERY_SRQ) |
25440b173ddSYuval Bason 				     QEDR_UVERBS(MODIFY_SRQ) |
25540b173ddSYuval Bason 				     QEDR_UVERBS(POST_SRQ_RECV) |
256e0290cceSRam Amrani 				     QEDR_UVERBS(REG_MR) |
257afa0e13bSRam Amrani 				     QEDR_UVERBS(DEREG_MR) |
258afa0e13bSRam Amrani 				     QEDR_UVERBS(POLL_CQ) |
259afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_SEND) |
260afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_RECV);
261ac1b36e5SRam Amrani 
262e6a38c54SKalderon, Michal 	if (IS_IWARP(dev)) {
263e6a38c54SKalderon, Michal 		rc = qedr_iw_register_device(dev);
264e6a38c54SKalderon, Michal 		if (rc)
265e6a38c54SKalderon, Michal 			return rc;
266e6a38c54SKalderon, Michal 	} else {
267e6a38c54SKalderon, Michal 		qedr_roce_register_device(dev);
268e6a38c54SKalderon, Michal 	}
269e6a38c54SKalderon, Michal 
270ac1b36e5SRam Amrani 	dev->ibdev.phys_port_cnt = 1;
271ac1b36e5SRam Amrani 	dev->ibdev.num_comp_vectors = dev->num_cnq;
27269117101SBart Van Assche 	dev->ibdev.dev.parent = &dev->pdev->dev;
2732e0cbc4dSRam Amrani 
274508a523fSParav Pandit 	rdma_set_device_sysfs_group(&dev->ibdev, &qedr_attr_group);
275bd59461eSKamal Heib 	ib_set_device_ops(&dev->ibdev, &qedr_dev_ops);
276bd59461eSKamal Heib 
2770ede73bcSMatan Barak 	dev->ibdev.driver_id = RDMA_DRIVER_QEDR;
2784b38da75SJason Gunthorpe 	rc = ib_device_set_netdev(&dev->ibdev, dev->ndev, 1);
2794b38da75SJason Gunthorpe 	if (rc)
2804b38da75SJason Gunthorpe 		return rc;
2814b38da75SJason Gunthorpe 
282ea4baf7fSParav Pandit 	return ib_register_device(&dev->ibdev, "qedr%d");
2832e0cbc4dSRam Amrani }
2842e0cbc4dSRam Amrani 
285ec72fce4SRam Amrani /* This function allocates fast-path status block memory */
286ec72fce4SRam Amrani static int qedr_alloc_mem_sb(struct qedr_dev *dev,
287ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, u16 sb_id)
288ec72fce4SRam Amrani {
28921dd79e8STomer Tayar 	struct status_block_e4 *sb_virt;
290ec72fce4SRam Amrani 	dma_addr_t sb_phys;
291ec72fce4SRam Amrani 	int rc;
292ec72fce4SRam Amrani 
293ec72fce4SRam Amrani 	sb_virt = dma_alloc_coherent(&dev->pdev->dev,
294ec72fce4SRam Amrani 				     sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
295ec72fce4SRam Amrani 	if (!sb_virt)
296ec72fce4SRam Amrani 		return -ENOMEM;
297ec72fce4SRam Amrani 
298ec72fce4SRam Amrani 	rc = dev->ops->common->sb_init(dev->cdev, sb_info,
299ec72fce4SRam Amrani 				       sb_virt, sb_phys, sb_id,
300ec72fce4SRam Amrani 				       QED_SB_TYPE_CNQ);
301ec72fce4SRam Amrani 	if (rc) {
302ec72fce4SRam Amrani 		pr_err("Status block initialization failed\n");
303ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
304ec72fce4SRam Amrani 				  sb_virt, sb_phys);
305ec72fce4SRam Amrani 		return rc;
306ec72fce4SRam Amrani 	}
307ec72fce4SRam Amrani 
308ec72fce4SRam Amrani 	return 0;
309ec72fce4SRam Amrani }
310ec72fce4SRam Amrani 
311ec72fce4SRam Amrani static void qedr_free_mem_sb(struct qedr_dev *dev,
312ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, int sb_id)
313ec72fce4SRam Amrani {
314ec72fce4SRam Amrani 	if (sb_info->sb_virt) {
315ec72fce4SRam Amrani 		dev->ops->common->sb_release(dev->cdev, sb_info, sb_id);
316ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
317ec72fce4SRam Amrani 				  (void *)sb_info->sb_virt, sb_info->sb_phys);
318ec72fce4SRam Amrani 	}
319ec72fce4SRam Amrani }
320ec72fce4SRam Amrani 
321ec72fce4SRam Amrani static void qedr_free_resources(struct qedr_dev *dev)
322ec72fce4SRam Amrani {
323ec72fce4SRam Amrani 	int i;
324ec72fce4SRam Amrani 
325e411e058SKalderon, Michal 	if (IS_IWARP(dev))
326e411e058SKalderon, Michal 		destroy_workqueue(dev->iwarp_wq);
327e411e058SKalderon, Michal 
328ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
329ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
330ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
331ec72fce4SRam Amrani 	}
332ec72fce4SRam Amrani 
333ec72fce4SRam Amrani 	kfree(dev->cnq_array);
334ec72fce4SRam Amrani 	kfree(dev->sb_array);
335ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
336ec72fce4SRam Amrani }
337ec72fce4SRam Amrani 
338ec72fce4SRam Amrani static int qedr_alloc_resources(struct qedr_dev *dev)
339ec72fce4SRam Amrani {
340ec72fce4SRam Amrani 	struct qedr_cnq *cnq;
341ec72fce4SRam Amrani 	__le16 *cons_pi;
342ec72fce4SRam Amrani 	u16 n_entries;
343ec72fce4SRam Amrani 	int i, rc;
344ec72fce4SRam Amrani 
3456396bb22SKees Cook 	dev->sgid_tbl = kcalloc(QEDR_MAX_SGID, sizeof(union ib_gid),
3466396bb22SKees Cook 				GFP_KERNEL);
347ec72fce4SRam Amrani 	if (!dev->sgid_tbl)
348ec72fce4SRam Amrani 		return -ENOMEM;
349ec72fce4SRam Amrani 
350ec72fce4SRam Amrani 	spin_lock_init(&dev->sgid_lock);
351ec72fce4SRam Amrani 
352de0089e6SKalderon, Michal 	if (IS_IWARP(dev)) {
353b6014f9eSMatthew Wilcox 		xa_init_flags(&dev->qps, XA_FLAGS_LOCK_IRQ);
354e411e058SKalderon, Michal 		dev->iwarp_wq = create_singlethread_workqueue("qedr_iwarpq");
355de0089e6SKalderon, Michal 	}
356de0089e6SKalderon, Michal 
357ec72fce4SRam Amrani 	/* Allocate Status blocks for CNQ */
358ec72fce4SRam Amrani 	dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
359ec72fce4SRam Amrani 				GFP_KERNEL);
360ec72fce4SRam Amrani 	if (!dev->sb_array) {
361ec72fce4SRam Amrani 		rc = -ENOMEM;
362ec72fce4SRam Amrani 		goto err1;
363ec72fce4SRam Amrani 	}
364ec72fce4SRam Amrani 
365ec72fce4SRam Amrani 	dev->cnq_array = kcalloc(dev->num_cnq,
366ec72fce4SRam Amrani 				 sizeof(*dev->cnq_array), GFP_KERNEL);
367ec72fce4SRam Amrani 	if (!dev->cnq_array) {
368ec72fce4SRam Amrani 		rc = -ENOMEM;
369ec72fce4SRam Amrani 		goto err2;
370ec72fce4SRam Amrani 	}
371ec72fce4SRam Amrani 
372ec72fce4SRam Amrani 	dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
373ec72fce4SRam Amrani 
374ec72fce4SRam Amrani 	/* Allocate CNQ PBLs */
375ec72fce4SRam Amrani 	n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
376ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
377ec72fce4SRam Amrani 		cnq = &dev->cnq_array[i];
378ec72fce4SRam Amrani 
379ec72fce4SRam Amrani 		rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
380ec72fce4SRam Amrani 				       dev->sb_start + i);
381ec72fce4SRam Amrani 		if (rc)
382ec72fce4SRam Amrani 			goto err3;
383ec72fce4SRam Amrani 
384ec72fce4SRam Amrani 		rc = dev->ops->common->chain_alloc(dev->cdev,
385ec72fce4SRam Amrani 						   QED_CHAIN_USE_TO_CONSUME,
386ec72fce4SRam Amrani 						   QED_CHAIN_MODE_PBL,
387ec72fce4SRam Amrani 						   QED_CHAIN_CNT_TYPE_U16,
388ec72fce4SRam Amrani 						   n_entries,
389ec72fce4SRam Amrani 						   sizeof(struct regpair *),
3901a4a6975SMintz, Yuval 						   &cnq->pbl, NULL);
391ec72fce4SRam Amrani 		if (rc)
392ec72fce4SRam Amrani 			goto err4;
393ec72fce4SRam Amrani 
394ec72fce4SRam Amrani 		cnq->dev = dev;
395ec72fce4SRam Amrani 		cnq->sb = &dev->sb_array[i];
396ec72fce4SRam Amrani 		cons_pi = dev->sb_array[i].sb_virt->pi_array;
397ec72fce4SRam Amrani 		cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
398ec72fce4SRam Amrani 		cnq->index = i;
399ec72fce4SRam Amrani 		sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
400ec72fce4SRam Amrani 
401ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
402ec72fce4SRam Amrani 			 i, qed_chain_get_cons_idx(&cnq->pbl));
403ec72fce4SRam Amrani 	}
404ec72fce4SRam Amrani 
405ec72fce4SRam Amrani 	return 0;
406ec72fce4SRam Amrani err4:
407ec72fce4SRam Amrani 	qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
408ec72fce4SRam Amrani err3:
409ec72fce4SRam Amrani 	for (--i; i >= 0; i--) {
410ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
411ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
412ec72fce4SRam Amrani 	}
413ec72fce4SRam Amrani 	kfree(dev->cnq_array);
414ec72fce4SRam Amrani err2:
415ec72fce4SRam Amrani 	kfree(dev->sb_array);
416ec72fce4SRam Amrani err1:
417ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
418ec72fce4SRam Amrani 	return rc;
419ec72fce4SRam Amrani }
420ec72fce4SRam Amrani 
4212e0cbc4dSRam Amrani static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
4222e0cbc4dSRam Amrani {
42320c3ff61SFelix Kuehling 	int rc = pci_enable_atomic_ops_to_root(pdev,
42420c3ff61SFelix Kuehling 					       PCI_EXP_DEVCAP2_ATOMIC_COMP64);
4252e0cbc4dSRam Amrani 
42620c3ff61SFelix Kuehling 	if (rc) {
427f92faabaSAmrani, Ram 		dev->atomic_cap = IB_ATOMIC_NONE;
428f92faabaSAmrani, Ram 		DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
42920c3ff61SFelix Kuehling 	} else {
43020c3ff61SFelix Kuehling 		dev->atomic_cap = IB_ATOMIC_GLOB;
43120c3ff61SFelix Kuehling 		DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
43220c3ff61SFelix Kuehling 	}
4332e0cbc4dSRam Amrani }
4342e0cbc4dSRam Amrani 
435ec72fce4SRam Amrani static const struct qed_rdma_ops *qed_ops;
436ec72fce4SRam Amrani 
437ec72fce4SRam Amrani #define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
438ec72fce4SRam Amrani 
439ec72fce4SRam Amrani static irqreturn_t qedr_irq_handler(int irq, void *handle)
440ec72fce4SRam Amrani {
441ec72fce4SRam Amrani 	u16 hw_comp_cons, sw_comp_cons;
442ec72fce4SRam Amrani 	struct qedr_cnq *cnq = handle;
443a7efd777SRam Amrani 	struct regpair *cq_handle;
444a7efd777SRam Amrani 	struct qedr_cq *cq;
445ec72fce4SRam Amrani 
446ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
447ec72fce4SRam Amrani 
448ec72fce4SRam Amrani 	qed_sb_update_sb_idx(cnq->sb);
449ec72fce4SRam Amrani 
450ec72fce4SRam Amrani 	hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
451ec72fce4SRam Amrani 	sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
452ec72fce4SRam Amrani 
453ec72fce4SRam Amrani 	/* Align protocol-index and chain reads */
454ec72fce4SRam Amrani 	rmb();
455ec72fce4SRam Amrani 
456ec72fce4SRam Amrani 	while (sw_comp_cons != hw_comp_cons) {
457a7efd777SRam Amrani 		cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
458a7efd777SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
459a7efd777SRam Amrani 				cq_handle->lo);
460a7efd777SRam Amrani 
461a7efd777SRam Amrani 		if (cq == NULL) {
462a7efd777SRam Amrani 			DP_ERR(cnq->dev,
463a7efd777SRam Amrani 			       "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
464a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, sw_comp_cons,
465a7efd777SRam Amrani 			       hw_comp_cons);
466a7efd777SRam Amrani 
467a7efd777SRam Amrani 			break;
468a7efd777SRam Amrani 		}
469a7efd777SRam Amrani 
470a7efd777SRam Amrani 		if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
471a7efd777SRam Amrani 			DP_ERR(cnq->dev,
472a7efd777SRam Amrani 			       "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
473a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, cq);
474a7efd777SRam Amrani 			break;
475a7efd777SRam Amrani 		}
476a7efd777SRam Amrani 
477a7efd777SRam Amrani 		cq->arm_flags = 0;
478a7efd777SRam Amrani 
4794dd72636SAmrani, Ram 		if (!cq->destroyed && cq->ibcq.comp_handler)
480a7efd777SRam Amrani 			(*cq->ibcq.comp_handler)
481a7efd777SRam Amrani 				(&cq->ibcq, cq->ibcq.cq_context);
482a7efd777SRam Amrani 
4834dd72636SAmrani, Ram 		/* The CQ's CNQ notification counter is checked before
4844dd72636SAmrani, Ram 		 * destroying the CQ in a busy-wait loop that waits for all of
4854dd72636SAmrani, Ram 		 * the CQ's CNQ interrupts to be processed. It is increased
4864dd72636SAmrani, Ram 		 * here, only after the completion handler, to ensure that the
4874dd72636SAmrani, Ram 		 * the handler is not running when the CQ is destroyed.
4884dd72636SAmrani, Ram 		 */
4894dd72636SAmrani, Ram 		cq->cnq_notif++;
4904dd72636SAmrani, Ram 
491ec72fce4SRam Amrani 		sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
492a7efd777SRam Amrani 
493ec72fce4SRam Amrani 		cnq->n_comp++;
494ec72fce4SRam Amrani 	}
495ec72fce4SRam Amrani 
496ec72fce4SRam Amrani 	qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
497ec72fce4SRam Amrani 				      sw_comp_cons);
498ec72fce4SRam Amrani 
499ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
500ec72fce4SRam Amrani 
501ec72fce4SRam Amrani 	return IRQ_HANDLED;
502ec72fce4SRam Amrani }
503ec72fce4SRam Amrani 
504ec72fce4SRam Amrani static void qedr_sync_free_irqs(struct qedr_dev *dev)
505ec72fce4SRam Amrani {
506ec72fce4SRam Amrani 	u32 vector;
507ec72fce4SRam Amrani 	int i;
508ec72fce4SRam Amrani 
509ec72fce4SRam Amrani 	for (i = 0; i < dev->int_info.used_cnt; i++) {
510ec72fce4SRam Amrani 		if (dev->int_info.msix_cnt) {
511ec72fce4SRam Amrani 			vector = dev->int_info.msix[i * dev->num_hwfns].vector;
512ec72fce4SRam Amrani 			synchronize_irq(vector);
513ec72fce4SRam Amrani 			free_irq(vector, &dev->cnq_array[i]);
514ec72fce4SRam Amrani 		}
515ec72fce4SRam Amrani 	}
516ec72fce4SRam Amrani 
517ec72fce4SRam Amrani 	dev->int_info.used_cnt = 0;
518ec72fce4SRam Amrani }
519ec72fce4SRam Amrani 
520ec72fce4SRam Amrani static int qedr_req_msix_irqs(struct qedr_dev *dev)
521ec72fce4SRam Amrani {
522ec72fce4SRam Amrani 	int i, rc = 0;
523ec72fce4SRam Amrani 
524ec72fce4SRam Amrani 	if (dev->num_cnq > dev->int_info.msix_cnt) {
525ec72fce4SRam Amrani 		DP_ERR(dev,
526ec72fce4SRam Amrani 		       "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
527ec72fce4SRam Amrani 		       dev->num_cnq, dev->int_info.msix_cnt);
528ec72fce4SRam Amrani 		return -EINVAL;
529ec72fce4SRam Amrani 	}
530ec72fce4SRam Amrani 
531ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
532ec72fce4SRam Amrani 		rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector,
533ec72fce4SRam Amrani 				 qedr_irq_handler, 0, dev->cnq_array[i].name,
534ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
535ec72fce4SRam Amrani 		if (rc) {
536ec72fce4SRam Amrani 			DP_ERR(dev, "Request cnq %d irq failed\n", i);
537ec72fce4SRam Amrani 			qedr_sync_free_irqs(dev);
538ec72fce4SRam Amrani 		} else {
539ec72fce4SRam Amrani 			DP_DEBUG(dev, QEDR_MSG_INIT,
540ec72fce4SRam Amrani 				 "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
541ec72fce4SRam Amrani 				 dev->cnq_array[i].name, i,
542ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
543ec72fce4SRam Amrani 			dev->int_info.used_cnt++;
544ec72fce4SRam Amrani 		}
545ec72fce4SRam Amrani 	}
546ec72fce4SRam Amrani 
547ec72fce4SRam Amrani 	return rc;
548ec72fce4SRam Amrani }
549ec72fce4SRam Amrani 
550ec72fce4SRam Amrani static int qedr_setup_irqs(struct qedr_dev *dev)
551ec72fce4SRam Amrani {
552ec72fce4SRam Amrani 	int rc;
553ec72fce4SRam Amrani 
554ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
555ec72fce4SRam Amrani 
556ec72fce4SRam Amrani 	/* Learn Interrupt configuration */
557ec72fce4SRam Amrani 	rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
558ec72fce4SRam Amrani 	if (rc < 0)
559ec72fce4SRam Amrani 		return rc;
560ec72fce4SRam Amrani 
561ec72fce4SRam Amrani 	rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
562ec72fce4SRam Amrani 	if (rc) {
563ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
564ec72fce4SRam Amrani 		return rc;
565ec72fce4SRam Amrani 	}
566ec72fce4SRam Amrani 
567ec72fce4SRam Amrani 	if (dev->int_info.msix_cnt) {
568ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
569ec72fce4SRam Amrani 			 dev->int_info.msix_cnt);
570ec72fce4SRam Amrani 		rc = qedr_req_msix_irqs(dev);
571ec72fce4SRam Amrani 		if (rc)
572ec72fce4SRam Amrani 			return rc;
573ec72fce4SRam Amrani 	}
574ec72fce4SRam Amrani 
575ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
576ec72fce4SRam Amrani 
577ec72fce4SRam Amrani 	return 0;
578ec72fce4SRam Amrani }
579ec72fce4SRam Amrani 
580ec72fce4SRam Amrani static int qedr_set_device_attr(struct qedr_dev *dev)
581ec72fce4SRam Amrani {
582ec72fce4SRam Amrani 	struct qed_rdma_device *qed_attr;
583ec72fce4SRam Amrani 	struct qedr_device_attr *attr;
584ec72fce4SRam Amrani 	u32 page_size;
585ec72fce4SRam Amrani 
586ec72fce4SRam Amrani 	/* Part 1 - query core capabilities */
587ec72fce4SRam Amrani 	qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
588ec72fce4SRam Amrani 
589ec72fce4SRam Amrani 	/* Part 2 - check capabilities */
590ec72fce4SRam Amrani 	page_size = ~dev->attr.page_size_caps + 1;
591ec72fce4SRam Amrani 	if (page_size > PAGE_SIZE) {
592ec72fce4SRam Amrani 		DP_ERR(dev,
593ec72fce4SRam Amrani 		       "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
594ec72fce4SRam Amrani 		       PAGE_SIZE, page_size);
595ec72fce4SRam Amrani 		return -ENODEV;
596ec72fce4SRam Amrani 	}
597ec72fce4SRam Amrani 
598ec72fce4SRam Amrani 	/* Part 3 - copy and update capabilities */
599ec72fce4SRam Amrani 	attr = &dev->attr;
600ec72fce4SRam Amrani 	attr->vendor_id = qed_attr->vendor_id;
601ec72fce4SRam Amrani 	attr->vendor_part_id = qed_attr->vendor_part_id;
602ec72fce4SRam Amrani 	attr->hw_ver = qed_attr->hw_ver;
603ec72fce4SRam Amrani 	attr->fw_ver = qed_attr->fw_ver;
604ec72fce4SRam Amrani 	attr->node_guid = qed_attr->node_guid;
605ec72fce4SRam Amrani 	attr->sys_image_guid = qed_attr->sys_image_guid;
606ec72fce4SRam Amrani 	attr->max_cnq = qed_attr->max_cnq;
607ec72fce4SRam Amrani 	attr->max_sge = qed_attr->max_sge;
608ec72fce4SRam Amrani 	attr->max_inline = qed_attr->max_inline;
609ec72fce4SRam Amrani 	attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
610ec72fce4SRam Amrani 	attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
611ec72fce4SRam Amrani 	attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
612ec72fce4SRam Amrani 	attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
613ec72fce4SRam Amrani 	attr->max_dev_resp_rd_atomic_resc =
614ec72fce4SRam Amrani 	    qed_attr->max_dev_resp_rd_atomic_resc;
615ec72fce4SRam Amrani 	attr->max_cq = qed_attr->max_cq;
616ec72fce4SRam Amrani 	attr->max_qp = qed_attr->max_qp;
617ec72fce4SRam Amrani 	attr->max_mr = qed_attr->max_mr;
618ec72fce4SRam Amrani 	attr->max_mr_size = qed_attr->max_mr_size;
619ec72fce4SRam Amrani 	attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
620ec72fce4SRam Amrani 	attr->max_mw = qed_attr->max_mw;
621ec72fce4SRam Amrani 	attr->max_fmr = qed_attr->max_fmr;
622ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
623ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
624ec72fce4SRam Amrani 	attr->max_pd = qed_attr->max_pd;
625ec72fce4SRam Amrani 	attr->max_ah = qed_attr->max_ah;
626ec72fce4SRam Amrani 	attr->max_pkey = qed_attr->max_pkey;
627ec72fce4SRam Amrani 	attr->max_srq = qed_attr->max_srq;
628ec72fce4SRam Amrani 	attr->max_srq_wr = qed_attr->max_srq_wr;
629ec72fce4SRam Amrani 	attr->dev_caps = qed_attr->dev_caps;
630ec72fce4SRam Amrani 	attr->page_size_caps = qed_attr->page_size_caps;
631ec72fce4SRam Amrani 	attr->dev_ack_delay = qed_attr->dev_ack_delay;
632ec72fce4SRam Amrani 	attr->reserved_lkey = qed_attr->reserved_lkey;
633ec72fce4SRam Amrani 	attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
634ec72fce4SRam Amrani 	attr->max_stats_queues = qed_attr->max_stats_queues;
635ec72fce4SRam Amrani 
636ec72fce4SRam Amrani 	return 0;
637ec72fce4SRam Amrani }
638ec72fce4SRam Amrani 
6390089985eSBart Van Assche static void qedr_unaffiliated_event(void *context, u8 event_code)
640993d1b52SRam Amrani {
641993d1b52SRam Amrani 	pr_err("unaffiliated event not implemented yet\n");
642993d1b52SRam Amrani }
643993d1b52SRam Amrani 
6440089985eSBart Van Assche static void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
645993d1b52SRam Amrani {
646993d1b52SRam Amrani #define EVENT_TYPE_NOT_DEFINED	0
647993d1b52SRam Amrani #define EVENT_TYPE_CQ		1
648993d1b52SRam Amrani #define EVENT_TYPE_QP		2
64940b173ddSYuval Bason #define EVENT_TYPE_SRQ		3
650993d1b52SRam Amrani 	struct qedr_dev *dev = (struct qedr_dev *)context;
651be086e7cSMintz, Yuval 	struct regpair *async_handle = (struct regpair *)fw_handle;
652be086e7cSMintz, Yuval 	u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
653993d1b52SRam Amrani 	u8 event_type = EVENT_TYPE_NOT_DEFINED;
654993d1b52SRam Amrani 	struct ib_event event;
65540b173ddSYuval Bason 	struct ib_srq *ibsrq;
65640b173ddSYuval Bason 	struct qedr_srq *srq;
65740b173ddSYuval Bason 	unsigned long flags;
658993d1b52SRam Amrani 	struct ib_cq *ibcq;
659993d1b52SRam Amrani 	struct ib_qp *ibqp;
660993d1b52SRam Amrani 	struct qedr_cq *cq;
661993d1b52SRam Amrani 	struct qedr_qp *qp;
66240b173ddSYuval Bason 	u16 srq_id;
663993d1b52SRam Amrani 
66440b173ddSYuval Bason 	if (IS_ROCE(dev)) {
665993d1b52SRam Amrani 		switch (e_code) {
666993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
667993d1b52SRam Amrani 			event.event = IB_EVENT_CQ_ERR;
668993d1b52SRam Amrani 			event_type = EVENT_TYPE_CQ;
669993d1b52SRam Amrani 			break;
670993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_SQ_DRAINED:
671993d1b52SRam Amrani 			event.event = IB_EVENT_SQ_DRAINED;
672993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
673993d1b52SRam Amrani 			break;
674993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
675993d1b52SRam Amrani 			event.event = IB_EVENT_QP_FATAL;
676993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
677993d1b52SRam Amrani 			break;
678993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
679993d1b52SRam Amrani 			event.event = IB_EVENT_QP_REQ_ERR;
680993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
681993d1b52SRam Amrani 			break;
682993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
683993d1b52SRam Amrani 			event.event = IB_EVENT_QP_ACCESS_ERR;
684993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
685993d1b52SRam Amrani 			break;
68640b173ddSYuval Bason 		case ROCE_ASYNC_EVENT_SRQ_LIMIT:
68740b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_LIMIT_REACHED;
68840b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
68940b173ddSYuval Bason 			break;
69040b173ddSYuval Bason 		case ROCE_ASYNC_EVENT_SRQ_EMPTY:
69140b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_ERR;
69240b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
69340b173ddSYuval Bason 			break;
69440b173ddSYuval Bason 		default:
69540b173ddSYuval Bason 			DP_ERR(dev, "unsupported event %d on handle=%llx\n",
69640b173ddSYuval Bason 			       e_code, roce_handle64);
69740b173ddSYuval Bason 		}
69840b173ddSYuval Bason 	} else {
69940b173ddSYuval Bason 		switch (e_code) {
70040b173ddSYuval Bason 		case QED_IWARP_EVENT_SRQ_LIMIT:
70140b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_LIMIT_REACHED;
70240b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
70340b173ddSYuval Bason 			break;
70440b173ddSYuval Bason 		case QED_IWARP_EVENT_SRQ_EMPTY:
70540b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_ERR;
70640b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
70740b173ddSYuval Bason 			break;
708993d1b52SRam Amrani 		default:
709993d1b52SRam Amrani 		DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
710993d1b52SRam Amrani 		       roce_handle64);
711993d1b52SRam Amrani 		}
71240b173ddSYuval Bason 	}
713993d1b52SRam Amrani 	switch (event_type) {
714993d1b52SRam Amrani 	case EVENT_TYPE_CQ:
715993d1b52SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
716993d1b52SRam Amrani 		if (cq) {
717993d1b52SRam Amrani 			ibcq = &cq->ibcq;
718993d1b52SRam Amrani 			if (ibcq->event_handler) {
719993d1b52SRam Amrani 				event.device = ibcq->device;
720993d1b52SRam Amrani 				event.element.cq = ibcq;
721993d1b52SRam Amrani 				ibcq->event_handler(&event, ibcq->cq_context);
722993d1b52SRam Amrani 			}
723993d1b52SRam Amrani 		} else {
724993d1b52SRam Amrani 			WARN(1,
725993d1b52SRam Amrani 			     "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
726993d1b52SRam Amrani 			     roce_handle64);
727993d1b52SRam Amrani 		}
728a343e3f8SColin Ian King 		DP_ERR(dev, "CQ event %d on handle %p\n", e_code, cq);
729993d1b52SRam Amrani 		break;
730993d1b52SRam Amrani 	case EVENT_TYPE_QP:
731993d1b52SRam Amrani 		qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
732993d1b52SRam Amrani 		if (qp) {
733993d1b52SRam Amrani 			ibqp = &qp->ibqp;
734993d1b52SRam Amrani 			if (ibqp->event_handler) {
735993d1b52SRam Amrani 				event.device = ibqp->device;
736993d1b52SRam Amrani 				event.element.qp = ibqp;
737993d1b52SRam Amrani 				ibqp->event_handler(&event, ibqp->qp_context);
738993d1b52SRam Amrani 			}
739993d1b52SRam Amrani 		} else {
740993d1b52SRam Amrani 			WARN(1,
741993d1b52SRam Amrani 			     "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
742993d1b52SRam Amrani 			     roce_handle64);
743993d1b52SRam Amrani 		}
744a343e3f8SColin Ian King 		DP_ERR(dev, "QP event %d on handle %p\n", e_code, qp);
745993d1b52SRam Amrani 		break;
74640b173ddSYuval Bason 	case EVENT_TYPE_SRQ:
74740b173ddSYuval Bason 		srq_id = (u16)roce_handle64;
7489fd15987SMatthew Wilcox 		xa_lock_irqsave(&dev->srqs, flags);
7499fd15987SMatthew Wilcox 		srq = xa_load(&dev->srqs, srq_id);
75040b173ddSYuval Bason 		if (srq) {
75140b173ddSYuval Bason 			ibsrq = &srq->ibsrq;
75240b173ddSYuval Bason 			if (ibsrq->event_handler) {
75340b173ddSYuval Bason 				event.device = ibsrq->device;
75440b173ddSYuval Bason 				event.element.srq = ibsrq;
75540b173ddSYuval Bason 				ibsrq->event_handler(&event,
75640b173ddSYuval Bason 						     ibsrq->srq_context);
75740b173ddSYuval Bason 			}
75840b173ddSYuval Bason 		} else {
75940b173ddSYuval Bason 			DP_NOTICE(dev,
76040b173ddSYuval Bason 				  "SRQ event with NULL pointer ibsrq. Handle=%llx\n",
76140b173ddSYuval Bason 				  roce_handle64);
76240b173ddSYuval Bason 		}
7639fd15987SMatthew Wilcox 		xa_unlock_irqrestore(&dev->srqs, flags);
76440b173ddSYuval Bason 		DP_NOTICE(dev, "SRQ event %d on handle %p\n", e_code, srq);
765993d1b52SRam Amrani 	default:
766993d1b52SRam Amrani 		break;
767993d1b52SRam Amrani 	}
768993d1b52SRam Amrani }
769993d1b52SRam Amrani 
770ec72fce4SRam Amrani static int qedr_init_hw(struct qedr_dev *dev)
771ec72fce4SRam Amrani {
772ec72fce4SRam Amrani 	struct qed_rdma_add_user_out_params out_params;
773ec72fce4SRam Amrani 	struct qed_rdma_start_in_params *in_params;
774ec72fce4SRam Amrani 	struct qed_rdma_cnq_params *cur_pbl;
775ec72fce4SRam Amrani 	struct qed_rdma_events events;
776ec72fce4SRam Amrani 	dma_addr_t p_phys_table;
777ec72fce4SRam Amrani 	u32 page_cnt;
778ec72fce4SRam Amrani 	int rc = 0;
779ec72fce4SRam Amrani 	int i;
780ec72fce4SRam Amrani 
781ec72fce4SRam Amrani 	in_params =  kzalloc(sizeof(*in_params), GFP_KERNEL);
782ec72fce4SRam Amrani 	if (!in_params) {
783ec72fce4SRam Amrani 		rc = -ENOMEM;
784ec72fce4SRam Amrani 		goto out;
785ec72fce4SRam Amrani 	}
786ec72fce4SRam Amrani 
787ec72fce4SRam Amrani 	in_params->desired_cnq = dev->num_cnq;
788ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
789ec72fce4SRam Amrani 		cur_pbl = &in_params->cnq_pbl_list[i];
790ec72fce4SRam Amrani 
791ec72fce4SRam Amrani 		page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
792ec72fce4SRam Amrani 		cur_pbl->num_pbl_pages = page_cnt;
793ec72fce4SRam Amrani 
794ec72fce4SRam Amrani 		p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
795ec72fce4SRam Amrani 		cur_pbl->pbl_ptr = (u64)p_phys_table;
796ec72fce4SRam Amrani 	}
797ec72fce4SRam Amrani 
798993d1b52SRam Amrani 	events.affiliated_event = qedr_affiliated_event;
799993d1b52SRam Amrani 	events.unaffiliated_event = qedr_unaffiliated_event;
800ec72fce4SRam Amrani 	events.context = dev;
801ec72fce4SRam Amrani 
802ec72fce4SRam Amrani 	in_params->events = &events;
803ec72fce4SRam Amrani 	in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
804ec72fce4SRam Amrani 	in_params->max_mtu = dev->ndev->mtu;
805e411e058SKalderon, Michal 	dev->iwarp_max_mtu = dev->ndev->mtu;
806ec72fce4SRam Amrani 	ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
807ec72fce4SRam Amrani 
808ec72fce4SRam Amrani 	rc = dev->ops->rdma_init(dev->cdev, in_params);
809ec72fce4SRam Amrani 	if (rc)
810ec72fce4SRam Amrani 		goto out;
811ec72fce4SRam Amrani 
812ec72fce4SRam Amrani 	rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
813ec72fce4SRam Amrani 	if (rc)
814ec72fce4SRam Amrani 		goto out;
815ec72fce4SRam Amrani 
81699847b5cSBart Van Assche 	dev->db_addr = (void __iomem *)(uintptr_t)out_params.dpi_addr;
817ec72fce4SRam Amrani 	dev->db_phys_addr = out_params.dpi_phys_addr;
818ec72fce4SRam Amrani 	dev->db_size = out_params.dpi_size;
819ec72fce4SRam Amrani 	dev->dpi = out_params.dpi;
820ec72fce4SRam Amrani 
821ec72fce4SRam Amrani 	rc = qedr_set_device_attr(dev);
822ec72fce4SRam Amrani out:
823ec72fce4SRam Amrani 	kfree(in_params);
824ec72fce4SRam Amrani 	if (rc)
825ec72fce4SRam Amrani 		DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
826ec72fce4SRam Amrani 
827ec72fce4SRam Amrani 	return rc;
828ec72fce4SRam Amrani }
829ec72fce4SRam Amrani 
8300089985eSBart Van Assche static void qedr_stop_hw(struct qedr_dev *dev)
831ec72fce4SRam Amrani {
832ec72fce4SRam Amrani 	dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
833ec72fce4SRam Amrani 	dev->ops->rdma_stop(dev->rdma_ctx);
834ec72fce4SRam Amrani }
835ec72fce4SRam Amrani 
8362e0cbc4dSRam Amrani static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
8372e0cbc4dSRam Amrani 				 struct net_device *ndev)
8382e0cbc4dSRam Amrani {
839ec72fce4SRam Amrani 	struct qed_dev_rdma_info dev_info;
8402e0cbc4dSRam Amrani 	struct qedr_dev *dev;
841508a523fSParav Pandit 	int rc = 0;
8422e0cbc4dSRam Amrani 
843459cc69fSLeon Romanovsky 	dev = ib_alloc_device(qedr_dev, ibdev);
8442e0cbc4dSRam Amrani 	if (!dev) {
8452e0cbc4dSRam Amrani 		pr_err("Unable to allocate ib device\n");
8462e0cbc4dSRam Amrani 		return NULL;
8472e0cbc4dSRam Amrani 	}
8482e0cbc4dSRam Amrani 
8492e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
8502e0cbc4dSRam Amrani 
8512e0cbc4dSRam Amrani 	dev->pdev = pdev;
8522e0cbc4dSRam Amrani 	dev->ndev = ndev;
8532e0cbc4dSRam Amrani 	dev->cdev = cdev;
8542e0cbc4dSRam Amrani 
855ec72fce4SRam Amrani 	qed_ops = qed_get_rdma_ops();
856ec72fce4SRam Amrani 	if (!qed_ops) {
857ec72fce4SRam Amrani 		DP_ERR(dev, "Failed to get qed roce operations\n");
858ec72fce4SRam Amrani 		goto init_err;
859ec72fce4SRam Amrani 	}
860ec72fce4SRam Amrani 
861ec72fce4SRam Amrani 	dev->ops = qed_ops;
862ec72fce4SRam Amrani 	rc = qed_ops->fill_dev_info(cdev, &dev_info);
863ec72fce4SRam Amrani 	if (rc)
864ec72fce4SRam Amrani 		goto init_err;
865ec72fce4SRam Amrani 
866ad84dad2SAmrani, Ram 	dev->user_dpm_enabled = dev_info.user_dpm_enabled;
867e538e0acSKalderon, Michal 	dev->rdma_type = dev_info.rdma_type;
868ec72fce4SRam Amrani 	dev->num_hwfns = dev_info.common.num_hwfns;
869ec72fce4SRam Amrani 	dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
870ec72fce4SRam Amrani 
871ec72fce4SRam Amrani 	dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
872ec72fce4SRam Amrani 	if (!dev->num_cnq) {
873b15606f4SKalderon, Michal 		DP_ERR(dev, "Failed. At least one CNQ is required.\n");
874b15606f4SKalderon, Michal 		rc = -ENOMEM;
875ec72fce4SRam Amrani 		goto init_err;
876ec72fce4SRam Amrani 	}
877ec72fce4SRam Amrani 
878cecbcddfSRam Amrani 	dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
879cecbcddfSRam Amrani 
8802e0cbc4dSRam Amrani 	qedr_pci_set_atomic(dev, pdev);
8812e0cbc4dSRam Amrani 
882ec72fce4SRam Amrani 	rc = qedr_alloc_resources(dev);
883ec72fce4SRam Amrani 	if (rc)
884ec72fce4SRam Amrani 		goto init_err;
885ec72fce4SRam Amrani 
886ec72fce4SRam Amrani 	rc = qedr_init_hw(dev);
887ec72fce4SRam Amrani 	if (rc)
888ec72fce4SRam Amrani 		goto alloc_err;
889ec72fce4SRam Amrani 
890ec72fce4SRam Amrani 	rc = qedr_setup_irqs(dev);
891ec72fce4SRam Amrani 	if (rc)
892ec72fce4SRam Amrani 		goto irq_err;
893ec72fce4SRam Amrani 
8942e0cbc4dSRam Amrani 	rc = qedr_register_device(dev);
8952e0cbc4dSRam Amrani 	if (rc) {
8962e0cbc4dSRam Amrani 		DP_ERR(dev, "Unable to allocate register device\n");
897ec72fce4SRam Amrani 		goto reg_err;
8982e0cbc4dSRam Amrani 	}
8992e0cbc4dSRam Amrani 
900f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
901f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
902f449c7a2SRam Amrani 
9032e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
9042e0cbc4dSRam Amrani 	return dev;
9052e0cbc4dSRam Amrani 
906ec72fce4SRam Amrani reg_err:
907ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
908ec72fce4SRam Amrani irq_err:
909ec72fce4SRam Amrani 	qedr_stop_hw(dev);
910ec72fce4SRam Amrani alloc_err:
911ec72fce4SRam Amrani 	qedr_free_resources(dev);
9122e0cbc4dSRam Amrani init_err:
9132e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
9142e0cbc4dSRam Amrani 	DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
9152e0cbc4dSRam Amrani 
9162e0cbc4dSRam Amrani 	return NULL;
9172e0cbc4dSRam Amrani }
9182e0cbc4dSRam Amrani 
9192e0cbc4dSRam Amrani static void qedr_remove(struct qedr_dev *dev)
9202e0cbc4dSRam Amrani {
9212e0cbc4dSRam Amrani 	/* First unregister with stack to stop all the active traffic
9222e0cbc4dSRam Amrani 	 * of the registered clients.
9232e0cbc4dSRam Amrani 	 */
924993d1b52SRam Amrani 	ib_unregister_device(&dev->ibdev);
9252e0cbc4dSRam Amrani 
926ec72fce4SRam Amrani 	qedr_stop_hw(dev);
927ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
928ec72fce4SRam Amrani 	qedr_free_resources(dev);
9292e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
9302e0cbc4dSRam Amrani }
9312e0cbc4dSRam Amrani 
932f449c7a2SRam Amrani static void qedr_close(struct qedr_dev *dev)
9332e0cbc4dSRam Amrani {
934f449c7a2SRam Amrani 	if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
935f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
9362e0cbc4dSRam Amrani }
9372e0cbc4dSRam Amrani 
9382e0cbc4dSRam Amrani static void qedr_shutdown(struct qedr_dev *dev)
9392e0cbc4dSRam Amrani {
9402e0cbc4dSRam Amrani 	qedr_close(dev);
9412e0cbc4dSRam Amrani 	qedr_remove(dev);
9422e0cbc4dSRam Amrani }
9432e0cbc4dSRam Amrani 
944f449c7a2SRam Amrani static void qedr_open(struct qedr_dev *dev)
945f449c7a2SRam Amrani {
946f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
947f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
948f449c7a2SRam Amrani }
949f449c7a2SRam Amrani 
9501d1424c8SRam Amrani static void qedr_mac_address_change(struct qedr_dev *dev)
9511d1424c8SRam Amrani {
9521d1424c8SRam Amrani 	union ib_gid *sgid = &dev->sgid_tbl[0];
9531d1424c8SRam Amrani 	u8 guid[8], mac_addr[6];
9541d1424c8SRam Amrani 	int rc;
9551d1424c8SRam Amrani 
9561d1424c8SRam Amrani 	/* Update SGID */
9571d1424c8SRam Amrani 	ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
9581d1424c8SRam Amrani 	guid[0] = mac_addr[0] ^ 2;
9591d1424c8SRam Amrani 	guid[1] = mac_addr[1];
9601d1424c8SRam Amrani 	guid[2] = mac_addr[2];
9611d1424c8SRam Amrani 	guid[3] = 0xff;
9621d1424c8SRam Amrani 	guid[4] = 0xfe;
9631d1424c8SRam Amrani 	guid[5] = mac_addr[3];
9641d1424c8SRam Amrani 	guid[6] = mac_addr[4];
9651d1424c8SRam Amrani 	guid[7] = mac_addr[5];
9661d1424c8SRam Amrani 	sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
9671d1424c8SRam Amrani 	memcpy(&sgid->raw[8], guid, sizeof(guid));
9681d1424c8SRam Amrani 
9691d1424c8SRam Amrani 	/* Update LL2 */
9700518c12fSMichal Kalderon 	rc = dev->ops->ll2_set_mac_filter(dev->cdev,
9711d1424c8SRam Amrani 					  dev->gsi_ll2_mac_address,
9721d1424c8SRam Amrani 					  dev->ndev->dev_addr);
9731d1424c8SRam Amrani 
9741d1424c8SRam Amrani 	ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
9751d1424c8SRam Amrani 
976f449c7a2SRam Amrani 	qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
9771d1424c8SRam Amrani 
9781d1424c8SRam Amrani 	if (rc)
9791d1424c8SRam Amrani 		DP_ERR(dev, "Error updating mac filter\n");
9801d1424c8SRam Amrani }
9811d1424c8SRam Amrani 
9822e0cbc4dSRam Amrani /* event handling via NIC driver ensures that all the NIC specific
9832e0cbc4dSRam Amrani  * initialization done before RoCE driver notifies
9842e0cbc4dSRam Amrani  * event to stack.
9852e0cbc4dSRam Amrani  */
986bbfcd1e8SMichal Kalderon static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event)
9872e0cbc4dSRam Amrani {
9882e0cbc4dSRam Amrani 	switch (event) {
9892e0cbc4dSRam Amrani 	case QEDE_UP:
990f449c7a2SRam Amrani 		qedr_open(dev);
9912e0cbc4dSRam Amrani 		break;
9922e0cbc4dSRam Amrani 	case QEDE_DOWN:
9932e0cbc4dSRam Amrani 		qedr_close(dev);
9942e0cbc4dSRam Amrani 		break;
9952e0cbc4dSRam Amrani 	case QEDE_CLOSE:
9962e0cbc4dSRam Amrani 		qedr_shutdown(dev);
9972e0cbc4dSRam Amrani 		break;
9982e0cbc4dSRam Amrani 	case QEDE_CHANGE_ADDR:
9991d1424c8SRam Amrani 		qedr_mac_address_change(dev);
10002e0cbc4dSRam Amrani 		break;
10012e0cbc4dSRam Amrani 	default:
10022e0cbc4dSRam Amrani 		pr_err("Event not supported\n");
10032e0cbc4dSRam Amrani 	}
10042e0cbc4dSRam Amrani }
10052e0cbc4dSRam Amrani 
10062e0cbc4dSRam Amrani static struct qedr_driver qedr_drv = {
10072e0cbc4dSRam Amrani 	.name = "qedr_driver",
10082e0cbc4dSRam Amrani 	.add = qedr_add,
10092e0cbc4dSRam Amrani 	.remove = qedr_remove,
10102e0cbc4dSRam Amrani 	.notify = qedr_notify,
10112e0cbc4dSRam Amrani };
10122e0cbc4dSRam Amrani 
10132e0cbc4dSRam Amrani static int __init qedr_init_module(void)
10142e0cbc4dSRam Amrani {
1015bbfcd1e8SMichal Kalderon 	return qede_rdma_register_driver(&qedr_drv);
10162e0cbc4dSRam Amrani }
10172e0cbc4dSRam Amrani 
10182e0cbc4dSRam Amrani static void __exit qedr_exit_module(void)
10192e0cbc4dSRam Amrani {
1020bbfcd1e8SMichal Kalderon 	qede_rdma_unregister_driver(&qedr_drv);
10212e0cbc4dSRam Amrani }
10222e0cbc4dSRam Amrani 
10232e0cbc4dSRam Amrani module_init(qedr_init_module);
10242e0cbc4dSRam Amrani module_exit(qedr_exit_module);
1025