xref: /openbmc/linux/drivers/infiniband/hw/qedr/main.c (revision bd59461e57b4163dbba8aaa131a6c2a61e1bdaab)
12e0cbc4dSRam Amrani /* QLogic qedr NIC Driver
22e0cbc4dSRam Amrani  * Copyright (c) 2015-2016  QLogic Corporation
32e0cbc4dSRam Amrani  *
42e0cbc4dSRam Amrani  * This software is available to you under a choice of one of two
52e0cbc4dSRam Amrani  * licenses.  You may choose to be licensed under the terms of the GNU
62e0cbc4dSRam Amrani  * General Public License (GPL) Version 2, available from the file
72e0cbc4dSRam Amrani  * COPYING in the main directory of this source tree, or the
82e0cbc4dSRam Amrani  * OpenIB.org BSD license below:
92e0cbc4dSRam Amrani  *
102e0cbc4dSRam Amrani  *     Redistribution and use in source and binary forms, with or
112e0cbc4dSRam Amrani  *     without modification, are permitted provided that the following
122e0cbc4dSRam Amrani  *     conditions are met:
132e0cbc4dSRam Amrani  *
142e0cbc4dSRam Amrani  *      - Redistributions of source code must retain the above
152e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
162e0cbc4dSRam Amrani  *        disclaimer.
172e0cbc4dSRam Amrani  *
182e0cbc4dSRam Amrani  *      - Redistributions in binary form must reproduce the above
192e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
202e0cbc4dSRam Amrani  *        disclaimer in the documentation and /or other materials
212e0cbc4dSRam Amrani  *        provided with the distribution.
222e0cbc4dSRam Amrani  *
232e0cbc4dSRam Amrani  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
242e0cbc4dSRam Amrani  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
252e0cbc4dSRam Amrani  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
262e0cbc4dSRam Amrani  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
272e0cbc4dSRam Amrani  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
282e0cbc4dSRam Amrani  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
292e0cbc4dSRam Amrani  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
302e0cbc4dSRam Amrani  * SOFTWARE.
312e0cbc4dSRam Amrani  */
322e0cbc4dSRam Amrani #include <linux/module.h>
332e0cbc4dSRam Amrani #include <rdma/ib_verbs.h>
342e0cbc4dSRam Amrani #include <rdma/ib_addr.h>
35ac1b36e5SRam Amrani #include <rdma/ib_user_verbs.h>
36e6a38c54SKalderon, Michal #include <rdma/iw_cm.h>
37e6a38c54SKalderon, Michal #include <rdma/ib_mad.h>
382e0cbc4dSRam Amrani #include <linux/netdevice.h>
392e0cbc4dSRam Amrani #include <linux/iommu.h>
40461a6946SJoerg Roedel #include <linux/pci.h>
412e0cbc4dSRam Amrani #include <net/addrconf.h>
42de0089e6SKalderon, Michal #include <linux/idr.h>
43b262a06eSMichal Kalderon 
44ec72fce4SRam Amrani #include <linux/qed/qed_chain.h>
45ec72fce4SRam Amrani #include <linux/qed/qed_if.h>
462e0cbc4dSRam Amrani #include "qedr.h"
47ac1b36e5SRam Amrani #include "verbs.h"
48ac1b36e5SRam Amrani #include <rdma/qedr-abi.h>
49de0089e6SKalderon, Michal #include "qedr_iw_cm.h"
502e0cbc4dSRam Amrani 
512e0cbc4dSRam Amrani MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
522e0cbc4dSRam Amrani MODULE_AUTHOR("QLogic Corporation");
532e0cbc4dSRam Amrani MODULE_LICENSE("Dual BSD/GPL");
542e0cbc4dSRam Amrani 
55cecbcddfSRam Amrani #define QEDR_WQ_MULTIPLIER_DFT	(3)
56cecbcddfSRam Amrani 
570089985eSBart Van Assche static void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
582e0cbc4dSRam Amrani 				   enum ib_event_type type)
592e0cbc4dSRam Amrani {
602e0cbc4dSRam Amrani 	struct ib_event ibev;
612e0cbc4dSRam Amrani 
622e0cbc4dSRam Amrani 	ibev.device = &dev->ibdev;
632e0cbc4dSRam Amrani 	ibev.element.port_num = port_num;
642e0cbc4dSRam Amrani 	ibev.event = type;
652e0cbc4dSRam Amrani 
662e0cbc4dSRam Amrani 	ib_dispatch_event(&ibev);
672e0cbc4dSRam Amrani }
682e0cbc4dSRam Amrani 
692e0cbc4dSRam Amrani static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
702e0cbc4dSRam Amrani 					    u8 port_num)
712e0cbc4dSRam Amrani {
722e0cbc4dSRam Amrani 	return IB_LINK_LAYER_ETHERNET;
732e0cbc4dSRam Amrani }
742e0cbc4dSRam Amrani 
759abb0d1bSLeon Romanovsky static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str)
76ec72fce4SRam Amrani {
77ec72fce4SRam Amrani 	struct qedr_dev *qedr = get_qedr_dev(ibdev);
78ec72fce4SRam Amrani 	u32 fw_ver = (u32)qedr->attr.fw_ver;
79ec72fce4SRam Amrani 
809abb0d1bSLeon Romanovsky 	snprintf(str, IB_FW_VERSION_NAME_MAX, "%d. %d. %d. %d",
81ec72fce4SRam Amrani 		 (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
82ec72fce4SRam Amrani 		 (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
83ec72fce4SRam Amrani }
84ec72fce4SRam Amrani 
85993d1b52SRam Amrani static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num)
86993d1b52SRam Amrani {
87993d1b52SRam Amrani 	struct qedr_dev *qdev;
88993d1b52SRam Amrani 
89993d1b52SRam Amrani 	qdev = get_qedr_dev(dev);
90993d1b52SRam Amrani 	dev_hold(qdev->ndev);
91993d1b52SRam Amrani 
92993d1b52SRam Amrani 	/* The HW vendor's device driver must guarantee
93070f2d7eSKirill Tkhai 	 * that this function returns NULL before the net device has finished
94070f2d7eSKirill Tkhai 	 * NETDEV_UNREGISTER state.
95993d1b52SRam Amrani 	 */
96993d1b52SRam Amrani 	return qdev->ndev;
97993d1b52SRam Amrani }
98993d1b52SRam Amrani 
990089985eSBart Van Assche static int qedr_roce_port_immutable(struct ib_device *ibdev, u8 port_num,
100e6a38c54SKalderon, Michal 				    struct ib_port_immutable *immutable)
101e6a38c54SKalderon, Michal {
102e6a38c54SKalderon, Michal 	struct ib_port_attr attr;
103e6a38c54SKalderon, Michal 	int err;
104e6a38c54SKalderon, Michal 
105e6a38c54SKalderon, Michal 	err = qedr_query_port(ibdev, port_num, &attr);
106e6a38c54SKalderon, Michal 	if (err)
107e6a38c54SKalderon, Michal 		return err;
108e6a38c54SKalderon, Michal 
109e6a38c54SKalderon, Michal 	immutable->pkey_tbl_len = attr.pkey_tbl_len;
110e6a38c54SKalderon, Michal 	immutable->gid_tbl_len = attr.gid_tbl_len;
111e6a38c54SKalderon, Michal 	immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE |
112e6a38c54SKalderon, Michal 	    RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
113e6a38c54SKalderon, Michal 	immutable->max_mad_size = IB_MGMT_MAD_SIZE;
114e6a38c54SKalderon, Michal 
115e6a38c54SKalderon, Michal 	return 0;
116e6a38c54SKalderon, Michal }
117e6a38c54SKalderon, Michal 
1180089985eSBart Van Assche static int qedr_iw_port_immutable(struct ib_device *ibdev, u8 port_num,
119e6a38c54SKalderon, Michal 				  struct ib_port_immutable *immutable)
120e6a38c54SKalderon, Michal {
121e6a38c54SKalderon, Michal 	struct ib_port_attr attr;
122e6a38c54SKalderon, Michal 	int err;
123e6a38c54SKalderon, Michal 
124e6a38c54SKalderon, Michal 	err = qedr_query_port(ibdev, port_num, &attr);
125e6a38c54SKalderon, Michal 	if (err)
126e6a38c54SKalderon, Michal 		return err;
127e6a38c54SKalderon, Michal 
128e6a38c54SKalderon, Michal 	immutable->pkey_tbl_len = 1;
129e6a38c54SKalderon, Michal 	immutable->gid_tbl_len = 1;
130e6a38c54SKalderon, Michal 	immutable->core_cap_flags = RDMA_CORE_PORT_IWARP;
131e6a38c54SKalderon, Michal 	immutable->max_mad_size = 0;
132e6a38c54SKalderon, Michal 
133e6a38c54SKalderon, Michal 	return 0;
134e6a38c54SKalderon, Michal }
135e6a38c54SKalderon, Michal 
136508a523fSParav Pandit /* QEDR sysfs interface */
137508a523fSParav Pandit static ssize_t hw_rev_show(struct device *device, struct device_attribute *attr,
138508a523fSParav Pandit 			   char *buf)
139508a523fSParav Pandit {
140508a523fSParav Pandit 	struct qedr_dev *dev = dev_get_drvdata(device);
141508a523fSParav Pandit 
142508a523fSParav Pandit 	return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor);
143508a523fSParav Pandit }
144508a523fSParav Pandit static DEVICE_ATTR_RO(hw_rev);
145508a523fSParav Pandit 
146508a523fSParav Pandit static ssize_t hca_type_show(struct device *device,
147508a523fSParav Pandit 			     struct device_attribute *attr, char *buf)
148508a523fSParav Pandit {
149508a523fSParav Pandit 	return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET");
150508a523fSParav Pandit }
151508a523fSParav Pandit static DEVICE_ATTR_RO(hca_type);
152508a523fSParav Pandit 
153508a523fSParav Pandit static struct attribute *qedr_attributes[] = {
154508a523fSParav Pandit 	&dev_attr_hw_rev.attr,
155508a523fSParav Pandit 	&dev_attr_hca_type.attr,
156508a523fSParav Pandit 	NULL
157508a523fSParav Pandit };
158508a523fSParav Pandit 
159508a523fSParav Pandit static const struct attribute_group qedr_attr_group = {
160508a523fSParav Pandit 	.attrs = qedr_attributes,
161508a523fSParav Pandit };
162508a523fSParav Pandit 
163*bd59461eSKamal Heib static const struct ib_device_ops qedr_iw_dev_ops = {
164*bd59461eSKamal Heib 	.get_port_immutable = qedr_iw_port_immutable,
165*bd59461eSKamal Heib 	.query_gid = qedr_iw_query_gid,
166*bd59461eSKamal Heib };
167*bd59461eSKamal Heib 
1680089985eSBart Van Assche static int qedr_iw_register_device(struct qedr_dev *dev)
169e6a38c54SKalderon, Michal {
170e6a38c54SKalderon, Michal 	dev->ibdev.node_type = RDMA_NODE_RNIC;
171e6a38c54SKalderon, Michal 
172*bd59461eSKamal Heib 	ib_set_device_ops(&dev->ibdev, &qedr_iw_dev_ops);
173e6a38c54SKalderon, Michal 
174e6a38c54SKalderon, Michal 	dev->ibdev.iwcm = kzalloc(sizeof(*dev->ibdev.iwcm), GFP_KERNEL);
175e6a38c54SKalderon, Michal 	if (!dev->ibdev.iwcm)
176e6a38c54SKalderon, Michal 		return -ENOMEM;
177e411e058SKalderon, Michal 
178e411e058SKalderon, Michal 	dev->ibdev.iwcm->connect = qedr_iw_connect;
179e411e058SKalderon, Michal 	dev->ibdev.iwcm->accept = qedr_iw_accept;
180e411e058SKalderon, Michal 	dev->ibdev.iwcm->reject = qedr_iw_reject;
181e411e058SKalderon, Michal 	dev->ibdev.iwcm->create_listen = qedr_iw_create_listen;
182e411e058SKalderon, Michal 	dev->ibdev.iwcm->destroy_listen = qedr_iw_destroy_listen;
183de0089e6SKalderon, Michal 	dev->ibdev.iwcm->add_ref = qedr_iw_qp_add_ref;
184de0089e6SKalderon, Michal 	dev->ibdev.iwcm->rem_ref = qedr_iw_qp_rem_ref;
185de0089e6SKalderon, Michal 	dev->ibdev.iwcm->get_qp = qedr_iw_get_qp;
186e6a38c54SKalderon, Michal 
187e6a38c54SKalderon, Michal 	memcpy(dev->ibdev.iwcm->ifname,
188e6a38c54SKalderon, Michal 	       dev->ndev->name, sizeof(dev->ibdev.iwcm->ifname));
189e6a38c54SKalderon, Michal 
190e6a38c54SKalderon, Michal 	return 0;
191e6a38c54SKalderon, Michal }
192e6a38c54SKalderon, Michal 
193*bd59461eSKamal Heib static const struct ib_device_ops qedr_roce_dev_ops = {
194*bd59461eSKamal Heib 	.get_port_immutable = qedr_roce_port_immutable,
195*bd59461eSKamal Heib };
196*bd59461eSKamal Heib 
1970089985eSBart Van Assche static void qedr_roce_register_device(struct qedr_dev *dev)
198e6a38c54SKalderon, Michal {
199e6a38c54SKalderon, Michal 	dev->ibdev.node_type = RDMA_NODE_IB_CA;
200e6a38c54SKalderon, Michal 
201*bd59461eSKamal Heib 	ib_set_device_ops(&dev->ibdev, &qedr_roce_dev_ops);
202e6a38c54SKalderon, Michal }
203e6a38c54SKalderon, Michal 
204*bd59461eSKamal Heib static const struct ib_device_ops qedr_dev_ops = {
205*bd59461eSKamal Heib 	.alloc_mr = qedr_alloc_mr,
206*bd59461eSKamal Heib 	.alloc_pd = qedr_alloc_pd,
207*bd59461eSKamal Heib 	.alloc_ucontext = qedr_alloc_ucontext,
208*bd59461eSKamal Heib 	.create_ah = qedr_create_ah,
209*bd59461eSKamal Heib 	.create_cq = qedr_create_cq,
210*bd59461eSKamal Heib 	.create_qp = qedr_create_qp,
211*bd59461eSKamal Heib 	.create_srq = qedr_create_srq,
212*bd59461eSKamal Heib 	.dealloc_pd = qedr_dealloc_pd,
213*bd59461eSKamal Heib 	.dealloc_ucontext = qedr_dealloc_ucontext,
214*bd59461eSKamal Heib 	.dereg_mr = qedr_dereg_mr,
215*bd59461eSKamal Heib 	.destroy_ah = qedr_destroy_ah,
216*bd59461eSKamal Heib 	.destroy_cq = qedr_destroy_cq,
217*bd59461eSKamal Heib 	.destroy_qp = qedr_destroy_qp,
218*bd59461eSKamal Heib 	.destroy_srq = qedr_destroy_srq,
219*bd59461eSKamal Heib 	.get_dev_fw_str = qedr_get_dev_fw_str,
220*bd59461eSKamal Heib 	.get_dma_mr = qedr_get_dma_mr,
221*bd59461eSKamal Heib 	.get_link_layer = qedr_link_layer,
222*bd59461eSKamal Heib 	.get_netdev = qedr_get_netdev,
223*bd59461eSKamal Heib 	.map_mr_sg = qedr_map_mr_sg,
224*bd59461eSKamal Heib 	.mmap = qedr_mmap,
225*bd59461eSKamal Heib 	.modify_port = qedr_modify_port,
226*bd59461eSKamal Heib 	.modify_qp = qedr_modify_qp,
227*bd59461eSKamal Heib 	.modify_srq = qedr_modify_srq,
228*bd59461eSKamal Heib 	.poll_cq = qedr_poll_cq,
229*bd59461eSKamal Heib 	.post_recv = qedr_post_recv,
230*bd59461eSKamal Heib 	.post_send = qedr_post_send,
231*bd59461eSKamal Heib 	.post_srq_recv = qedr_post_srq_recv,
232*bd59461eSKamal Heib 	.process_mad = qedr_process_mad,
233*bd59461eSKamal Heib 	.query_device = qedr_query_device,
234*bd59461eSKamal Heib 	.query_pkey = qedr_query_pkey,
235*bd59461eSKamal Heib 	.query_port = qedr_query_port,
236*bd59461eSKamal Heib 	.query_qp = qedr_query_qp,
237*bd59461eSKamal Heib 	.query_srq = qedr_query_srq,
238*bd59461eSKamal Heib 	.reg_user_mr = qedr_reg_user_mr,
239*bd59461eSKamal Heib 	.req_notify_cq = qedr_arm_cq,
240*bd59461eSKamal Heib 	.resize_cq = qedr_resize_cq,
241*bd59461eSKamal Heib };
242*bd59461eSKamal Heib 
2432e0cbc4dSRam Amrani static int qedr_register_device(struct qedr_dev *dev)
2442e0cbc4dSRam Amrani {
245e6a38c54SKalderon, Michal 	int rc;
246e6a38c54SKalderon, Michal 
247993d1b52SRam Amrani 	dev->ibdev.node_guid = dev->attr.node_guid;
2482e0cbc4dSRam Amrani 	memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
2492e0cbc4dSRam Amrani 	dev->ibdev.owner = THIS_MODULE;
250ac1b36e5SRam Amrani 	dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION;
251ac1b36e5SRam Amrani 
252ac1b36e5SRam Amrani 	dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
253ac1b36e5SRam Amrani 				     QEDR_UVERBS(QUERY_DEVICE) |
254a7efd777SRam Amrani 				     QEDR_UVERBS(QUERY_PORT) |
255a7efd777SRam Amrani 				     QEDR_UVERBS(ALLOC_PD) |
256a7efd777SRam Amrani 				     QEDR_UVERBS(DEALLOC_PD) |
257a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_COMP_CHANNEL) |
258a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_CQ) |
259a7efd777SRam Amrani 				     QEDR_UVERBS(RESIZE_CQ) |
260a7efd777SRam Amrani 				     QEDR_UVERBS(DESTROY_CQ) |
261cecbcddfSRam Amrani 				     QEDR_UVERBS(REQ_NOTIFY_CQ) |
262cecbcddfSRam Amrani 				     QEDR_UVERBS(CREATE_QP) |
263cecbcddfSRam Amrani 				     QEDR_UVERBS(MODIFY_QP) |
264cecbcddfSRam Amrani 				     QEDR_UVERBS(QUERY_QP) |
265e0290cceSRam Amrani 				     QEDR_UVERBS(DESTROY_QP) |
26640b173ddSYuval Bason 				     QEDR_UVERBS(CREATE_SRQ) |
26740b173ddSYuval Bason 				     QEDR_UVERBS(DESTROY_SRQ) |
26840b173ddSYuval Bason 				     QEDR_UVERBS(QUERY_SRQ) |
26940b173ddSYuval Bason 				     QEDR_UVERBS(MODIFY_SRQ) |
27040b173ddSYuval Bason 				     QEDR_UVERBS(POST_SRQ_RECV) |
271e0290cceSRam Amrani 				     QEDR_UVERBS(REG_MR) |
272afa0e13bSRam Amrani 				     QEDR_UVERBS(DEREG_MR) |
273afa0e13bSRam Amrani 				     QEDR_UVERBS(POLL_CQ) |
274afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_SEND) |
275afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_RECV);
276ac1b36e5SRam Amrani 
277e6a38c54SKalderon, Michal 	if (IS_IWARP(dev)) {
278e6a38c54SKalderon, Michal 		rc = qedr_iw_register_device(dev);
279e6a38c54SKalderon, Michal 		if (rc)
280e6a38c54SKalderon, Michal 			return rc;
281e6a38c54SKalderon, Michal 	} else {
282e6a38c54SKalderon, Michal 		qedr_roce_register_device(dev);
283e6a38c54SKalderon, Michal 	}
284e6a38c54SKalderon, Michal 
285ac1b36e5SRam Amrani 	dev->ibdev.phys_port_cnt = 1;
286ac1b36e5SRam Amrani 	dev->ibdev.num_comp_vectors = dev->num_cnq;
28769117101SBart Van Assche 	dev->ibdev.dev.parent = &dev->pdev->dev;
2882e0cbc4dSRam Amrani 
289508a523fSParav Pandit 	rdma_set_device_sysfs_group(&dev->ibdev, &qedr_attr_group);
290*bd59461eSKamal Heib 	ib_set_device_ops(&dev->ibdev, &qedr_dev_ops);
291*bd59461eSKamal Heib 
2920ede73bcSMatan Barak 	dev->ibdev.driver_id = RDMA_DRIVER_QEDR;
293e349f858SJason Gunthorpe 	return ib_register_device(&dev->ibdev, "qedr%d", NULL);
2942e0cbc4dSRam Amrani }
2952e0cbc4dSRam Amrani 
296ec72fce4SRam Amrani /* This function allocates fast-path status block memory */
297ec72fce4SRam Amrani static int qedr_alloc_mem_sb(struct qedr_dev *dev,
298ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, u16 sb_id)
299ec72fce4SRam Amrani {
30021dd79e8STomer Tayar 	struct status_block_e4 *sb_virt;
301ec72fce4SRam Amrani 	dma_addr_t sb_phys;
302ec72fce4SRam Amrani 	int rc;
303ec72fce4SRam Amrani 
304ec72fce4SRam Amrani 	sb_virt = dma_alloc_coherent(&dev->pdev->dev,
305ec72fce4SRam Amrani 				     sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
306ec72fce4SRam Amrani 	if (!sb_virt)
307ec72fce4SRam Amrani 		return -ENOMEM;
308ec72fce4SRam Amrani 
309ec72fce4SRam Amrani 	rc = dev->ops->common->sb_init(dev->cdev, sb_info,
310ec72fce4SRam Amrani 				       sb_virt, sb_phys, sb_id,
311ec72fce4SRam Amrani 				       QED_SB_TYPE_CNQ);
312ec72fce4SRam Amrani 	if (rc) {
313ec72fce4SRam Amrani 		pr_err("Status block initialization failed\n");
314ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
315ec72fce4SRam Amrani 				  sb_virt, sb_phys);
316ec72fce4SRam Amrani 		return rc;
317ec72fce4SRam Amrani 	}
318ec72fce4SRam Amrani 
319ec72fce4SRam Amrani 	return 0;
320ec72fce4SRam Amrani }
321ec72fce4SRam Amrani 
322ec72fce4SRam Amrani static void qedr_free_mem_sb(struct qedr_dev *dev,
323ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, int sb_id)
324ec72fce4SRam Amrani {
325ec72fce4SRam Amrani 	if (sb_info->sb_virt) {
326ec72fce4SRam Amrani 		dev->ops->common->sb_release(dev->cdev, sb_info, sb_id);
327ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
328ec72fce4SRam Amrani 				  (void *)sb_info->sb_virt, sb_info->sb_phys);
329ec72fce4SRam Amrani 	}
330ec72fce4SRam Amrani }
331ec72fce4SRam Amrani 
332ec72fce4SRam Amrani static void qedr_free_resources(struct qedr_dev *dev)
333ec72fce4SRam Amrani {
334ec72fce4SRam Amrani 	int i;
335ec72fce4SRam Amrani 
336e411e058SKalderon, Michal 	if (IS_IWARP(dev))
337e411e058SKalderon, Michal 		destroy_workqueue(dev->iwarp_wq);
338e411e058SKalderon, Michal 
339ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
340ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
341ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
342ec72fce4SRam Amrani 	}
343ec72fce4SRam Amrani 
344ec72fce4SRam Amrani 	kfree(dev->cnq_array);
345ec72fce4SRam Amrani 	kfree(dev->sb_array);
346ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
347ec72fce4SRam Amrani }
348ec72fce4SRam Amrani 
349ec72fce4SRam Amrani static int qedr_alloc_resources(struct qedr_dev *dev)
350ec72fce4SRam Amrani {
351ec72fce4SRam Amrani 	struct qedr_cnq *cnq;
352ec72fce4SRam Amrani 	__le16 *cons_pi;
353ec72fce4SRam Amrani 	u16 n_entries;
354ec72fce4SRam Amrani 	int i, rc;
355ec72fce4SRam Amrani 
3566396bb22SKees Cook 	dev->sgid_tbl = kcalloc(QEDR_MAX_SGID, sizeof(union ib_gid),
3576396bb22SKees Cook 				GFP_KERNEL);
358ec72fce4SRam Amrani 	if (!dev->sgid_tbl)
359ec72fce4SRam Amrani 		return -ENOMEM;
360ec72fce4SRam Amrani 
361ec72fce4SRam Amrani 	spin_lock_init(&dev->sgid_lock);
362ec72fce4SRam Amrani 
363de0089e6SKalderon, Michal 	if (IS_IWARP(dev)) {
3641212767eSYuval Bason 		spin_lock_init(&dev->qpidr.idr_lock);
3651212767eSYuval Bason 		idr_init(&dev->qpidr.idr);
366e411e058SKalderon, Michal 		dev->iwarp_wq = create_singlethread_workqueue("qedr_iwarpq");
367de0089e6SKalderon, Michal 	}
368de0089e6SKalderon, Michal 
369ec72fce4SRam Amrani 	/* Allocate Status blocks for CNQ */
370ec72fce4SRam Amrani 	dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
371ec72fce4SRam Amrani 				GFP_KERNEL);
372ec72fce4SRam Amrani 	if (!dev->sb_array) {
373ec72fce4SRam Amrani 		rc = -ENOMEM;
374ec72fce4SRam Amrani 		goto err1;
375ec72fce4SRam Amrani 	}
376ec72fce4SRam Amrani 
377ec72fce4SRam Amrani 	dev->cnq_array = kcalloc(dev->num_cnq,
378ec72fce4SRam Amrani 				 sizeof(*dev->cnq_array), GFP_KERNEL);
379ec72fce4SRam Amrani 	if (!dev->cnq_array) {
380ec72fce4SRam Amrani 		rc = -ENOMEM;
381ec72fce4SRam Amrani 		goto err2;
382ec72fce4SRam Amrani 	}
383ec72fce4SRam Amrani 
384ec72fce4SRam Amrani 	dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
385ec72fce4SRam Amrani 
386ec72fce4SRam Amrani 	/* Allocate CNQ PBLs */
387ec72fce4SRam Amrani 	n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
388ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
389ec72fce4SRam Amrani 		cnq = &dev->cnq_array[i];
390ec72fce4SRam Amrani 
391ec72fce4SRam Amrani 		rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
392ec72fce4SRam Amrani 				       dev->sb_start + i);
393ec72fce4SRam Amrani 		if (rc)
394ec72fce4SRam Amrani 			goto err3;
395ec72fce4SRam Amrani 
396ec72fce4SRam Amrani 		rc = dev->ops->common->chain_alloc(dev->cdev,
397ec72fce4SRam Amrani 						   QED_CHAIN_USE_TO_CONSUME,
398ec72fce4SRam Amrani 						   QED_CHAIN_MODE_PBL,
399ec72fce4SRam Amrani 						   QED_CHAIN_CNT_TYPE_U16,
400ec72fce4SRam Amrani 						   n_entries,
401ec72fce4SRam Amrani 						   sizeof(struct regpair *),
4021a4a6975SMintz, Yuval 						   &cnq->pbl, NULL);
403ec72fce4SRam Amrani 		if (rc)
404ec72fce4SRam Amrani 			goto err4;
405ec72fce4SRam Amrani 
406ec72fce4SRam Amrani 		cnq->dev = dev;
407ec72fce4SRam Amrani 		cnq->sb = &dev->sb_array[i];
408ec72fce4SRam Amrani 		cons_pi = dev->sb_array[i].sb_virt->pi_array;
409ec72fce4SRam Amrani 		cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
410ec72fce4SRam Amrani 		cnq->index = i;
411ec72fce4SRam Amrani 		sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
412ec72fce4SRam Amrani 
413ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
414ec72fce4SRam Amrani 			 i, qed_chain_get_cons_idx(&cnq->pbl));
415ec72fce4SRam Amrani 	}
416ec72fce4SRam Amrani 
417ec72fce4SRam Amrani 	return 0;
418ec72fce4SRam Amrani err4:
419ec72fce4SRam Amrani 	qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
420ec72fce4SRam Amrani err3:
421ec72fce4SRam Amrani 	for (--i; i >= 0; i--) {
422ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
423ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
424ec72fce4SRam Amrani 	}
425ec72fce4SRam Amrani 	kfree(dev->cnq_array);
426ec72fce4SRam Amrani err2:
427ec72fce4SRam Amrani 	kfree(dev->sb_array);
428ec72fce4SRam Amrani err1:
429ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
430ec72fce4SRam Amrani 	return rc;
431ec72fce4SRam Amrani }
432ec72fce4SRam Amrani 
4332e0cbc4dSRam Amrani static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
4342e0cbc4dSRam Amrani {
43520c3ff61SFelix Kuehling 	int rc = pci_enable_atomic_ops_to_root(pdev,
43620c3ff61SFelix Kuehling 					       PCI_EXP_DEVCAP2_ATOMIC_COMP64);
4372e0cbc4dSRam Amrani 
43820c3ff61SFelix Kuehling 	if (rc) {
439f92faabaSAmrani, Ram 		dev->atomic_cap = IB_ATOMIC_NONE;
440f92faabaSAmrani, Ram 		DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
44120c3ff61SFelix Kuehling 	} else {
44220c3ff61SFelix Kuehling 		dev->atomic_cap = IB_ATOMIC_GLOB;
44320c3ff61SFelix Kuehling 		DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
44420c3ff61SFelix Kuehling 	}
4452e0cbc4dSRam Amrani }
4462e0cbc4dSRam Amrani 
447ec72fce4SRam Amrani static const struct qed_rdma_ops *qed_ops;
448ec72fce4SRam Amrani 
449ec72fce4SRam Amrani #define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
450ec72fce4SRam Amrani 
451ec72fce4SRam Amrani static irqreturn_t qedr_irq_handler(int irq, void *handle)
452ec72fce4SRam Amrani {
453ec72fce4SRam Amrani 	u16 hw_comp_cons, sw_comp_cons;
454ec72fce4SRam Amrani 	struct qedr_cnq *cnq = handle;
455a7efd777SRam Amrani 	struct regpair *cq_handle;
456a7efd777SRam Amrani 	struct qedr_cq *cq;
457ec72fce4SRam Amrani 
458ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
459ec72fce4SRam Amrani 
460ec72fce4SRam Amrani 	qed_sb_update_sb_idx(cnq->sb);
461ec72fce4SRam Amrani 
462ec72fce4SRam Amrani 	hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
463ec72fce4SRam Amrani 	sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
464ec72fce4SRam Amrani 
465ec72fce4SRam Amrani 	/* Align protocol-index and chain reads */
466ec72fce4SRam Amrani 	rmb();
467ec72fce4SRam Amrani 
468ec72fce4SRam Amrani 	while (sw_comp_cons != hw_comp_cons) {
469a7efd777SRam Amrani 		cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
470a7efd777SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
471a7efd777SRam Amrani 				cq_handle->lo);
472a7efd777SRam Amrani 
473a7efd777SRam Amrani 		if (cq == NULL) {
474a7efd777SRam Amrani 			DP_ERR(cnq->dev,
475a7efd777SRam Amrani 			       "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
476a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, sw_comp_cons,
477a7efd777SRam Amrani 			       hw_comp_cons);
478a7efd777SRam Amrani 
479a7efd777SRam Amrani 			break;
480a7efd777SRam Amrani 		}
481a7efd777SRam Amrani 
482a7efd777SRam Amrani 		if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
483a7efd777SRam Amrani 			DP_ERR(cnq->dev,
484a7efd777SRam Amrani 			       "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
485a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, cq);
486a7efd777SRam Amrani 			break;
487a7efd777SRam Amrani 		}
488a7efd777SRam Amrani 
489a7efd777SRam Amrani 		cq->arm_flags = 0;
490a7efd777SRam Amrani 
4914dd72636SAmrani, Ram 		if (!cq->destroyed && cq->ibcq.comp_handler)
492a7efd777SRam Amrani 			(*cq->ibcq.comp_handler)
493a7efd777SRam Amrani 				(&cq->ibcq, cq->ibcq.cq_context);
494a7efd777SRam Amrani 
4954dd72636SAmrani, Ram 		/* The CQ's CNQ notification counter is checked before
4964dd72636SAmrani, Ram 		 * destroying the CQ in a busy-wait loop that waits for all of
4974dd72636SAmrani, Ram 		 * the CQ's CNQ interrupts to be processed. It is increased
4984dd72636SAmrani, Ram 		 * here, only after the completion handler, to ensure that the
4994dd72636SAmrani, Ram 		 * the handler is not running when the CQ is destroyed.
5004dd72636SAmrani, Ram 		 */
5014dd72636SAmrani, Ram 		cq->cnq_notif++;
5024dd72636SAmrani, Ram 
503ec72fce4SRam Amrani 		sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
504a7efd777SRam Amrani 
505ec72fce4SRam Amrani 		cnq->n_comp++;
506ec72fce4SRam Amrani 	}
507ec72fce4SRam Amrani 
508ec72fce4SRam Amrani 	qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
509ec72fce4SRam Amrani 				      sw_comp_cons);
510ec72fce4SRam Amrani 
511ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
512ec72fce4SRam Amrani 
513ec72fce4SRam Amrani 	return IRQ_HANDLED;
514ec72fce4SRam Amrani }
515ec72fce4SRam Amrani 
516ec72fce4SRam Amrani static void qedr_sync_free_irqs(struct qedr_dev *dev)
517ec72fce4SRam Amrani {
518ec72fce4SRam Amrani 	u32 vector;
519ec72fce4SRam Amrani 	int i;
520ec72fce4SRam Amrani 
521ec72fce4SRam Amrani 	for (i = 0; i < dev->int_info.used_cnt; i++) {
522ec72fce4SRam Amrani 		if (dev->int_info.msix_cnt) {
523ec72fce4SRam Amrani 			vector = dev->int_info.msix[i * dev->num_hwfns].vector;
524ec72fce4SRam Amrani 			synchronize_irq(vector);
525ec72fce4SRam Amrani 			free_irq(vector, &dev->cnq_array[i]);
526ec72fce4SRam Amrani 		}
527ec72fce4SRam Amrani 	}
528ec72fce4SRam Amrani 
529ec72fce4SRam Amrani 	dev->int_info.used_cnt = 0;
530ec72fce4SRam Amrani }
531ec72fce4SRam Amrani 
532ec72fce4SRam Amrani static int qedr_req_msix_irqs(struct qedr_dev *dev)
533ec72fce4SRam Amrani {
534ec72fce4SRam Amrani 	int i, rc = 0;
535ec72fce4SRam Amrani 
536ec72fce4SRam Amrani 	if (dev->num_cnq > dev->int_info.msix_cnt) {
537ec72fce4SRam Amrani 		DP_ERR(dev,
538ec72fce4SRam Amrani 		       "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
539ec72fce4SRam Amrani 		       dev->num_cnq, dev->int_info.msix_cnt);
540ec72fce4SRam Amrani 		return -EINVAL;
541ec72fce4SRam Amrani 	}
542ec72fce4SRam Amrani 
543ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
544ec72fce4SRam Amrani 		rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector,
545ec72fce4SRam Amrani 				 qedr_irq_handler, 0, dev->cnq_array[i].name,
546ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
547ec72fce4SRam Amrani 		if (rc) {
548ec72fce4SRam Amrani 			DP_ERR(dev, "Request cnq %d irq failed\n", i);
549ec72fce4SRam Amrani 			qedr_sync_free_irqs(dev);
550ec72fce4SRam Amrani 		} else {
551ec72fce4SRam Amrani 			DP_DEBUG(dev, QEDR_MSG_INIT,
552ec72fce4SRam Amrani 				 "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
553ec72fce4SRam Amrani 				 dev->cnq_array[i].name, i,
554ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
555ec72fce4SRam Amrani 			dev->int_info.used_cnt++;
556ec72fce4SRam Amrani 		}
557ec72fce4SRam Amrani 	}
558ec72fce4SRam Amrani 
559ec72fce4SRam Amrani 	return rc;
560ec72fce4SRam Amrani }
561ec72fce4SRam Amrani 
562ec72fce4SRam Amrani static int qedr_setup_irqs(struct qedr_dev *dev)
563ec72fce4SRam Amrani {
564ec72fce4SRam Amrani 	int rc;
565ec72fce4SRam Amrani 
566ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
567ec72fce4SRam Amrani 
568ec72fce4SRam Amrani 	/* Learn Interrupt configuration */
569ec72fce4SRam Amrani 	rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
570ec72fce4SRam Amrani 	if (rc < 0)
571ec72fce4SRam Amrani 		return rc;
572ec72fce4SRam Amrani 
573ec72fce4SRam Amrani 	rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
574ec72fce4SRam Amrani 	if (rc) {
575ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
576ec72fce4SRam Amrani 		return rc;
577ec72fce4SRam Amrani 	}
578ec72fce4SRam Amrani 
579ec72fce4SRam Amrani 	if (dev->int_info.msix_cnt) {
580ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
581ec72fce4SRam Amrani 			 dev->int_info.msix_cnt);
582ec72fce4SRam Amrani 		rc = qedr_req_msix_irqs(dev);
583ec72fce4SRam Amrani 		if (rc)
584ec72fce4SRam Amrani 			return rc;
585ec72fce4SRam Amrani 	}
586ec72fce4SRam Amrani 
587ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
588ec72fce4SRam Amrani 
589ec72fce4SRam Amrani 	return 0;
590ec72fce4SRam Amrani }
591ec72fce4SRam Amrani 
592ec72fce4SRam Amrani static int qedr_set_device_attr(struct qedr_dev *dev)
593ec72fce4SRam Amrani {
594ec72fce4SRam Amrani 	struct qed_rdma_device *qed_attr;
595ec72fce4SRam Amrani 	struct qedr_device_attr *attr;
596ec72fce4SRam Amrani 	u32 page_size;
597ec72fce4SRam Amrani 
598ec72fce4SRam Amrani 	/* Part 1 - query core capabilities */
599ec72fce4SRam Amrani 	qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
600ec72fce4SRam Amrani 
601ec72fce4SRam Amrani 	/* Part 2 - check capabilities */
602ec72fce4SRam Amrani 	page_size = ~dev->attr.page_size_caps + 1;
603ec72fce4SRam Amrani 	if (page_size > PAGE_SIZE) {
604ec72fce4SRam Amrani 		DP_ERR(dev,
605ec72fce4SRam Amrani 		       "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
606ec72fce4SRam Amrani 		       PAGE_SIZE, page_size);
607ec72fce4SRam Amrani 		return -ENODEV;
608ec72fce4SRam Amrani 	}
609ec72fce4SRam Amrani 
610ec72fce4SRam Amrani 	/* Part 3 - copy and update capabilities */
611ec72fce4SRam Amrani 	attr = &dev->attr;
612ec72fce4SRam Amrani 	attr->vendor_id = qed_attr->vendor_id;
613ec72fce4SRam Amrani 	attr->vendor_part_id = qed_attr->vendor_part_id;
614ec72fce4SRam Amrani 	attr->hw_ver = qed_attr->hw_ver;
615ec72fce4SRam Amrani 	attr->fw_ver = qed_attr->fw_ver;
616ec72fce4SRam Amrani 	attr->node_guid = qed_attr->node_guid;
617ec72fce4SRam Amrani 	attr->sys_image_guid = qed_attr->sys_image_guid;
618ec72fce4SRam Amrani 	attr->max_cnq = qed_attr->max_cnq;
619ec72fce4SRam Amrani 	attr->max_sge = qed_attr->max_sge;
620ec72fce4SRam Amrani 	attr->max_inline = qed_attr->max_inline;
621ec72fce4SRam Amrani 	attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
622ec72fce4SRam Amrani 	attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
623ec72fce4SRam Amrani 	attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
624ec72fce4SRam Amrani 	attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
625ec72fce4SRam Amrani 	attr->max_dev_resp_rd_atomic_resc =
626ec72fce4SRam Amrani 	    qed_attr->max_dev_resp_rd_atomic_resc;
627ec72fce4SRam Amrani 	attr->max_cq = qed_attr->max_cq;
628ec72fce4SRam Amrani 	attr->max_qp = qed_attr->max_qp;
629ec72fce4SRam Amrani 	attr->max_mr = qed_attr->max_mr;
630ec72fce4SRam Amrani 	attr->max_mr_size = qed_attr->max_mr_size;
631ec72fce4SRam Amrani 	attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
632ec72fce4SRam Amrani 	attr->max_mw = qed_attr->max_mw;
633ec72fce4SRam Amrani 	attr->max_fmr = qed_attr->max_fmr;
634ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
635ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
636ec72fce4SRam Amrani 	attr->max_pd = qed_attr->max_pd;
637ec72fce4SRam Amrani 	attr->max_ah = qed_attr->max_ah;
638ec72fce4SRam Amrani 	attr->max_pkey = qed_attr->max_pkey;
639ec72fce4SRam Amrani 	attr->max_srq = qed_attr->max_srq;
640ec72fce4SRam Amrani 	attr->max_srq_wr = qed_attr->max_srq_wr;
641ec72fce4SRam Amrani 	attr->dev_caps = qed_attr->dev_caps;
642ec72fce4SRam Amrani 	attr->page_size_caps = qed_attr->page_size_caps;
643ec72fce4SRam Amrani 	attr->dev_ack_delay = qed_attr->dev_ack_delay;
644ec72fce4SRam Amrani 	attr->reserved_lkey = qed_attr->reserved_lkey;
645ec72fce4SRam Amrani 	attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
646ec72fce4SRam Amrani 	attr->max_stats_queues = qed_attr->max_stats_queues;
647ec72fce4SRam Amrani 
648ec72fce4SRam Amrani 	return 0;
649ec72fce4SRam Amrani }
650ec72fce4SRam Amrani 
6510089985eSBart Van Assche static void qedr_unaffiliated_event(void *context, u8 event_code)
652993d1b52SRam Amrani {
653993d1b52SRam Amrani 	pr_err("unaffiliated event not implemented yet\n");
654993d1b52SRam Amrani }
655993d1b52SRam Amrani 
6560089985eSBart Van Assche static void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
657993d1b52SRam Amrani {
658993d1b52SRam Amrani #define EVENT_TYPE_NOT_DEFINED	0
659993d1b52SRam Amrani #define EVENT_TYPE_CQ		1
660993d1b52SRam Amrani #define EVENT_TYPE_QP		2
66140b173ddSYuval Bason #define EVENT_TYPE_SRQ		3
662993d1b52SRam Amrani 	struct qedr_dev *dev = (struct qedr_dev *)context;
663be086e7cSMintz, Yuval 	struct regpair *async_handle = (struct regpair *)fw_handle;
664be086e7cSMintz, Yuval 	u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
665993d1b52SRam Amrani 	u8 event_type = EVENT_TYPE_NOT_DEFINED;
666993d1b52SRam Amrani 	struct ib_event event;
66740b173ddSYuval Bason 	struct ib_srq *ibsrq;
66840b173ddSYuval Bason 	struct qedr_srq *srq;
66940b173ddSYuval Bason 	unsigned long flags;
670993d1b52SRam Amrani 	struct ib_cq *ibcq;
671993d1b52SRam Amrani 	struct ib_qp *ibqp;
672993d1b52SRam Amrani 	struct qedr_cq *cq;
673993d1b52SRam Amrani 	struct qedr_qp *qp;
67440b173ddSYuval Bason 	u16 srq_id;
675993d1b52SRam Amrani 
67640b173ddSYuval Bason 	if (IS_ROCE(dev)) {
677993d1b52SRam Amrani 		switch (e_code) {
678993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
679993d1b52SRam Amrani 			event.event = IB_EVENT_CQ_ERR;
680993d1b52SRam Amrani 			event_type = EVENT_TYPE_CQ;
681993d1b52SRam Amrani 			break;
682993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_SQ_DRAINED:
683993d1b52SRam Amrani 			event.event = IB_EVENT_SQ_DRAINED;
684993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
685993d1b52SRam Amrani 			break;
686993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
687993d1b52SRam Amrani 			event.event = IB_EVENT_QP_FATAL;
688993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
689993d1b52SRam Amrani 			break;
690993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
691993d1b52SRam Amrani 			event.event = IB_EVENT_QP_REQ_ERR;
692993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
693993d1b52SRam Amrani 			break;
694993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
695993d1b52SRam Amrani 			event.event = IB_EVENT_QP_ACCESS_ERR;
696993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
697993d1b52SRam Amrani 			break;
69840b173ddSYuval Bason 		case ROCE_ASYNC_EVENT_SRQ_LIMIT:
69940b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_LIMIT_REACHED;
70040b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
70140b173ddSYuval Bason 			break;
70240b173ddSYuval Bason 		case ROCE_ASYNC_EVENT_SRQ_EMPTY:
70340b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_ERR;
70440b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
70540b173ddSYuval Bason 			break;
70640b173ddSYuval Bason 		default:
70740b173ddSYuval Bason 			DP_ERR(dev, "unsupported event %d on handle=%llx\n",
70840b173ddSYuval Bason 			       e_code, roce_handle64);
70940b173ddSYuval Bason 		}
71040b173ddSYuval Bason 	} else {
71140b173ddSYuval Bason 		switch (e_code) {
71240b173ddSYuval Bason 		case QED_IWARP_EVENT_SRQ_LIMIT:
71340b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_LIMIT_REACHED;
71440b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
71540b173ddSYuval Bason 			break;
71640b173ddSYuval Bason 		case QED_IWARP_EVENT_SRQ_EMPTY:
71740b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_ERR;
71840b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
71940b173ddSYuval Bason 			break;
720993d1b52SRam Amrani 		default:
721993d1b52SRam Amrani 		DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
722993d1b52SRam Amrani 		       roce_handle64);
723993d1b52SRam Amrani 		}
72440b173ddSYuval Bason 	}
725993d1b52SRam Amrani 	switch (event_type) {
726993d1b52SRam Amrani 	case EVENT_TYPE_CQ:
727993d1b52SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
728993d1b52SRam Amrani 		if (cq) {
729993d1b52SRam Amrani 			ibcq = &cq->ibcq;
730993d1b52SRam Amrani 			if (ibcq->event_handler) {
731993d1b52SRam Amrani 				event.device = ibcq->device;
732993d1b52SRam Amrani 				event.element.cq = ibcq;
733993d1b52SRam Amrani 				ibcq->event_handler(&event, ibcq->cq_context);
734993d1b52SRam Amrani 			}
735993d1b52SRam Amrani 		} else {
736993d1b52SRam Amrani 			WARN(1,
737993d1b52SRam Amrani 			     "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
738993d1b52SRam Amrani 			     roce_handle64);
739993d1b52SRam Amrani 		}
740a343e3f8SColin Ian King 		DP_ERR(dev, "CQ event %d on handle %p\n", e_code, cq);
741993d1b52SRam Amrani 		break;
742993d1b52SRam Amrani 	case EVENT_TYPE_QP:
743993d1b52SRam Amrani 		qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
744993d1b52SRam Amrani 		if (qp) {
745993d1b52SRam Amrani 			ibqp = &qp->ibqp;
746993d1b52SRam Amrani 			if (ibqp->event_handler) {
747993d1b52SRam Amrani 				event.device = ibqp->device;
748993d1b52SRam Amrani 				event.element.qp = ibqp;
749993d1b52SRam Amrani 				ibqp->event_handler(&event, ibqp->qp_context);
750993d1b52SRam Amrani 			}
751993d1b52SRam Amrani 		} else {
752993d1b52SRam Amrani 			WARN(1,
753993d1b52SRam Amrani 			     "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
754993d1b52SRam Amrani 			     roce_handle64);
755993d1b52SRam Amrani 		}
756a343e3f8SColin Ian King 		DP_ERR(dev, "QP event %d on handle %p\n", e_code, qp);
757993d1b52SRam Amrani 		break;
75840b173ddSYuval Bason 	case EVENT_TYPE_SRQ:
75940b173ddSYuval Bason 		srq_id = (u16)roce_handle64;
76040b173ddSYuval Bason 		spin_lock_irqsave(&dev->srqidr.idr_lock, flags);
76140b173ddSYuval Bason 		srq = idr_find(&dev->srqidr.idr, srq_id);
76240b173ddSYuval Bason 		if (srq) {
76340b173ddSYuval Bason 			ibsrq = &srq->ibsrq;
76440b173ddSYuval Bason 			if (ibsrq->event_handler) {
76540b173ddSYuval Bason 				event.device = ibsrq->device;
76640b173ddSYuval Bason 				event.element.srq = ibsrq;
76740b173ddSYuval Bason 				ibsrq->event_handler(&event,
76840b173ddSYuval Bason 						     ibsrq->srq_context);
76940b173ddSYuval Bason 			}
77040b173ddSYuval Bason 		} else {
77140b173ddSYuval Bason 			DP_NOTICE(dev,
77240b173ddSYuval Bason 				  "SRQ event with NULL pointer ibsrq. Handle=%llx\n",
77340b173ddSYuval Bason 				  roce_handle64);
77440b173ddSYuval Bason 		}
77540b173ddSYuval Bason 		spin_unlock_irqrestore(&dev->srqidr.idr_lock, flags);
77640b173ddSYuval Bason 		DP_NOTICE(dev, "SRQ event %d on handle %p\n", e_code, srq);
777993d1b52SRam Amrani 	default:
778993d1b52SRam Amrani 		break;
779993d1b52SRam Amrani 	}
780993d1b52SRam Amrani }
781993d1b52SRam Amrani 
782ec72fce4SRam Amrani static int qedr_init_hw(struct qedr_dev *dev)
783ec72fce4SRam Amrani {
784ec72fce4SRam Amrani 	struct qed_rdma_add_user_out_params out_params;
785ec72fce4SRam Amrani 	struct qed_rdma_start_in_params *in_params;
786ec72fce4SRam Amrani 	struct qed_rdma_cnq_params *cur_pbl;
787ec72fce4SRam Amrani 	struct qed_rdma_events events;
788ec72fce4SRam Amrani 	dma_addr_t p_phys_table;
789ec72fce4SRam Amrani 	u32 page_cnt;
790ec72fce4SRam Amrani 	int rc = 0;
791ec72fce4SRam Amrani 	int i;
792ec72fce4SRam Amrani 
793ec72fce4SRam Amrani 	in_params =  kzalloc(sizeof(*in_params), GFP_KERNEL);
794ec72fce4SRam Amrani 	if (!in_params) {
795ec72fce4SRam Amrani 		rc = -ENOMEM;
796ec72fce4SRam Amrani 		goto out;
797ec72fce4SRam Amrani 	}
798ec72fce4SRam Amrani 
799ec72fce4SRam Amrani 	in_params->desired_cnq = dev->num_cnq;
800ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
801ec72fce4SRam Amrani 		cur_pbl = &in_params->cnq_pbl_list[i];
802ec72fce4SRam Amrani 
803ec72fce4SRam Amrani 		page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
804ec72fce4SRam Amrani 		cur_pbl->num_pbl_pages = page_cnt;
805ec72fce4SRam Amrani 
806ec72fce4SRam Amrani 		p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
807ec72fce4SRam Amrani 		cur_pbl->pbl_ptr = (u64)p_phys_table;
808ec72fce4SRam Amrani 	}
809ec72fce4SRam Amrani 
810993d1b52SRam Amrani 	events.affiliated_event = qedr_affiliated_event;
811993d1b52SRam Amrani 	events.unaffiliated_event = qedr_unaffiliated_event;
812ec72fce4SRam Amrani 	events.context = dev;
813ec72fce4SRam Amrani 
814ec72fce4SRam Amrani 	in_params->events = &events;
815ec72fce4SRam Amrani 	in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
816ec72fce4SRam Amrani 	in_params->max_mtu = dev->ndev->mtu;
817e411e058SKalderon, Michal 	dev->iwarp_max_mtu = dev->ndev->mtu;
818ec72fce4SRam Amrani 	ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
819ec72fce4SRam Amrani 
820ec72fce4SRam Amrani 	rc = dev->ops->rdma_init(dev->cdev, in_params);
821ec72fce4SRam Amrani 	if (rc)
822ec72fce4SRam Amrani 		goto out;
823ec72fce4SRam Amrani 
824ec72fce4SRam Amrani 	rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
825ec72fce4SRam Amrani 	if (rc)
826ec72fce4SRam Amrani 		goto out;
827ec72fce4SRam Amrani 
82899847b5cSBart Van Assche 	dev->db_addr = (void __iomem *)(uintptr_t)out_params.dpi_addr;
829ec72fce4SRam Amrani 	dev->db_phys_addr = out_params.dpi_phys_addr;
830ec72fce4SRam Amrani 	dev->db_size = out_params.dpi_size;
831ec72fce4SRam Amrani 	dev->dpi = out_params.dpi;
832ec72fce4SRam Amrani 
833ec72fce4SRam Amrani 	rc = qedr_set_device_attr(dev);
834ec72fce4SRam Amrani out:
835ec72fce4SRam Amrani 	kfree(in_params);
836ec72fce4SRam Amrani 	if (rc)
837ec72fce4SRam Amrani 		DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
838ec72fce4SRam Amrani 
839ec72fce4SRam Amrani 	return rc;
840ec72fce4SRam Amrani }
841ec72fce4SRam Amrani 
8420089985eSBart Van Assche static void qedr_stop_hw(struct qedr_dev *dev)
843ec72fce4SRam Amrani {
844ec72fce4SRam Amrani 	dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
845ec72fce4SRam Amrani 	dev->ops->rdma_stop(dev->rdma_ctx);
846ec72fce4SRam Amrani }
847ec72fce4SRam Amrani 
8482e0cbc4dSRam Amrani static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
8492e0cbc4dSRam Amrani 				 struct net_device *ndev)
8502e0cbc4dSRam Amrani {
851ec72fce4SRam Amrani 	struct qed_dev_rdma_info dev_info;
8522e0cbc4dSRam Amrani 	struct qedr_dev *dev;
853508a523fSParav Pandit 	int rc = 0;
8542e0cbc4dSRam Amrani 
8552e0cbc4dSRam Amrani 	dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev));
8562e0cbc4dSRam Amrani 	if (!dev) {
8572e0cbc4dSRam Amrani 		pr_err("Unable to allocate ib device\n");
8582e0cbc4dSRam Amrani 		return NULL;
8592e0cbc4dSRam Amrani 	}
8602e0cbc4dSRam Amrani 
8612e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
8622e0cbc4dSRam Amrani 
8632e0cbc4dSRam Amrani 	dev->pdev = pdev;
8642e0cbc4dSRam Amrani 	dev->ndev = ndev;
8652e0cbc4dSRam Amrani 	dev->cdev = cdev;
8662e0cbc4dSRam Amrani 
867ec72fce4SRam Amrani 	qed_ops = qed_get_rdma_ops();
868ec72fce4SRam Amrani 	if (!qed_ops) {
869ec72fce4SRam Amrani 		DP_ERR(dev, "Failed to get qed roce operations\n");
870ec72fce4SRam Amrani 		goto init_err;
871ec72fce4SRam Amrani 	}
872ec72fce4SRam Amrani 
873ec72fce4SRam Amrani 	dev->ops = qed_ops;
874ec72fce4SRam Amrani 	rc = qed_ops->fill_dev_info(cdev, &dev_info);
875ec72fce4SRam Amrani 	if (rc)
876ec72fce4SRam Amrani 		goto init_err;
877ec72fce4SRam Amrani 
878ad84dad2SAmrani, Ram 	dev->user_dpm_enabled = dev_info.user_dpm_enabled;
879e538e0acSKalderon, Michal 	dev->rdma_type = dev_info.rdma_type;
880ec72fce4SRam Amrani 	dev->num_hwfns = dev_info.common.num_hwfns;
881ec72fce4SRam Amrani 	dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
882ec72fce4SRam Amrani 
883ec72fce4SRam Amrani 	dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
884ec72fce4SRam Amrani 	if (!dev->num_cnq) {
885b15606f4SKalderon, Michal 		DP_ERR(dev, "Failed. At least one CNQ is required.\n");
886b15606f4SKalderon, Michal 		rc = -ENOMEM;
887ec72fce4SRam Amrani 		goto init_err;
888ec72fce4SRam Amrani 	}
889ec72fce4SRam Amrani 
890cecbcddfSRam Amrani 	dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
891cecbcddfSRam Amrani 
8922e0cbc4dSRam Amrani 	qedr_pci_set_atomic(dev, pdev);
8932e0cbc4dSRam Amrani 
894ec72fce4SRam Amrani 	rc = qedr_alloc_resources(dev);
895ec72fce4SRam Amrani 	if (rc)
896ec72fce4SRam Amrani 		goto init_err;
897ec72fce4SRam Amrani 
898ec72fce4SRam Amrani 	rc = qedr_init_hw(dev);
899ec72fce4SRam Amrani 	if (rc)
900ec72fce4SRam Amrani 		goto alloc_err;
901ec72fce4SRam Amrani 
902ec72fce4SRam Amrani 	rc = qedr_setup_irqs(dev);
903ec72fce4SRam Amrani 	if (rc)
904ec72fce4SRam Amrani 		goto irq_err;
905ec72fce4SRam Amrani 
9062e0cbc4dSRam Amrani 	rc = qedr_register_device(dev);
9072e0cbc4dSRam Amrani 	if (rc) {
9082e0cbc4dSRam Amrani 		DP_ERR(dev, "Unable to allocate register device\n");
909ec72fce4SRam Amrani 		goto reg_err;
9102e0cbc4dSRam Amrani 	}
9112e0cbc4dSRam Amrani 
912f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
913f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
914f449c7a2SRam Amrani 
9152e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
9162e0cbc4dSRam Amrani 	return dev;
9172e0cbc4dSRam Amrani 
918ec72fce4SRam Amrani reg_err:
919ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
920ec72fce4SRam Amrani irq_err:
921ec72fce4SRam Amrani 	qedr_stop_hw(dev);
922ec72fce4SRam Amrani alloc_err:
923ec72fce4SRam Amrani 	qedr_free_resources(dev);
9242e0cbc4dSRam Amrani init_err:
9252e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
9262e0cbc4dSRam Amrani 	DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
9272e0cbc4dSRam Amrani 
9282e0cbc4dSRam Amrani 	return NULL;
9292e0cbc4dSRam Amrani }
9302e0cbc4dSRam Amrani 
9312e0cbc4dSRam Amrani static void qedr_remove(struct qedr_dev *dev)
9322e0cbc4dSRam Amrani {
9332e0cbc4dSRam Amrani 	/* First unregister with stack to stop all the active traffic
9342e0cbc4dSRam Amrani 	 * of the registered clients.
9352e0cbc4dSRam Amrani 	 */
936993d1b52SRam Amrani 	ib_unregister_device(&dev->ibdev);
9372e0cbc4dSRam Amrani 
938ec72fce4SRam Amrani 	qedr_stop_hw(dev);
939ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
940ec72fce4SRam Amrani 	qedr_free_resources(dev);
9412e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
9422e0cbc4dSRam Amrani }
9432e0cbc4dSRam Amrani 
944f449c7a2SRam Amrani static void qedr_close(struct qedr_dev *dev)
9452e0cbc4dSRam Amrani {
946f449c7a2SRam Amrani 	if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
947f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
9482e0cbc4dSRam Amrani }
9492e0cbc4dSRam Amrani 
9502e0cbc4dSRam Amrani static void qedr_shutdown(struct qedr_dev *dev)
9512e0cbc4dSRam Amrani {
9522e0cbc4dSRam Amrani 	qedr_close(dev);
9532e0cbc4dSRam Amrani 	qedr_remove(dev);
9542e0cbc4dSRam Amrani }
9552e0cbc4dSRam Amrani 
956f449c7a2SRam Amrani static void qedr_open(struct qedr_dev *dev)
957f449c7a2SRam Amrani {
958f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
959f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
960f449c7a2SRam Amrani }
961f449c7a2SRam Amrani 
9621d1424c8SRam Amrani static void qedr_mac_address_change(struct qedr_dev *dev)
9631d1424c8SRam Amrani {
9641d1424c8SRam Amrani 	union ib_gid *sgid = &dev->sgid_tbl[0];
9651d1424c8SRam Amrani 	u8 guid[8], mac_addr[6];
9661d1424c8SRam Amrani 	int rc;
9671d1424c8SRam Amrani 
9681d1424c8SRam Amrani 	/* Update SGID */
9691d1424c8SRam Amrani 	ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
9701d1424c8SRam Amrani 	guid[0] = mac_addr[0] ^ 2;
9711d1424c8SRam Amrani 	guid[1] = mac_addr[1];
9721d1424c8SRam Amrani 	guid[2] = mac_addr[2];
9731d1424c8SRam Amrani 	guid[3] = 0xff;
9741d1424c8SRam Amrani 	guid[4] = 0xfe;
9751d1424c8SRam Amrani 	guid[5] = mac_addr[3];
9761d1424c8SRam Amrani 	guid[6] = mac_addr[4];
9771d1424c8SRam Amrani 	guid[7] = mac_addr[5];
9781d1424c8SRam Amrani 	sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
9791d1424c8SRam Amrani 	memcpy(&sgid->raw[8], guid, sizeof(guid));
9801d1424c8SRam Amrani 
9811d1424c8SRam Amrani 	/* Update LL2 */
9820518c12fSMichal Kalderon 	rc = dev->ops->ll2_set_mac_filter(dev->cdev,
9831d1424c8SRam Amrani 					  dev->gsi_ll2_mac_address,
9841d1424c8SRam Amrani 					  dev->ndev->dev_addr);
9851d1424c8SRam Amrani 
9861d1424c8SRam Amrani 	ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
9871d1424c8SRam Amrani 
988f449c7a2SRam Amrani 	qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
9891d1424c8SRam Amrani 
9901d1424c8SRam Amrani 	if (rc)
9911d1424c8SRam Amrani 		DP_ERR(dev, "Error updating mac filter\n");
9921d1424c8SRam Amrani }
9931d1424c8SRam Amrani 
9942e0cbc4dSRam Amrani /* event handling via NIC driver ensures that all the NIC specific
9952e0cbc4dSRam Amrani  * initialization done before RoCE driver notifies
9962e0cbc4dSRam Amrani  * event to stack.
9972e0cbc4dSRam Amrani  */
998bbfcd1e8SMichal Kalderon static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event)
9992e0cbc4dSRam Amrani {
10002e0cbc4dSRam Amrani 	switch (event) {
10012e0cbc4dSRam Amrani 	case QEDE_UP:
1002f449c7a2SRam Amrani 		qedr_open(dev);
10032e0cbc4dSRam Amrani 		break;
10042e0cbc4dSRam Amrani 	case QEDE_DOWN:
10052e0cbc4dSRam Amrani 		qedr_close(dev);
10062e0cbc4dSRam Amrani 		break;
10072e0cbc4dSRam Amrani 	case QEDE_CLOSE:
10082e0cbc4dSRam Amrani 		qedr_shutdown(dev);
10092e0cbc4dSRam Amrani 		break;
10102e0cbc4dSRam Amrani 	case QEDE_CHANGE_ADDR:
10111d1424c8SRam Amrani 		qedr_mac_address_change(dev);
10122e0cbc4dSRam Amrani 		break;
10132e0cbc4dSRam Amrani 	default:
10142e0cbc4dSRam Amrani 		pr_err("Event not supported\n");
10152e0cbc4dSRam Amrani 	}
10162e0cbc4dSRam Amrani }
10172e0cbc4dSRam Amrani 
10182e0cbc4dSRam Amrani static struct qedr_driver qedr_drv = {
10192e0cbc4dSRam Amrani 	.name = "qedr_driver",
10202e0cbc4dSRam Amrani 	.add = qedr_add,
10212e0cbc4dSRam Amrani 	.remove = qedr_remove,
10222e0cbc4dSRam Amrani 	.notify = qedr_notify,
10232e0cbc4dSRam Amrani };
10242e0cbc4dSRam Amrani 
10252e0cbc4dSRam Amrani static int __init qedr_init_module(void)
10262e0cbc4dSRam Amrani {
1027bbfcd1e8SMichal Kalderon 	return qede_rdma_register_driver(&qedr_drv);
10282e0cbc4dSRam Amrani }
10292e0cbc4dSRam Amrani 
10302e0cbc4dSRam Amrani static void __exit qedr_exit_module(void)
10312e0cbc4dSRam Amrani {
1032bbfcd1e8SMichal Kalderon 	qede_rdma_unregister_driver(&qedr_drv);
10332e0cbc4dSRam Amrani }
10342e0cbc4dSRam Amrani 
10352e0cbc4dSRam Amrani module_init(qedr_init_module);
10362e0cbc4dSRam Amrani module_exit(qedr_exit_module);
1037