xref: /openbmc/linux/drivers/infiniband/hw/qedr/main.c (revision b6014f9e5f39e389f0034a6c82b7a6542eb6477e)
12e0cbc4dSRam Amrani /* QLogic qedr NIC Driver
22e0cbc4dSRam Amrani  * Copyright (c) 2015-2016  QLogic Corporation
32e0cbc4dSRam Amrani  *
42e0cbc4dSRam Amrani  * This software is available to you under a choice of one of two
52e0cbc4dSRam Amrani  * licenses.  You may choose to be licensed under the terms of the GNU
62e0cbc4dSRam Amrani  * General Public License (GPL) Version 2, available from the file
72e0cbc4dSRam Amrani  * COPYING in the main directory of this source tree, or the
82e0cbc4dSRam Amrani  * OpenIB.org BSD license below:
92e0cbc4dSRam Amrani  *
102e0cbc4dSRam Amrani  *     Redistribution and use in source and binary forms, with or
112e0cbc4dSRam Amrani  *     without modification, are permitted provided that the following
122e0cbc4dSRam Amrani  *     conditions are met:
132e0cbc4dSRam Amrani  *
142e0cbc4dSRam Amrani  *      - Redistributions of source code must retain the above
152e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
162e0cbc4dSRam Amrani  *        disclaimer.
172e0cbc4dSRam Amrani  *
182e0cbc4dSRam Amrani  *      - Redistributions in binary form must reproduce the above
192e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
202e0cbc4dSRam Amrani  *        disclaimer in the documentation and /or other materials
212e0cbc4dSRam Amrani  *        provided with the distribution.
222e0cbc4dSRam Amrani  *
232e0cbc4dSRam Amrani  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
242e0cbc4dSRam Amrani  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
252e0cbc4dSRam Amrani  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
262e0cbc4dSRam Amrani  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
272e0cbc4dSRam Amrani  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
282e0cbc4dSRam Amrani  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
292e0cbc4dSRam Amrani  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
302e0cbc4dSRam Amrani  * SOFTWARE.
312e0cbc4dSRam Amrani  */
322e0cbc4dSRam Amrani #include <linux/module.h>
332e0cbc4dSRam Amrani #include <rdma/ib_verbs.h>
342e0cbc4dSRam Amrani #include <rdma/ib_addr.h>
35ac1b36e5SRam Amrani #include <rdma/ib_user_verbs.h>
36e6a38c54SKalderon, Michal #include <rdma/iw_cm.h>
37e6a38c54SKalderon, Michal #include <rdma/ib_mad.h>
382e0cbc4dSRam Amrani #include <linux/netdevice.h>
392e0cbc4dSRam Amrani #include <linux/iommu.h>
40461a6946SJoerg Roedel #include <linux/pci.h>
412e0cbc4dSRam Amrani #include <net/addrconf.h>
42de0089e6SKalderon, Michal #include <linux/idr.h>
43b262a06eSMichal Kalderon 
44ec72fce4SRam Amrani #include <linux/qed/qed_chain.h>
45ec72fce4SRam Amrani #include <linux/qed/qed_if.h>
462e0cbc4dSRam Amrani #include "qedr.h"
47ac1b36e5SRam Amrani #include "verbs.h"
48ac1b36e5SRam Amrani #include <rdma/qedr-abi.h>
49de0089e6SKalderon, Michal #include "qedr_iw_cm.h"
502e0cbc4dSRam Amrani 
512e0cbc4dSRam Amrani MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
522e0cbc4dSRam Amrani MODULE_AUTHOR("QLogic Corporation");
532e0cbc4dSRam Amrani MODULE_LICENSE("Dual BSD/GPL");
542e0cbc4dSRam Amrani 
55cecbcddfSRam Amrani #define QEDR_WQ_MULTIPLIER_DFT	(3)
56cecbcddfSRam Amrani 
570089985eSBart Van Assche static void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
582e0cbc4dSRam Amrani 				   enum ib_event_type type)
592e0cbc4dSRam Amrani {
602e0cbc4dSRam Amrani 	struct ib_event ibev;
612e0cbc4dSRam Amrani 
622e0cbc4dSRam Amrani 	ibev.device = &dev->ibdev;
632e0cbc4dSRam Amrani 	ibev.element.port_num = port_num;
642e0cbc4dSRam Amrani 	ibev.event = type;
652e0cbc4dSRam Amrani 
662e0cbc4dSRam Amrani 	ib_dispatch_event(&ibev);
672e0cbc4dSRam Amrani }
682e0cbc4dSRam Amrani 
692e0cbc4dSRam Amrani static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
702e0cbc4dSRam Amrani 					    u8 port_num)
712e0cbc4dSRam Amrani {
722e0cbc4dSRam Amrani 	return IB_LINK_LAYER_ETHERNET;
732e0cbc4dSRam Amrani }
742e0cbc4dSRam Amrani 
759abb0d1bSLeon Romanovsky static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str)
76ec72fce4SRam Amrani {
77ec72fce4SRam Amrani 	struct qedr_dev *qedr = get_qedr_dev(ibdev);
78ec72fce4SRam Amrani 	u32 fw_ver = (u32)qedr->attr.fw_ver;
79ec72fce4SRam Amrani 
809abb0d1bSLeon Romanovsky 	snprintf(str, IB_FW_VERSION_NAME_MAX, "%d. %d. %d. %d",
81ec72fce4SRam Amrani 		 (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
82ec72fce4SRam Amrani 		 (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
83ec72fce4SRam Amrani }
84ec72fce4SRam Amrani 
85993d1b52SRam Amrani static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num)
86993d1b52SRam Amrani {
87993d1b52SRam Amrani 	struct qedr_dev *qdev;
88993d1b52SRam Amrani 
89993d1b52SRam Amrani 	qdev = get_qedr_dev(dev);
90993d1b52SRam Amrani 	dev_hold(qdev->ndev);
91993d1b52SRam Amrani 
92993d1b52SRam Amrani 	/* The HW vendor's device driver must guarantee
93070f2d7eSKirill Tkhai 	 * that this function returns NULL before the net device has finished
94070f2d7eSKirill Tkhai 	 * NETDEV_UNREGISTER state.
95993d1b52SRam Amrani 	 */
96993d1b52SRam Amrani 	return qdev->ndev;
97993d1b52SRam Amrani }
98993d1b52SRam Amrani 
990089985eSBart Van Assche static int qedr_roce_port_immutable(struct ib_device *ibdev, u8 port_num,
100e6a38c54SKalderon, Michal 				    struct ib_port_immutable *immutable)
101e6a38c54SKalderon, Michal {
102e6a38c54SKalderon, Michal 	struct ib_port_attr attr;
103e6a38c54SKalderon, Michal 	int err;
104e6a38c54SKalderon, Michal 
105e6a38c54SKalderon, Michal 	err = qedr_query_port(ibdev, port_num, &attr);
106e6a38c54SKalderon, Michal 	if (err)
107e6a38c54SKalderon, Michal 		return err;
108e6a38c54SKalderon, Michal 
109e6a38c54SKalderon, Michal 	immutable->pkey_tbl_len = attr.pkey_tbl_len;
110e6a38c54SKalderon, Michal 	immutable->gid_tbl_len = attr.gid_tbl_len;
111e6a38c54SKalderon, Michal 	immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE |
112e6a38c54SKalderon, Michal 	    RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
113e6a38c54SKalderon, Michal 	immutable->max_mad_size = IB_MGMT_MAD_SIZE;
114e6a38c54SKalderon, Michal 
115e6a38c54SKalderon, Michal 	return 0;
116e6a38c54SKalderon, Michal }
117e6a38c54SKalderon, Michal 
1180089985eSBart Van Assche static int qedr_iw_port_immutable(struct ib_device *ibdev, u8 port_num,
119e6a38c54SKalderon, Michal 				  struct ib_port_immutable *immutable)
120e6a38c54SKalderon, Michal {
121e6a38c54SKalderon, Michal 	struct ib_port_attr attr;
122e6a38c54SKalderon, Michal 	int err;
123e6a38c54SKalderon, Michal 
124e6a38c54SKalderon, Michal 	err = qedr_query_port(ibdev, port_num, &attr);
125e6a38c54SKalderon, Michal 	if (err)
126e6a38c54SKalderon, Michal 		return err;
127e6a38c54SKalderon, Michal 
128e6a38c54SKalderon, Michal 	immutable->pkey_tbl_len = 1;
129e6a38c54SKalderon, Michal 	immutable->gid_tbl_len = 1;
130e6a38c54SKalderon, Michal 	immutable->core_cap_flags = RDMA_CORE_PORT_IWARP;
131e6a38c54SKalderon, Michal 	immutable->max_mad_size = 0;
132e6a38c54SKalderon, Michal 
133e6a38c54SKalderon, Michal 	return 0;
134e6a38c54SKalderon, Michal }
135e6a38c54SKalderon, Michal 
136508a523fSParav Pandit /* QEDR sysfs interface */
137508a523fSParav Pandit static ssize_t hw_rev_show(struct device *device, struct device_attribute *attr,
138508a523fSParav Pandit 			   char *buf)
139508a523fSParav Pandit {
14054747231SParav Pandit 	struct qedr_dev *dev =
14154747231SParav Pandit 		rdma_device_to_drv_device(device, struct qedr_dev, ibdev);
142508a523fSParav Pandit 
143508a523fSParav Pandit 	return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor);
144508a523fSParav Pandit }
145508a523fSParav Pandit static DEVICE_ATTR_RO(hw_rev);
146508a523fSParav Pandit 
147508a523fSParav Pandit static ssize_t hca_type_show(struct device *device,
148508a523fSParav Pandit 			     struct device_attribute *attr, char *buf)
149508a523fSParav Pandit {
150508a523fSParav Pandit 	return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET");
151508a523fSParav Pandit }
152508a523fSParav Pandit static DEVICE_ATTR_RO(hca_type);
153508a523fSParav Pandit 
154508a523fSParav Pandit static struct attribute *qedr_attributes[] = {
155508a523fSParav Pandit 	&dev_attr_hw_rev.attr,
156508a523fSParav Pandit 	&dev_attr_hca_type.attr,
157508a523fSParav Pandit 	NULL
158508a523fSParav Pandit };
159508a523fSParav Pandit 
160508a523fSParav Pandit static const struct attribute_group qedr_attr_group = {
161508a523fSParav Pandit 	.attrs = qedr_attributes,
162508a523fSParav Pandit };
163508a523fSParav Pandit 
164bd59461eSKamal Heib static const struct ib_device_ops qedr_iw_dev_ops = {
165bd59461eSKamal Heib 	.get_port_immutable = qedr_iw_port_immutable,
166bd59461eSKamal Heib 	.query_gid = qedr_iw_query_gid,
167bd59461eSKamal Heib };
168bd59461eSKamal Heib 
1690089985eSBart Van Assche static int qedr_iw_register_device(struct qedr_dev *dev)
170e6a38c54SKalderon, Michal {
171e6a38c54SKalderon, Michal 	dev->ibdev.node_type = RDMA_NODE_RNIC;
172e6a38c54SKalderon, Michal 
173bd59461eSKamal Heib 	ib_set_device_ops(&dev->ibdev, &qedr_iw_dev_ops);
174e6a38c54SKalderon, Michal 
175e6a38c54SKalderon, Michal 	dev->ibdev.iwcm = kzalloc(sizeof(*dev->ibdev.iwcm), GFP_KERNEL);
176e6a38c54SKalderon, Michal 	if (!dev->ibdev.iwcm)
177e6a38c54SKalderon, Michal 		return -ENOMEM;
178e411e058SKalderon, Michal 
179e411e058SKalderon, Michal 	dev->ibdev.iwcm->connect = qedr_iw_connect;
180e411e058SKalderon, Michal 	dev->ibdev.iwcm->accept = qedr_iw_accept;
181e411e058SKalderon, Michal 	dev->ibdev.iwcm->reject = qedr_iw_reject;
182e411e058SKalderon, Michal 	dev->ibdev.iwcm->create_listen = qedr_iw_create_listen;
183e411e058SKalderon, Michal 	dev->ibdev.iwcm->destroy_listen = qedr_iw_destroy_listen;
184de0089e6SKalderon, Michal 	dev->ibdev.iwcm->add_ref = qedr_iw_qp_add_ref;
185de0089e6SKalderon, Michal 	dev->ibdev.iwcm->rem_ref = qedr_iw_qp_rem_ref;
186de0089e6SKalderon, Michal 	dev->ibdev.iwcm->get_qp = qedr_iw_get_qp;
187e6a38c54SKalderon, Michal 
188e6a38c54SKalderon, Michal 	memcpy(dev->ibdev.iwcm->ifname,
189e6a38c54SKalderon, Michal 	       dev->ndev->name, sizeof(dev->ibdev.iwcm->ifname));
190e6a38c54SKalderon, Michal 
191e6a38c54SKalderon, Michal 	return 0;
192e6a38c54SKalderon, Michal }
193e6a38c54SKalderon, Michal 
194bd59461eSKamal Heib static const struct ib_device_ops qedr_roce_dev_ops = {
195bd59461eSKamal Heib 	.get_port_immutable = qedr_roce_port_immutable,
196bd59461eSKamal Heib };
197bd59461eSKamal Heib 
1980089985eSBart Van Assche static void qedr_roce_register_device(struct qedr_dev *dev)
199e6a38c54SKalderon, Michal {
200e6a38c54SKalderon, Michal 	dev->ibdev.node_type = RDMA_NODE_IB_CA;
201e6a38c54SKalderon, Michal 
202bd59461eSKamal Heib 	ib_set_device_ops(&dev->ibdev, &qedr_roce_dev_ops);
203e6a38c54SKalderon, Michal }
204e6a38c54SKalderon, Michal 
205bd59461eSKamal Heib static const struct ib_device_ops qedr_dev_ops = {
206bd59461eSKamal Heib 	.alloc_mr = qedr_alloc_mr,
207bd59461eSKamal Heib 	.alloc_pd = qedr_alloc_pd,
208bd59461eSKamal Heib 	.alloc_ucontext = qedr_alloc_ucontext,
209bd59461eSKamal Heib 	.create_ah = qedr_create_ah,
210bd59461eSKamal Heib 	.create_cq = qedr_create_cq,
211bd59461eSKamal Heib 	.create_qp = qedr_create_qp,
212bd59461eSKamal Heib 	.create_srq = qedr_create_srq,
213bd59461eSKamal Heib 	.dealloc_pd = qedr_dealloc_pd,
214bd59461eSKamal Heib 	.dealloc_ucontext = qedr_dealloc_ucontext,
215bd59461eSKamal Heib 	.dereg_mr = qedr_dereg_mr,
216bd59461eSKamal Heib 	.destroy_ah = qedr_destroy_ah,
217bd59461eSKamal Heib 	.destroy_cq = qedr_destroy_cq,
218bd59461eSKamal Heib 	.destroy_qp = qedr_destroy_qp,
219bd59461eSKamal Heib 	.destroy_srq = qedr_destroy_srq,
220bd59461eSKamal Heib 	.get_dev_fw_str = qedr_get_dev_fw_str,
221bd59461eSKamal Heib 	.get_dma_mr = qedr_get_dma_mr,
222bd59461eSKamal Heib 	.get_link_layer = qedr_link_layer,
223bd59461eSKamal Heib 	.get_netdev = qedr_get_netdev,
224bd59461eSKamal Heib 	.map_mr_sg = qedr_map_mr_sg,
225bd59461eSKamal Heib 	.mmap = qedr_mmap,
226bd59461eSKamal Heib 	.modify_port = qedr_modify_port,
227bd59461eSKamal Heib 	.modify_qp = qedr_modify_qp,
228bd59461eSKamal Heib 	.modify_srq = qedr_modify_srq,
229bd59461eSKamal Heib 	.poll_cq = qedr_poll_cq,
230bd59461eSKamal Heib 	.post_recv = qedr_post_recv,
231bd59461eSKamal Heib 	.post_send = qedr_post_send,
232bd59461eSKamal Heib 	.post_srq_recv = qedr_post_srq_recv,
233bd59461eSKamal Heib 	.process_mad = qedr_process_mad,
234bd59461eSKamal Heib 	.query_device = qedr_query_device,
235bd59461eSKamal Heib 	.query_pkey = qedr_query_pkey,
236bd59461eSKamal Heib 	.query_port = qedr_query_port,
237bd59461eSKamal Heib 	.query_qp = qedr_query_qp,
238bd59461eSKamal Heib 	.query_srq = qedr_query_srq,
239bd59461eSKamal Heib 	.reg_user_mr = qedr_reg_user_mr,
240bd59461eSKamal Heib 	.req_notify_cq = qedr_arm_cq,
241bd59461eSKamal Heib 	.resize_cq = qedr_resize_cq,
24221a428a0SLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_pd, qedr_pd, ibpd),
243a2a074efSLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_ucontext, qedr_ucontext, ibucontext),
244bd59461eSKamal Heib };
245bd59461eSKamal Heib 
2462e0cbc4dSRam Amrani static int qedr_register_device(struct qedr_dev *dev)
2472e0cbc4dSRam Amrani {
248e6a38c54SKalderon, Michal 	int rc;
249e6a38c54SKalderon, Michal 
250993d1b52SRam Amrani 	dev->ibdev.node_guid = dev->attr.node_guid;
2512e0cbc4dSRam Amrani 	memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
2522e0cbc4dSRam Amrani 	dev->ibdev.owner = THIS_MODULE;
253ac1b36e5SRam Amrani 	dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION;
254ac1b36e5SRam Amrani 
255ac1b36e5SRam Amrani 	dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
256ac1b36e5SRam Amrani 				     QEDR_UVERBS(QUERY_DEVICE) |
257a7efd777SRam Amrani 				     QEDR_UVERBS(QUERY_PORT) |
258a7efd777SRam Amrani 				     QEDR_UVERBS(ALLOC_PD) |
259a7efd777SRam Amrani 				     QEDR_UVERBS(DEALLOC_PD) |
260a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_COMP_CHANNEL) |
261a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_CQ) |
262a7efd777SRam Amrani 				     QEDR_UVERBS(RESIZE_CQ) |
263a7efd777SRam Amrani 				     QEDR_UVERBS(DESTROY_CQ) |
264cecbcddfSRam Amrani 				     QEDR_UVERBS(REQ_NOTIFY_CQ) |
265cecbcddfSRam Amrani 				     QEDR_UVERBS(CREATE_QP) |
266cecbcddfSRam Amrani 				     QEDR_UVERBS(MODIFY_QP) |
267cecbcddfSRam Amrani 				     QEDR_UVERBS(QUERY_QP) |
268e0290cceSRam Amrani 				     QEDR_UVERBS(DESTROY_QP) |
26940b173ddSYuval Bason 				     QEDR_UVERBS(CREATE_SRQ) |
27040b173ddSYuval Bason 				     QEDR_UVERBS(DESTROY_SRQ) |
27140b173ddSYuval Bason 				     QEDR_UVERBS(QUERY_SRQ) |
27240b173ddSYuval Bason 				     QEDR_UVERBS(MODIFY_SRQ) |
27340b173ddSYuval Bason 				     QEDR_UVERBS(POST_SRQ_RECV) |
274e0290cceSRam Amrani 				     QEDR_UVERBS(REG_MR) |
275afa0e13bSRam Amrani 				     QEDR_UVERBS(DEREG_MR) |
276afa0e13bSRam Amrani 				     QEDR_UVERBS(POLL_CQ) |
277afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_SEND) |
278afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_RECV);
279ac1b36e5SRam Amrani 
280e6a38c54SKalderon, Michal 	if (IS_IWARP(dev)) {
281e6a38c54SKalderon, Michal 		rc = qedr_iw_register_device(dev);
282e6a38c54SKalderon, Michal 		if (rc)
283e6a38c54SKalderon, Michal 			return rc;
284e6a38c54SKalderon, Michal 	} else {
285e6a38c54SKalderon, Michal 		qedr_roce_register_device(dev);
286e6a38c54SKalderon, Michal 	}
287e6a38c54SKalderon, Michal 
288ac1b36e5SRam Amrani 	dev->ibdev.phys_port_cnt = 1;
289ac1b36e5SRam Amrani 	dev->ibdev.num_comp_vectors = dev->num_cnq;
29069117101SBart Van Assche 	dev->ibdev.dev.parent = &dev->pdev->dev;
2912e0cbc4dSRam Amrani 
292508a523fSParav Pandit 	rdma_set_device_sysfs_group(&dev->ibdev, &qedr_attr_group);
293bd59461eSKamal Heib 	ib_set_device_ops(&dev->ibdev, &qedr_dev_ops);
294bd59461eSKamal Heib 
2950ede73bcSMatan Barak 	dev->ibdev.driver_id = RDMA_DRIVER_QEDR;
296ea4baf7fSParav Pandit 	return ib_register_device(&dev->ibdev, "qedr%d");
2972e0cbc4dSRam Amrani }
2982e0cbc4dSRam Amrani 
299ec72fce4SRam Amrani /* This function allocates fast-path status block memory */
300ec72fce4SRam Amrani static int qedr_alloc_mem_sb(struct qedr_dev *dev,
301ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, u16 sb_id)
302ec72fce4SRam Amrani {
30321dd79e8STomer Tayar 	struct status_block_e4 *sb_virt;
304ec72fce4SRam Amrani 	dma_addr_t sb_phys;
305ec72fce4SRam Amrani 	int rc;
306ec72fce4SRam Amrani 
307ec72fce4SRam Amrani 	sb_virt = dma_alloc_coherent(&dev->pdev->dev,
308ec72fce4SRam Amrani 				     sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
309ec72fce4SRam Amrani 	if (!sb_virt)
310ec72fce4SRam Amrani 		return -ENOMEM;
311ec72fce4SRam Amrani 
312ec72fce4SRam Amrani 	rc = dev->ops->common->sb_init(dev->cdev, sb_info,
313ec72fce4SRam Amrani 				       sb_virt, sb_phys, sb_id,
314ec72fce4SRam Amrani 				       QED_SB_TYPE_CNQ);
315ec72fce4SRam Amrani 	if (rc) {
316ec72fce4SRam Amrani 		pr_err("Status block initialization failed\n");
317ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
318ec72fce4SRam Amrani 				  sb_virt, sb_phys);
319ec72fce4SRam Amrani 		return rc;
320ec72fce4SRam Amrani 	}
321ec72fce4SRam Amrani 
322ec72fce4SRam Amrani 	return 0;
323ec72fce4SRam Amrani }
324ec72fce4SRam Amrani 
325ec72fce4SRam Amrani static void qedr_free_mem_sb(struct qedr_dev *dev,
326ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, int sb_id)
327ec72fce4SRam Amrani {
328ec72fce4SRam Amrani 	if (sb_info->sb_virt) {
329ec72fce4SRam Amrani 		dev->ops->common->sb_release(dev->cdev, sb_info, sb_id);
330ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
331ec72fce4SRam Amrani 				  (void *)sb_info->sb_virt, sb_info->sb_phys);
332ec72fce4SRam Amrani 	}
333ec72fce4SRam Amrani }
334ec72fce4SRam Amrani 
335ec72fce4SRam Amrani static void qedr_free_resources(struct qedr_dev *dev)
336ec72fce4SRam Amrani {
337ec72fce4SRam Amrani 	int i;
338ec72fce4SRam Amrani 
339e411e058SKalderon, Michal 	if (IS_IWARP(dev))
340e411e058SKalderon, Michal 		destroy_workqueue(dev->iwarp_wq);
341e411e058SKalderon, Michal 
342ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
343ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
344ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
345ec72fce4SRam Amrani 	}
346ec72fce4SRam Amrani 
347ec72fce4SRam Amrani 	kfree(dev->cnq_array);
348ec72fce4SRam Amrani 	kfree(dev->sb_array);
349ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
350ec72fce4SRam Amrani }
351ec72fce4SRam Amrani 
352ec72fce4SRam Amrani static int qedr_alloc_resources(struct qedr_dev *dev)
353ec72fce4SRam Amrani {
354ec72fce4SRam Amrani 	struct qedr_cnq *cnq;
355ec72fce4SRam Amrani 	__le16 *cons_pi;
356ec72fce4SRam Amrani 	u16 n_entries;
357ec72fce4SRam Amrani 	int i, rc;
358ec72fce4SRam Amrani 
3596396bb22SKees Cook 	dev->sgid_tbl = kcalloc(QEDR_MAX_SGID, sizeof(union ib_gid),
3606396bb22SKees Cook 				GFP_KERNEL);
361ec72fce4SRam Amrani 	if (!dev->sgid_tbl)
362ec72fce4SRam Amrani 		return -ENOMEM;
363ec72fce4SRam Amrani 
364ec72fce4SRam Amrani 	spin_lock_init(&dev->sgid_lock);
365ec72fce4SRam Amrani 
366de0089e6SKalderon, Michal 	if (IS_IWARP(dev)) {
367*b6014f9eSMatthew Wilcox 		xa_init_flags(&dev->qps, XA_FLAGS_LOCK_IRQ);
368e411e058SKalderon, Michal 		dev->iwarp_wq = create_singlethread_workqueue("qedr_iwarpq");
369de0089e6SKalderon, Michal 	}
370de0089e6SKalderon, Michal 
371ec72fce4SRam Amrani 	/* Allocate Status blocks for CNQ */
372ec72fce4SRam Amrani 	dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
373ec72fce4SRam Amrani 				GFP_KERNEL);
374ec72fce4SRam Amrani 	if (!dev->sb_array) {
375ec72fce4SRam Amrani 		rc = -ENOMEM;
376ec72fce4SRam Amrani 		goto err1;
377ec72fce4SRam Amrani 	}
378ec72fce4SRam Amrani 
379ec72fce4SRam Amrani 	dev->cnq_array = kcalloc(dev->num_cnq,
380ec72fce4SRam Amrani 				 sizeof(*dev->cnq_array), GFP_KERNEL);
381ec72fce4SRam Amrani 	if (!dev->cnq_array) {
382ec72fce4SRam Amrani 		rc = -ENOMEM;
383ec72fce4SRam Amrani 		goto err2;
384ec72fce4SRam Amrani 	}
385ec72fce4SRam Amrani 
386ec72fce4SRam Amrani 	dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
387ec72fce4SRam Amrani 
388ec72fce4SRam Amrani 	/* Allocate CNQ PBLs */
389ec72fce4SRam Amrani 	n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
390ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
391ec72fce4SRam Amrani 		cnq = &dev->cnq_array[i];
392ec72fce4SRam Amrani 
393ec72fce4SRam Amrani 		rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
394ec72fce4SRam Amrani 				       dev->sb_start + i);
395ec72fce4SRam Amrani 		if (rc)
396ec72fce4SRam Amrani 			goto err3;
397ec72fce4SRam Amrani 
398ec72fce4SRam Amrani 		rc = dev->ops->common->chain_alloc(dev->cdev,
399ec72fce4SRam Amrani 						   QED_CHAIN_USE_TO_CONSUME,
400ec72fce4SRam Amrani 						   QED_CHAIN_MODE_PBL,
401ec72fce4SRam Amrani 						   QED_CHAIN_CNT_TYPE_U16,
402ec72fce4SRam Amrani 						   n_entries,
403ec72fce4SRam Amrani 						   sizeof(struct regpair *),
4041a4a6975SMintz, Yuval 						   &cnq->pbl, NULL);
405ec72fce4SRam Amrani 		if (rc)
406ec72fce4SRam Amrani 			goto err4;
407ec72fce4SRam Amrani 
408ec72fce4SRam Amrani 		cnq->dev = dev;
409ec72fce4SRam Amrani 		cnq->sb = &dev->sb_array[i];
410ec72fce4SRam Amrani 		cons_pi = dev->sb_array[i].sb_virt->pi_array;
411ec72fce4SRam Amrani 		cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
412ec72fce4SRam Amrani 		cnq->index = i;
413ec72fce4SRam Amrani 		sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
414ec72fce4SRam Amrani 
415ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
416ec72fce4SRam Amrani 			 i, qed_chain_get_cons_idx(&cnq->pbl));
417ec72fce4SRam Amrani 	}
418ec72fce4SRam Amrani 
419ec72fce4SRam Amrani 	return 0;
420ec72fce4SRam Amrani err4:
421ec72fce4SRam Amrani 	qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
422ec72fce4SRam Amrani err3:
423ec72fce4SRam Amrani 	for (--i; i >= 0; i--) {
424ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
425ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
426ec72fce4SRam Amrani 	}
427ec72fce4SRam Amrani 	kfree(dev->cnq_array);
428ec72fce4SRam Amrani err2:
429ec72fce4SRam Amrani 	kfree(dev->sb_array);
430ec72fce4SRam Amrani err1:
431ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
432ec72fce4SRam Amrani 	return rc;
433ec72fce4SRam Amrani }
434ec72fce4SRam Amrani 
4352e0cbc4dSRam Amrani static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
4362e0cbc4dSRam Amrani {
43720c3ff61SFelix Kuehling 	int rc = pci_enable_atomic_ops_to_root(pdev,
43820c3ff61SFelix Kuehling 					       PCI_EXP_DEVCAP2_ATOMIC_COMP64);
4392e0cbc4dSRam Amrani 
44020c3ff61SFelix Kuehling 	if (rc) {
441f92faabaSAmrani, Ram 		dev->atomic_cap = IB_ATOMIC_NONE;
442f92faabaSAmrani, Ram 		DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
44320c3ff61SFelix Kuehling 	} else {
44420c3ff61SFelix Kuehling 		dev->atomic_cap = IB_ATOMIC_GLOB;
44520c3ff61SFelix Kuehling 		DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
44620c3ff61SFelix Kuehling 	}
4472e0cbc4dSRam Amrani }
4482e0cbc4dSRam Amrani 
449ec72fce4SRam Amrani static const struct qed_rdma_ops *qed_ops;
450ec72fce4SRam Amrani 
451ec72fce4SRam Amrani #define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
452ec72fce4SRam Amrani 
453ec72fce4SRam Amrani static irqreturn_t qedr_irq_handler(int irq, void *handle)
454ec72fce4SRam Amrani {
455ec72fce4SRam Amrani 	u16 hw_comp_cons, sw_comp_cons;
456ec72fce4SRam Amrani 	struct qedr_cnq *cnq = handle;
457a7efd777SRam Amrani 	struct regpair *cq_handle;
458a7efd777SRam Amrani 	struct qedr_cq *cq;
459ec72fce4SRam Amrani 
460ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
461ec72fce4SRam Amrani 
462ec72fce4SRam Amrani 	qed_sb_update_sb_idx(cnq->sb);
463ec72fce4SRam Amrani 
464ec72fce4SRam Amrani 	hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
465ec72fce4SRam Amrani 	sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
466ec72fce4SRam Amrani 
467ec72fce4SRam Amrani 	/* Align protocol-index and chain reads */
468ec72fce4SRam Amrani 	rmb();
469ec72fce4SRam Amrani 
470ec72fce4SRam Amrani 	while (sw_comp_cons != hw_comp_cons) {
471a7efd777SRam Amrani 		cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
472a7efd777SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
473a7efd777SRam Amrani 				cq_handle->lo);
474a7efd777SRam Amrani 
475a7efd777SRam Amrani 		if (cq == NULL) {
476a7efd777SRam Amrani 			DP_ERR(cnq->dev,
477a7efd777SRam Amrani 			       "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
478a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, sw_comp_cons,
479a7efd777SRam Amrani 			       hw_comp_cons);
480a7efd777SRam Amrani 
481a7efd777SRam Amrani 			break;
482a7efd777SRam Amrani 		}
483a7efd777SRam Amrani 
484a7efd777SRam Amrani 		if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
485a7efd777SRam Amrani 			DP_ERR(cnq->dev,
486a7efd777SRam Amrani 			       "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
487a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, cq);
488a7efd777SRam Amrani 			break;
489a7efd777SRam Amrani 		}
490a7efd777SRam Amrani 
491a7efd777SRam Amrani 		cq->arm_flags = 0;
492a7efd777SRam Amrani 
4934dd72636SAmrani, Ram 		if (!cq->destroyed && cq->ibcq.comp_handler)
494a7efd777SRam Amrani 			(*cq->ibcq.comp_handler)
495a7efd777SRam Amrani 				(&cq->ibcq, cq->ibcq.cq_context);
496a7efd777SRam Amrani 
4974dd72636SAmrani, Ram 		/* The CQ's CNQ notification counter is checked before
4984dd72636SAmrani, Ram 		 * destroying the CQ in a busy-wait loop that waits for all of
4994dd72636SAmrani, Ram 		 * the CQ's CNQ interrupts to be processed. It is increased
5004dd72636SAmrani, Ram 		 * here, only after the completion handler, to ensure that the
5014dd72636SAmrani, Ram 		 * the handler is not running when the CQ is destroyed.
5024dd72636SAmrani, Ram 		 */
5034dd72636SAmrani, Ram 		cq->cnq_notif++;
5044dd72636SAmrani, Ram 
505ec72fce4SRam Amrani 		sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
506a7efd777SRam Amrani 
507ec72fce4SRam Amrani 		cnq->n_comp++;
508ec72fce4SRam Amrani 	}
509ec72fce4SRam Amrani 
510ec72fce4SRam Amrani 	qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
511ec72fce4SRam Amrani 				      sw_comp_cons);
512ec72fce4SRam Amrani 
513ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
514ec72fce4SRam Amrani 
515ec72fce4SRam Amrani 	return IRQ_HANDLED;
516ec72fce4SRam Amrani }
517ec72fce4SRam Amrani 
518ec72fce4SRam Amrani static void qedr_sync_free_irqs(struct qedr_dev *dev)
519ec72fce4SRam Amrani {
520ec72fce4SRam Amrani 	u32 vector;
521ec72fce4SRam Amrani 	int i;
522ec72fce4SRam Amrani 
523ec72fce4SRam Amrani 	for (i = 0; i < dev->int_info.used_cnt; i++) {
524ec72fce4SRam Amrani 		if (dev->int_info.msix_cnt) {
525ec72fce4SRam Amrani 			vector = dev->int_info.msix[i * dev->num_hwfns].vector;
526ec72fce4SRam Amrani 			synchronize_irq(vector);
527ec72fce4SRam Amrani 			free_irq(vector, &dev->cnq_array[i]);
528ec72fce4SRam Amrani 		}
529ec72fce4SRam Amrani 	}
530ec72fce4SRam Amrani 
531ec72fce4SRam Amrani 	dev->int_info.used_cnt = 0;
532ec72fce4SRam Amrani }
533ec72fce4SRam Amrani 
534ec72fce4SRam Amrani static int qedr_req_msix_irqs(struct qedr_dev *dev)
535ec72fce4SRam Amrani {
536ec72fce4SRam Amrani 	int i, rc = 0;
537ec72fce4SRam Amrani 
538ec72fce4SRam Amrani 	if (dev->num_cnq > dev->int_info.msix_cnt) {
539ec72fce4SRam Amrani 		DP_ERR(dev,
540ec72fce4SRam Amrani 		       "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
541ec72fce4SRam Amrani 		       dev->num_cnq, dev->int_info.msix_cnt);
542ec72fce4SRam Amrani 		return -EINVAL;
543ec72fce4SRam Amrani 	}
544ec72fce4SRam Amrani 
545ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
546ec72fce4SRam Amrani 		rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector,
547ec72fce4SRam Amrani 				 qedr_irq_handler, 0, dev->cnq_array[i].name,
548ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
549ec72fce4SRam Amrani 		if (rc) {
550ec72fce4SRam Amrani 			DP_ERR(dev, "Request cnq %d irq failed\n", i);
551ec72fce4SRam Amrani 			qedr_sync_free_irqs(dev);
552ec72fce4SRam Amrani 		} else {
553ec72fce4SRam Amrani 			DP_DEBUG(dev, QEDR_MSG_INIT,
554ec72fce4SRam Amrani 				 "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
555ec72fce4SRam Amrani 				 dev->cnq_array[i].name, i,
556ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
557ec72fce4SRam Amrani 			dev->int_info.used_cnt++;
558ec72fce4SRam Amrani 		}
559ec72fce4SRam Amrani 	}
560ec72fce4SRam Amrani 
561ec72fce4SRam Amrani 	return rc;
562ec72fce4SRam Amrani }
563ec72fce4SRam Amrani 
564ec72fce4SRam Amrani static int qedr_setup_irqs(struct qedr_dev *dev)
565ec72fce4SRam Amrani {
566ec72fce4SRam Amrani 	int rc;
567ec72fce4SRam Amrani 
568ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
569ec72fce4SRam Amrani 
570ec72fce4SRam Amrani 	/* Learn Interrupt configuration */
571ec72fce4SRam Amrani 	rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
572ec72fce4SRam Amrani 	if (rc < 0)
573ec72fce4SRam Amrani 		return rc;
574ec72fce4SRam Amrani 
575ec72fce4SRam Amrani 	rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
576ec72fce4SRam Amrani 	if (rc) {
577ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
578ec72fce4SRam Amrani 		return rc;
579ec72fce4SRam Amrani 	}
580ec72fce4SRam Amrani 
581ec72fce4SRam Amrani 	if (dev->int_info.msix_cnt) {
582ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
583ec72fce4SRam Amrani 			 dev->int_info.msix_cnt);
584ec72fce4SRam Amrani 		rc = qedr_req_msix_irqs(dev);
585ec72fce4SRam Amrani 		if (rc)
586ec72fce4SRam Amrani 			return rc;
587ec72fce4SRam Amrani 	}
588ec72fce4SRam Amrani 
589ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
590ec72fce4SRam Amrani 
591ec72fce4SRam Amrani 	return 0;
592ec72fce4SRam Amrani }
593ec72fce4SRam Amrani 
594ec72fce4SRam Amrani static int qedr_set_device_attr(struct qedr_dev *dev)
595ec72fce4SRam Amrani {
596ec72fce4SRam Amrani 	struct qed_rdma_device *qed_attr;
597ec72fce4SRam Amrani 	struct qedr_device_attr *attr;
598ec72fce4SRam Amrani 	u32 page_size;
599ec72fce4SRam Amrani 
600ec72fce4SRam Amrani 	/* Part 1 - query core capabilities */
601ec72fce4SRam Amrani 	qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
602ec72fce4SRam Amrani 
603ec72fce4SRam Amrani 	/* Part 2 - check capabilities */
604ec72fce4SRam Amrani 	page_size = ~dev->attr.page_size_caps + 1;
605ec72fce4SRam Amrani 	if (page_size > PAGE_SIZE) {
606ec72fce4SRam Amrani 		DP_ERR(dev,
607ec72fce4SRam Amrani 		       "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
608ec72fce4SRam Amrani 		       PAGE_SIZE, page_size);
609ec72fce4SRam Amrani 		return -ENODEV;
610ec72fce4SRam Amrani 	}
611ec72fce4SRam Amrani 
612ec72fce4SRam Amrani 	/* Part 3 - copy and update capabilities */
613ec72fce4SRam Amrani 	attr = &dev->attr;
614ec72fce4SRam Amrani 	attr->vendor_id = qed_attr->vendor_id;
615ec72fce4SRam Amrani 	attr->vendor_part_id = qed_attr->vendor_part_id;
616ec72fce4SRam Amrani 	attr->hw_ver = qed_attr->hw_ver;
617ec72fce4SRam Amrani 	attr->fw_ver = qed_attr->fw_ver;
618ec72fce4SRam Amrani 	attr->node_guid = qed_attr->node_guid;
619ec72fce4SRam Amrani 	attr->sys_image_guid = qed_attr->sys_image_guid;
620ec72fce4SRam Amrani 	attr->max_cnq = qed_attr->max_cnq;
621ec72fce4SRam Amrani 	attr->max_sge = qed_attr->max_sge;
622ec72fce4SRam Amrani 	attr->max_inline = qed_attr->max_inline;
623ec72fce4SRam Amrani 	attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
624ec72fce4SRam Amrani 	attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
625ec72fce4SRam Amrani 	attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
626ec72fce4SRam Amrani 	attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
627ec72fce4SRam Amrani 	attr->max_dev_resp_rd_atomic_resc =
628ec72fce4SRam Amrani 	    qed_attr->max_dev_resp_rd_atomic_resc;
629ec72fce4SRam Amrani 	attr->max_cq = qed_attr->max_cq;
630ec72fce4SRam Amrani 	attr->max_qp = qed_attr->max_qp;
631ec72fce4SRam Amrani 	attr->max_mr = qed_attr->max_mr;
632ec72fce4SRam Amrani 	attr->max_mr_size = qed_attr->max_mr_size;
633ec72fce4SRam Amrani 	attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
634ec72fce4SRam Amrani 	attr->max_mw = qed_attr->max_mw;
635ec72fce4SRam Amrani 	attr->max_fmr = qed_attr->max_fmr;
636ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
637ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
638ec72fce4SRam Amrani 	attr->max_pd = qed_attr->max_pd;
639ec72fce4SRam Amrani 	attr->max_ah = qed_attr->max_ah;
640ec72fce4SRam Amrani 	attr->max_pkey = qed_attr->max_pkey;
641ec72fce4SRam Amrani 	attr->max_srq = qed_attr->max_srq;
642ec72fce4SRam Amrani 	attr->max_srq_wr = qed_attr->max_srq_wr;
643ec72fce4SRam Amrani 	attr->dev_caps = qed_attr->dev_caps;
644ec72fce4SRam Amrani 	attr->page_size_caps = qed_attr->page_size_caps;
645ec72fce4SRam Amrani 	attr->dev_ack_delay = qed_attr->dev_ack_delay;
646ec72fce4SRam Amrani 	attr->reserved_lkey = qed_attr->reserved_lkey;
647ec72fce4SRam Amrani 	attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
648ec72fce4SRam Amrani 	attr->max_stats_queues = qed_attr->max_stats_queues;
649ec72fce4SRam Amrani 
650ec72fce4SRam Amrani 	return 0;
651ec72fce4SRam Amrani }
652ec72fce4SRam Amrani 
6530089985eSBart Van Assche static void qedr_unaffiliated_event(void *context, u8 event_code)
654993d1b52SRam Amrani {
655993d1b52SRam Amrani 	pr_err("unaffiliated event not implemented yet\n");
656993d1b52SRam Amrani }
657993d1b52SRam Amrani 
6580089985eSBart Van Assche static void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
659993d1b52SRam Amrani {
660993d1b52SRam Amrani #define EVENT_TYPE_NOT_DEFINED	0
661993d1b52SRam Amrani #define EVENT_TYPE_CQ		1
662993d1b52SRam Amrani #define EVENT_TYPE_QP		2
66340b173ddSYuval Bason #define EVENT_TYPE_SRQ		3
664993d1b52SRam Amrani 	struct qedr_dev *dev = (struct qedr_dev *)context;
665be086e7cSMintz, Yuval 	struct regpair *async_handle = (struct regpair *)fw_handle;
666be086e7cSMintz, Yuval 	u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
667993d1b52SRam Amrani 	u8 event_type = EVENT_TYPE_NOT_DEFINED;
668993d1b52SRam Amrani 	struct ib_event event;
66940b173ddSYuval Bason 	struct ib_srq *ibsrq;
67040b173ddSYuval Bason 	struct qedr_srq *srq;
67140b173ddSYuval Bason 	unsigned long flags;
672993d1b52SRam Amrani 	struct ib_cq *ibcq;
673993d1b52SRam Amrani 	struct ib_qp *ibqp;
674993d1b52SRam Amrani 	struct qedr_cq *cq;
675993d1b52SRam Amrani 	struct qedr_qp *qp;
67640b173ddSYuval Bason 	u16 srq_id;
677993d1b52SRam Amrani 
67840b173ddSYuval Bason 	if (IS_ROCE(dev)) {
679993d1b52SRam Amrani 		switch (e_code) {
680993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
681993d1b52SRam Amrani 			event.event = IB_EVENT_CQ_ERR;
682993d1b52SRam Amrani 			event_type = EVENT_TYPE_CQ;
683993d1b52SRam Amrani 			break;
684993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_SQ_DRAINED:
685993d1b52SRam Amrani 			event.event = IB_EVENT_SQ_DRAINED;
686993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
687993d1b52SRam Amrani 			break;
688993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
689993d1b52SRam Amrani 			event.event = IB_EVENT_QP_FATAL;
690993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
691993d1b52SRam Amrani 			break;
692993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
693993d1b52SRam Amrani 			event.event = IB_EVENT_QP_REQ_ERR;
694993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
695993d1b52SRam Amrani 			break;
696993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
697993d1b52SRam Amrani 			event.event = IB_EVENT_QP_ACCESS_ERR;
698993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
699993d1b52SRam Amrani 			break;
70040b173ddSYuval Bason 		case ROCE_ASYNC_EVENT_SRQ_LIMIT:
70140b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_LIMIT_REACHED;
70240b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
70340b173ddSYuval Bason 			break;
70440b173ddSYuval Bason 		case ROCE_ASYNC_EVENT_SRQ_EMPTY:
70540b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_ERR;
70640b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
70740b173ddSYuval Bason 			break;
70840b173ddSYuval Bason 		default:
70940b173ddSYuval Bason 			DP_ERR(dev, "unsupported event %d on handle=%llx\n",
71040b173ddSYuval Bason 			       e_code, roce_handle64);
71140b173ddSYuval Bason 		}
71240b173ddSYuval Bason 	} else {
71340b173ddSYuval Bason 		switch (e_code) {
71440b173ddSYuval Bason 		case QED_IWARP_EVENT_SRQ_LIMIT:
71540b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_LIMIT_REACHED;
71640b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
71740b173ddSYuval Bason 			break;
71840b173ddSYuval Bason 		case QED_IWARP_EVENT_SRQ_EMPTY:
71940b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_ERR;
72040b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
72140b173ddSYuval Bason 			break;
722993d1b52SRam Amrani 		default:
723993d1b52SRam Amrani 		DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
724993d1b52SRam Amrani 		       roce_handle64);
725993d1b52SRam Amrani 		}
72640b173ddSYuval Bason 	}
727993d1b52SRam Amrani 	switch (event_type) {
728993d1b52SRam Amrani 	case EVENT_TYPE_CQ:
729993d1b52SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
730993d1b52SRam Amrani 		if (cq) {
731993d1b52SRam Amrani 			ibcq = &cq->ibcq;
732993d1b52SRam Amrani 			if (ibcq->event_handler) {
733993d1b52SRam Amrani 				event.device = ibcq->device;
734993d1b52SRam Amrani 				event.element.cq = ibcq;
735993d1b52SRam Amrani 				ibcq->event_handler(&event, ibcq->cq_context);
736993d1b52SRam Amrani 			}
737993d1b52SRam Amrani 		} else {
738993d1b52SRam Amrani 			WARN(1,
739993d1b52SRam Amrani 			     "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
740993d1b52SRam Amrani 			     roce_handle64);
741993d1b52SRam Amrani 		}
742a343e3f8SColin Ian King 		DP_ERR(dev, "CQ event %d on handle %p\n", e_code, cq);
743993d1b52SRam Amrani 		break;
744993d1b52SRam Amrani 	case EVENT_TYPE_QP:
745993d1b52SRam Amrani 		qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
746993d1b52SRam Amrani 		if (qp) {
747993d1b52SRam Amrani 			ibqp = &qp->ibqp;
748993d1b52SRam Amrani 			if (ibqp->event_handler) {
749993d1b52SRam Amrani 				event.device = ibqp->device;
750993d1b52SRam Amrani 				event.element.qp = ibqp;
751993d1b52SRam Amrani 				ibqp->event_handler(&event, ibqp->qp_context);
752993d1b52SRam Amrani 			}
753993d1b52SRam Amrani 		} else {
754993d1b52SRam Amrani 			WARN(1,
755993d1b52SRam Amrani 			     "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
756993d1b52SRam Amrani 			     roce_handle64);
757993d1b52SRam Amrani 		}
758a343e3f8SColin Ian King 		DP_ERR(dev, "QP event %d on handle %p\n", e_code, qp);
759993d1b52SRam Amrani 		break;
76040b173ddSYuval Bason 	case EVENT_TYPE_SRQ:
76140b173ddSYuval Bason 		srq_id = (u16)roce_handle64;
76240b173ddSYuval Bason 		spin_lock_irqsave(&dev->srqidr.idr_lock, flags);
76340b173ddSYuval Bason 		srq = idr_find(&dev->srqidr.idr, srq_id);
76440b173ddSYuval Bason 		if (srq) {
76540b173ddSYuval Bason 			ibsrq = &srq->ibsrq;
76640b173ddSYuval Bason 			if (ibsrq->event_handler) {
76740b173ddSYuval Bason 				event.device = ibsrq->device;
76840b173ddSYuval Bason 				event.element.srq = ibsrq;
76940b173ddSYuval Bason 				ibsrq->event_handler(&event,
77040b173ddSYuval Bason 						     ibsrq->srq_context);
77140b173ddSYuval Bason 			}
77240b173ddSYuval Bason 		} else {
77340b173ddSYuval Bason 			DP_NOTICE(dev,
77440b173ddSYuval Bason 				  "SRQ event with NULL pointer ibsrq. Handle=%llx\n",
77540b173ddSYuval Bason 				  roce_handle64);
77640b173ddSYuval Bason 		}
77740b173ddSYuval Bason 		spin_unlock_irqrestore(&dev->srqidr.idr_lock, flags);
77840b173ddSYuval Bason 		DP_NOTICE(dev, "SRQ event %d on handle %p\n", e_code, srq);
779993d1b52SRam Amrani 	default:
780993d1b52SRam Amrani 		break;
781993d1b52SRam Amrani 	}
782993d1b52SRam Amrani }
783993d1b52SRam Amrani 
784ec72fce4SRam Amrani static int qedr_init_hw(struct qedr_dev *dev)
785ec72fce4SRam Amrani {
786ec72fce4SRam Amrani 	struct qed_rdma_add_user_out_params out_params;
787ec72fce4SRam Amrani 	struct qed_rdma_start_in_params *in_params;
788ec72fce4SRam Amrani 	struct qed_rdma_cnq_params *cur_pbl;
789ec72fce4SRam Amrani 	struct qed_rdma_events events;
790ec72fce4SRam Amrani 	dma_addr_t p_phys_table;
791ec72fce4SRam Amrani 	u32 page_cnt;
792ec72fce4SRam Amrani 	int rc = 0;
793ec72fce4SRam Amrani 	int i;
794ec72fce4SRam Amrani 
795ec72fce4SRam Amrani 	in_params =  kzalloc(sizeof(*in_params), GFP_KERNEL);
796ec72fce4SRam Amrani 	if (!in_params) {
797ec72fce4SRam Amrani 		rc = -ENOMEM;
798ec72fce4SRam Amrani 		goto out;
799ec72fce4SRam Amrani 	}
800ec72fce4SRam Amrani 
801ec72fce4SRam Amrani 	in_params->desired_cnq = dev->num_cnq;
802ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
803ec72fce4SRam Amrani 		cur_pbl = &in_params->cnq_pbl_list[i];
804ec72fce4SRam Amrani 
805ec72fce4SRam Amrani 		page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
806ec72fce4SRam Amrani 		cur_pbl->num_pbl_pages = page_cnt;
807ec72fce4SRam Amrani 
808ec72fce4SRam Amrani 		p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
809ec72fce4SRam Amrani 		cur_pbl->pbl_ptr = (u64)p_phys_table;
810ec72fce4SRam Amrani 	}
811ec72fce4SRam Amrani 
812993d1b52SRam Amrani 	events.affiliated_event = qedr_affiliated_event;
813993d1b52SRam Amrani 	events.unaffiliated_event = qedr_unaffiliated_event;
814ec72fce4SRam Amrani 	events.context = dev;
815ec72fce4SRam Amrani 
816ec72fce4SRam Amrani 	in_params->events = &events;
817ec72fce4SRam Amrani 	in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
818ec72fce4SRam Amrani 	in_params->max_mtu = dev->ndev->mtu;
819e411e058SKalderon, Michal 	dev->iwarp_max_mtu = dev->ndev->mtu;
820ec72fce4SRam Amrani 	ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
821ec72fce4SRam Amrani 
822ec72fce4SRam Amrani 	rc = dev->ops->rdma_init(dev->cdev, in_params);
823ec72fce4SRam Amrani 	if (rc)
824ec72fce4SRam Amrani 		goto out;
825ec72fce4SRam Amrani 
826ec72fce4SRam Amrani 	rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
827ec72fce4SRam Amrani 	if (rc)
828ec72fce4SRam Amrani 		goto out;
829ec72fce4SRam Amrani 
83099847b5cSBart Van Assche 	dev->db_addr = (void __iomem *)(uintptr_t)out_params.dpi_addr;
831ec72fce4SRam Amrani 	dev->db_phys_addr = out_params.dpi_phys_addr;
832ec72fce4SRam Amrani 	dev->db_size = out_params.dpi_size;
833ec72fce4SRam Amrani 	dev->dpi = out_params.dpi;
834ec72fce4SRam Amrani 
835ec72fce4SRam Amrani 	rc = qedr_set_device_attr(dev);
836ec72fce4SRam Amrani out:
837ec72fce4SRam Amrani 	kfree(in_params);
838ec72fce4SRam Amrani 	if (rc)
839ec72fce4SRam Amrani 		DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
840ec72fce4SRam Amrani 
841ec72fce4SRam Amrani 	return rc;
842ec72fce4SRam Amrani }
843ec72fce4SRam Amrani 
8440089985eSBart Van Assche static void qedr_stop_hw(struct qedr_dev *dev)
845ec72fce4SRam Amrani {
846ec72fce4SRam Amrani 	dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
847ec72fce4SRam Amrani 	dev->ops->rdma_stop(dev->rdma_ctx);
848ec72fce4SRam Amrani }
849ec72fce4SRam Amrani 
8502e0cbc4dSRam Amrani static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
8512e0cbc4dSRam Amrani 				 struct net_device *ndev)
8522e0cbc4dSRam Amrani {
853ec72fce4SRam Amrani 	struct qed_dev_rdma_info dev_info;
8542e0cbc4dSRam Amrani 	struct qedr_dev *dev;
855508a523fSParav Pandit 	int rc = 0;
8562e0cbc4dSRam Amrani 
857459cc69fSLeon Romanovsky 	dev = ib_alloc_device(qedr_dev, ibdev);
8582e0cbc4dSRam Amrani 	if (!dev) {
8592e0cbc4dSRam Amrani 		pr_err("Unable to allocate ib device\n");
8602e0cbc4dSRam Amrani 		return NULL;
8612e0cbc4dSRam Amrani 	}
8622e0cbc4dSRam Amrani 
8632e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
8642e0cbc4dSRam Amrani 
8652e0cbc4dSRam Amrani 	dev->pdev = pdev;
8662e0cbc4dSRam Amrani 	dev->ndev = ndev;
8672e0cbc4dSRam Amrani 	dev->cdev = cdev;
8682e0cbc4dSRam Amrani 
869ec72fce4SRam Amrani 	qed_ops = qed_get_rdma_ops();
870ec72fce4SRam Amrani 	if (!qed_ops) {
871ec72fce4SRam Amrani 		DP_ERR(dev, "Failed to get qed roce operations\n");
872ec72fce4SRam Amrani 		goto init_err;
873ec72fce4SRam Amrani 	}
874ec72fce4SRam Amrani 
875ec72fce4SRam Amrani 	dev->ops = qed_ops;
876ec72fce4SRam Amrani 	rc = qed_ops->fill_dev_info(cdev, &dev_info);
877ec72fce4SRam Amrani 	if (rc)
878ec72fce4SRam Amrani 		goto init_err;
879ec72fce4SRam Amrani 
880ad84dad2SAmrani, Ram 	dev->user_dpm_enabled = dev_info.user_dpm_enabled;
881e538e0acSKalderon, Michal 	dev->rdma_type = dev_info.rdma_type;
882ec72fce4SRam Amrani 	dev->num_hwfns = dev_info.common.num_hwfns;
883ec72fce4SRam Amrani 	dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
884ec72fce4SRam Amrani 
885ec72fce4SRam Amrani 	dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
886ec72fce4SRam Amrani 	if (!dev->num_cnq) {
887b15606f4SKalderon, Michal 		DP_ERR(dev, "Failed. At least one CNQ is required.\n");
888b15606f4SKalderon, Michal 		rc = -ENOMEM;
889ec72fce4SRam Amrani 		goto init_err;
890ec72fce4SRam Amrani 	}
891ec72fce4SRam Amrani 
892cecbcddfSRam Amrani 	dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
893cecbcddfSRam Amrani 
8942e0cbc4dSRam Amrani 	qedr_pci_set_atomic(dev, pdev);
8952e0cbc4dSRam Amrani 
896ec72fce4SRam Amrani 	rc = qedr_alloc_resources(dev);
897ec72fce4SRam Amrani 	if (rc)
898ec72fce4SRam Amrani 		goto init_err;
899ec72fce4SRam Amrani 
900ec72fce4SRam Amrani 	rc = qedr_init_hw(dev);
901ec72fce4SRam Amrani 	if (rc)
902ec72fce4SRam Amrani 		goto alloc_err;
903ec72fce4SRam Amrani 
904ec72fce4SRam Amrani 	rc = qedr_setup_irqs(dev);
905ec72fce4SRam Amrani 	if (rc)
906ec72fce4SRam Amrani 		goto irq_err;
907ec72fce4SRam Amrani 
9082e0cbc4dSRam Amrani 	rc = qedr_register_device(dev);
9092e0cbc4dSRam Amrani 	if (rc) {
9102e0cbc4dSRam Amrani 		DP_ERR(dev, "Unable to allocate register device\n");
911ec72fce4SRam Amrani 		goto reg_err;
9122e0cbc4dSRam Amrani 	}
9132e0cbc4dSRam Amrani 
914f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
915f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
916f449c7a2SRam Amrani 
9172e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
9182e0cbc4dSRam Amrani 	return dev;
9192e0cbc4dSRam Amrani 
920ec72fce4SRam Amrani reg_err:
921ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
922ec72fce4SRam Amrani irq_err:
923ec72fce4SRam Amrani 	qedr_stop_hw(dev);
924ec72fce4SRam Amrani alloc_err:
925ec72fce4SRam Amrani 	qedr_free_resources(dev);
9262e0cbc4dSRam Amrani init_err:
9272e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
9282e0cbc4dSRam Amrani 	DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
9292e0cbc4dSRam Amrani 
9302e0cbc4dSRam Amrani 	return NULL;
9312e0cbc4dSRam Amrani }
9322e0cbc4dSRam Amrani 
9332e0cbc4dSRam Amrani static void qedr_remove(struct qedr_dev *dev)
9342e0cbc4dSRam Amrani {
9352e0cbc4dSRam Amrani 	/* First unregister with stack to stop all the active traffic
9362e0cbc4dSRam Amrani 	 * of the registered clients.
9372e0cbc4dSRam Amrani 	 */
938993d1b52SRam Amrani 	ib_unregister_device(&dev->ibdev);
9392e0cbc4dSRam Amrani 
940ec72fce4SRam Amrani 	qedr_stop_hw(dev);
941ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
942ec72fce4SRam Amrani 	qedr_free_resources(dev);
9432e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
9442e0cbc4dSRam Amrani }
9452e0cbc4dSRam Amrani 
946f449c7a2SRam Amrani static void qedr_close(struct qedr_dev *dev)
9472e0cbc4dSRam Amrani {
948f449c7a2SRam Amrani 	if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
949f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
9502e0cbc4dSRam Amrani }
9512e0cbc4dSRam Amrani 
9522e0cbc4dSRam Amrani static void qedr_shutdown(struct qedr_dev *dev)
9532e0cbc4dSRam Amrani {
9542e0cbc4dSRam Amrani 	qedr_close(dev);
9552e0cbc4dSRam Amrani 	qedr_remove(dev);
9562e0cbc4dSRam Amrani }
9572e0cbc4dSRam Amrani 
958f449c7a2SRam Amrani static void qedr_open(struct qedr_dev *dev)
959f449c7a2SRam Amrani {
960f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
961f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
962f449c7a2SRam Amrani }
963f449c7a2SRam Amrani 
9641d1424c8SRam Amrani static void qedr_mac_address_change(struct qedr_dev *dev)
9651d1424c8SRam Amrani {
9661d1424c8SRam Amrani 	union ib_gid *sgid = &dev->sgid_tbl[0];
9671d1424c8SRam Amrani 	u8 guid[8], mac_addr[6];
9681d1424c8SRam Amrani 	int rc;
9691d1424c8SRam Amrani 
9701d1424c8SRam Amrani 	/* Update SGID */
9711d1424c8SRam Amrani 	ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
9721d1424c8SRam Amrani 	guid[0] = mac_addr[0] ^ 2;
9731d1424c8SRam Amrani 	guid[1] = mac_addr[1];
9741d1424c8SRam Amrani 	guid[2] = mac_addr[2];
9751d1424c8SRam Amrani 	guid[3] = 0xff;
9761d1424c8SRam Amrani 	guid[4] = 0xfe;
9771d1424c8SRam Amrani 	guid[5] = mac_addr[3];
9781d1424c8SRam Amrani 	guid[6] = mac_addr[4];
9791d1424c8SRam Amrani 	guid[7] = mac_addr[5];
9801d1424c8SRam Amrani 	sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
9811d1424c8SRam Amrani 	memcpy(&sgid->raw[8], guid, sizeof(guid));
9821d1424c8SRam Amrani 
9831d1424c8SRam Amrani 	/* Update LL2 */
9840518c12fSMichal Kalderon 	rc = dev->ops->ll2_set_mac_filter(dev->cdev,
9851d1424c8SRam Amrani 					  dev->gsi_ll2_mac_address,
9861d1424c8SRam Amrani 					  dev->ndev->dev_addr);
9871d1424c8SRam Amrani 
9881d1424c8SRam Amrani 	ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
9891d1424c8SRam Amrani 
990f449c7a2SRam Amrani 	qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
9911d1424c8SRam Amrani 
9921d1424c8SRam Amrani 	if (rc)
9931d1424c8SRam Amrani 		DP_ERR(dev, "Error updating mac filter\n");
9941d1424c8SRam Amrani }
9951d1424c8SRam Amrani 
9962e0cbc4dSRam Amrani /* event handling via NIC driver ensures that all the NIC specific
9972e0cbc4dSRam Amrani  * initialization done before RoCE driver notifies
9982e0cbc4dSRam Amrani  * event to stack.
9992e0cbc4dSRam Amrani  */
1000bbfcd1e8SMichal Kalderon static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event)
10012e0cbc4dSRam Amrani {
10022e0cbc4dSRam Amrani 	switch (event) {
10032e0cbc4dSRam Amrani 	case QEDE_UP:
1004f449c7a2SRam Amrani 		qedr_open(dev);
10052e0cbc4dSRam Amrani 		break;
10062e0cbc4dSRam Amrani 	case QEDE_DOWN:
10072e0cbc4dSRam Amrani 		qedr_close(dev);
10082e0cbc4dSRam Amrani 		break;
10092e0cbc4dSRam Amrani 	case QEDE_CLOSE:
10102e0cbc4dSRam Amrani 		qedr_shutdown(dev);
10112e0cbc4dSRam Amrani 		break;
10122e0cbc4dSRam Amrani 	case QEDE_CHANGE_ADDR:
10131d1424c8SRam Amrani 		qedr_mac_address_change(dev);
10142e0cbc4dSRam Amrani 		break;
10152e0cbc4dSRam Amrani 	default:
10162e0cbc4dSRam Amrani 		pr_err("Event not supported\n");
10172e0cbc4dSRam Amrani 	}
10182e0cbc4dSRam Amrani }
10192e0cbc4dSRam Amrani 
10202e0cbc4dSRam Amrani static struct qedr_driver qedr_drv = {
10212e0cbc4dSRam Amrani 	.name = "qedr_driver",
10222e0cbc4dSRam Amrani 	.add = qedr_add,
10232e0cbc4dSRam Amrani 	.remove = qedr_remove,
10242e0cbc4dSRam Amrani 	.notify = qedr_notify,
10252e0cbc4dSRam Amrani };
10262e0cbc4dSRam Amrani 
10272e0cbc4dSRam Amrani static int __init qedr_init_module(void)
10282e0cbc4dSRam Amrani {
1029bbfcd1e8SMichal Kalderon 	return qede_rdma_register_driver(&qedr_drv);
10302e0cbc4dSRam Amrani }
10312e0cbc4dSRam Amrani 
10322e0cbc4dSRam Amrani static void __exit qedr_exit_module(void)
10332e0cbc4dSRam Amrani {
1034bbfcd1e8SMichal Kalderon 	qede_rdma_unregister_driver(&qedr_drv);
10352e0cbc4dSRam Amrani }
10362e0cbc4dSRam Amrani 
10372e0cbc4dSRam Amrani module_init(qedr_init_module);
10382e0cbc4dSRam Amrani module_exit(qedr_exit_module);
1039