xref: /openbmc/linux/drivers/infiniband/hw/qedr/main.c (revision ad84dad2160d5f36bb471b391462d651c887d693)
12e0cbc4dSRam Amrani /* QLogic qedr NIC Driver
22e0cbc4dSRam Amrani  * Copyright (c) 2015-2016  QLogic Corporation
32e0cbc4dSRam Amrani  *
42e0cbc4dSRam Amrani  * This software is available to you under a choice of one of two
52e0cbc4dSRam Amrani  * licenses.  You may choose to be licensed under the terms of the GNU
62e0cbc4dSRam Amrani  * General Public License (GPL) Version 2, available from the file
72e0cbc4dSRam Amrani  * COPYING in the main directory of this source tree, or the
82e0cbc4dSRam Amrani  * OpenIB.org BSD license below:
92e0cbc4dSRam Amrani  *
102e0cbc4dSRam Amrani  *     Redistribution and use in source and binary forms, with or
112e0cbc4dSRam Amrani  *     without modification, are permitted provided that the following
122e0cbc4dSRam Amrani  *     conditions are met:
132e0cbc4dSRam Amrani  *
142e0cbc4dSRam Amrani  *      - Redistributions of source code must retain the above
152e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
162e0cbc4dSRam Amrani  *        disclaimer.
172e0cbc4dSRam Amrani  *
182e0cbc4dSRam Amrani  *      - Redistributions in binary form must reproduce the above
192e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
202e0cbc4dSRam Amrani  *        disclaimer in the documentation and /or other materials
212e0cbc4dSRam Amrani  *        provided with the distribution.
222e0cbc4dSRam Amrani  *
232e0cbc4dSRam Amrani  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
242e0cbc4dSRam Amrani  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
252e0cbc4dSRam Amrani  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
262e0cbc4dSRam Amrani  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
272e0cbc4dSRam Amrani  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
282e0cbc4dSRam Amrani  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
292e0cbc4dSRam Amrani  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
302e0cbc4dSRam Amrani  * SOFTWARE.
312e0cbc4dSRam Amrani  */
322e0cbc4dSRam Amrani #include <linux/module.h>
332e0cbc4dSRam Amrani #include <rdma/ib_verbs.h>
342e0cbc4dSRam Amrani #include <rdma/ib_addr.h>
35ac1b36e5SRam Amrani #include <rdma/ib_user_verbs.h>
362e0cbc4dSRam Amrani #include <linux/netdevice.h>
372e0cbc4dSRam Amrani #include <linux/iommu.h>
38461a6946SJoerg Roedel #include <linux/pci.h>
392e0cbc4dSRam Amrani #include <net/addrconf.h>
40b262a06eSMichal Kalderon 
41ec72fce4SRam Amrani #include <linux/qed/qed_chain.h>
42ec72fce4SRam Amrani #include <linux/qed/qed_if.h>
432e0cbc4dSRam Amrani #include "qedr.h"
44ac1b36e5SRam Amrani #include "verbs.h"
45ac1b36e5SRam Amrani #include <rdma/qedr-abi.h>
462e0cbc4dSRam Amrani 
472e0cbc4dSRam Amrani MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
482e0cbc4dSRam Amrani MODULE_AUTHOR("QLogic Corporation");
492e0cbc4dSRam Amrani MODULE_LICENSE("Dual BSD/GPL");
502e0cbc4dSRam Amrani 
51cecbcddfSRam Amrani #define QEDR_WQ_MULTIPLIER_DFT	(3)
52cecbcddfSRam Amrani 
532e0cbc4dSRam Amrani void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
542e0cbc4dSRam Amrani 			    enum ib_event_type type)
552e0cbc4dSRam Amrani {
562e0cbc4dSRam Amrani 	struct ib_event ibev;
572e0cbc4dSRam Amrani 
582e0cbc4dSRam Amrani 	ibev.device = &dev->ibdev;
592e0cbc4dSRam Amrani 	ibev.element.port_num = port_num;
602e0cbc4dSRam Amrani 	ibev.event = type;
612e0cbc4dSRam Amrani 
622e0cbc4dSRam Amrani 	ib_dispatch_event(&ibev);
632e0cbc4dSRam Amrani }
642e0cbc4dSRam Amrani 
652e0cbc4dSRam Amrani static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
662e0cbc4dSRam Amrani 					    u8 port_num)
672e0cbc4dSRam Amrani {
682e0cbc4dSRam Amrani 	return IB_LINK_LAYER_ETHERNET;
692e0cbc4dSRam Amrani }
702e0cbc4dSRam Amrani 
71ec72fce4SRam Amrani static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str,
72ec72fce4SRam Amrani 				size_t str_len)
73ec72fce4SRam Amrani {
74ec72fce4SRam Amrani 	struct qedr_dev *qedr = get_qedr_dev(ibdev);
75ec72fce4SRam Amrani 	u32 fw_ver = (u32)qedr->attr.fw_ver;
76ec72fce4SRam Amrani 
77ec72fce4SRam Amrani 	snprintf(str, str_len, "%d. %d. %d. %d",
78ec72fce4SRam Amrani 		 (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
79ec72fce4SRam Amrani 		 (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
80ec72fce4SRam Amrani }
81ec72fce4SRam Amrani 
82993d1b52SRam Amrani static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num)
83993d1b52SRam Amrani {
84993d1b52SRam Amrani 	struct qedr_dev *qdev;
85993d1b52SRam Amrani 
86993d1b52SRam Amrani 	qdev = get_qedr_dev(dev);
87993d1b52SRam Amrani 	dev_hold(qdev->ndev);
88993d1b52SRam Amrani 
89993d1b52SRam Amrani 	/* The HW vendor's device driver must guarantee
90993d1b52SRam Amrani 	 * that this function returns NULL before the net device reaches
91993d1b52SRam Amrani 	 * NETDEV_UNREGISTER_FINAL state.
92993d1b52SRam Amrani 	 */
93993d1b52SRam Amrani 	return qdev->ndev;
94993d1b52SRam Amrani }
95993d1b52SRam Amrani 
962e0cbc4dSRam Amrani static int qedr_register_device(struct qedr_dev *dev)
972e0cbc4dSRam Amrani {
982e0cbc4dSRam Amrani 	strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX);
992e0cbc4dSRam Amrani 
100993d1b52SRam Amrani 	dev->ibdev.node_guid = dev->attr.node_guid;
1012e0cbc4dSRam Amrani 	memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
1022e0cbc4dSRam Amrani 	dev->ibdev.owner = THIS_MODULE;
103ac1b36e5SRam Amrani 	dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION;
104ac1b36e5SRam Amrani 
105ac1b36e5SRam Amrani 	dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
106ac1b36e5SRam Amrani 				     QEDR_UVERBS(QUERY_DEVICE) |
107a7efd777SRam Amrani 				     QEDR_UVERBS(QUERY_PORT) |
108a7efd777SRam Amrani 				     QEDR_UVERBS(ALLOC_PD) |
109a7efd777SRam Amrani 				     QEDR_UVERBS(DEALLOC_PD) |
110a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_COMP_CHANNEL) |
111a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_CQ) |
112a7efd777SRam Amrani 				     QEDR_UVERBS(RESIZE_CQ) |
113a7efd777SRam Amrani 				     QEDR_UVERBS(DESTROY_CQ) |
114cecbcddfSRam Amrani 				     QEDR_UVERBS(REQ_NOTIFY_CQ) |
115cecbcddfSRam Amrani 				     QEDR_UVERBS(CREATE_QP) |
116cecbcddfSRam Amrani 				     QEDR_UVERBS(MODIFY_QP) |
117cecbcddfSRam Amrani 				     QEDR_UVERBS(QUERY_QP) |
118e0290cceSRam Amrani 				     QEDR_UVERBS(DESTROY_QP) |
119e0290cceSRam Amrani 				     QEDR_UVERBS(REG_MR) |
120afa0e13bSRam Amrani 				     QEDR_UVERBS(DEREG_MR) |
121afa0e13bSRam Amrani 				     QEDR_UVERBS(POLL_CQ) |
122afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_SEND) |
123afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_RECV);
124ac1b36e5SRam Amrani 
125ac1b36e5SRam Amrani 	dev->ibdev.phys_port_cnt = 1;
126ac1b36e5SRam Amrani 	dev->ibdev.num_comp_vectors = dev->num_cnq;
127ac1b36e5SRam Amrani 	dev->ibdev.node_type = RDMA_NODE_IB_CA;
128ac1b36e5SRam Amrani 
129ac1b36e5SRam Amrani 	dev->ibdev.query_device = qedr_query_device;
130ac1b36e5SRam Amrani 	dev->ibdev.query_port = qedr_query_port;
131ac1b36e5SRam Amrani 	dev->ibdev.modify_port = qedr_modify_port;
132ac1b36e5SRam Amrani 
133ac1b36e5SRam Amrani 	dev->ibdev.query_gid = qedr_query_gid;
134ac1b36e5SRam Amrani 	dev->ibdev.add_gid = qedr_add_gid;
135ac1b36e5SRam Amrani 	dev->ibdev.del_gid = qedr_del_gid;
136ac1b36e5SRam Amrani 
137ac1b36e5SRam Amrani 	dev->ibdev.alloc_ucontext = qedr_alloc_ucontext;
138ac1b36e5SRam Amrani 	dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext;
139ac1b36e5SRam Amrani 	dev->ibdev.mmap = qedr_mmap;
140ac1b36e5SRam Amrani 
141a7efd777SRam Amrani 	dev->ibdev.alloc_pd = qedr_alloc_pd;
142a7efd777SRam Amrani 	dev->ibdev.dealloc_pd = qedr_dealloc_pd;
143a7efd777SRam Amrani 
144a7efd777SRam Amrani 	dev->ibdev.create_cq = qedr_create_cq;
145a7efd777SRam Amrani 	dev->ibdev.destroy_cq = qedr_destroy_cq;
146a7efd777SRam Amrani 	dev->ibdev.resize_cq = qedr_resize_cq;
147a7efd777SRam Amrani 	dev->ibdev.req_notify_cq = qedr_arm_cq;
148a7efd777SRam Amrani 
149cecbcddfSRam Amrani 	dev->ibdev.create_qp = qedr_create_qp;
150cecbcddfSRam Amrani 	dev->ibdev.modify_qp = qedr_modify_qp;
151cecbcddfSRam Amrani 	dev->ibdev.query_qp = qedr_query_qp;
152cecbcddfSRam Amrani 	dev->ibdev.destroy_qp = qedr_destroy_qp;
153cecbcddfSRam Amrani 
154a7efd777SRam Amrani 	dev->ibdev.query_pkey = qedr_query_pkey;
155a7efd777SRam Amrani 
15604886779SRam Amrani 	dev->ibdev.create_ah = qedr_create_ah;
15704886779SRam Amrani 	dev->ibdev.destroy_ah = qedr_destroy_ah;
15804886779SRam Amrani 
159e0290cceSRam Amrani 	dev->ibdev.get_dma_mr = qedr_get_dma_mr;
160e0290cceSRam Amrani 	dev->ibdev.dereg_mr = qedr_dereg_mr;
161e0290cceSRam Amrani 	dev->ibdev.reg_user_mr = qedr_reg_user_mr;
162e0290cceSRam Amrani 	dev->ibdev.alloc_mr = qedr_alloc_mr;
163e0290cceSRam Amrani 	dev->ibdev.map_mr_sg = qedr_map_mr_sg;
164e0290cceSRam Amrani 
165afa0e13bSRam Amrani 	dev->ibdev.poll_cq = qedr_poll_cq;
166afa0e13bSRam Amrani 	dev->ibdev.post_send = qedr_post_send;
167afa0e13bSRam Amrani 	dev->ibdev.post_recv = qedr_post_recv;
168afa0e13bSRam Amrani 
169993d1b52SRam Amrani 	dev->ibdev.process_mad = qedr_process_mad;
170993d1b52SRam Amrani 	dev->ibdev.get_port_immutable = qedr_port_immutable;
171993d1b52SRam Amrani 	dev->ibdev.get_netdev = qedr_get_netdev;
172993d1b52SRam Amrani 
17369117101SBart Van Assche 	dev->ibdev.dev.parent = &dev->pdev->dev;
1742e0cbc4dSRam Amrani 
1752e0cbc4dSRam Amrani 	dev->ibdev.get_link_layer = qedr_link_layer;
176ec72fce4SRam Amrani 	dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str;
1772e0cbc4dSRam Amrani 
178993d1b52SRam Amrani 	return ib_register_device(&dev->ibdev, NULL);
1792e0cbc4dSRam Amrani }
1802e0cbc4dSRam Amrani 
181ec72fce4SRam Amrani /* This function allocates fast-path status block memory */
182ec72fce4SRam Amrani static int qedr_alloc_mem_sb(struct qedr_dev *dev,
183ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, u16 sb_id)
184ec72fce4SRam Amrani {
185ec72fce4SRam Amrani 	struct status_block *sb_virt;
186ec72fce4SRam Amrani 	dma_addr_t sb_phys;
187ec72fce4SRam Amrani 	int rc;
188ec72fce4SRam Amrani 
189ec72fce4SRam Amrani 	sb_virt = dma_alloc_coherent(&dev->pdev->dev,
190ec72fce4SRam Amrani 				     sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
191ec72fce4SRam Amrani 	if (!sb_virt)
192ec72fce4SRam Amrani 		return -ENOMEM;
193ec72fce4SRam Amrani 
194ec72fce4SRam Amrani 	rc = dev->ops->common->sb_init(dev->cdev, sb_info,
195ec72fce4SRam Amrani 				       sb_virt, sb_phys, sb_id,
196ec72fce4SRam Amrani 				       QED_SB_TYPE_CNQ);
197ec72fce4SRam Amrani 	if (rc) {
198ec72fce4SRam Amrani 		pr_err("Status block initialization failed\n");
199ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
200ec72fce4SRam Amrani 				  sb_virt, sb_phys);
201ec72fce4SRam Amrani 		return rc;
202ec72fce4SRam Amrani 	}
203ec72fce4SRam Amrani 
204ec72fce4SRam Amrani 	return 0;
205ec72fce4SRam Amrani }
206ec72fce4SRam Amrani 
207ec72fce4SRam Amrani static void qedr_free_mem_sb(struct qedr_dev *dev,
208ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, int sb_id)
209ec72fce4SRam Amrani {
210ec72fce4SRam Amrani 	if (sb_info->sb_virt) {
211ec72fce4SRam Amrani 		dev->ops->common->sb_release(dev->cdev, sb_info, sb_id);
212ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
213ec72fce4SRam Amrani 				  (void *)sb_info->sb_virt, sb_info->sb_phys);
214ec72fce4SRam Amrani 	}
215ec72fce4SRam Amrani }
216ec72fce4SRam Amrani 
217ec72fce4SRam Amrani static void qedr_free_resources(struct qedr_dev *dev)
218ec72fce4SRam Amrani {
219ec72fce4SRam Amrani 	int i;
220ec72fce4SRam Amrani 
221ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
222ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
223ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
224ec72fce4SRam Amrani 	}
225ec72fce4SRam Amrani 
226ec72fce4SRam Amrani 	kfree(dev->cnq_array);
227ec72fce4SRam Amrani 	kfree(dev->sb_array);
228ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
229ec72fce4SRam Amrani }
230ec72fce4SRam Amrani 
231ec72fce4SRam Amrani static int qedr_alloc_resources(struct qedr_dev *dev)
232ec72fce4SRam Amrani {
233ec72fce4SRam Amrani 	struct qedr_cnq *cnq;
234ec72fce4SRam Amrani 	__le16 *cons_pi;
235ec72fce4SRam Amrani 	u16 n_entries;
236ec72fce4SRam Amrani 	int i, rc;
237ec72fce4SRam Amrani 
238ec72fce4SRam Amrani 	dev->sgid_tbl = kzalloc(sizeof(union ib_gid) *
239ec72fce4SRam Amrani 				QEDR_MAX_SGID, GFP_KERNEL);
240ec72fce4SRam Amrani 	if (!dev->sgid_tbl)
241ec72fce4SRam Amrani 		return -ENOMEM;
242ec72fce4SRam Amrani 
243ec72fce4SRam Amrani 	spin_lock_init(&dev->sgid_lock);
244ec72fce4SRam Amrani 
245ec72fce4SRam Amrani 	/* Allocate Status blocks for CNQ */
246ec72fce4SRam Amrani 	dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
247ec72fce4SRam Amrani 				GFP_KERNEL);
248ec72fce4SRam Amrani 	if (!dev->sb_array) {
249ec72fce4SRam Amrani 		rc = -ENOMEM;
250ec72fce4SRam Amrani 		goto err1;
251ec72fce4SRam Amrani 	}
252ec72fce4SRam Amrani 
253ec72fce4SRam Amrani 	dev->cnq_array = kcalloc(dev->num_cnq,
254ec72fce4SRam Amrani 				 sizeof(*dev->cnq_array), GFP_KERNEL);
255ec72fce4SRam Amrani 	if (!dev->cnq_array) {
256ec72fce4SRam Amrani 		rc = -ENOMEM;
257ec72fce4SRam Amrani 		goto err2;
258ec72fce4SRam Amrani 	}
259ec72fce4SRam Amrani 
260ec72fce4SRam Amrani 	dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
261ec72fce4SRam Amrani 
262ec72fce4SRam Amrani 	/* Allocate CNQ PBLs */
263ec72fce4SRam Amrani 	n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
264ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
265ec72fce4SRam Amrani 		cnq = &dev->cnq_array[i];
266ec72fce4SRam Amrani 
267ec72fce4SRam Amrani 		rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
268ec72fce4SRam Amrani 				       dev->sb_start + i);
269ec72fce4SRam Amrani 		if (rc)
270ec72fce4SRam Amrani 			goto err3;
271ec72fce4SRam Amrani 
272ec72fce4SRam Amrani 		rc = dev->ops->common->chain_alloc(dev->cdev,
273ec72fce4SRam Amrani 						   QED_CHAIN_USE_TO_CONSUME,
274ec72fce4SRam Amrani 						   QED_CHAIN_MODE_PBL,
275ec72fce4SRam Amrani 						   QED_CHAIN_CNT_TYPE_U16,
276ec72fce4SRam Amrani 						   n_entries,
277ec72fce4SRam Amrani 						   sizeof(struct regpair *),
2781a4a6975SMintz, Yuval 						   &cnq->pbl, NULL);
279ec72fce4SRam Amrani 		if (rc)
280ec72fce4SRam Amrani 			goto err4;
281ec72fce4SRam Amrani 
282ec72fce4SRam Amrani 		cnq->dev = dev;
283ec72fce4SRam Amrani 		cnq->sb = &dev->sb_array[i];
284ec72fce4SRam Amrani 		cons_pi = dev->sb_array[i].sb_virt->pi_array;
285ec72fce4SRam Amrani 		cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
286ec72fce4SRam Amrani 		cnq->index = i;
287ec72fce4SRam Amrani 		sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
288ec72fce4SRam Amrani 
289ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
290ec72fce4SRam Amrani 			 i, qed_chain_get_cons_idx(&cnq->pbl));
291ec72fce4SRam Amrani 	}
292ec72fce4SRam Amrani 
293ec72fce4SRam Amrani 	return 0;
294ec72fce4SRam Amrani err4:
295ec72fce4SRam Amrani 	qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
296ec72fce4SRam Amrani err3:
297ec72fce4SRam Amrani 	for (--i; i >= 0; i--) {
298ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
299ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
300ec72fce4SRam Amrani 	}
301ec72fce4SRam Amrani 	kfree(dev->cnq_array);
302ec72fce4SRam Amrani err2:
303ec72fce4SRam Amrani 	kfree(dev->sb_array);
304ec72fce4SRam Amrani err1:
305ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
306ec72fce4SRam Amrani 	return rc;
307ec72fce4SRam Amrani }
308ec72fce4SRam Amrani 
3092e0cbc4dSRam Amrani /* QEDR sysfs interface */
3102e0cbc4dSRam Amrani static ssize_t show_rev(struct device *device, struct device_attribute *attr,
3112e0cbc4dSRam Amrani 			char *buf)
3122e0cbc4dSRam Amrani {
3132e0cbc4dSRam Amrani 	struct qedr_dev *dev = dev_get_drvdata(device);
3142e0cbc4dSRam Amrani 
3152e0cbc4dSRam Amrani 	return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor);
3162e0cbc4dSRam Amrani }
3172e0cbc4dSRam Amrani 
3182e0cbc4dSRam Amrani static ssize_t show_hca_type(struct device *device,
3192e0cbc4dSRam Amrani 			     struct device_attribute *attr, char *buf)
3202e0cbc4dSRam Amrani {
3212e0cbc4dSRam Amrani 	return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET");
3222e0cbc4dSRam Amrani }
3232e0cbc4dSRam Amrani 
3242e0cbc4dSRam Amrani static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
3252e0cbc4dSRam Amrani static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL);
3262e0cbc4dSRam Amrani 
3272e0cbc4dSRam Amrani static struct device_attribute *qedr_attributes[] = {
3282e0cbc4dSRam Amrani 	&dev_attr_hw_rev,
3292e0cbc4dSRam Amrani 	&dev_attr_hca_type
3302e0cbc4dSRam Amrani };
3312e0cbc4dSRam Amrani 
3322e0cbc4dSRam Amrani static void qedr_remove_sysfiles(struct qedr_dev *dev)
3332e0cbc4dSRam Amrani {
3342e0cbc4dSRam Amrani 	int i;
3352e0cbc4dSRam Amrani 
3362e0cbc4dSRam Amrani 	for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
3372e0cbc4dSRam Amrani 		device_remove_file(&dev->ibdev.dev, qedr_attributes[i]);
3382e0cbc4dSRam Amrani }
3392e0cbc4dSRam Amrani 
3402e0cbc4dSRam Amrani static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
3412e0cbc4dSRam Amrani {
3422e0cbc4dSRam Amrani 	struct pci_dev *bridge;
343f92faabaSAmrani, Ram 	u32 ctl2, cap2;
344f92faabaSAmrani, Ram 	u16 flags;
345f92faabaSAmrani, Ram 	int rc;
3462e0cbc4dSRam Amrani 
3472e0cbc4dSRam Amrani 	bridge = pdev->bus->self;
3482e0cbc4dSRam Amrani 	if (!bridge)
349f92faabaSAmrani, Ram 		goto disable;
3502e0cbc4dSRam Amrani 
351f92faabaSAmrani, Ram 	/* Check atomic routing support all the way to root complex */
352f92faabaSAmrani, Ram 	while (bridge->bus->parent) {
353f92faabaSAmrani, Ram 		rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags);
354f92faabaSAmrani, Ram 		if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2))
355f92faabaSAmrani, Ram 			goto disable;
356f92faabaSAmrani, Ram 
357f92faabaSAmrani, Ram 		rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2);
358f92faabaSAmrani, Ram 		if (rc)
359f92faabaSAmrani, Ram 			goto disable;
360f92faabaSAmrani, Ram 
361f92faabaSAmrani, Ram 		rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2, &ctl2);
362f92faabaSAmrani, Ram 		if (rc)
363f92faabaSAmrani, Ram 			goto disable;
364f92faabaSAmrani, Ram 
365f92faabaSAmrani, Ram 		if (!(cap2 & PCI_EXP_DEVCAP2_ATOMIC_ROUTE) ||
366f92faabaSAmrani, Ram 		    (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK))
367f92faabaSAmrani, Ram 			goto disable;
3682e0cbc4dSRam Amrani 		bridge = bridge->bus->parent->self;
3692e0cbc4dSRam Amrani 	}
3702e0cbc4dSRam Amrani 
371f92faabaSAmrani, Ram 	rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags);
372f92faabaSAmrani, Ram 	if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2))
373f92faabaSAmrani, Ram 		goto disable;
374f92faabaSAmrani, Ram 
375f92faabaSAmrani, Ram 	rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2);
376f92faabaSAmrani, Ram 	if (rc || !(cap2 & PCI_EXP_DEVCAP2_ATOMIC_COMP64))
377f92faabaSAmrani, Ram 		goto disable;
378f92faabaSAmrani, Ram 
379f92faabaSAmrani, Ram 	/* Set atomic operations */
3802e0cbc4dSRam Amrani 	pcie_capability_set_word(pdev, PCI_EXP_DEVCTL2,
3812e0cbc4dSRam Amrani 				 PCI_EXP_DEVCTL2_ATOMIC_REQ);
3822e0cbc4dSRam Amrani 	dev->atomic_cap = IB_ATOMIC_GLOB;
383f92faabaSAmrani, Ram 
384f92faabaSAmrani, Ram 	DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
385f92faabaSAmrani, Ram 
386f92faabaSAmrani, Ram 	return;
387f92faabaSAmrani, Ram 
388f92faabaSAmrani, Ram disable:
3892e0cbc4dSRam Amrani 	pcie_capability_clear_word(pdev, PCI_EXP_DEVCTL2,
3902e0cbc4dSRam Amrani 				   PCI_EXP_DEVCTL2_ATOMIC_REQ);
391f92faabaSAmrani, Ram 	dev->atomic_cap = IB_ATOMIC_NONE;
392f92faabaSAmrani, Ram 
393f92faabaSAmrani, Ram 	DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
394f92faabaSAmrani, Ram 
3952e0cbc4dSRam Amrani }
3962e0cbc4dSRam Amrani 
397ec72fce4SRam Amrani static const struct qed_rdma_ops *qed_ops;
398ec72fce4SRam Amrani 
399ec72fce4SRam Amrani #define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
400ec72fce4SRam Amrani 
401ec72fce4SRam Amrani static irqreturn_t qedr_irq_handler(int irq, void *handle)
402ec72fce4SRam Amrani {
403ec72fce4SRam Amrani 	u16 hw_comp_cons, sw_comp_cons;
404ec72fce4SRam Amrani 	struct qedr_cnq *cnq = handle;
405a7efd777SRam Amrani 	struct regpair *cq_handle;
406a7efd777SRam Amrani 	struct qedr_cq *cq;
407ec72fce4SRam Amrani 
408ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
409ec72fce4SRam Amrani 
410ec72fce4SRam Amrani 	qed_sb_update_sb_idx(cnq->sb);
411ec72fce4SRam Amrani 
412ec72fce4SRam Amrani 	hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
413ec72fce4SRam Amrani 	sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
414ec72fce4SRam Amrani 
415ec72fce4SRam Amrani 	/* Align protocol-index and chain reads */
416ec72fce4SRam Amrani 	rmb();
417ec72fce4SRam Amrani 
418ec72fce4SRam Amrani 	while (sw_comp_cons != hw_comp_cons) {
419a7efd777SRam Amrani 		cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
420a7efd777SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
421a7efd777SRam Amrani 				cq_handle->lo);
422a7efd777SRam Amrani 
423a7efd777SRam Amrani 		if (cq == NULL) {
424a7efd777SRam Amrani 			DP_ERR(cnq->dev,
425a7efd777SRam Amrani 			       "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
426a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, sw_comp_cons,
427a7efd777SRam Amrani 			       hw_comp_cons);
428a7efd777SRam Amrani 
429a7efd777SRam Amrani 			break;
430a7efd777SRam Amrani 		}
431a7efd777SRam Amrani 
432a7efd777SRam Amrani 		if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
433a7efd777SRam Amrani 			DP_ERR(cnq->dev,
434a7efd777SRam Amrani 			       "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
435a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, cq);
436a7efd777SRam Amrani 			break;
437a7efd777SRam Amrani 		}
438a7efd777SRam Amrani 
439a7efd777SRam Amrani 		cq->arm_flags = 0;
440a7efd777SRam Amrani 
4414dd72636SAmrani, Ram 		if (!cq->destroyed && cq->ibcq.comp_handler)
442a7efd777SRam Amrani 			(*cq->ibcq.comp_handler)
443a7efd777SRam Amrani 				(&cq->ibcq, cq->ibcq.cq_context);
444a7efd777SRam Amrani 
4454dd72636SAmrani, Ram 		/* The CQ's CNQ notification counter is checked before
4464dd72636SAmrani, Ram 		 * destroying the CQ in a busy-wait loop that waits for all of
4474dd72636SAmrani, Ram 		 * the CQ's CNQ interrupts to be processed. It is increased
4484dd72636SAmrani, Ram 		 * here, only after the completion handler, to ensure that the
4494dd72636SAmrani, Ram 		 * the handler is not running when the CQ is destroyed.
4504dd72636SAmrani, Ram 		 */
4514dd72636SAmrani, Ram 		cq->cnq_notif++;
4524dd72636SAmrani, Ram 
453ec72fce4SRam Amrani 		sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
454a7efd777SRam Amrani 
455ec72fce4SRam Amrani 		cnq->n_comp++;
456ec72fce4SRam Amrani 	}
457ec72fce4SRam Amrani 
458ec72fce4SRam Amrani 	qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
459ec72fce4SRam Amrani 				      sw_comp_cons);
460ec72fce4SRam Amrani 
461ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
462ec72fce4SRam Amrani 
463ec72fce4SRam Amrani 	return IRQ_HANDLED;
464ec72fce4SRam Amrani }
465ec72fce4SRam Amrani 
466ec72fce4SRam Amrani static void qedr_sync_free_irqs(struct qedr_dev *dev)
467ec72fce4SRam Amrani {
468ec72fce4SRam Amrani 	u32 vector;
469ec72fce4SRam Amrani 	int i;
470ec72fce4SRam Amrani 
471ec72fce4SRam Amrani 	for (i = 0; i < dev->int_info.used_cnt; i++) {
472ec72fce4SRam Amrani 		if (dev->int_info.msix_cnt) {
473ec72fce4SRam Amrani 			vector = dev->int_info.msix[i * dev->num_hwfns].vector;
474ec72fce4SRam Amrani 			synchronize_irq(vector);
475ec72fce4SRam Amrani 			free_irq(vector, &dev->cnq_array[i]);
476ec72fce4SRam Amrani 		}
477ec72fce4SRam Amrani 	}
478ec72fce4SRam Amrani 
479ec72fce4SRam Amrani 	dev->int_info.used_cnt = 0;
480ec72fce4SRam Amrani }
481ec72fce4SRam Amrani 
482ec72fce4SRam Amrani static int qedr_req_msix_irqs(struct qedr_dev *dev)
483ec72fce4SRam Amrani {
484ec72fce4SRam Amrani 	int i, rc = 0;
485ec72fce4SRam Amrani 
486ec72fce4SRam Amrani 	if (dev->num_cnq > dev->int_info.msix_cnt) {
487ec72fce4SRam Amrani 		DP_ERR(dev,
488ec72fce4SRam Amrani 		       "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
489ec72fce4SRam Amrani 		       dev->num_cnq, dev->int_info.msix_cnt);
490ec72fce4SRam Amrani 		return -EINVAL;
491ec72fce4SRam Amrani 	}
492ec72fce4SRam Amrani 
493ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
494ec72fce4SRam Amrani 		rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector,
495ec72fce4SRam Amrani 				 qedr_irq_handler, 0, dev->cnq_array[i].name,
496ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
497ec72fce4SRam Amrani 		if (rc) {
498ec72fce4SRam Amrani 			DP_ERR(dev, "Request cnq %d irq failed\n", i);
499ec72fce4SRam Amrani 			qedr_sync_free_irqs(dev);
500ec72fce4SRam Amrani 		} else {
501ec72fce4SRam Amrani 			DP_DEBUG(dev, QEDR_MSG_INIT,
502ec72fce4SRam Amrani 				 "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
503ec72fce4SRam Amrani 				 dev->cnq_array[i].name, i,
504ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
505ec72fce4SRam Amrani 			dev->int_info.used_cnt++;
506ec72fce4SRam Amrani 		}
507ec72fce4SRam Amrani 	}
508ec72fce4SRam Amrani 
509ec72fce4SRam Amrani 	return rc;
510ec72fce4SRam Amrani }
511ec72fce4SRam Amrani 
512ec72fce4SRam Amrani static int qedr_setup_irqs(struct qedr_dev *dev)
513ec72fce4SRam Amrani {
514ec72fce4SRam Amrani 	int rc;
515ec72fce4SRam Amrani 
516ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
517ec72fce4SRam Amrani 
518ec72fce4SRam Amrani 	/* Learn Interrupt configuration */
519ec72fce4SRam Amrani 	rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
520ec72fce4SRam Amrani 	if (rc < 0)
521ec72fce4SRam Amrani 		return rc;
522ec72fce4SRam Amrani 
523ec72fce4SRam Amrani 	rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
524ec72fce4SRam Amrani 	if (rc) {
525ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
526ec72fce4SRam Amrani 		return rc;
527ec72fce4SRam Amrani 	}
528ec72fce4SRam Amrani 
529ec72fce4SRam Amrani 	if (dev->int_info.msix_cnt) {
530ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
531ec72fce4SRam Amrani 			 dev->int_info.msix_cnt);
532ec72fce4SRam Amrani 		rc = qedr_req_msix_irqs(dev);
533ec72fce4SRam Amrani 		if (rc)
534ec72fce4SRam Amrani 			return rc;
535ec72fce4SRam Amrani 	}
536ec72fce4SRam Amrani 
537ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
538ec72fce4SRam Amrani 
539ec72fce4SRam Amrani 	return 0;
540ec72fce4SRam Amrani }
541ec72fce4SRam Amrani 
542ec72fce4SRam Amrani static int qedr_set_device_attr(struct qedr_dev *dev)
543ec72fce4SRam Amrani {
544ec72fce4SRam Amrani 	struct qed_rdma_device *qed_attr;
545ec72fce4SRam Amrani 	struct qedr_device_attr *attr;
546ec72fce4SRam Amrani 	u32 page_size;
547ec72fce4SRam Amrani 
548ec72fce4SRam Amrani 	/* Part 1 - query core capabilities */
549ec72fce4SRam Amrani 	qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
550ec72fce4SRam Amrani 
551ec72fce4SRam Amrani 	/* Part 2 - check capabilities */
552ec72fce4SRam Amrani 	page_size = ~dev->attr.page_size_caps + 1;
553ec72fce4SRam Amrani 	if (page_size > PAGE_SIZE) {
554ec72fce4SRam Amrani 		DP_ERR(dev,
555ec72fce4SRam Amrani 		       "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
556ec72fce4SRam Amrani 		       PAGE_SIZE, page_size);
557ec72fce4SRam Amrani 		return -ENODEV;
558ec72fce4SRam Amrani 	}
559ec72fce4SRam Amrani 
560ec72fce4SRam Amrani 	/* Part 3 - copy and update capabilities */
561ec72fce4SRam Amrani 	attr = &dev->attr;
562ec72fce4SRam Amrani 	attr->vendor_id = qed_attr->vendor_id;
563ec72fce4SRam Amrani 	attr->vendor_part_id = qed_attr->vendor_part_id;
564ec72fce4SRam Amrani 	attr->hw_ver = qed_attr->hw_ver;
565ec72fce4SRam Amrani 	attr->fw_ver = qed_attr->fw_ver;
566ec72fce4SRam Amrani 	attr->node_guid = qed_attr->node_guid;
567ec72fce4SRam Amrani 	attr->sys_image_guid = qed_attr->sys_image_guid;
568ec72fce4SRam Amrani 	attr->max_cnq = qed_attr->max_cnq;
569ec72fce4SRam Amrani 	attr->max_sge = qed_attr->max_sge;
570ec72fce4SRam Amrani 	attr->max_inline = qed_attr->max_inline;
571ec72fce4SRam Amrani 	attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
572ec72fce4SRam Amrani 	attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
573ec72fce4SRam Amrani 	attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
574ec72fce4SRam Amrani 	attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
575ec72fce4SRam Amrani 	attr->max_dev_resp_rd_atomic_resc =
576ec72fce4SRam Amrani 	    qed_attr->max_dev_resp_rd_atomic_resc;
577ec72fce4SRam Amrani 	attr->max_cq = qed_attr->max_cq;
578ec72fce4SRam Amrani 	attr->max_qp = qed_attr->max_qp;
579ec72fce4SRam Amrani 	attr->max_mr = qed_attr->max_mr;
580ec72fce4SRam Amrani 	attr->max_mr_size = qed_attr->max_mr_size;
581ec72fce4SRam Amrani 	attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
582ec72fce4SRam Amrani 	attr->max_mw = qed_attr->max_mw;
583ec72fce4SRam Amrani 	attr->max_fmr = qed_attr->max_fmr;
584ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
585ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
586ec72fce4SRam Amrani 	attr->max_pd = qed_attr->max_pd;
587ec72fce4SRam Amrani 	attr->max_ah = qed_attr->max_ah;
588ec72fce4SRam Amrani 	attr->max_pkey = qed_attr->max_pkey;
589ec72fce4SRam Amrani 	attr->max_srq = qed_attr->max_srq;
590ec72fce4SRam Amrani 	attr->max_srq_wr = qed_attr->max_srq_wr;
591ec72fce4SRam Amrani 	attr->dev_caps = qed_attr->dev_caps;
592ec72fce4SRam Amrani 	attr->page_size_caps = qed_attr->page_size_caps;
593ec72fce4SRam Amrani 	attr->dev_ack_delay = qed_attr->dev_ack_delay;
594ec72fce4SRam Amrani 	attr->reserved_lkey = qed_attr->reserved_lkey;
595ec72fce4SRam Amrani 	attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
596ec72fce4SRam Amrani 	attr->max_stats_queues = qed_attr->max_stats_queues;
597ec72fce4SRam Amrani 
598ec72fce4SRam Amrani 	return 0;
599ec72fce4SRam Amrani }
600ec72fce4SRam Amrani 
6011a590751SRam Amrani void qedr_unaffiliated_event(void *context, u8 event_code)
602993d1b52SRam Amrani {
603993d1b52SRam Amrani 	pr_err("unaffiliated event not implemented yet\n");
604993d1b52SRam Amrani }
605993d1b52SRam Amrani 
606993d1b52SRam Amrani void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
607993d1b52SRam Amrani {
608993d1b52SRam Amrani #define EVENT_TYPE_NOT_DEFINED	0
609993d1b52SRam Amrani #define EVENT_TYPE_CQ		1
610993d1b52SRam Amrani #define EVENT_TYPE_QP		2
611993d1b52SRam Amrani 	struct qedr_dev *dev = (struct qedr_dev *)context;
612be086e7cSMintz, Yuval 	struct regpair *async_handle = (struct regpair *)fw_handle;
613be086e7cSMintz, Yuval 	u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
614993d1b52SRam Amrani 	u8 event_type = EVENT_TYPE_NOT_DEFINED;
615993d1b52SRam Amrani 	struct ib_event event;
616993d1b52SRam Amrani 	struct ib_cq *ibcq;
617993d1b52SRam Amrani 	struct ib_qp *ibqp;
618993d1b52SRam Amrani 	struct qedr_cq *cq;
619993d1b52SRam Amrani 	struct qedr_qp *qp;
620993d1b52SRam Amrani 
621993d1b52SRam Amrani 	switch (e_code) {
622993d1b52SRam Amrani 	case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
623993d1b52SRam Amrani 		event.event = IB_EVENT_CQ_ERR;
624993d1b52SRam Amrani 		event_type = EVENT_TYPE_CQ;
625993d1b52SRam Amrani 		break;
626993d1b52SRam Amrani 	case ROCE_ASYNC_EVENT_SQ_DRAINED:
627993d1b52SRam Amrani 		event.event = IB_EVENT_SQ_DRAINED;
628993d1b52SRam Amrani 		event_type = EVENT_TYPE_QP;
629993d1b52SRam Amrani 		break;
630993d1b52SRam Amrani 	case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
631993d1b52SRam Amrani 		event.event = IB_EVENT_QP_FATAL;
632993d1b52SRam Amrani 		event_type = EVENT_TYPE_QP;
633993d1b52SRam Amrani 		break;
634993d1b52SRam Amrani 	case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
635993d1b52SRam Amrani 		event.event = IB_EVENT_QP_REQ_ERR;
636993d1b52SRam Amrani 		event_type = EVENT_TYPE_QP;
637993d1b52SRam Amrani 		break;
638993d1b52SRam Amrani 	case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
639993d1b52SRam Amrani 		event.event = IB_EVENT_QP_ACCESS_ERR;
640993d1b52SRam Amrani 		event_type = EVENT_TYPE_QP;
641993d1b52SRam Amrani 		break;
642993d1b52SRam Amrani 	default:
643993d1b52SRam Amrani 		DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
644993d1b52SRam Amrani 		       roce_handle64);
645993d1b52SRam Amrani 	}
646993d1b52SRam Amrani 
647993d1b52SRam Amrani 	switch (event_type) {
648993d1b52SRam Amrani 	case EVENT_TYPE_CQ:
649993d1b52SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
650993d1b52SRam Amrani 		if (cq) {
651993d1b52SRam Amrani 			ibcq = &cq->ibcq;
652993d1b52SRam Amrani 			if (ibcq->event_handler) {
653993d1b52SRam Amrani 				event.device = ibcq->device;
654993d1b52SRam Amrani 				event.element.cq = ibcq;
655993d1b52SRam Amrani 				ibcq->event_handler(&event, ibcq->cq_context);
656993d1b52SRam Amrani 			}
657993d1b52SRam Amrani 		} else {
658993d1b52SRam Amrani 			WARN(1,
659993d1b52SRam Amrani 			     "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
660993d1b52SRam Amrani 			     roce_handle64);
661993d1b52SRam Amrani 		}
662993d1b52SRam Amrani 		DP_ERR(dev, "CQ event %d on hanlde %p\n", e_code, cq);
663993d1b52SRam Amrani 		break;
664993d1b52SRam Amrani 	case EVENT_TYPE_QP:
665993d1b52SRam Amrani 		qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
666993d1b52SRam Amrani 		if (qp) {
667993d1b52SRam Amrani 			ibqp = &qp->ibqp;
668993d1b52SRam Amrani 			if (ibqp->event_handler) {
669993d1b52SRam Amrani 				event.device = ibqp->device;
670993d1b52SRam Amrani 				event.element.qp = ibqp;
671993d1b52SRam Amrani 				ibqp->event_handler(&event, ibqp->qp_context);
672993d1b52SRam Amrani 			}
673993d1b52SRam Amrani 		} else {
674993d1b52SRam Amrani 			WARN(1,
675993d1b52SRam Amrani 			     "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
676993d1b52SRam Amrani 			     roce_handle64);
677993d1b52SRam Amrani 		}
678993d1b52SRam Amrani 		DP_ERR(dev, "QP event %d on hanlde %p\n", e_code, qp);
679993d1b52SRam Amrani 		break;
680993d1b52SRam Amrani 	default:
681993d1b52SRam Amrani 		break;
682993d1b52SRam Amrani 	}
683993d1b52SRam Amrani }
684993d1b52SRam Amrani 
685ec72fce4SRam Amrani static int qedr_init_hw(struct qedr_dev *dev)
686ec72fce4SRam Amrani {
687ec72fce4SRam Amrani 	struct qed_rdma_add_user_out_params out_params;
688ec72fce4SRam Amrani 	struct qed_rdma_start_in_params *in_params;
689ec72fce4SRam Amrani 	struct qed_rdma_cnq_params *cur_pbl;
690ec72fce4SRam Amrani 	struct qed_rdma_events events;
691ec72fce4SRam Amrani 	dma_addr_t p_phys_table;
692ec72fce4SRam Amrani 	u32 page_cnt;
693ec72fce4SRam Amrani 	int rc = 0;
694ec72fce4SRam Amrani 	int i;
695ec72fce4SRam Amrani 
696ec72fce4SRam Amrani 	in_params =  kzalloc(sizeof(*in_params), GFP_KERNEL);
697ec72fce4SRam Amrani 	if (!in_params) {
698ec72fce4SRam Amrani 		rc = -ENOMEM;
699ec72fce4SRam Amrani 		goto out;
700ec72fce4SRam Amrani 	}
701ec72fce4SRam Amrani 
702ec72fce4SRam Amrani 	in_params->desired_cnq = dev->num_cnq;
703ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
704ec72fce4SRam Amrani 		cur_pbl = &in_params->cnq_pbl_list[i];
705ec72fce4SRam Amrani 
706ec72fce4SRam Amrani 		page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
707ec72fce4SRam Amrani 		cur_pbl->num_pbl_pages = page_cnt;
708ec72fce4SRam Amrani 
709ec72fce4SRam Amrani 		p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
710ec72fce4SRam Amrani 		cur_pbl->pbl_ptr = (u64)p_phys_table;
711ec72fce4SRam Amrani 	}
712ec72fce4SRam Amrani 
713993d1b52SRam Amrani 	events.affiliated_event = qedr_affiliated_event;
714993d1b52SRam Amrani 	events.unaffiliated_event = qedr_unaffiliated_event;
715ec72fce4SRam Amrani 	events.context = dev;
716ec72fce4SRam Amrani 
717ec72fce4SRam Amrani 	in_params->events = &events;
718ec72fce4SRam Amrani 	in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
719ec72fce4SRam Amrani 	in_params->max_mtu = dev->ndev->mtu;
720ec72fce4SRam Amrani 	ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
721ec72fce4SRam Amrani 
722ec72fce4SRam Amrani 	rc = dev->ops->rdma_init(dev->cdev, in_params);
723ec72fce4SRam Amrani 	if (rc)
724ec72fce4SRam Amrani 		goto out;
725ec72fce4SRam Amrani 
726ec72fce4SRam Amrani 	rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
727ec72fce4SRam Amrani 	if (rc)
728ec72fce4SRam Amrani 		goto out;
729ec72fce4SRam Amrani 
730ec72fce4SRam Amrani 	dev->db_addr = (void *)(uintptr_t)out_params.dpi_addr;
731ec72fce4SRam Amrani 	dev->db_phys_addr = out_params.dpi_phys_addr;
732ec72fce4SRam Amrani 	dev->db_size = out_params.dpi_size;
733ec72fce4SRam Amrani 	dev->dpi = out_params.dpi;
734ec72fce4SRam Amrani 
735ec72fce4SRam Amrani 	rc = qedr_set_device_attr(dev);
736ec72fce4SRam Amrani out:
737ec72fce4SRam Amrani 	kfree(in_params);
738ec72fce4SRam Amrani 	if (rc)
739ec72fce4SRam Amrani 		DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
740ec72fce4SRam Amrani 
741ec72fce4SRam Amrani 	return rc;
742ec72fce4SRam Amrani }
743ec72fce4SRam Amrani 
744ec72fce4SRam Amrani void qedr_stop_hw(struct qedr_dev *dev)
745ec72fce4SRam Amrani {
746ec72fce4SRam Amrani 	dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
747ec72fce4SRam Amrani 	dev->ops->rdma_stop(dev->rdma_ctx);
748ec72fce4SRam Amrani }
749ec72fce4SRam Amrani 
7502e0cbc4dSRam Amrani static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
7512e0cbc4dSRam Amrani 				 struct net_device *ndev)
7522e0cbc4dSRam Amrani {
753ec72fce4SRam Amrani 	struct qed_dev_rdma_info dev_info;
7542e0cbc4dSRam Amrani 	struct qedr_dev *dev;
7552e0cbc4dSRam Amrani 	int rc = 0, i;
7562e0cbc4dSRam Amrani 
7572e0cbc4dSRam Amrani 	dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev));
7582e0cbc4dSRam Amrani 	if (!dev) {
7592e0cbc4dSRam Amrani 		pr_err("Unable to allocate ib device\n");
7602e0cbc4dSRam Amrani 		return NULL;
7612e0cbc4dSRam Amrani 	}
7622e0cbc4dSRam Amrani 
7632e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
7642e0cbc4dSRam Amrani 
7652e0cbc4dSRam Amrani 	dev->pdev = pdev;
7662e0cbc4dSRam Amrani 	dev->ndev = ndev;
7672e0cbc4dSRam Amrani 	dev->cdev = cdev;
7682e0cbc4dSRam Amrani 
769ec72fce4SRam Amrani 	qed_ops = qed_get_rdma_ops();
770ec72fce4SRam Amrani 	if (!qed_ops) {
771ec72fce4SRam Amrani 		DP_ERR(dev, "Failed to get qed roce operations\n");
772ec72fce4SRam Amrani 		goto init_err;
773ec72fce4SRam Amrani 	}
774ec72fce4SRam Amrani 
775ec72fce4SRam Amrani 	dev->ops = qed_ops;
776ec72fce4SRam Amrani 	rc = qed_ops->fill_dev_info(cdev, &dev_info);
777ec72fce4SRam Amrani 	if (rc)
778ec72fce4SRam Amrani 		goto init_err;
779ec72fce4SRam Amrani 
780*ad84dad2SAmrani, Ram 	dev->user_dpm_enabled = dev_info.user_dpm_enabled;
781ec72fce4SRam Amrani 	dev->num_hwfns = dev_info.common.num_hwfns;
782ec72fce4SRam Amrani 	dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
783ec72fce4SRam Amrani 
784ec72fce4SRam Amrani 	dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
785ec72fce4SRam Amrani 	if (!dev->num_cnq) {
786ec72fce4SRam Amrani 		DP_ERR(dev, "not enough CNQ resources.\n");
787ec72fce4SRam Amrani 		goto init_err;
788ec72fce4SRam Amrani 	}
789ec72fce4SRam Amrani 
790cecbcddfSRam Amrani 	dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
791cecbcddfSRam Amrani 
7922e0cbc4dSRam Amrani 	qedr_pci_set_atomic(dev, pdev);
7932e0cbc4dSRam Amrani 
794ec72fce4SRam Amrani 	rc = qedr_alloc_resources(dev);
795ec72fce4SRam Amrani 	if (rc)
796ec72fce4SRam Amrani 		goto init_err;
797ec72fce4SRam Amrani 
798ec72fce4SRam Amrani 	rc = qedr_init_hw(dev);
799ec72fce4SRam Amrani 	if (rc)
800ec72fce4SRam Amrani 		goto alloc_err;
801ec72fce4SRam Amrani 
802ec72fce4SRam Amrani 	rc = qedr_setup_irqs(dev);
803ec72fce4SRam Amrani 	if (rc)
804ec72fce4SRam Amrani 		goto irq_err;
805ec72fce4SRam Amrani 
8062e0cbc4dSRam Amrani 	rc = qedr_register_device(dev);
8072e0cbc4dSRam Amrani 	if (rc) {
8082e0cbc4dSRam Amrani 		DP_ERR(dev, "Unable to allocate register device\n");
809ec72fce4SRam Amrani 		goto reg_err;
8102e0cbc4dSRam Amrani 	}
8112e0cbc4dSRam Amrani 
8122e0cbc4dSRam Amrani 	for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
8132e0cbc4dSRam Amrani 		if (device_create_file(&dev->ibdev.dev, qedr_attributes[i]))
814993d1b52SRam Amrani 			goto sysfs_err;
8152e0cbc4dSRam Amrani 
816f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
817f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
818f449c7a2SRam Amrani 
8192e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
8202e0cbc4dSRam Amrani 	return dev;
8212e0cbc4dSRam Amrani 
822993d1b52SRam Amrani sysfs_err:
823993d1b52SRam Amrani 	ib_unregister_device(&dev->ibdev);
824ec72fce4SRam Amrani reg_err:
825ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
826ec72fce4SRam Amrani irq_err:
827ec72fce4SRam Amrani 	qedr_stop_hw(dev);
828ec72fce4SRam Amrani alloc_err:
829ec72fce4SRam Amrani 	qedr_free_resources(dev);
8302e0cbc4dSRam Amrani init_err:
8312e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
8322e0cbc4dSRam Amrani 	DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
8332e0cbc4dSRam Amrani 
8342e0cbc4dSRam Amrani 	return NULL;
8352e0cbc4dSRam Amrani }
8362e0cbc4dSRam Amrani 
8372e0cbc4dSRam Amrani static void qedr_remove(struct qedr_dev *dev)
8382e0cbc4dSRam Amrani {
8392e0cbc4dSRam Amrani 	/* First unregister with stack to stop all the active traffic
8402e0cbc4dSRam Amrani 	 * of the registered clients.
8412e0cbc4dSRam Amrani 	 */
8422e0cbc4dSRam Amrani 	qedr_remove_sysfiles(dev);
843993d1b52SRam Amrani 	ib_unregister_device(&dev->ibdev);
8442e0cbc4dSRam Amrani 
845ec72fce4SRam Amrani 	qedr_stop_hw(dev);
846ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
847ec72fce4SRam Amrani 	qedr_free_resources(dev);
8482e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
8492e0cbc4dSRam Amrani }
8502e0cbc4dSRam Amrani 
851f449c7a2SRam Amrani static void qedr_close(struct qedr_dev *dev)
8522e0cbc4dSRam Amrani {
853f449c7a2SRam Amrani 	if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
854f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
8552e0cbc4dSRam Amrani }
8562e0cbc4dSRam Amrani 
8572e0cbc4dSRam Amrani static void qedr_shutdown(struct qedr_dev *dev)
8582e0cbc4dSRam Amrani {
8592e0cbc4dSRam Amrani 	qedr_close(dev);
8602e0cbc4dSRam Amrani 	qedr_remove(dev);
8612e0cbc4dSRam Amrani }
8622e0cbc4dSRam Amrani 
863f449c7a2SRam Amrani static void qedr_open(struct qedr_dev *dev)
864f449c7a2SRam Amrani {
865f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
866f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
867f449c7a2SRam Amrani }
868f449c7a2SRam Amrani 
8691d1424c8SRam Amrani static void qedr_mac_address_change(struct qedr_dev *dev)
8701d1424c8SRam Amrani {
8711d1424c8SRam Amrani 	union ib_gid *sgid = &dev->sgid_tbl[0];
8721d1424c8SRam Amrani 	u8 guid[8], mac_addr[6];
8731d1424c8SRam Amrani 	int rc;
8741d1424c8SRam Amrani 
8751d1424c8SRam Amrani 	/* Update SGID */
8761d1424c8SRam Amrani 	ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
8771d1424c8SRam Amrani 	guid[0] = mac_addr[0] ^ 2;
8781d1424c8SRam Amrani 	guid[1] = mac_addr[1];
8791d1424c8SRam Amrani 	guid[2] = mac_addr[2];
8801d1424c8SRam Amrani 	guid[3] = 0xff;
8811d1424c8SRam Amrani 	guid[4] = 0xfe;
8821d1424c8SRam Amrani 	guid[5] = mac_addr[3];
8831d1424c8SRam Amrani 	guid[6] = mac_addr[4];
8841d1424c8SRam Amrani 	guid[7] = mac_addr[5];
8851d1424c8SRam Amrani 	sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
8861d1424c8SRam Amrani 	memcpy(&sgid->raw[8], guid, sizeof(guid));
8871d1424c8SRam Amrani 
8881d1424c8SRam Amrani 	/* Update LL2 */
8890518c12fSMichal Kalderon 	rc = dev->ops->ll2_set_mac_filter(dev->cdev,
8901d1424c8SRam Amrani 					  dev->gsi_ll2_mac_address,
8911d1424c8SRam Amrani 					  dev->ndev->dev_addr);
8921d1424c8SRam Amrani 
8931d1424c8SRam Amrani 	ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
8941d1424c8SRam Amrani 
895f449c7a2SRam Amrani 	qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
8961d1424c8SRam Amrani 
8971d1424c8SRam Amrani 	if (rc)
8981d1424c8SRam Amrani 		DP_ERR(dev, "Error updating mac filter\n");
8991d1424c8SRam Amrani }
9001d1424c8SRam Amrani 
9012e0cbc4dSRam Amrani /* event handling via NIC driver ensures that all the NIC specific
9022e0cbc4dSRam Amrani  * initialization done before RoCE driver notifies
9032e0cbc4dSRam Amrani  * event to stack.
9042e0cbc4dSRam Amrani  */
905bbfcd1e8SMichal Kalderon static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event)
9062e0cbc4dSRam Amrani {
9072e0cbc4dSRam Amrani 	switch (event) {
9082e0cbc4dSRam Amrani 	case QEDE_UP:
909f449c7a2SRam Amrani 		qedr_open(dev);
9102e0cbc4dSRam Amrani 		break;
9112e0cbc4dSRam Amrani 	case QEDE_DOWN:
9122e0cbc4dSRam Amrani 		qedr_close(dev);
9132e0cbc4dSRam Amrani 		break;
9142e0cbc4dSRam Amrani 	case QEDE_CLOSE:
9152e0cbc4dSRam Amrani 		qedr_shutdown(dev);
9162e0cbc4dSRam Amrani 		break;
9172e0cbc4dSRam Amrani 	case QEDE_CHANGE_ADDR:
9181d1424c8SRam Amrani 		qedr_mac_address_change(dev);
9192e0cbc4dSRam Amrani 		break;
9202e0cbc4dSRam Amrani 	default:
9212e0cbc4dSRam Amrani 		pr_err("Event not supported\n");
9222e0cbc4dSRam Amrani 	}
9232e0cbc4dSRam Amrani }
9242e0cbc4dSRam Amrani 
9252e0cbc4dSRam Amrani static struct qedr_driver qedr_drv = {
9262e0cbc4dSRam Amrani 	.name = "qedr_driver",
9272e0cbc4dSRam Amrani 	.add = qedr_add,
9282e0cbc4dSRam Amrani 	.remove = qedr_remove,
9292e0cbc4dSRam Amrani 	.notify = qedr_notify,
9302e0cbc4dSRam Amrani };
9312e0cbc4dSRam Amrani 
9322e0cbc4dSRam Amrani static int __init qedr_init_module(void)
9332e0cbc4dSRam Amrani {
934bbfcd1e8SMichal Kalderon 	return qede_rdma_register_driver(&qedr_drv);
9352e0cbc4dSRam Amrani }
9362e0cbc4dSRam Amrani 
9372e0cbc4dSRam Amrani static void __exit qedr_exit_module(void)
9382e0cbc4dSRam Amrani {
939bbfcd1e8SMichal Kalderon 	qede_rdma_unregister_driver(&qedr_drv);
9402e0cbc4dSRam Amrani }
9412e0cbc4dSRam Amrani 
9422e0cbc4dSRam Amrani module_init(qedr_init_module);
9432e0cbc4dSRam Amrani module_exit(qedr_exit_module);
944