12e0cbc4dSRam Amrani /* QLogic qedr NIC Driver 22e0cbc4dSRam Amrani * Copyright (c) 2015-2016 QLogic Corporation 32e0cbc4dSRam Amrani * 42e0cbc4dSRam Amrani * This software is available to you under a choice of one of two 52e0cbc4dSRam Amrani * licenses. You may choose to be licensed under the terms of the GNU 62e0cbc4dSRam Amrani * General Public License (GPL) Version 2, available from the file 72e0cbc4dSRam Amrani * COPYING in the main directory of this source tree, or the 82e0cbc4dSRam Amrani * OpenIB.org BSD license below: 92e0cbc4dSRam Amrani * 102e0cbc4dSRam Amrani * Redistribution and use in source and binary forms, with or 112e0cbc4dSRam Amrani * without modification, are permitted provided that the following 122e0cbc4dSRam Amrani * conditions are met: 132e0cbc4dSRam Amrani * 142e0cbc4dSRam Amrani * - Redistributions of source code must retain the above 152e0cbc4dSRam Amrani * copyright notice, this list of conditions and the following 162e0cbc4dSRam Amrani * disclaimer. 172e0cbc4dSRam Amrani * 182e0cbc4dSRam Amrani * - Redistributions in binary form must reproduce the above 192e0cbc4dSRam Amrani * copyright notice, this list of conditions and the following 202e0cbc4dSRam Amrani * disclaimer in the documentation and /or other materials 212e0cbc4dSRam Amrani * provided with the distribution. 222e0cbc4dSRam Amrani * 232e0cbc4dSRam Amrani * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 242e0cbc4dSRam Amrani * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 252e0cbc4dSRam Amrani * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 262e0cbc4dSRam Amrani * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 272e0cbc4dSRam Amrani * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 282e0cbc4dSRam Amrani * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 292e0cbc4dSRam Amrani * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 302e0cbc4dSRam Amrani * SOFTWARE. 312e0cbc4dSRam Amrani */ 322e0cbc4dSRam Amrani #include <linux/module.h> 332e0cbc4dSRam Amrani #include <rdma/ib_verbs.h> 342e0cbc4dSRam Amrani #include <rdma/ib_addr.h> 35ac1b36e5SRam Amrani #include <rdma/ib_user_verbs.h> 36e6a38c54SKalderon, Michal #include <rdma/iw_cm.h> 37e6a38c54SKalderon, Michal #include <rdma/ib_mad.h> 382e0cbc4dSRam Amrani #include <linux/netdevice.h> 392e0cbc4dSRam Amrani #include <linux/iommu.h> 40461a6946SJoerg Roedel #include <linux/pci.h> 412e0cbc4dSRam Amrani #include <net/addrconf.h> 42de0089e6SKalderon, Michal #include <linux/idr.h> 43b262a06eSMichal Kalderon 44ec72fce4SRam Amrani #include <linux/qed/qed_chain.h> 45ec72fce4SRam Amrani #include <linux/qed/qed_if.h> 462e0cbc4dSRam Amrani #include "qedr.h" 47ac1b36e5SRam Amrani #include "verbs.h" 48ac1b36e5SRam Amrani #include <rdma/qedr-abi.h> 49de0089e6SKalderon, Michal #include "qedr_iw_cm.h" 502e0cbc4dSRam Amrani 512e0cbc4dSRam Amrani MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver"); 522e0cbc4dSRam Amrani MODULE_AUTHOR("QLogic Corporation"); 532e0cbc4dSRam Amrani MODULE_LICENSE("Dual BSD/GPL"); 542e0cbc4dSRam Amrani 55cecbcddfSRam Amrani #define QEDR_WQ_MULTIPLIER_DFT (3) 56cecbcddfSRam Amrani 570089985eSBart Van Assche static void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num, 582e0cbc4dSRam Amrani enum ib_event_type type) 592e0cbc4dSRam Amrani { 602e0cbc4dSRam Amrani struct ib_event ibev; 612e0cbc4dSRam Amrani 622e0cbc4dSRam Amrani ibev.device = &dev->ibdev; 632e0cbc4dSRam Amrani ibev.element.port_num = port_num; 642e0cbc4dSRam Amrani ibev.event = type; 652e0cbc4dSRam Amrani 662e0cbc4dSRam Amrani ib_dispatch_event(&ibev); 672e0cbc4dSRam Amrani } 682e0cbc4dSRam Amrani 692e0cbc4dSRam Amrani static enum rdma_link_layer qedr_link_layer(struct ib_device *device, 702e0cbc4dSRam Amrani u8 port_num) 712e0cbc4dSRam Amrani { 722e0cbc4dSRam Amrani return IB_LINK_LAYER_ETHERNET; 732e0cbc4dSRam Amrani } 742e0cbc4dSRam Amrani 759abb0d1bSLeon Romanovsky static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str) 76ec72fce4SRam Amrani { 77ec72fce4SRam Amrani struct qedr_dev *qedr = get_qedr_dev(ibdev); 78ec72fce4SRam Amrani u32 fw_ver = (u32)qedr->attr.fw_ver; 79ec72fce4SRam Amrani 809abb0d1bSLeon Romanovsky snprintf(str, IB_FW_VERSION_NAME_MAX, "%d. %d. %d. %d", 81ec72fce4SRam Amrani (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF, 82ec72fce4SRam Amrani (fw_ver >> 8) & 0xFF, fw_ver & 0xFF); 83ec72fce4SRam Amrani } 84ec72fce4SRam Amrani 85993d1b52SRam Amrani static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num) 86993d1b52SRam Amrani { 87993d1b52SRam Amrani struct qedr_dev *qdev; 88993d1b52SRam Amrani 89993d1b52SRam Amrani qdev = get_qedr_dev(dev); 90993d1b52SRam Amrani dev_hold(qdev->ndev); 91993d1b52SRam Amrani 92993d1b52SRam Amrani /* The HW vendor's device driver must guarantee 93993d1b52SRam Amrani * that this function returns NULL before the net device reaches 94993d1b52SRam Amrani * NETDEV_UNREGISTER_FINAL state. 95993d1b52SRam Amrani */ 96993d1b52SRam Amrani return qdev->ndev; 97993d1b52SRam Amrani } 98993d1b52SRam Amrani 990089985eSBart Van Assche static int qedr_roce_port_immutable(struct ib_device *ibdev, u8 port_num, 100e6a38c54SKalderon, Michal struct ib_port_immutable *immutable) 101e6a38c54SKalderon, Michal { 102e6a38c54SKalderon, Michal struct ib_port_attr attr; 103e6a38c54SKalderon, Michal int err; 104e6a38c54SKalderon, Michal 105e6a38c54SKalderon, Michal err = qedr_query_port(ibdev, port_num, &attr); 106e6a38c54SKalderon, Michal if (err) 107e6a38c54SKalderon, Michal return err; 108e6a38c54SKalderon, Michal 109e6a38c54SKalderon, Michal immutable->pkey_tbl_len = attr.pkey_tbl_len; 110e6a38c54SKalderon, Michal immutable->gid_tbl_len = attr.gid_tbl_len; 111e6a38c54SKalderon, Michal immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE | 112e6a38c54SKalderon, Michal RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP; 113e6a38c54SKalderon, Michal immutable->max_mad_size = IB_MGMT_MAD_SIZE; 114e6a38c54SKalderon, Michal 115e6a38c54SKalderon, Michal return 0; 116e6a38c54SKalderon, Michal } 117e6a38c54SKalderon, Michal 1180089985eSBart Van Assche static int qedr_iw_port_immutable(struct ib_device *ibdev, u8 port_num, 119e6a38c54SKalderon, Michal struct ib_port_immutable *immutable) 120e6a38c54SKalderon, Michal { 121e6a38c54SKalderon, Michal struct ib_port_attr attr; 122e6a38c54SKalderon, Michal int err; 123e6a38c54SKalderon, Michal 124e6a38c54SKalderon, Michal err = qedr_query_port(ibdev, port_num, &attr); 125e6a38c54SKalderon, Michal if (err) 126e6a38c54SKalderon, Michal return err; 127e6a38c54SKalderon, Michal 128e6a38c54SKalderon, Michal immutable->pkey_tbl_len = 1; 129e6a38c54SKalderon, Michal immutable->gid_tbl_len = 1; 130e6a38c54SKalderon, Michal immutable->core_cap_flags = RDMA_CORE_PORT_IWARP; 131e6a38c54SKalderon, Michal immutable->max_mad_size = 0; 132e6a38c54SKalderon, Michal 133e6a38c54SKalderon, Michal return 0; 134e6a38c54SKalderon, Michal } 135e6a38c54SKalderon, Michal 1360089985eSBart Van Assche static int qedr_iw_register_device(struct qedr_dev *dev) 137e6a38c54SKalderon, Michal { 138e6a38c54SKalderon, Michal dev->ibdev.node_type = RDMA_NODE_RNIC; 139e6a38c54SKalderon, Michal dev->ibdev.query_gid = qedr_iw_query_gid; 140e6a38c54SKalderon, Michal 141e6a38c54SKalderon, Michal dev->ibdev.get_port_immutable = qedr_iw_port_immutable; 142e6a38c54SKalderon, Michal 143e6a38c54SKalderon, Michal dev->ibdev.iwcm = kzalloc(sizeof(*dev->ibdev.iwcm), GFP_KERNEL); 144e6a38c54SKalderon, Michal if (!dev->ibdev.iwcm) 145e6a38c54SKalderon, Michal return -ENOMEM; 146e411e058SKalderon, Michal 147e411e058SKalderon, Michal dev->ibdev.iwcm->connect = qedr_iw_connect; 148e411e058SKalderon, Michal dev->ibdev.iwcm->accept = qedr_iw_accept; 149e411e058SKalderon, Michal dev->ibdev.iwcm->reject = qedr_iw_reject; 150e411e058SKalderon, Michal dev->ibdev.iwcm->create_listen = qedr_iw_create_listen; 151e411e058SKalderon, Michal dev->ibdev.iwcm->destroy_listen = qedr_iw_destroy_listen; 152de0089e6SKalderon, Michal dev->ibdev.iwcm->add_ref = qedr_iw_qp_add_ref; 153de0089e6SKalderon, Michal dev->ibdev.iwcm->rem_ref = qedr_iw_qp_rem_ref; 154de0089e6SKalderon, Michal dev->ibdev.iwcm->get_qp = qedr_iw_get_qp; 155e6a38c54SKalderon, Michal 156e6a38c54SKalderon, Michal memcpy(dev->ibdev.iwcm->ifname, 157e6a38c54SKalderon, Michal dev->ndev->name, sizeof(dev->ibdev.iwcm->ifname)); 158e6a38c54SKalderon, Michal 159e6a38c54SKalderon, Michal return 0; 160e6a38c54SKalderon, Michal } 161e6a38c54SKalderon, Michal 1620089985eSBart Van Assche static void qedr_roce_register_device(struct qedr_dev *dev) 163e6a38c54SKalderon, Michal { 164e6a38c54SKalderon, Michal dev->ibdev.node_type = RDMA_NODE_IB_CA; 165e6a38c54SKalderon, Michal dev->ibdev.query_gid = qedr_query_gid; 166e6a38c54SKalderon, Michal 167e6a38c54SKalderon, Michal dev->ibdev.add_gid = qedr_add_gid; 168e6a38c54SKalderon, Michal dev->ibdev.del_gid = qedr_del_gid; 169e6a38c54SKalderon, Michal 170e6a38c54SKalderon, Michal dev->ibdev.get_port_immutable = qedr_roce_port_immutable; 171e6a38c54SKalderon, Michal } 172e6a38c54SKalderon, Michal 1732e0cbc4dSRam Amrani static int qedr_register_device(struct qedr_dev *dev) 1742e0cbc4dSRam Amrani { 175e6a38c54SKalderon, Michal int rc; 176e6a38c54SKalderon, Michal 1772e0cbc4dSRam Amrani strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX); 1782e0cbc4dSRam Amrani 179993d1b52SRam Amrani dev->ibdev.node_guid = dev->attr.node_guid; 1802e0cbc4dSRam Amrani memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC)); 1812e0cbc4dSRam Amrani dev->ibdev.owner = THIS_MODULE; 182ac1b36e5SRam Amrani dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION; 183ac1b36e5SRam Amrani 184ac1b36e5SRam Amrani dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) | 185ac1b36e5SRam Amrani QEDR_UVERBS(QUERY_DEVICE) | 186a7efd777SRam Amrani QEDR_UVERBS(QUERY_PORT) | 187a7efd777SRam Amrani QEDR_UVERBS(ALLOC_PD) | 188a7efd777SRam Amrani QEDR_UVERBS(DEALLOC_PD) | 189a7efd777SRam Amrani QEDR_UVERBS(CREATE_COMP_CHANNEL) | 190a7efd777SRam Amrani QEDR_UVERBS(CREATE_CQ) | 191a7efd777SRam Amrani QEDR_UVERBS(RESIZE_CQ) | 192a7efd777SRam Amrani QEDR_UVERBS(DESTROY_CQ) | 193cecbcddfSRam Amrani QEDR_UVERBS(REQ_NOTIFY_CQ) | 194cecbcddfSRam Amrani QEDR_UVERBS(CREATE_QP) | 195cecbcddfSRam Amrani QEDR_UVERBS(MODIFY_QP) | 196cecbcddfSRam Amrani QEDR_UVERBS(QUERY_QP) | 197e0290cceSRam Amrani QEDR_UVERBS(DESTROY_QP) | 198e0290cceSRam Amrani QEDR_UVERBS(REG_MR) | 199afa0e13bSRam Amrani QEDR_UVERBS(DEREG_MR) | 200afa0e13bSRam Amrani QEDR_UVERBS(POLL_CQ) | 201afa0e13bSRam Amrani QEDR_UVERBS(POST_SEND) | 202afa0e13bSRam Amrani QEDR_UVERBS(POST_RECV); 203ac1b36e5SRam Amrani 204e6a38c54SKalderon, Michal if (IS_IWARP(dev)) { 205e6a38c54SKalderon, Michal rc = qedr_iw_register_device(dev); 206e6a38c54SKalderon, Michal if (rc) 207e6a38c54SKalderon, Michal return rc; 208e6a38c54SKalderon, Michal } else { 209e6a38c54SKalderon, Michal qedr_roce_register_device(dev); 210e6a38c54SKalderon, Michal } 211e6a38c54SKalderon, Michal 212ac1b36e5SRam Amrani dev->ibdev.phys_port_cnt = 1; 213ac1b36e5SRam Amrani dev->ibdev.num_comp_vectors = dev->num_cnq; 214ac1b36e5SRam Amrani 215ac1b36e5SRam Amrani dev->ibdev.query_device = qedr_query_device; 216ac1b36e5SRam Amrani dev->ibdev.query_port = qedr_query_port; 217ac1b36e5SRam Amrani dev->ibdev.modify_port = qedr_modify_port; 218ac1b36e5SRam Amrani 219ac1b36e5SRam Amrani dev->ibdev.alloc_ucontext = qedr_alloc_ucontext; 220ac1b36e5SRam Amrani dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext; 221ac1b36e5SRam Amrani dev->ibdev.mmap = qedr_mmap; 222ac1b36e5SRam Amrani 223a7efd777SRam Amrani dev->ibdev.alloc_pd = qedr_alloc_pd; 224a7efd777SRam Amrani dev->ibdev.dealloc_pd = qedr_dealloc_pd; 225a7efd777SRam Amrani 226a7efd777SRam Amrani dev->ibdev.create_cq = qedr_create_cq; 227a7efd777SRam Amrani dev->ibdev.destroy_cq = qedr_destroy_cq; 228a7efd777SRam Amrani dev->ibdev.resize_cq = qedr_resize_cq; 229a7efd777SRam Amrani dev->ibdev.req_notify_cq = qedr_arm_cq; 230a7efd777SRam Amrani 231cecbcddfSRam Amrani dev->ibdev.create_qp = qedr_create_qp; 232cecbcddfSRam Amrani dev->ibdev.modify_qp = qedr_modify_qp; 233cecbcddfSRam Amrani dev->ibdev.query_qp = qedr_query_qp; 234cecbcddfSRam Amrani dev->ibdev.destroy_qp = qedr_destroy_qp; 235cecbcddfSRam Amrani 236a7efd777SRam Amrani dev->ibdev.query_pkey = qedr_query_pkey; 237a7efd777SRam Amrani 23804886779SRam Amrani dev->ibdev.create_ah = qedr_create_ah; 23904886779SRam Amrani dev->ibdev.destroy_ah = qedr_destroy_ah; 24004886779SRam Amrani 241e0290cceSRam Amrani dev->ibdev.get_dma_mr = qedr_get_dma_mr; 242e0290cceSRam Amrani dev->ibdev.dereg_mr = qedr_dereg_mr; 243e0290cceSRam Amrani dev->ibdev.reg_user_mr = qedr_reg_user_mr; 244e0290cceSRam Amrani dev->ibdev.alloc_mr = qedr_alloc_mr; 245e0290cceSRam Amrani dev->ibdev.map_mr_sg = qedr_map_mr_sg; 246e0290cceSRam Amrani 247afa0e13bSRam Amrani dev->ibdev.poll_cq = qedr_poll_cq; 248afa0e13bSRam Amrani dev->ibdev.post_send = qedr_post_send; 249afa0e13bSRam Amrani dev->ibdev.post_recv = qedr_post_recv; 250afa0e13bSRam Amrani 251993d1b52SRam Amrani dev->ibdev.process_mad = qedr_process_mad; 252e6a38c54SKalderon, Michal 253993d1b52SRam Amrani dev->ibdev.get_netdev = qedr_get_netdev; 254993d1b52SRam Amrani 25569117101SBart Van Assche dev->ibdev.dev.parent = &dev->pdev->dev; 2562e0cbc4dSRam Amrani 2572e0cbc4dSRam Amrani dev->ibdev.get_link_layer = qedr_link_layer; 258ec72fce4SRam Amrani dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str; 2592e0cbc4dSRam Amrani 2600ede73bcSMatan Barak dev->ibdev.driver_id = RDMA_DRIVER_QEDR; 261993d1b52SRam Amrani return ib_register_device(&dev->ibdev, NULL); 2622e0cbc4dSRam Amrani } 2632e0cbc4dSRam Amrani 264ec72fce4SRam Amrani /* This function allocates fast-path status block memory */ 265ec72fce4SRam Amrani static int qedr_alloc_mem_sb(struct qedr_dev *dev, 266ec72fce4SRam Amrani struct qed_sb_info *sb_info, u16 sb_id) 267ec72fce4SRam Amrani { 26821dd79e8STomer Tayar struct status_block_e4 *sb_virt; 269ec72fce4SRam Amrani dma_addr_t sb_phys; 270ec72fce4SRam Amrani int rc; 271ec72fce4SRam Amrani 272ec72fce4SRam Amrani sb_virt = dma_alloc_coherent(&dev->pdev->dev, 273ec72fce4SRam Amrani sizeof(*sb_virt), &sb_phys, GFP_KERNEL); 274ec72fce4SRam Amrani if (!sb_virt) 275ec72fce4SRam Amrani return -ENOMEM; 276ec72fce4SRam Amrani 277ec72fce4SRam Amrani rc = dev->ops->common->sb_init(dev->cdev, sb_info, 278ec72fce4SRam Amrani sb_virt, sb_phys, sb_id, 279ec72fce4SRam Amrani QED_SB_TYPE_CNQ); 280ec72fce4SRam Amrani if (rc) { 281ec72fce4SRam Amrani pr_err("Status block initialization failed\n"); 282ec72fce4SRam Amrani dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt), 283ec72fce4SRam Amrani sb_virt, sb_phys); 284ec72fce4SRam Amrani return rc; 285ec72fce4SRam Amrani } 286ec72fce4SRam Amrani 287ec72fce4SRam Amrani return 0; 288ec72fce4SRam Amrani } 289ec72fce4SRam Amrani 290ec72fce4SRam Amrani static void qedr_free_mem_sb(struct qedr_dev *dev, 291ec72fce4SRam Amrani struct qed_sb_info *sb_info, int sb_id) 292ec72fce4SRam Amrani { 293ec72fce4SRam Amrani if (sb_info->sb_virt) { 294ec72fce4SRam Amrani dev->ops->common->sb_release(dev->cdev, sb_info, sb_id); 295ec72fce4SRam Amrani dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt), 296ec72fce4SRam Amrani (void *)sb_info->sb_virt, sb_info->sb_phys); 297ec72fce4SRam Amrani } 298ec72fce4SRam Amrani } 299ec72fce4SRam Amrani 300ec72fce4SRam Amrani static void qedr_free_resources(struct qedr_dev *dev) 301ec72fce4SRam Amrani { 302ec72fce4SRam Amrani int i; 303ec72fce4SRam Amrani 304e411e058SKalderon, Michal if (IS_IWARP(dev)) 305e411e058SKalderon, Michal destroy_workqueue(dev->iwarp_wq); 306e411e058SKalderon, Michal 307ec72fce4SRam Amrani for (i = 0; i < dev->num_cnq; i++) { 308ec72fce4SRam Amrani qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i); 309ec72fce4SRam Amrani dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl); 310ec72fce4SRam Amrani } 311ec72fce4SRam Amrani 312ec72fce4SRam Amrani kfree(dev->cnq_array); 313ec72fce4SRam Amrani kfree(dev->sb_array); 314ec72fce4SRam Amrani kfree(dev->sgid_tbl); 315ec72fce4SRam Amrani } 316ec72fce4SRam Amrani 317ec72fce4SRam Amrani static int qedr_alloc_resources(struct qedr_dev *dev) 318ec72fce4SRam Amrani { 319ec72fce4SRam Amrani struct qedr_cnq *cnq; 320ec72fce4SRam Amrani __le16 *cons_pi; 321ec72fce4SRam Amrani u16 n_entries; 322ec72fce4SRam Amrani int i, rc; 323ec72fce4SRam Amrani 324ec72fce4SRam Amrani dev->sgid_tbl = kzalloc(sizeof(union ib_gid) * 325ec72fce4SRam Amrani QEDR_MAX_SGID, GFP_KERNEL); 326ec72fce4SRam Amrani if (!dev->sgid_tbl) 327ec72fce4SRam Amrani return -ENOMEM; 328ec72fce4SRam Amrani 329ec72fce4SRam Amrani spin_lock_init(&dev->sgid_lock); 330ec72fce4SRam Amrani 331de0089e6SKalderon, Michal if (IS_IWARP(dev)) { 332de0089e6SKalderon, Michal spin_lock_init(&dev->idr_lock); 333de0089e6SKalderon, Michal idr_init(&dev->qpidr); 334e411e058SKalderon, Michal dev->iwarp_wq = create_singlethread_workqueue("qedr_iwarpq"); 335de0089e6SKalderon, Michal } 336de0089e6SKalderon, Michal 337ec72fce4SRam Amrani /* Allocate Status blocks for CNQ */ 338ec72fce4SRam Amrani dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array), 339ec72fce4SRam Amrani GFP_KERNEL); 340ec72fce4SRam Amrani if (!dev->sb_array) { 341ec72fce4SRam Amrani rc = -ENOMEM; 342ec72fce4SRam Amrani goto err1; 343ec72fce4SRam Amrani } 344ec72fce4SRam Amrani 345ec72fce4SRam Amrani dev->cnq_array = kcalloc(dev->num_cnq, 346ec72fce4SRam Amrani sizeof(*dev->cnq_array), GFP_KERNEL); 347ec72fce4SRam Amrani if (!dev->cnq_array) { 348ec72fce4SRam Amrani rc = -ENOMEM; 349ec72fce4SRam Amrani goto err2; 350ec72fce4SRam Amrani } 351ec72fce4SRam Amrani 352ec72fce4SRam Amrani dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev); 353ec72fce4SRam Amrani 354ec72fce4SRam Amrani /* Allocate CNQ PBLs */ 355ec72fce4SRam Amrani n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE); 356ec72fce4SRam Amrani for (i = 0; i < dev->num_cnq; i++) { 357ec72fce4SRam Amrani cnq = &dev->cnq_array[i]; 358ec72fce4SRam Amrani 359ec72fce4SRam Amrani rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i], 360ec72fce4SRam Amrani dev->sb_start + i); 361ec72fce4SRam Amrani if (rc) 362ec72fce4SRam Amrani goto err3; 363ec72fce4SRam Amrani 364ec72fce4SRam Amrani rc = dev->ops->common->chain_alloc(dev->cdev, 365ec72fce4SRam Amrani QED_CHAIN_USE_TO_CONSUME, 366ec72fce4SRam Amrani QED_CHAIN_MODE_PBL, 367ec72fce4SRam Amrani QED_CHAIN_CNT_TYPE_U16, 368ec72fce4SRam Amrani n_entries, 369ec72fce4SRam Amrani sizeof(struct regpair *), 3701a4a6975SMintz, Yuval &cnq->pbl, NULL); 371ec72fce4SRam Amrani if (rc) 372ec72fce4SRam Amrani goto err4; 373ec72fce4SRam Amrani 374ec72fce4SRam Amrani cnq->dev = dev; 375ec72fce4SRam Amrani cnq->sb = &dev->sb_array[i]; 376ec72fce4SRam Amrani cons_pi = dev->sb_array[i].sb_virt->pi_array; 377ec72fce4SRam Amrani cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX]; 378ec72fce4SRam Amrani cnq->index = i; 379ec72fce4SRam Amrani sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev)); 380ec72fce4SRam Amrani 381ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n", 382ec72fce4SRam Amrani i, qed_chain_get_cons_idx(&cnq->pbl)); 383ec72fce4SRam Amrani } 384ec72fce4SRam Amrani 385ec72fce4SRam Amrani return 0; 386ec72fce4SRam Amrani err4: 387ec72fce4SRam Amrani qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i); 388ec72fce4SRam Amrani err3: 389ec72fce4SRam Amrani for (--i; i >= 0; i--) { 390ec72fce4SRam Amrani dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl); 391ec72fce4SRam Amrani qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i); 392ec72fce4SRam Amrani } 393ec72fce4SRam Amrani kfree(dev->cnq_array); 394ec72fce4SRam Amrani err2: 395ec72fce4SRam Amrani kfree(dev->sb_array); 396ec72fce4SRam Amrani err1: 397ec72fce4SRam Amrani kfree(dev->sgid_tbl); 398ec72fce4SRam Amrani return rc; 399ec72fce4SRam Amrani } 400ec72fce4SRam Amrani 4012e0cbc4dSRam Amrani /* QEDR sysfs interface */ 4022e0cbc4dSRam Amrani static ssize_t show_rev(struct device *device, struct device_attribute *attr, 4032e0cbc4dSRam Amrani char *buf) 4042e0cbc4dSRam Amrani { 4052e0cbc4dSRam Amrani struct qedr_dev *dev = dev_get_drvdata(device); 4062e0cbc4dSRam Amrani 4072e0cbc4dSRam Amrani return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor); 4082e0cbc4dSRam Amrani } 4092e0cbc4dSRam Amrani 4102e0cbc4dSRam Amrani static ssize_t show_hca_type(struct device *device, 4112e0cbc4dSRam Amrani struct device_attribute *attr, char *buf) 4122e0cbc4dSRam Amrani { 4132e0cbc4dSRam Amrani return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET"); 4142e0cbc4dSRam Amrani } 4152e0cbc4dSRam Amrani 4162e0cbc4dSRam Amrani static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL); 4172e0cbc4dSRam Amrani static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL); 4182e0cbc4dSRam Amrani 4192e0cbc4dSRam Amrani static struct device_attribute *qedr_attributes[] = { 4202e0cbc4dSRam Amrani &dev_attr_hw_rev, 4212e0cbc4dSRam Amrani &dev_attr_hca_type 4222e0cbc4dSRam Amrani }; 4232e0cbc4dSRam Amrani 4242e0cbc4dSRam Amrani static void qedr_remove_sysfiles(struct qedr_dev *dev) 4252e0cbc4dSRam Amrani { 4262e0cbc4dSRam Amrani int i; 4272e0cbc4dSRam Amrani 4282e0cbc4dSRam Amrani for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++) 4292e0cbc4dSRam Amrani device_remove_file(&dev->ibdev.dev, qedr_attributes[i]); 4302e0cbc4dSRam Amrani } 4312e0cbc4dSRam Amrani 4322e0cbc4dSRam Amrani static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev) 4332e0cbc4dSRam Amrani { 43420c3ff61SFelix Kuehling int rc = pci_enable_atomic_ops_to_root(pdev, 43520c3ff61SFelix Kuehling PCI_EXP_DEVCAP2_ATOMIC_COMP64); 4362e0cbc4dSRam Amrani 43720c3ff61SFelix Kuehling if (rc) { 438f92faabaSAmrani, Ram dev->atomic_cap = IB_ATOMIC_NONE; 439f92faabaSAmrani, Ram DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n"); 44020c3ff61SFelix Kuehling } else { 44120c3ff61SFelix Kuehling dev->atomic_cap = IB_ATOMIC_GLOB; 44220c3ff61SFelix Kuehling DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n"); 44320c3ff61SFelix Kuehling } 4442e0cbc4dSRam Amrani } 4452e0cbc4dSRam Amrani 446ec72fce4SRam Amrani static const struct qed_rdma_ops *qed_ops; 447ec72fce4SRam Amrani 448ec72fce4SRam Amrani #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo)) 449ec72fce4SRam Amrani 450ec72fce4SRam Amrani static irqreturn_t qedr_irq_handler(int irq, void *handle) 451ec72fce4SRam Amrani { 452ec72fce4SRam Amrani u16 hw_comp_cons, sw_comp_cons; 453ec72fce4SRam Amrani struct qedr_cnq *cnq = handle; 454a7efd777SRam Amrani struct regpair *cq_handle; 455a7efd777SRam Amrani struct qedr_cq *cq; 456ec72fce4SRam Amrani 457ec72fce4SRam Amrani qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0); 458ec72fce4SRam Amrani 459ec72fce4SRam Amrani qed_sb_update_sb_idx(cnq->sb); 460ec72fce4SRam Amrani 461ec72fce4SRam Amrani hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr); 462ec72fce4SRam Amrani sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl); 463ec72fce4SRam Amrani 464ec72fce4SRam Amrani /* Align protocol-index and chain reads */ 465ec72fce4SRam Amrani rmb(); 466ec72fce4SRam Amrani 467ec72fce4SRam Amrani while (sw_comp_cons != hw_comp_cons) { 468a7efd777SRam Amrani cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl); 469a7efd777SRam Amrani cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi, 470a7efd777SRam Amrani cq_handle->lo); 471a7efd777SRam Amrani 472a7efd777SRam Amrani if (cq == NULL) { 473a7efd777SRam Amrani DP_ERR(cnq->dev, 474a7efd777SRam Amrani "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n", 475a7efd777SRam Amrani cq_handle->hi, cq_handle->lo, sw_comp_cons, 476a7efd777SRam Amrani hw_comp_cons); 477a7efd777SRam Amrani 478a7efd777SRam Amrani break; 479a7efd777SRam Amrani } 480a7efd777SRam Amrani 481a7efd777SRam Amrani if (cq->sig != QEDR_CQ_MAGIC_NUMBER) { 482a7efd777SRam Amrani DP_ERR(cnq->dev, 483a7efd777SRam Amrani "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n", 484a7efd777SRam Amrani cq_handle->hi, cq_handle->lo, cq); 485a7efd777SRam Amrani break; 486a7efd777SRam Amrani } 487a7efd777SRam Amrani 488a7efd777SRam Amrani cq->arm_flags = 0; 489a7efd777SRam Amrani 4904dd72636SAmrani, Ram if (!cq->destroyed && cq->ibcq.comp_handler) 491a7efd777SRam Amrani (*cq->ibcq.comp_handler) 492a7efd777SRam Amrani (&cq->ibcq, cq->ibcq.cq_context); 493a7efd777SRam Amrani 4944dd72636SAmrani, Ram /* The CQ's CNQ notification counter is checked before 4954dd72636SAmrani, Ram * destroying the CQ in a busy-wait loop that waits for all of 4964dd72636SAmrani, Ram * the CQ's CNQ interrupts to be processed. It is increased 4974dd72636SAmrani, Ram * here, only after the completion handler, to ensure that the 4984dd72636SAmrani, Ram * the handler is not running when the CQ is destroyed. 4994dd72636SAmrani, Ram */ 5004dd72636SAmrani, Ram cq->cnq_notif++; 5014dd72636SAmrani, Ram 502ec72fce4SRam Amrani sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl); 503a7efd777SRam Amrani 504ec72fce4SRam Amrani cnq->n_comp++; 505ec72fce4SRam Amrani } 506ec72fce4SRam Amrani 507ec72fce4SRam Amrani qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index, 508ec72fce4SRam Amrani sw_comp_cons); 509ec72fce4SRam Amrani 510ec72fce4SRam Amrani qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1); 511ec72fce4SRam Amrani 512ec72fce4SRam Amrani return IRQ_HANDLED; 513ec72fce4SRam Amrani } 514ec72fce4SRam Amrani 515ec72fce4SRam Amrani static void qedr_sync_free_irqs(struct qedr_dev *dev) 516ec72fce4SRam Amrani { 517ec72fce4SRam Amrani u32 vector; 518ec72fce4SRam Amrani int i; 519ec72fce4SRam Amrani 520ec72fce4SRam Amrani for (i = 0; i < dev->int_info.used_cnt; i++) { 521ec72fce4SRam Amrani if (dev->int_info.msix_cnt) { 522ec72fce4SRam Amrani vector = dev->int_info.msix[i * dev->num_hwfns].vector; 523ec72fce4SRam Amrani synchronize_irq(vector); 524ec72fce4SRam Amrani free_irq(vector, &dev->cnq_array[i]); 525ec72fce4SRam Amrani } 526ec72fce4SRam Amrani } 527ec72fce4SRam Amrani 528ec72fce4SRam Amrani dev->int_info.used_cnt = 0; 529ec72fce4SRam Amrani } 530ec72fce4SRam Amrani 531ec72fce4SRam Amrani static int qedr_req_msix_irqs(struct qedr_dev *dev) 532ec72fce4SRam Amrani { 533ec72fce4SRam Amrani int i, rc = 0; 534ec72fce4SRam Amrani 535ec72fce4SRam Amrani if (dev->num_cnq > dev->int_info.msix_cnt) { 536ec72fce4SRam Amrani DP_ERR(dev, 537ec72fce4SRam Amrani "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n", 538ec72fce4SRam Amrani dev->num_cnq, dev->int_info.msix_cnt); 539ec72fce4SRam Amrani return -EINVAL; 540ec72fce4SRam Amrani } 541ec72fce4SRam Amrani 542ec72fce4SRam Amrani for (i = 0; i < dev->num_cnq; i++) { 543ec72fce4SRam Amrani rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector, 544ec72fce4SRam Amrani qedr_irq_handler, 0, dev->cnq_array[i].name, 545ec72fce4SRam Amrani &dev->cnq_array[i]); 546ec72fce4SRam Amrani if (rc) { 547ec72fce4SRam Amrani DP_ERR(dev, "Request cnq %d irq failed\n", i); 548ec72fce4SRam Amrani qedr_sync_free_irqs(dev); 549ec72fce4SRam Amrani } else { 550ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, 551ec72fce4SRam Amrani "Requested cnq irq for %s [entry %d]. Cookie is at %p\n", 552ec72fce4SRam Amrani dev->cnq_array[i].name, i, 553ec72fce4SRam Amrani &dev->cnq_array[i]); 554ec72fce4SRam Amrani dev->int_info.used_cnt++; 555ec72fce4SRam Amrani } 556ec72fce4SRam Amrani } 557ec72fce4SRam Amrani 558ec72fce4SRam Amrani return rc; 559ec72fce4SRam Amrani } 560ec72fce4SRam Amrani 561ec72fce4SRam Amrani static int qedr_setup_irqs(struct qedr_dev *dev) 562ec72fce4SRam Amrani { 563ec72fce4SRam Amrani int rc; 564ec72fce4SRam Amrani 565ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n"); 566ec72fce4SRam Amrani 567ec72fce4SRam Amrani /* Learn Interrupt configuration */ 568ec72fce4SRam Amrani rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq); 569ec72fce4SRam Amrani if (rc < 0) 570ec72fce4SRam Amrani return rc; 571ec72fce4SRam Amrani 572ec72fce4SRam Amrani rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info); 573ec72fce4SRam Amrani if (rc) { 574ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n"); 575ec72fce4SRam Amrani return rc; 576ec72fce4SRam Amrani } 577ec72fce4SRam Amrani 578ec72fce4SRam Amrani if (dev->int_info.msix_cnt) { 579ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n", 580ec72fce4SRam Amrani dev->int_info.msix_cnt); 581ec72fce4SRam Amrani rc = qedr_req_msix_irqs(dev); 582ec72fce4SRam Amrani if (rc) 583ec72fce4SRam Amrani return rc; 584ec72fce4SRam Amrani } 585ec72fce4SRam Amrani 586ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n"); 587ec72fce4SRam Amrani 588ec72fce4SRam Amrani return 0; 589ec72fce4SRam Amrani } 590ec72fce4SRam Amrani 591ec72fce4SRam Amrani static int qedr_set_device_attr(struct qedr_dev *dev) 592ec72fce4SRam Amrani { 593ec72fce4SRam Amrani struct qed_rdma_device *qed_attr; 594ec72fce4SRam Amrani struct qedr_device_attr *attr; 595ec72fce4SRam Amrani u32 page_size; 596ec72fce4SRam Amrani 597ec72fce4SRam Amrani /* Part 1 - query core capabilities */ 598ec72fce4SRam Amrani qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx); 599ec72fce4SRam Amrani 600ec72fce4SRam Amrani /* Part 2 - check capabilities */ 601ec72fce4SRam Amrani page_size = ~dev->attr.page_size_caps + 1; 602ec72fce4SRam Amrani if (page_size > PAGE_SIZE) { 603ec72fce4SRam Amrani DP_ERR(dev, 604ec72fce4SRam Amrani "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n", 605ec72fce4SRam Amrani PAGE_SIZE, page_size); 606ec72fce4SRam Amrani return -ENODEV; 607ec72fce4SRam Amrani } 608ec72fce4SRam Amrani 609ec72fce4SRam Amrani /* Part 3 - copy and update capabilities */ 610ec72fce4SRam Amrani attr = &dev->attr; 611ec72fce4SRam Amrani attr->vendor_id = qed_attr->vendor_id; 612ec72fce4SRam Amrani attr->vendor_part_id = qed_attr->vendor_part_id; 613ec72fce4SRam Amrani attr->hw_ver = qed_attr->hw_ver; 614ec72fce4SRam Amrani attr->fw_ver = qed_attr->fw_ver; 615ec72fce4SRam Amrani attr->node_guid = qed_attr->node_guid; 616ec72fce4SRam Amrani attr->sys_image_guid = qed_attr->sys_image_guid; 617ec72fce4SRam Amrani attr->max_cnq = qed_attr->max_cnq; 618ec72fce4SRam Amrani attr->max_sge = qed_attr->max_sge; 619ec72fce4SRam Amrani attr->max_inline = qed_attr->max_inline; 620ec72fce4SRam Amrani attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE); 621ec72fce4SRam Amrani attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE); 622ec72fce4SRam Amrani attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc; 623ec72fce4SRam Amrani attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc; 624ec72fce4SRam Amrani attr->max_dev_resp_rd_atomic_resc = 625ec72fce4SRam Amrani qed_attr->max_dev_resp_rd_atomic_resc; 626ec72fce4SRam Amrani attr->max_cq = qed_attr->max_cq; 627ec72fce4SRam Amrani attr->max_qp = qed_attr->max_qp; 628ec72fce4SRam Amrani attr->max_mr = qed_attr->max_mr; 629ec72fce4SRam Amrani attr->max_mr_size = qed_attr->max_mr_size; 630ec72fce4SRam Amrani attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES); 631ec72fce4SRam Amrani attr->max_mw = qed_attr->max_mw; 632ec72fce4SRam Amrani attr->max_fmr = qed_attr->max_fmr; 633ec72fce4SRam Amrani attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl; 634ec72fce4SRam Amrani attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size; 635ec72fce4SRam Amrani attr->max_pd = qed_attr->max_pd; 636ec72fce4SRam Amrani attr->max_ah = qed_attr->max_ah; 637ec72fce4SRam Amrani attr->max_pkey = qed_attr->max_pkey; 638ec72fce4SRam Amrani attr->max_srq = qed_attr->max_srq; 639ec72fce4SRam Amrani attr->max_srq_wr = qed_attr->max_srq_wr; 640ec72fce4SRam Amrani attr->dev_caps = qed_attr->dev_caps; 641ec72fce4SRam Amrani attr->page_size_caps = qed_attr->page_size_caps; 642ec72fce4SRam Amrani attr->dev_ack_delay = qed_attr->dev_ack_delay; 643ec72fce4SRam Amrani attr->reserved_lkey = qed_attr->reserved_lkey; 644ec72fce4SRam Amrani attr->bad_pkey_counter = qed_attr->bad_pkey_counter; 645ec72fce4SRam Amrani attr->max_stats_queues = qed_attr->max_stats_queues; 646ec72fce4SRam Amrani 647ec72fce4SRam Amrani return 0; 648ec72fce4SRam Amrani } 649ec72fce4SRam Amrani 6500089985eSBart Van Assche static void qedr_unaffiliated_event(void *context, u8 event_code) 651993d1b52SRam Amrani { 652993d1b52SRam Amrani pr_err("unaffiliated event not implemented yet\n"); 653993d1b52SRam Amrani } 654993d1b52SRam Amrani 6550089985eSBart Van Assche static void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle) 656993d1b52SRam Amrani { 657993d1b52SRam Amrani #define EVENT_TYPE_NOT_DEFINED 0 658993d1b52SRam Amrani #define EVENT_TYPE_CQ 1 659993d1b52SRam Amrani #define EVENT_TYPE_QP 2 660993d1b52SRam Amrani struct qedr_dev *dev = (struct qedr_dev *)context; 661be086e7cSMintz, Yuval struct regpair *async_handle = (struct regpair *)fw_handle; 662be086e7cSMintz, Yuval u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo; 663993d1b52SRam Amrani u8 event_type = EVENT_TYPE_NOT_DEFINED; 664993d1b52SRam Amrani struct ib_event event; 665993d1b52SRam Amrani struct ib_cq *ibcq; 666993d1b52SRam Amrani struct ib_qp *ibqp; 667993d1b52SRam Amrani struct qedr_cq *cq; 668993d1b52SRam Amrani struct qedr_qp *qp; 669993d1b52SRam Amrani 670993d1b52SRam Amrani switch (e_code) { 671993d1b52SRam Amrani case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR: 672993d1b52SRam Amrani event.event = IB_EVENT_CQ_ERR; 673993d1b52SRam Amrani event_type = EVENT_TYPE_CQ; 674993d1b52SRam Amrani break; 675993d1b52SRam Amrani case ROCE_ASYNC_EVENT_SQ_DRAINED: 676993d1b52SRam Amrani event.event = IB_EVENT_SQ_DRAINED; 677993d1b52SRam Amrani event_type = EVENT_TYPE_QP; 678993d1b52SRam Amrani break; 679993d1b52SRam Amrani case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR: 680993d1b52SRam Amrani event.event = IB_EVENT_QP_FATAL; 681993d1b52SRam Amrani event_type = EVENT_TYPE_QP; 682993d1b52SRam Amrani break; 683993d1b52SRam Amrani case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR: 684993d1b52SRam Amrani event.event = IB_EVENT_QP_REQ_ERR; 685993d1b52SRam Amrani event_type = EVENT_TYPE_QP; 686993d1b52SRam Amrani break; 687993d1b52SRam Amrani case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR: 688993d1b52SRam Amrani event.event = IB_EVENT_QP_ACCESS_ERR; 689993d1b52SRam Amrani event_type = EVENT_TYPE_QP; 690993d1b52SRam Amrani break; 691993d1b52SRam Amrani default: 692993d1b52SRam Amrani DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code, 693993d1b52SRam Amrani roce_handle64); 694993d1b52SRam Amrani } 695993d1b52SRam Amrani 696993d1b52SRam Amrani switch (event_type) { 697993d1b52SRam Amrani case EVENT_TYPE_CQ: 698993d1b52SRam Amrani cq = (struct qedr_cq *)(uintptr_t)roce_handle64; 699993d1b52SRam Amrani if (cq) { 700993d1b52SRam Amrani ibcq = &cq->ibcq; 701993d1b52SRam Amrani if (ibcq->event_handler) { 702993d1b52SRam Amrani event.device = ibcq->device; 703993d1b52SRam Amrani event.element.cq = ibcq; 704993d1b52SRam Amrani ibcq->event_handler(&event, ibcq->cq_context); 705993d1b52SRam Amrani } 706993d1b52SRam Amrani } else { 707993d1b52SRam Amrani WARN(1, 708993d1b52SRam Amrani "Error: CQ event with NULL pointer ibcq. Handle=%llx\n", 709993d1b52SRam Amrani roce_handle64); 710993d1b52SRam Amrani } 711*a343e3f8SColin Ian King DP_ERR(dev, "CQ event %d on handle %p\n", e_code, cq); 712993d1b52SRam Amrani break; 713993d1b52SRam Amrani case EVENT_TYPE_QP: 714993d1b52SRam Amrani qp = (struct qedr_qp *)(uintptr_t)roce_handle64; 715993d1b52SRam Amrani if (qp) { 716993d1b52SRam Amrani ibqp = &qp->ibqp; 717993d1b52SRam Amrani if (ibqp->event_handler) { 718993d1b52SRam Amrani event.device = ibqp->device; 719993d1b52SRam Amrani event.element.qp = ibqp; 720993d1b52SRam Amrani ibqp->event_handler(&event, ibqp->qp_context); 721993d1b52SRam Amrani } 722993d1b52SRam Amrani } else { 723993d1b52SRam Amrani WARN(1, 724993d1b52SRam Amrani "Error: QP event with NULL pointer ibqp. Handle=%llx\n", 725993d1b52SRam Amrani roce_handle64); 726993d1b52SRam Amrani } 727*a343e3f8SColin Ian King DP_ERR(dev, "QP event %d on handle %p\n", e_code, qp); 728993d1b52SRam Amrani break; 729993d1b52SRam Amrani default: 730993d1b52SRam Amrani break; 731993d1b52SRam Amrani } 732993d1b52SRam Amrani } 733993d1b52SRam Amrani 734ec72fce4SRam Amrani static int qedr_init_hw(struct qedr_dev *dev) 735ec72fce4SRam Amrani { 736ec72fce4SRam Amrani struct qed_rdma_add_user_out_params out_params; 737ec72fce4SRam Amrani struct qed_rdma_start_in_params *in_params; 738ec72fce4SRam Amrani struct qed_rdma_cnq_params *cur_pbl; 739ec72fce4SRam Amrani struct qed_rdma_events events; 740ec72fce4SRam Amrani dma_addr_t p_phys_table; 741ec72fce4SRam Amrani u32 page_cnt; 742ec72fce4SRam Amrani int rc = 0; 743ec72fce4SRam Amrani int i; 744ec72fce4SRam Amrani 745ec72fce4SRam Amrani in_params = kzalloc(sizeof(*in_params), GFP_KERNEL); 746ec72fce4SRam Amrani if (!in_params) { 747ec72fce4SRam Amrani rc = -ENOMEM; 748ec72fce4SRam Amrani goto out; 749ec72fce4SRam Amrani } 750ec72fce4SRam Amrani 751ec72fce4SRam Amrani in_params->desired_cnq = dev->num_cnq; 752ec72fce4SRam Amrani for (i = 0; i < dev->num_cnq; i++) { 753ec72fce4SRam Amrani cur_pbl = &in_params->cnq_pbl_list[i]; 754ec72fce4SRam Amrani 755ec72fce4SRam Amrani page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl); 756ec72fce4SRam Amrani cur_pbl->num_pbl_pages = page_cnt; 757ec72fce4SRam Amrani 758ec72fce4SRam Amrani p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl); 759ec72fce4SRam Amrani cur_pbl->pbl_ptr = (u64)p_phys_table; 760ec72fce4SRam Amrani } 761ec72fce4SRam Amrani 762993d1b52SRam Amrani events.affiliated_event = qedr_affiliated_event; 763993d1b52SRam Amrani events.unaffiliated_event = qedr_unaffiliated_event; 764ec72fce4SRam Amrani events.context = dev; 765ec72fce4SRam Amrani 766ec72fce4SRam Amrani in_params->events = &events; 767ec72fce4SRam Amrani in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS; 768ec72fce4SRam Amrani in_params->max_mtu = dev->ndev->mtu; 769e411e058SKalderon, Michal dev->iwarp_max_mtu = dev->ndev->mtu; 770ec72fce4SRam Amrani ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr); 771ec72fce4SRam Amrani 772ec72fce4SRam Amrani rc = dev->ops->rdma_init(dev->cdev, in_params); 773ec72fce4SRam Amrani if (rc) 774ec72fce4SRam Amrani goto out; 775ec72fce4SRam Amrani 776ec72fce4SRam Amrani rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params); 777ec72fce4SRam Amrani if (rc) 778ec72fce4SRam Amrani goto out; 779ec72fce4SRam Amrani 78099847b5cSBart Van Assche dev->db_addr = (void __iomem *)(uintptr_t)out_params.dpi_addr; 781ec72fce4SRam Amrani dev->db_phys_addr = out_params.dpi_phys_addr; 782ec72fce4SRam Amrani dev->db_size = out_params.dpi_size; 783ec72fce4SRam Amrani dev->dpi = out_params.dpi; 784ec72fce4SRam Amrani 785ec72fce4SRam Amrani rc = qedr_set_device_attr(dev); 786ec72fce4SRam Amrani out: 787ec72fce4SRam Amrani kfree(in_params); 788ec72fce4SRam Amrani if (rc) 789ec72fce4SRam Amrani DP_ERR(dev, "Init HW Failed rc = %d\n", rc); 790ec72fce4SRam Amrani 791ec72fce4SRam Amrani return rc; 792ec72fce4SRam Amrani } 793ec72fce4SRam Amrani 7940089985eSBart Van Assche static void qedr_stop_hw(struct qedr_dev *dev) 795ec72fce4SRam Amrani { 796ec72fce4SRam Amrani dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi); 797ec72fce4SRam Amrani dev->ops->rdma_stop(dev->rdma_ctx); 798ec72fce4SRam Amrani } 799ec72fce4SRam Amrani 8002e0cbc4dSRam Amrani static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev, 8012e0cbc4dSRam Amrani struct net_device *ndev) 8022e0cbc4dSRam Amrani { 803ec72fce4SRam Amrani struct qed_dev_rdma_info dev_info; 8042e0cbc4dSRam Amrani struct qedr_dev *dev; 8052e0cbc4dSRam Amrani int rc = 0, i; 8062e0cbc4dSRam Amrani 8072e0cbc4dSRam Amrani dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev)); 8082e0cbc4dSRam Amrani if (!dev) { 8092e0cbc4dSRam Amrani pr_err("Unable to allocate ib device\n"); 8102e0cbc4dSRam Amrani return NULL; 8112e0cbc4dSRam Amrani } 8122e0cbc4dSRam Amrani 8132e0cbc4dSRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n"); 8142e0cbc4dSRam Amrani 8152e0cbc4dSRam Amrani dev->pdev = pdev; 8162e0cbc4dSRam Amrani dev->ndev = ndev; 8172e0cbc4dSRam Amrani dev->cdev = cdev; 8182e0cbc4dSRam Amrani 819ec72fce4SRam Amrani qed_ops = qed_get_rdma_ops(); 820ec72fce4SRam Amrani if (!qed_ops) { 821ec72fce4SRam Amrani DP_ERR(dev, "Failed to get qed roce operations\n"); 822ec72fce4SRam Amrani goto init_err; 823ec72fce4SRam Amrani } 824ec72fce4SRam Amrani 825ec72fce4SRam Amrani dev->ops = qed_ops; 826ec72fce4SRam Amrani rc = qed_ops->fill_dev_info(cdev, &dev_info); 827ec72fce4SRam Amrani if (rc) 828ec72fce4SRam Amrani goto init_err; 829ec72fce4SRam Amrani 830ad84dad2SAmrani, Ram dev->user_dpm_enabled = dev_info.user_dpm_enabled; 831e538e0acSKalderon, Michal dev->rdma_type = dev_info.rdma_type; 832ec72fce4SRam Amrani dev->num_hwfns = dev_info.common.num_hwfns; 833ec72fce4SRam Amrani dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev); 834ec72fce4SRam Amrani 835ec72fce4SRam Amrani dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev); 836ec72fce4SRam Amrani if (!dev->num_cnq) { 837ec72fce4SRam Amrani DP_ERR(dev, "not enough CNQ resources.\n"); 838ec72fce4SRam Amrani goto init_err; 839ec72fce4SRam Amrani } 840ec72fce4SRam Amrani 841cecbcddfSRam Amrani dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT; 842cecbcddfSRam Amrani 8432e0cbc4dSRam Amrani qedr_pci_set_atomic(dev, pdev); 8442e0cbc4dSRam Amrani 845ec72fce4SRam Amrani rc = qedr_alloc_resources(dev); 846ec72fce4SRam Amrani if (rc) 847ec72fce4SRam Amrani goto init_err; 848ec72fce4SRam Amrani 849ec72fce4SRam Amrani rc = qedr_init_hw(dev); 850ec72fce4SRam Amrani if (rc) 851ec72fce4SRam Amrani goto alloc_err; 852ec72fce4SRam Amrani 853ec72fce4SRam Amrani rc = qedr_setup_irqs(dev); 854ec72fce4SRam Amrani if (rc) 855ec72fce4SRam Amrani goto irq_err; 856ec72fce4SRam Amrani 8572e0cbc4dSRam Amrani rc = qedr_register_device(dev); 8582e0cbc4dSRam Amrani if (rc) { 8592e0cbc4dSRam Amrani DP_ERR(dev, "Unable to allocate register device\n"); 860ec72fce4SRam Amrani goto reg_err; 8612e0cbc4dSRam Amrani } 8622e0cbc4dSRam Amrani 8632e0cbc4dSRam Amrani for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++) 8642e0cbc4dSRam Amrani if (device_create_file(&dev->ibdev.dev, qedr_attributes[i])) 865993d1b52SRam Amrani goto sysfs_err; 8662e0cbc4dSRam Amrani 867f449c7a2SRam Amrani if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state)) 868f449c7a2SRam Amrani qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE); 869f449c7a2SRam Amrani 8702e0cbc4dSRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n"); 8712e0cbc4dSRam Amrani return dev; 8722e0cbc4dSRam Amrani 873993d1b52SRam Amrani sysfs_err: 874993d1b52SRam Amrani ib_unregister_device(&dev->ibdev); 875ec72fce4SRam Amrani reg_err: 876ec72fce4SRam Amrani qedr_sync_free_irqs(dev); 877ec72fce4SRam Amrani irq_err: 878ec72fce4SRam Amrani qedr_stop_hw(dev); 879ec72fce4SRam Amrani alloc_err: 880ec72fce4SRam Amrani qedr_free_resources(dev); 8812e0cbc4dSRam Amrani init_err: 8822e0cbc4dSRam Amrani ib_dealloc_device(&dev->ibdev); 8832e0cbc4dSRam Amrani DP_ERR(dev, "qedr driver load failed rc=%d\n", rc); 8842e0cbc4dSRam Amrani 8852e0cbc4dSRam Amrani return NULL; 8862e0cbc4dSRam Amrani } 8872e0cbc4dSRam Amrani 8882e0cbc4dSRam Amrani static void qedr_remove(struct qedr_dev *dev) 8892e0cbc4dSRam Amrani { 8902e0cbc4dSRam Amrani /* First unregister with stack to stop all the active traffic 8912e0cbc4dSRam Amrani * of the registered clients. 8922e0cbc4dSRam Amrani */ 8932e0cbc4dSRam Amrani qedr_remove_sysfiles(dev); 894993d1b52SRam Amrani ib_unregister_device(&dev->ibdev); 8952e0cbc4dSRam Amrani 896ec72fce4SRam Amrani qedr_stop_hw(dev); 897ec72fce4SRam Amrani qedr_sync_free_irqs(dev); 898ec72fce4SRam Amrani qedr_free_resources(dev); 8992e0cbc4dSRam Amrani ib_dealloc_device(&dev->ibdev); 9002e0cbc4dSRam Amrani } 9012e0cbc4dSRam Amrani 902f449c7a2SRam Amrani static void qedr_close(struct qedr_dev *dev) 9032e0cbc4dSRam Amrani { 904f449c7a2SRam Amrani if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state)) 905f449c7a2SRam Amrani qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR); 9062e0cbc4dSRam Amrani } 9072e0cbc4dSRam Amrani 9082e0cbc4dSRam Amrani static void qedr_shutdown(struct qedr_dev *dev) 9092e0cbc4dSRam Amrani { 9102e0cbc4dSRam Amrani qedr_close(dev); 9112e0cbc4dSRam Amrani qedr_remove(dev); 9122e0cbc4dSRam Amrani } 9132e0cbc4dSRam Amrani 914f449c7a2SRam Amrani static void qedr_open(struct qedr_dev *dev) 915f449c7a2SRam Amrani { 916f449c7a2SRam Amrani if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state)) 917f449c7a2SRam Amrani qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE); 918f449c7a2SRam Amrani } 919f449c7a2SRam Amrani 9201d1424c8SRam Amrani static void qedr_mac_address_change(struct qedr_dev *dev) 9211d1424c8SRam Amrani { 9221d1424c8SRam Amrani union ib_gid *sgid = &dev->sgid_tbl[0]; 9231d1424c8SRam Amrani u8 guid[8], mac_addr[6]; 9241d1424c8SRam Amrani int rc; 9251d1424c8SRam Amrani 9261d1424c8SRam Amrani /* Update SGID */ 9271d1424c8SRam Amrani ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr); 9281d1424c8SRam Amrani guid[0] = mac_addr[0] ^ 2; 9291d1424c8SRam Amrani guid[1] = mac_addr[1]; 9301d1424c8SRam Amrani guid[2] = mac_addr[2]; 9311d1424c8SRam Amrani guid[3] = 0xff; 9321d1424c8SRam Amrani guid[4] = 0xfe; 9331d1424c8SRam Amrani guid[5] = mac_addr[3]; 9341d1424c8SRam Amrani guid[6] = mac_addr[4]; 9351d1424c8SRam Amrani guid[7] = mac_addr[5]; 9361d1424c8SRam Amrani sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL); 9371d1424c8SRam Amrani memcpy(&sgid->raw[8], guid, sizeof(guid)); 9381d1424c8SRam Amrani 9391d1424c8SRam Amrani /* Update LL2 */ 9400518c12fSMichal Kalderon rc = dev->ops->ll2_set_mac_filter(dev->cdev, 9411d1424c8SRam Amrani dev->gsi_ll2_mac_address, 9421d1424c8SRam Amrani dev->ndev->dev_addr); 9431d1424c8SRam Amrani 9441d1424c8SRam Amrani ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr); 9451d1424c8SRam Amrani 946f449c7a2SRam Amrani qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE); 9471d1424c8SRam Amrani 9481d1424c8SRam Amrani if (rc) 9491d1424c8SRam Amrani DP_ERR(dev, "Error updating mac filter\n"); 9501d1424c8SRam Amrani } 9511d1424c8SRam Amrani 9522e0cbc4dSRam Amrani /* event handling via NIC driver ensures that all the NIC specific 9532e0cbc4dSRam Amrani * initialization done before RoCE driver notifies 9542e0cbc4dSRam Amrani * event to stack. 9552e0cbc4dSRam Amrani */ 956bbfcd1e8SMichal Kalderon static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event) 9572e0cbc4dSRam Amrani { 9582e0cbc4dSRam Amrani switch (event) { 9592e0cbc4dSRam Amrani case QEDE_UP: 960f449c7a2SRam Amrani qedr_open(dev); 9612e0cbc4dSRam Amrani break; 9622e0cbc4dSRam Amrani case QEDE_DOWN: 9632e0cbc4dSRam Amrani qedr_close(dev); 9642e0cbc4dSRam Amrani break; 9652e0cbc4dSRam Amrani case QEDE_CLOSE: 9662e0cbc4dSRam Amrani qedr_shutdown(dev); 9672e0cbc4dSRam Amrani break; 9682e0cbc4dSRam Amrani case QEDE_CHANGE_ADDR: 9691d1424c8SRam Amrani qedr_mac_address_change(dev); 9702e0cbc4dSRam Amrani break; 9712e0cbc4dSRam Amrani default: 9722e0cbc4dSRam Amrani pr_err("Event not supported\n"); 9732e0cbc4dSRam Amrani } 9742e0cbc4dSRam Amrani } 9752e0cbc4dSRam Amrani 9762e0cbc4dSRam Amrani static struct qedr_driver qedr_drv = { 9772e0cbc4dSRam Amrani .name = "qedr_driver", 9782e0cbc4dSRam Amrani .add = qedr_add, 9792e0cbc4dSRam Amrani .remove = qedr_remove, 9802e0cbc4dSRam Amrani .notify = qedr_notify, 9812e0cbc4dSRam Amrani }; 9822e0cbc4dSRam Amrani 9832e0cbc4dSRam Amrani static int __init qedr_init_module(void) 9842e0cbc4dSRam Amrani { 985bbfcd1e8SMichal Kalderon return qede_rdma_register_driver(&qedr_drv); 9862e0cbc4dSRam Amrani } 9872e0cbc4dSRam Amrani 9882e0cbc4dSRam Amrani static void __exit qedr_exit_module(void) 9892e0cbc4dSRam Amrani { 990bbfcd1e8SMichal Kalderon qede_rdma_unregister_driver(&qedr_drv); 9912e0cbc4dSRam Amrani } 9922e0cbc4dSRam Amrani 9932e0cbc4dSRam Amrani module_init(qedr_init_module); 9942e0cbc4dSRam Amrani module_exit(qedr_exit_module); 995