12e0cbc4dSRam Amrani /* QLogic qedr NIC Driver 22e0cbc4dSRam Amrani * Copyright (c) 2015-2016 QLogic Corporation 32e0cbc4dSRam Amrani * 42e0cbc4dSRam Amrani * This software is available to you under a choice of one of two 52e0cbc4dSRam Amrani * licenses. You may choose to be licensed under the terms of the GNU 62e0cbc4dSRam Amrani * General Public License (GPL) Version 2, available from the file 72e0cbc4dSRam Amrani * COPYING in the main directory of this source tree, or the 82e0cbc4dSRam Amrani * OpenIB.org BSD license below: 92e0cbc4dSRam Amrani * 102e0cbc4dSRam Amrani * Redistribution and use in source and binary forms, with or 112e0cbc4dSRam Amrani * without modification, are permitted provided that the following 122e0cbc4dSRam Amrani * conditions are met: 132e0cbc4dSRam Amrani * 142e0cbc4dSRam Amrani * - Redistributions of source code must retain the above 152e0cbc4dSRam Amrani * copyright notice, this list of conditions and the following 162e0cbc4dSRam Amrani * disclaimer. 172e0cbc4dSRam Amrani * 182e0cbc4dSRam Amrani * - Redistributions in binary form must reproduce the above 192e0cbc4dSRam Amrani * copyright notice, this list of conditions and the following 202e0cbc4dSRam Amrani * disclaimer in the documentation and /or other materials 212e0cbc4dSRam Amrani * provided with the distribution. 222e0cbc4dSRam Amrani * 232e0cbc4dSRam Amrani * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 242e0cbc4dSRam Amrani * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 252e0cbc4dSRam Amrani * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 262e0cbc4dSRam Amrani * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 272e0cbc4dSRam Amrani * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 282e0cbc4dSRam Amrani * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 292e0cbc4dSRam Amrani * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 302e0cbc4dSRam Amrani * SOFTWARE. 312e0cbc4dSRam Amrani */ 322e0cbc4dSRam Amrani #include <linux/module.h> 332e0cbc4dSRam Amrani #include <rdma/ib_verbs.h> 342e0cbc4dSRam Amrani #include <rdma/ib_addr.h> 35ac1b36e5SRam Amrani #include <rdma/ib_user_verbs.h> 362e0cbc4dSRam Amrani #include <linux/netdevice.h> 372e0cbc4dSRam Amrani #include <linux/iommu.h> 38*461a6946SJoerg Roedel #include <linux/pci.h> 392e0cbc4dSRam Amrani #include <net/addrconf.h> 402e0cbc4dSRam Amrani #include <linux/qed/qede_roce.h> 41ec72fce4SRam Amrani #include <linux/qed/qed_chain.h> 42ec72fce4SRam Amrani #include <linux/qed/qed_if.h> 432e0cbc4dSRam Amrani #include "qedr.h" 44ac1b36e5SRam Amrani #include "verbs.h" 45ac1b36e5SRam Amrani #include <rdma/qedr-abi.h> 462e0cbc4dSRam Amrani 472e0cbc4dSRam Amrani MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver"); 482e0cbc4dSRam Amrani MODULE_AUTHOR("QLogic Corporation"); 492e0cbc4dSRam Amrani MODULE_LICENSE("Dual BSD/GPL"); 502e0cbc4dSRam Amrani MODULE_VERSION(QEDR_MODULE_VERSION); 512e0cbc4dSRam Amrani 52cecbcddfSRam Amrani #define QEDR_WQ_MULTIPLIER_DFT (3) 53cecbcddfSRam Amrani 542e0cbc4dSRam Amrani void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num, 552e0cbc4dSRam Amrani enum ib_event_type type) 562e0cbc4dSRam Amrani { 572e0cbc4dSRam Amrani struct ib_event ibev; 582e0cbc4dSRam Amrani 592e0cbc4dSRam Amrani ibev.device = &dev->ibdev; 602e0cbc4dSRam Amrani ibev.element.port_num = port_num; 612e0cbc4dSRam Amrani ibev.event = type; 622e0cbc4dSRam Amrani 632e0cbc4dSRam Amrani ib_dispatch_event(&ibev); 642e0cbc4dSRam Amrani } 652e0cbc4dSRam Amrani 662e0cbc4dSRam Amrani static enum rdma_link_layer qedr_link_layer(struct ib_device *device, 672e0cbc4dSRam Amrani u8 port_num) 682e0cbc4dSRam Amrani { 692e0cbc4dSRam Amrani return IB_LINK_LAYER_ETHERNET; 702e0cbc4dSRam Amrani } 712e0cbc4dSRam Amrani 72ec72fce4SRam Amrani static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str, 73ec72fce4SRam Amrani size_t str_len) 74ec72fce4SRam Amrani { 75ec72fce4SRam Amrani struct qedr_dev *qedr = get_qedr_dev(ibdev); 76ec72fce4SRam Amrani u32 fw_ver = (u32)qedr->attr.fw_ver; 77ec72fce4SRam Amrani 78ec72fce4SRam Amrani snprintf(str, str_len, "%d. %d. %d. %d", 79ec72fce4SRam Amrani (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF, 80ec72fce4SRam Amrani (fw_ver >> 8) & 0xFF, fw_ver & 0xFF); 81ec72fce4SRam Amrani } 82ec72fce4SRam Amrani 83993d1b52SRam Amrani static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num) 84993d1b52SRam Amrani { 85993d1b52SRam Amrani struct qedr_dev *qdev; 86993d1b52SRam Amrani 87993d1b52SRam Amrani qdev = get_qedr_dev(dev); 88993d1b52SRam Amrani dev_hold(qdev->ndev); 89993d1b52SRam Amrani 90993d1b52SRam Amrani /* The HW vendor's device driver must guarantee 91993d1b52SRam Amrani * that this function returns NULL before the net device reaches 92993d1b52SRam Amrani * NETDEV_UNREGISTER_FINAL state. 93993d1b52SRam Amrani */ 94993d1b52SRam Amrani return qdev->ndev; 95993d1b52SRam Amrani } 96993d1b52SRam Amrani 972e0cbc4dSRam Amrani static int qedr_register_device(struct qedr_dev *dev) 982e0cbc4dSRam Amrani { 992e0cbc4dSRam Amrani strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX); 1002e0cbc4dSRam Amrani 101993d1b52SRam Amrani dev->ibdev.node_guid = dev->attr.node_guid; 1022e0cbc4dSRam Amrani memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC)); 1032e0cbc4dSRam Amrani dev->ibdev.owner = THIS_MODULE; 104ac1b36e5SRam Amrani dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION; 105ac1b36e5SRam Amrani 106ac1b36e5SRam Amrani dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) | 107ac1b36e5SRam Amrani QEDR_UVERBS(QUERY_DEVICE) | 108a7efd777SRam Amrani QEDR_UVERBS(QUERY_PORT) | 109a7efd777SRam Amrani QEDR_UVERBS(ALLOC_PD) | 110a7efd777SRam Amrani QEDR_UVERBS(DEALLOC_PD) | 111a7efd777SRam Amrani QEDR_UVERBS(CREATE_COMP_CHANNEL) | 112a7efd777SRam Amrani QEDR_UVERBS(CREATE_CQ) | 113a7efd777SRam Amrani QEDR_UVERBS(RESIZE_CQ) | 114a7efd777SRam Amrani QEDR_UVERBS(DESTROY_CQ) | 115cecbcddfSRam Amrani QEDR_UVERBS(REQ_NOTIFY_CQ) | 116cecbcddfSRam Amrani QEDR_UVERBS(CREATE_QP) | 117cecbcddfSRam Amrani QEDR_UVERBS(MODIFY_QP) | 118cecbcddfSRam Amrani QEDR_UVERBS(QUERY_QP) | 119e0290cceSRam Amrani QEDR_UVERBS(DESTROY_QP) | 120e0290cceSRam Amrani QEDR_UVERBS(REG_MR) | 121afa0e13bSRam Amrani QEDR_UVERBS(DEREG_MR) | 122afa0e13bSRam Amrani QEDR_UVERBS(POLL_CQ) | 123afa0e13bSRam Amrani QEDR_UVERBS(POST_SEND) | 124afa0e13bSRam Amrani QEDR_UVERBS(POST_RECV); 125ac1b36e5SRam Amrani 126ac1b36e5SRam Amrani dev->ibdev.phys_port_cnt = 1; 127ac1b36e5SRam Amrani dev->ibdev.num_comp_vectors = dev->num_cnq; 128ac1b36e5SRam Amrani dev->ibdev.node_type = RDMA_NODE_IB_CA; 129ac1b36e5SRam Amrani 130ac1b36e5SRam Amrani dev->ibdev.query_device = qedr_query_device; 131ac1b36e5SRam Amrani dev->ibdev.query_port = qedr_query_port; 132ac1b36e5SRam Amrani dev->ibdev.modify_port = qedr_modify_port; 133ac1b36e5SRam Amrani 134ac1b36e5SRam Amrani dev->ibdev.query_gid = qedr_query_gid; 135ac1b36e5SRam Amrani dev->ibdev.add_gid = qedr_add_gid; 136ac1b36e5SRam Amrani dev->ibdev.del_gid = qedr_del_gid; 137ac1b36e5SRam Amrani 138ac1b36e5SRam Amrani dev->ibdev.alloc_ucontext = qedr_alloc_ucontext; 139ac1b36e5SRam Amrani dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext; 140ac1b36e5SRam Amrani dev->ibdev.mmap = qedr_mmap; 141ac1b36e5SRam Amrani 142a7efd777SRam Amrani dev->ibdev.alloc_pd = qedr_alloc_pd; 143a7efd777SRam Amrani dev->ibdev.dealloc_pd = qedr_dealloc_pd; 144a7efd777SRam Amrani 145a7efd777SRam Amrani dev->ibdev.create_cq = qedr_create_cq; 146a7efd777SRam Amrani dev->ibdev.destroy_cq = qedr_destroy_cq; 147a7efd777SRam Amrani dev->ibdev.resize_cq = qedr_resize_cq; 148a7efd777SRam Amrani dev->ibdev.req_notify_cq = qedr_arm_cq; 149a7efd777SRam Amrani 150cecbcddfSRam Amrani dev->ibdev.create_qp = qedr_create_qp; 151cecbcddfSRam Amrani dev->ibdev.modify_qp = qedr_modify_qp; 152cecbcddfSRam Amrani dev->ibdev.query_qp = qedr_query_qp; 153cecbcddfSRam Amrani dev->ibdev.destroy_qp = qedr_destroy_qp; 154cecbcddfSRam Amrani 155a7efd777SRam Amrani dev->ibdev.query_pkey = qedr_query_pkey; 156a7efd777SRam Amrani 15704886779SRam Amrani dev->ibdev.create_ah = qedr_create_ah; 15804886779SRam Amrani dev->ibdev.destroy_ah = qedr_destroy_ah; 15904886779SRam Amrani 160e0290cceSRam Amrani dev->ibdev.get_dma_mr = qedr_get_dma_mr; 161e0290cceSRam Amrani dev->ibdev.dereg_mr = qedr_dereg_mr; 162e0290cceSRam Amrani dev->ibdev.reg_user_mr = qedr_reg_user_mr; 163e0290cceSRam Amrani dev->ibdev.alloc_mr = qedr_alloc_mr; 164e0290cceSRam Amrani dev->ibdev.map_mr_sg = qedr_map_mr_sg; 165e0290cceSRam Amrani 166afa0e13bSRam Amrani dev->ibdev.poll_cq = qedr_poll_cq; 167afa0e13bSRam Amrani dev->ibdev.post_send = qedr_post_send; 168afa0e13bSRam Amrani dev->ibdev.post_recv = qedr_post_recv; 169afa0e13bSRam Amrani 170993d1b52SRam Amrani dev->ibdev.process_mad = qedr_process_mad; 171993d1b52SRam Amrani dev->ibdev.get_port_immutable = qedr_port_immutable; 172993d1b52SRam Amrani dev->ibdev.get_netdev = qedr_get_netdev; 173993d1b52SRam Amrani 17469117101SBart Van Assche dev->ibdev.dev.parent = &dev->pdev->dev; 1752e0cbc4dSRam Amrani 1762e0cbc4dSRam Amrani dev->ibdev.get_link_layer = qedr_link_layer; 177ec72fce4SRam Amrani dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str; 1782e0cbc4dSRam Amrani 179993d1b52SRam Amrani return ib_register_device(&dev->ibdev, NULL); 1802e0cbc4dSRam Amrani } 1812e0cbc4dSRam Amrani 182ec72fce4SRam Amrani /* This function allocates fast-path status block memory */ 183ec72fce4SRam Amrani static int qedr_alloc_mem_sb(struct qedr_dev *dev, 184ec72fce4SRam Amrani struct qed_sb_info *sb_info, u16 sb_id) 185ec72fce4SRam Amrani { 186ec72fce4SRam Amrani struct status_block *sb_virt; 187ec72fce4SRam Amrani dma_addr_t sb_phys; 188ec72fce4SRam Amrani int rc; 189ec72fce4SRam Amrani 190ec72fce4SRam Amrani sb_virt = dma_alloc_coherent(&dev->pdev->dev, 191ec72fce4SRam Amrani sizeof(*sb_virt), &sb_phys, GFP_KERNEL); 192ec72fce4SRam Amrani if (!sb_virt) 193ec72fce4SRam Amrani return -ENOMEM; 194ec72fce4SRam Amrani 195ec72fce4SRam Amrani rc = dev->ops->common->sb_init(dev->cdev, sb_info, 196ec72fce4SRam Amrani sb_virt, sb_phys, sb_id, 197ec72fce4SRam Amrani QED_SB_TYPE_CNQ); 198ec72fce4SRam Amrani if (rc) { 199ec72fce4SRam Amrani pr_err("Status block initialization failed\n"); 200ec72fce4SRam Amrani dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt), 201ec72fce4SRam Amrani sb_virt, sb_phys); 202ec72fce4SRam Amrani return rc; 203ec72fce4SRam Amrani } 204ec72fce4SRam Amrani 205ec72fce4SRam Amrani return 0; 206ec72fce4SRam Amrani } 207ec72fce4SRam Amrani 208ec72fce4SRam Amrani static void qedr_free_mem_sb(struct qedr_dev *dev, 209ec72fce4SRam Amrani struct qed_sb_info *sb_info, int sb_id) 210ec72fce4SRam Amrani { 211ec72fce4SRam Amrani if (sb_info->sb_virt) { 212ec72fce4SRam Amrani dev->ops->common->sb_release(dev->cdev, sb_info, sb_id); 213ec72fce4SRam Amrani dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt), 214ec72fce4SRam Amrani (void *)sb_info->sb_virt, sb_info->sb_phys); 215ec72fce4SRam Amrani } 216ec72fce4SRam Amrani } 217ec72fce4SRam Amrani 218ec72fce4SRam Amrani static void qedr_free_resources(struct qedr_dev *dev) 219ec72fce4SRam Amrani { 220ec72fce4SRam Amrani int i; 221ec72fce4SRam Amrani 222ec72fce4SRam Amrani for (i = 0; i < dev->num_cnq; i++) { 223ec72fce4SRam Amrani qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i); 224ec72fce4SRam Amrani dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl); 225ec72fce4SRam Amrani } 226ec72fce4SRam Amrani 227ec72fce4SRam Amrani kfree(dev->cnq_array); 228ec72fce4SRam Amrani kfree(dev->sb_array); 229ec72fce4SRam Amrani kfree(dev->sgid_tbl); 230ec72fce4SRam Amrani } 231ec72fce4SRam Amrani 232ec72fce4SRam Amrani static int qedr_alloc_resources(struct qedr_dev *dev) 233ec72fce4SRam Amrani { 234ec72fce4SRam Amrani struct qedr_cnq *cnq; 235ec72fce4SRam Amrani __le16 *cons_pi; 236ec72fce4SRam Amrani u16 n_entries; 237ec72fce4SRam Amrani int i, rc; 238ec72fce4SRam Amrani 239ec72fce4SRam Amrani dev->sgid_tbl = kzalloc(sizeof(union ib_gid) * 240ec72fce4SRam Amrani QEDR_MAX_SGID, GFP_KERNEL); 241ec72fce4SRam Amrani if (!dev->sgid_tbl) 242ec72fce4SRam Amrani return -ENOMEM; 243ec72fce4SRam Amrani 244ec72fce4SRam Amrani spin_lock_init(&dev->sgid_lock); 245ec72fce4SRam Amrani 246ec72fce4SRam Amrani /* Allocate Status blocks for CNQ */ 247ec72fce4SRam Amrani dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array), 248ec72fce4SRam Amrani GFP_KERNEL); 249ec72fce4SRam Amrani if (!dev->sb_array) { 250ec72fce4SRam Amrani rc = -ENOMEM; 251ec72fce4SRam Amrani goto err1; 252ec72fce4SRam Amrani } 253ec72fce4SRam Amrani 254ec72fce4SRam Amrani dev->cnq_array = kcalloc(dev->num_cnq, 255ec72fce4SRam Amrani sizeof(*dev->cnq_array), GFP_KERNEL); 256ec72fce4SRam Amrani if (!dev->cnq_array) { 257ec72fce4SRam Amrani rc = -ENOMEM; 258ec72fce4SRam Amrani goto err2; 259ec72fce4SRam Amrani } 260ec72fce4SRam Amrani 261ec72fce4SRam Amrani dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev); 262ec72fce4SRam Amrani 263ec72fce4SRam Amrani /* Allocate CNQ PBLs */ 264ec72fce4SRam Amrani n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE); 265ec72fce4SRam Amrani for (i = 0; i < dev->num_cnq; i++) { 266ec72fce4SRam Amrani cnq = &dev->cnq_array[i]; 267ec72fce4SRam Amrani 268ec72fce4SRam Amrani rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i], 269ec72fce4SRam Amrani dev->sb_start + i); 270ec72fce4SRam Amrani if (rc) 271ec72fce4SRam Amrani goto err3; 272ec72fce4SRam Amrani 273ec72fce4SRam Amrani rc = dev->ops->common->chain_alloc(dev->cdev, 274ec72fce4SRam Amrani QED_CHAIN_USE_TO_CONSUME, 275ec72fce4SRam Amrani QED_CHAIN_MODE_PBL, 276ec72fce4SRam Amrani QED_CHAIN_CNT_TYPE_U16, 277ec72fce4SRam Amrani n_entries, 278ec72fce4SRam Amrani sizeof(struct regpair *), 279ec72fce4SRam Amrani &cnq->pbl); 280ec72fce4SRam Amrani if (rc) 281ec72fce4SRam Amrani goto err4; 282ec72fce4SRam Amrani 283ec72fce4SRam Amrani cnq->dev = dev; 284ec72fce4SRam Amrani cnq->sb = &dev->sb_array[i]; 285ec72fce4SRam Amrani cons_pi = dev->sb_array[i].sb_virt->pi_array; 286ec72fce4SRam Amrani cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX]; 287ec72fce4SRam Amrani cnq->index = i; 288ec72fce4SRam Amrani sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev)); 289ec72fce4SRam Amrani 290ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n", 291ec72fce4SRam Amrani i, qed_chain_get_cons_idx(&cnq->pbl)); 292ec72fce4SRam Amrani } 293ec72fce4SRam Amrani 294ec72fce4SRam Amrani return 0; 295ec72fce4SRam Amrani err4: 296ec72fce4SRam Amrani qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i); 297ec72fce4SRam Amrani err3: 298ec72fce4SRam Amrani for (--i; i >= 0; i--) { 299ec72fce4SRam Amrani dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl); 300ec72fce4SRam Amrani qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i); 301ec72fce4SRam Amrani } 302ec72fce4SRam Amrani kfree(dev->cnq_array); 303ec72fce4SRam Amrani err2: 304ec72fce4SRam Amrani kfree(dev->sb_array); 305ec72fce4SRam Amrani err1: 306ec72fce4SRam Amrani kfree(dev->sgid_tbl); 307ec72fce4SRam Amrani return rc; 308ec72fce4SRam Amrani } 309ec72fce4SRam Amrani 3102e0cbc4dSRam Amrani /* QEDR sysfs interface */ 3112e0cbc4dSRam Amrani static ssize_t show_rev(struct device *device, struct device_attribute *attr, 3122e0cbc4dSRam Amrani char *buf) 3132e0cbc4dSRam Amrani { 3142e0cbc4dSRam Amrani struct qedr_dev *dev = dev_get_drvdata(device); 3152e0cbc4dSRam Amrani 3162e0cbc4dSRam Amrani return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor); 3172e0cbc4dSRam Amrani } 3182e0cbc4dSRam Amrani 3192e0cbc4dSRam Amrani static ssize_t show_hca_type(struct device *device, 3202e0cbc4dSRam Amrani struct device_attribute *attr, char *buf) 3212e0cbc4dSRam Amrani { 3222e0cbc4dSRam Amrani return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET"); 3232e0cbc4dSRam Amrani } 3242e0cbc4dSRam Amrani 3252e0cbc4dSRam Amrani static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL); 3262e0cbc4dSRam Amrani static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL); 3272e0cbc4dSRam Amrani 3282e0cbc4dSRam Amrani static struct device_attribute *qedr_attributes[] = { 3292e0cbc4dSRam Amrani &dev_attr_hw_rev, 3302e0cbc4dSRam Amrani &dev_attr_hca_type 3312e0cbc4dSRam Amrani }; 3322e0cbc4dSRam Amrani 3332e0cbc4dSRam Amrani static void qedr_remove_sysfiles(struct qedr_dev *dev) 3342e0cbc4dSRam Amrani { 3352e0cbc4dSRam Amrani int i; 3362e0cbc4dSRam Amrani 3372e0cbc4dSRam Amrani for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++) 3382e0cbc4dSRam Amrani device_remove_file(&dev->ibdev.dev, qedr_attributes[i]); 3392e0cbc4dSRam Amrani } 3402e0cbc4dSRam Amrani 3412e0cbc4dSRam Amrani static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev) 3422e0cbc4dSRam Amrani { 3432e0cbc4dSRam Amrani struct pci_dev *bridge; 3442e0cbc4dSRam Amrani u32 val; 3452e0cbc4dSRam Amrani 3462e0cbc4dSRam Amrani dev->atomic_cap = IB_ATOMIC_NONE; 3472e0cbc4dSRam Amrani 3482e0cbc4dSRam Amrani bridge = pdev->bus->self; 3492e0cbc4dSRam Amrani if (!bridge) 3502e0cbc4dSRam Amrani return; 3512e0cbc4dSRam Amrani 3522e0cbc4dSRam Amrani /* Check whether we are connected directly or via a switch */ 3532e0cbc4dSRam Amrani while (bridge && bridge->bus->parent) { 3542e0cbc4dSRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, 3552e0cbc4dSRam Amrani "Device is not connected directly to root. bridge->bus->number=%d primary=%d\n", 3562e0cbc4dSRam Amrani bridge->bus->number, bridge->bus->primary); 3572e0cbc4dSRam Amrani /* Need to check Atomic Op Routing Supported all the way to 3582e0cbc4dSRam Amrani * root complex. 3592e0cbc4dSRam Amrani */ 3602e0cbc4dSRam Amrani pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &val); 3612e0cbc4dSRam Amrani if (!(val & PCI_EXP_DEVCAP2_ATOMIC_ROUTE)) { 3622e0cbc4dSRam Amrani pcie_capability_clear_word(pdev, 3632e0cbc4dSRam Amrani PCI_EXP_DEVCTL2, 3642e0cbc4dSRam Amrani PCI_EXP_DEVCTL2_ATOMIC_REQ); 3652e0cbc4dSRam Amrani return; 3662e0cbc4dSRam Amrani } 3672e0cbc4dSRam Amrani bridge = bridge->bus->parent->self; 3682e0cbc4dSRam Amrani } 3692e0cbc4dSRam Amrani bridge = pdev->bus->self; 3702e0cbc4dSRam Amrani 3712e0cbc4dSRam Amrani /* according to bridge capability */ 3722e0cbc4dSRam Amrani pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &val); 3732e0cbc4dSRam Amrani if (val & PCI_EXP_DEVCAP2_ATOMIC_COMP64) { 3742e0cbc4dSRam Amrani pcie_capability_set_word(pdev, PCI_EXP_DEVCTL2, 3752e0cbc4dSRam Amrani PCI_EXP_DEVCTL2_ATOMIC_REQ); 3762e0cbc4dSRam Amrani dev->atomic_cap = IB_ATOMIC_GLOB; 3772e0cbc4dSRam Amrani } else { 3782e0cbc4dSRam Amrani pcie_capability_clear_word(pdev, PCI_EXP_DEVCTL2, 3792e0cbc4dSRam Amrani PCI_EXP_DEVCTL2_ATOMIC_REQ); 3802e0cbc4dSRam Amrani } 3812e0cbc4dSRam Amrani } 3822e0cbc4dSRam Amrani 383ec72fce4SRam Amrani static const struct qed_rdma_ops *qed_ops; 384ec72fce4SRam Amrani 385ec72fce4SRam Amrani #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo)) 386ec72fce4SRam Amrani 387ec72fce4SRam Amrani static irqreturn_t qedr_irq_handler(int irq, void *handle) 388ec72fce4SRam Amrani { 389ec72fce4SRam Amrani u16 hw_comp_cons, sw_comp_cons; 390ec72fce4SRam Amrani struct qedr_cnq *cnq = handle; 391a7efd777SRam Amrani struct regpair *cq_handle; 392a7efd777SRam Amrani struct qedr_cq *cq; 393ec72fce4SRam Amrani 394ec72fce4SRam Amrani qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0); 395ec72fce4SRam Amrani 396ec72fce4SRam Amrani qed_sb_update_sb_idx(cnq->sb); 397ec72fce4SRam Amrani 398ec72fce4SRam Amrani hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr); 399ec72fce4SRam Amrani sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl); 400ec72fce4SRam Amrani 401ec72fce4SRam Amrani /* Align protocol-index and chain reads */ 402ec72fce4SRam Amrani rmb(); 403ec72fce4SRam Amrani 404ec72fce4SRam Amrani while (sw_comp_cons != hw_comp_cons) { 405a7efd777SRam Amrani cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl); 406a7efd777SRam Amrani cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi, 407a7efd777SRam Amrani cq_handle->lo); 408a7efd777SRam Amrani 409a7efd777SRam Amrani if (cq == NULL) { 410a7efd777SRam Amrani DP_ERR(cnq->dev, 411a7efd777SRam Amrani "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n", 412a7efd777SRam Amrani cq_handle->hi, cq_handle->lo, sw_comp_cons, 413a7efd777SRam Amrani hw_comp_cons); 414a7efd777SRam Amrani 415a7efd777SRam Amrani break; 416a7efd777SRam Amrani } 417a7efd777SRam Amrani 418a7efd777SRam Amrani if (cq->sig != QEDR_CQ_MAGIC_NUMBER) { 419a7efd777SRam Amrani DP_ERR(cnq->dev, 420a7efd777SRam Amrani "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n", 421a7efd777SRam Amrani cq_handle->hi, cq_handle->lo, cq); 422a7efd777SRam Amrani break; 423a7efd777SRam Amrani } 424a7efd777SRam Amrani 425a7efd777SRam Amrani cq->arm_flags = 0; 426a7efd777SRam Amrani 427a7efd777SRam Amrani if (cq->ibcq.comp_handler) 428a7efd777SRam Amrani (*cq->ibcq.comp_handler) 429a7efd777SRam Amrani (&cq->ibcq, cq->ibcq.cq_context); 430a7efd777SRam Amrani 431ec72fce4SRam Amrani sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl); 432a7efd777SRam Amrani 433ec72fce4SRam Amrani cnq->n_comp++; 434a7efd777SRam Amrani 435ec72fce4SRam Amrani } 436ec72fce4SRam Amrani 437ec72fce4SRam Amrani qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index, 438ec72fce4SRam Amrani sw_comp_cons); 439ec72fce4SRam Amrani 440ec72fce4SRam Amrani qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1); 441ec72fce4SRam Amrani 442ec72fce4SRam Amrani return IRQ_HANDLED; 443ec72fce4SRam Amrani } 444ec72fce4SRam Amrani 445ec72fce4SRam Amrani static void qedr_sync_free_irqs(struct qedr_dev *dev) 446ec72fce4SRam Amrani { 447ec72fce4SRam Amrani u32 vector; 448ec72fce4SRam Amrani int i; 449ec72fce4SRam Amrani 450ec72fce4SRam Amrani for (i = 0; i < dev->int_info.used_cnt; i++) { 451ec72fce4SRam Amrani if (dev->int_info.msix_cnt) { 452ec72fce4SRam Amrani vector = dev->int_info.msix[i * dev->num_hwfns].vector; 453ec72fce4SRam Amrani synchronize_irq(vector); 454ec72fce4SRam Amrani free_irq(vector, &dev->cnq_array[i]); 455ec72fce4SRam Amrani } 456ec72fce4SRam Amrani } 457ec72fce4SRam Amrani 458ec72fce4SRam Amrani dev->int_info.used_cnt = 0; 459ec72fce4SRam Amrani } 460ec72fce4SRam Amrani 461ec72fce4SRam Amrani static int qedr_req_msix_irqs(struct qedr_dev *dev) 462ec72fce4SRam Amrani { 463ec72fce4SRam Amrani int i, rc = 0; 464ec72fce4SRam Amrani 465ec72fce4SRam Amrani if (dev->num_cnq > dev->int_info.msix_cnt) { 466ec72fce4SRam Amrani DP_ERR(dev, 467ec72fce4SRam Amrani "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n", 468ec72fce4SRam Amrani dev->num_cnq, dev->int_info.msix_cnt); 469ec72fce4SRam Amrani return -EINVAL; 470ec72fce4SRam Amrani } 471ec72fce4SRam Amrani 472ec72fce4SRam Amrani for (i = 0; i < dev->num_cnq; i++) { 473ec72fce4SRam Amrani rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector, 474ec72fce4SRam Amrani qedr_irq_handler, 0, dev->cnq_array[i].name, 475ec72fce4SRam Amrani &dev->cnq_array[i]); 476ec72fce4SRam Amrani if (rc) { 477ec72fce4SRam Amrani DP_ERR(dev, "Request cnq %d irq failed\n", i); 478ec72fce4SRam Amrani qedr_sync_free_irqs(dev); 479ec72fce4SRam Amrani } else { 480ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, 481ec72fce4SRam Amrani "Requested cnq irq for %s [entry %d]. Cookie is at %p\n", 482ec72fce4SRam Amrani dev->cnq_array[i].name, i, 483ec72fce4SRam Amrani &dev->cnq_array[i]); 484ec72fce4SRam Amrani dev->int_info.used_cnt++; 485ec72fce4SRam Amrani } 486ec72fce4SRam Amrani } 487ec72fce4SRam Amrani 488ec72fce4SRam Amrani return rc; 489ec72fce4SRam Amrani } 490ec72fce4SRam Amrani 491ec72fce4SRam Amrani static int qedr_setup_irqs(struct qedr_dev *dev) 492ec72fce4SRam Amrani { 493ec72fce4SRam Amrani int rc; 494ec72fce4SRam Amrani 495ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n"); 496ec72fce4SRam Amrani 497ec72fce4SRam Amrani /* Learn Interrupt configuration */ 498ec72fce4SRam Amrani rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq); 499ec72fce4SRam Amrani if (rc < 0) 500ec72fce4SRam Amrani return rc; 501ec72fce4SRam Amrani 502ec72fce4SRam Amrani rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info); 503ec72fce4SRam Amrani if (rc) { 504ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n"); 505ec72fce4SRam Amrani return rc; 506ec72fce4SRam Amrani } 507ec72fce4SRam Amrani 508ec72fce4SRam Amrani if (dev->int_info.msix_cnt) { 509ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n", 510ec72fce4SRam Amrani dev->int_info.msix_cnt); 511ec72fce4SRam Amrani rc = qedr_req_msix_irqs(dev); 512ec72fce4SRam Amrani if (rc) 513ec72fce4SRam Amrani return rc; 514ec72fce4SRam Amrani } 515ec72fce4SRam Amrani 516ec72fce4SRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n"); 517ec72fce4SRam Amrani 518ec72fce4SRam Amrani return 0; 519ec72fce4SRam Amrani } 520ec72fce4SRam Amrani 521ec72fce4SRam Amrani static int qedr_set_device_attr(struct qedr_dev *dev) 522ec72fce4SRam Amrani { 523ec72fce4SRam Amrani struct qed_rdma_device *qed_attr; 524ec72fce4SRam Amrani struct qedr_device_attr *attr; 525ec72fce4SRam Amrani u32 page_size; 526ec72fce4SRam Amrani 527ec72fce4SRam Amrani /* Part 1 - query core capabilities */ 528ec72fce4SRam Amrani qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx); 529ec72fce4SRam Amrani 530ec72fce4SRam Amrani /* Part 2 - check capabilities */ 531ec72fce4SRam Amrani page_size = ~dev->attr.page_size_caps + 1; 532ec72fce4SRam Amrani if (page_size > PAGE_SIZE) { 533ec72fce4SRam Amrani DP_ERR(dev, 534ec72fce4SRam Amrani "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n", 535ec72fce4SRam Amrani PAGE_SIZE, page_size); 536ec72fce4SRam Amrani return -ENODEV; 537ec72fce4SRam Amrani } 538ec72fce4SRam Amrani 539ec72fce4SRam Amrani /* Part 3 - copy and update capabilities */ 540ec72fce4SRam Amrani attr = &dev->attr; 541ec72fce4SRam Amrani attr->vendor_id = qed_attr->vendor_id; 542ec72fce4SRam Amrani attr->vendor_part_id = qed_attr->vendor_part_id; 543ec72fce4SRam Amrani attr->hw_ver = qed_attr->hw_ver; 544ec72fce4SRam Amrani attr->fw_ver = qed_attr->fw_ver; 545ec72fce4SRam Amrani attr->node_guid = qed_attr->node_guid; 546ec72fce4SRam Amrani attr->sys_image_guid = qed_attr->sys_image_guid; 547ec72fce4SRam Amrani attr->max_cnq = qed_attr->max_cnq; 548ec72fce4SRam Amrani attr->max_sge = qed_attr->max_sge; 549ec72fce4SRam Amrani attr->max_inline = qed_attr->max_inline; 550ec72fce4SRam Amrani attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE); 551ec72fce4SRam Amrani attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE); 552ec72fce4SRam Amrani attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc; 553ec72fce4SRam Amrani attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc; 554ec72fce4SRam Amrani attr->max_dev_resp_rd_atomic_resc = 555ec72fce4SRam Amrani qed_attr->max_dev_resp_rd_atomic_resc; 556ec72fce4SRam Amrani attr->max_cq = qed_attr->max_cq; 557ec72fce4SRam Amrani attr->max_qp = qed_attr->max_qp; 558ec72fce4SRam Amrani attr->max_mr = qed_attr->max_mr; 559ec72fce4SRam Amrani attr->max_mr_size = qed_attr->max_mr_size; 560ec72fce4SRam Amrani attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES); 561ec72fce4SRam Amrani attr->max_mw = qed_attr->max_mw; 562ec72fce4SRam Amrani attr->max_fmr = qed_attr->max_fmr; 563ec72fce4SRam Amrani attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl; 564ec72fce4SRam Amrani attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size; 565ec72fce4SRam Amrani attr->max_pd = qed_attr->max_pd; 566ec72fce4SRam Amrani attr->max_ah = qed_attr->max_ah; 567ec72fce4SRam Amrani attr->max_pkey = qed_attr->max_pkey; 568ec72fce4SRam Amrani attr->max_srq = qed_attr->max_srq; 569ec72fce4SRam Amrani attr->max_srq_wr = qed_attr->max_srq_wr; 570ec72fce4SRam Amrani attr->dev_caps = qed_attr->dev_caps; 571ec72fce4SRam Amrani attr->page_size_caps = qed_attr->page_size_caps; 572ec72fce4SRam Amrani attr->dev_ack_delay = qed_attr->dev_ack_delay; 573ec72fce4SRam Amrani attr->reserved_lkey = qed_attr->reserved_lkey; 574ec72fce4SRam Amrani attr->bad_pkey_counter = qed_attr->bad_pkey_counter; 575ec72fce4SRam Amrani attr->max_stats_queues = qed_attr->max_stats_queues; 576ec72fce4SRam Amrani 577ec72fce4SRam Amrani return 0; 578ec72fce4SRam Amrani } 579ec72fce4SRam Amrani 5801a590751SRam Amrani void qedr_unaffiliated_event(void *context, u8 event_code) 581993d1b52SRam Amrani { 582993d1b52SRam Amrani pr_err("unaffiliated event not implemented yet\n"); 583993d1b52SRam Amrani } 584993d1b52SRam Amrani 585993d1b52SRam Amrani void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle) 586993d1b52SRam Amrani { 587993d1b52SRam Amrani #define EVENT_TYPE_NOT_DEFINED 0 588993d1b52SRam Amrani #define EVENT_TYPE_CQ 1 589993d1b52SRam Amrani #define EVENT_TYPE_QP 2 590993d1b52SRam Amrani struct qedr_dev *dev = (struct qedr_dev *)context; 591993d1b52SRam Amrani union event_ring_data *data = fw_handle; 592993d1b52SRam Amrani u64 roce_handle64 = ((u64)data->roce_handle.hi << 32) + 593993d1b52SRam Amrani data->roce_handle.lo; 594993d1b52SRam Amrani u8 event_type = EVENT_TYPE_NOT_DEFINED; 595993d1b52SRam Amrani struct ib_event event; 596993d1b52SRam Amrani struct ib_cq *ibcq; 597993d1b52SRam Amrani struct ib_qp *ibqp; 598993d1b52SRam Amrani struct qedr_cq *cq; 599993d1b52SRam Amrani struct qedr_qp *qp; 600993d1b52SRam Amrani 601993d1b52SRam Amrani switch (e_code) { 602993d1b52SRam Amrani case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR: 603993d1b52SRam Amrani event.event = IB_EVENT_CQ_ERR; 604993d1b52SRam Amrani event_type = EVENT_TYPE_CQ; 605993d1b52SRam Amrani break; 606993d1b52SRam Amrani case ROCE_ASYNC_EVENT_SQ_DRAINED: 607993d1b52SRam Amrani event.event = IB_EVENT_SQ_DRAINED; 608993d1b52SRam Amrani event_type = EVENT_TYPE_QP; 609993d1b52SRam Amrani break; 610993d1b52SRam Amrani case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR: 611993d1b52SRam Amrani event.event = IB_EVENT_QP_FATAL; 612993d1b52SRam Amrani event_type = EVENT_TYPE_QP; 613993d1b52SRam Amrani break; 614993d1b52SRam Amrani case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR: 615993d1b52SRam Amrani event.event = IB_EVENT_QP_REQ_ERR; 616993d1b52SRam Amrani event_type = EVENT_TYPE_QP; 617993d1b52SRam Amrani break; 618993d1b52SRam Amrani case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR: 619993d1b52SRam Amrani event.event = IB_EVENT_QP_ACCESS_ERR; 620993d1b52SRam Amrani event_type = EVENT_TYPE_QP; 621993d1b52SRam Amrani break; 622993d1b52SRam Amrani default: 623993d1b52SRam Amrani DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code, 624993d1b52SRam Amrani roce_handle64); 625993d1b52SRam Amrani } 626993d1b52SRam Amrani 627993d1b52SRam Amrani switch (event_type) { 628993d1b52SRam Amrani case EVENT_TYPE_CQ: 629993d1b52SRam Amrani cq = (struct qedr_cq *)(uintptr_t)roce_handle64; 630993d1b52SRam Amrani if (cq) { 631993d1b52SRam Amrani ibcq = &cq->ibcq; 632993d1b52SRam Amrani if (ibcq->event_handler) { 633993d1b52SRam Amrani event.device = ibcq->device; 634993d1b52SRam Amrani event.element.cq = ibcq; 635993d1b52SRam Amrani ibcq->event_handler(&event, ibcq->cq_context); 636993d1b52SRam Amrani } 637993d1b52SRam Amrani } else { 638993d1b52SRam Amrani WARN(1, 639993d1b52SRam Amrani "Error: CQ event with NULL pointer ibcq. Handle=%llx\n", 640993d1b52SRam Amrani roce_handle64); 641993d1b52SRam Amrani } 642993d1b52SRam Amrani DP_ERR(dev, "CQ event %d on hanlde %p\n", e_code, cq); 643993d1b52SRam Amrani break; 644993d1b52SRam Amrani case EVENT_TYPE_QP: 645993d1b52SRam Amrani qp = (struct qedr_qp *)(uintptr_t)roce_handle64; 646993d1b52SRam Amrani if (qp) { 647993d1b52SRam Amrani ibqp = &qp->ibqp; 648993d1b52SRam Amrani if (ibqp->event_handler) { 649993d1b52SRam Amrani event.device = ibqp->device; 650993d1b52SRam Amrani event.element.qp = ibqp; 651993d1b52SRam Amrani ibqp->event_handler(&event, ibqp->qp_context); 652993d1b52SRam Amrani } 653993d1b52SRam Amrani } else { 654993d1b52SRam Amrani WARN(1, 655993d1b52SRam Amrani "Error: QP event with NULL pointer ibqp. Handle=%llx\n", 656993d1b52SRam Amrani roce_handle64); 657993d1b52SRam Amrani } 658993d1b52SRam Amrani DP_ERR(dev, "QP event %d on hanlde %p\n", e_code, qp); 659993d1b52SRam Amrani break; 660993d1b52SRam Amrani default: 661993d1b52SRam Amrani break; 662993d1b52SRam Amrani } 663993d1b52SRam Amrani } 664993d1b52SRam Amrani 665ec72fce4SRam Amrani static int qedr_init_hw(struct qedr_dev *dev) 666ec72fce4SRam Amrani { 667ec72fce4SRam Amrani struct qed_rdma_add_user_out_params out_params; 668ec72fce4SRam Amrani struct qed_rdma_start_in_params *in_params; 669ec72fce4SRam Amrani struct qed_rdma_cnq_params *cur_pbl; 670ec72fce4SRam Amrani struct qed_rdma_events events; 671ec72fce4SRam Amrani dma_addr_t p_phys_table; 672ec72fce4SRam Amrani u32 page_cnt; 673ec72fce4SRam Amrani int rc = 0; 674ec72fce4SRam Amrani int i; 675ec72fce4SRam Amrani 676ec72fce4SRam Amrani in_params = kzalloc(sizeof(*in_params), GFP_KERNEL); 677ec72fce4SRam Amrani if (!in_params) { 678ec72fce4SRam Amrani rc = -ENOMEM; 679ec72fce4SRam Amrani goto out; 680ec72fce4SRam Amrani } 681ec72fce4SRam Amrani 682ec72fce4SRam Amrani in_params->desired_cnq = dev->num_cnq; 683ec72fce4SRam Amrani for (i = 0; i < dev->num_cnq; i++) { 684ec72fce4SRam Amrani cur_pbl = &in_params->cnq_pbl_list[i]; 685ec72fce4SRam Amrani 686ec72fce4SRam Amrani page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl); 687ec72fce4SRam Amrani cur_pbl->num_pbl_pages = page_cnt; 688ec72fce4SRam Amrani 689ec72fce4SRam Amrani p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl); 690ec72fce4SRam Amrani cur_pbl->pbl_ptr = (u64)p_phys_table; 691ec72fce4SRam Amrani } 692ec72fce4SRam Amrani 693993d1b52SRam Amrani events.affiliated_event = qedr_affiliated_event; 694993d1b52SRam Amrani events.unaffiliated_event = qedr_unaffiliated_event; 695ec72fce4SRam Amrani events.context = dev; 696ec72fce4SRam Amrani 697ec72fce4SRam Amrani in_params->events = &events; 698ec72fce4SRam Amrani in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS; 699ec72fce4SRam Amrani in_params->max_mtu = dev->ndev->mtu; 700ec72fce4SRam Amrani ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr); 701ec72fce4SRam Amrani 702ec72fce4SRam Amrani rc = dev->ops->rdma_init(dev->cdev, in_params); 703ec72fce4SRam Amrani if (rc) 704ec72fce4SRam Amrani goto out; 705ec72fce4SRam Amrani 706ec72fce4SRam Amrani rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params); 707ec72fce4SRam Amrani if (rc) 708ec72fce4SRam Amrani goto out; 709ec72fce4SRam Amrani 710ec72fce4SRam Amrani dev->db_addr = (void *)(uintptr_t)out_params.dpi_addr; 711ec72fce4SRam Amrani dev->db_phys_addr = out_params.dpi_phys_addr; 712ec72fce4SRam Amrani dev->db_size = out_params.dpi_size; 713ec72fce4SRam Amrani dev->dpi = out_params.dpi; 714ec72fce4SRam Amrani 715ec72fce4SRam Amrani rc = qedr_set_device_attr(dev); 716ec72fce4SRam Amrani out: 717ec72fce4SRam Amrani kfree(in_params); 718ec72fce4SRam Amrani if (rc) 719ec72fce4SRam Amrani DP_ERR(dev, "Init HW Failed rc = %d\n", rc); 720ec72fce4SRam Amrani 721ec72fce4SRam Amrani return rc; 722ec72fce4SRam Amrani } 723ec72fce4SRam Amrani 724ec72fce4SRam Amrani void qedr_stop_hw(struct qedr_dev *dev) 725ec72fce4SRam Amrani { 726ec72fce4SRam Amrani dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi); 727ec72fce4SRam Amrani dev->ops->rdma_stop(dev->rdma_ctx); 728ec72fce4SRam Amrani } 729ec72fce4SRam Amrani 7302e0cbc4dSRam Amrani static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev, 7312e0cbc4dSRam Amrani struct net_device *ndev) 7322e0cbc4dSRam Amrani { 733ec72fce4SRam Amrani struct qed_dev_rdma_info dev_info; 7342e0cbc4dSRam Amrani struct qedr_dev *dev; 7352e0cbc4dSRam Amrani int rc = 0, i; 7362e0cbc4dSRam Amrani 7372e0cbc4dSRam Amrani dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev)); 7382e0cbc4dSRam Amrani if (!dev) { 7392e0cbc4dSRam Amrani pr_err("Unable to allocate ib device\n"); 7402e0cbc4dSRam Amrani return NULL; 7412e0cbc4dSRam Amrani } 7422e0cbc4dSRam Amrani 7432e0cbc4dSRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n"); 7442e0cbc4dSRam Amrani 7452e0cbc4dSRam Amrani dev->pdev = pdev; 7462e0cbc4dSRam Amrani dev->ndev = ndev; 7472e0cbc4dSRam Amrani dev->cdev = cdev; 7482e0cbc4dSRam Amrani 749ec72fce4SRam Amrani qed_ops = qed_get_rdma_ops(); 750ec72fce4SRam Amrani if (!qed_ops) { 751ec72fce4SRam Amrani DP_ERR(dev, "Failed to get qed roce operations\n"); 752ec72fce4SRam Amrani goto init_err; 753ec72fce4SRam Amrani } 754ec72fce4SRam Amrani 755ec72fce4SRam Amrani dev->ops = qed_ops; 756ec72fce4SRam Amrani rc = qed_ops->fill_dev_info(cdev, &dev_info); 757ec72fce4SRam Amrani if (rc) 758ec72fce4SRam Amrani goto init_err; 759ec72fce4SRam Amrani 760ec72fce4SRam Amrani dev->num_hwfns = dev_info.common.num_hwfns; 761ec72fce4SRam Amrani dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev); 762ec72fce4SRam Amrani 763ec72fce4SRam Amrani dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev); 764ec72fce4SRam Amrani if (!dev->num_cnq) { 765ec72fce4SRam Amrani DP_ERR(dev, "not enough CNQ resources.\n"); 766ec72fce4SRam Amrani goto init_err; 767ec72fce4SRam Amrani } 768ec72fce4SRam Amrani 769cecbcddfSRam Amrani dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT; 770cecbcddfSRam Amrani 7712e0cbc4dSRam Amrani qedr_pci_set_atomic(dev, pdev); 7722e0cbc4dSRam Amrani 773ec72fce4SRam Amrani rc = qedr_alloc_resources(dev); 774ec72fce4SRam Amrani if (rc) 775ec72fce4SRam Amrani goto init_err; 776ec72fce4SRam Amrani 777ec72fce4SRam Amrani rc = qedr_init_hw(dev); 778ec72fce4SRam Amrani if (rc) 779ec72fce4SRam Amrani goto alloc_err; 780ec72fce4SRam Amrani 781ec72fce4SRam Amrani rc = qedr_setup_irqs(dev); 782ec72fce4SRam Amrani if (rc) 783ec72fce4SRam Amrani goto irq_err; 784ec72fce4SRam Amrani 7852e0cbc4dSRam Amrani rc = qedr_register_device(dev); 7862e0cbc4dSRam Amrani if (rc) { 7872e0cbc4dSRam Amrani DP_ERR(dev, "Unable to allocate register device\n"); 788ec72fce4SRam Amrani goto reg_err; 7892e0cbc4dSRam Amrani } 7902e0cbc4dSRam Amrani 7912e0cbc4dSRam Amrani for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++) 7922e0cbc4dSRam Amrani if (device_create_file(&dev->ibdev.dev, qedr_attributes[i])) 793993d1b52SRam Amrani goto sysfs_err; 7942e0cbc4dSRam Amrani 795f449c7a2SRam Amrani if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state)) 796f449c7a2SRam Amrani qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE); 797f449c7a2SRam Amrani 7982e0cbc4dSRam Amrani DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n"); 7992e0cbc4dSRam Amrani return dev; 8002e0cbc4dSRam Amrani 801993d1b52SRam Amrani sysfs_err: 802993d1b52SRam Amrani ib_unregister_device(&dev->ibdev); 803ec72fce4SRam Amrani reg_err: 804ec72fce4SRam Amrani qedr_sync_free_irqs(dev); 805ec72fce4SRam Amrani irq_err: 806ec72fce4SRam Amrani qedr_stop_hw(dev); 807ec72fce4SRam Amrani alloc_err: 808ec72fce4SRam Amrani qedr_free_resources(dev); 8092e0cbc4dSRam Amrani init_err: 8102e0cbc4dSRam Amrani ib_dealloc_device(&dev->ibdev); 8112e0cbc4dSRam Amrani DP_ERR(dev, "qedr driver load failed rc=%d\n", rc); 8122e0cbc4dSRam Amrani 8132e0cbc4dSRam Amrani return NULL; 8142e0cbc4dSRam Amrani } 8152e0cbc4dSRam Amrani 8162e0cbc4dSRam Amrani static void qedr_remove(struct qedr_dev *dev) 8172e0cbc4dSRam Amrani { 8182e0cbc4dSRam Amrani /* First unregister with stack to stop all the active traffic 8192e0cbc4dSRam Amrani * of the registered clients. 8202e0cbc4dSRam Amrani */ 8212e0cbc4dSRam Amrani qedr_remove_sysfiles(dev); 822993d1b52SRam Amrani ib_unregister_device(&dev->ibdev); 8232e0cbc4dSRam Amrani 824ec72fce4SRam Amrani qedr_stop_hw(dev); 825ec72fce4SRam Amrani qedr_sync_free_irqs(dev); 826ec72fce4SRam Amrani qedr_free_resources(dev); 8272e0cbc4dSRam Amrani ib_dealloc_device(&dev->ibdev); 8282e0cbc4dSRam Amrani } 8292e0cbc4dSRam Amrani 830f449c7a2SRam Amrani static void qedr_close(struct qedr_dev *dev) 8312e0cbc4dSRam Amrani { 832f449c7a2SRam Amrani if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state)) 833f449c7a2SRam Amrani qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR); 8342e0cbc4dSRam Amrani } 8352e0cbc4dSRam Amrani 8362e0cbc4dSRam Amrani static void qedr_shutdown(struct qedr_dev *dev) 8372e0cbc4dSRam Amrani { 8382e0cbc4dSRam Amrani qedr_close(dev); 8392e0cbc4dSRam Amrani qedr_remove(dev); 8402e0cbc4dSRam Amrani } 8412e0cbc4dSRam Amrani 842f449c7a2SRam Amrani static void qedr_open(struct qedr_dev *dev) 843f449c7a2SRam Amrani { 844f449c7a2SRam Amrani if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state)) 845f449c7a2SRam Amrani qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE); 846f449c7a2SRam Amrani } 847f449c7a2SRam Amrani 8481d1424c8SRam Amrani static void qedr_mac_address_change(struct qedr_dev *dev) 8491d1424c8SRam Amrani { 8501d1424c8SRam Amrani union ib_gid *sgid = &dev->sgid_tbl[0]; 8511d1424c8SRam Amrani u8 guid[8], mac_addr[6]; 8521d1424c8SRam Amrani int rc; 8531d1424c8SRam Amrani 8541d1424c8SRam Amrani /* Update SGID */ 8551d1424c8SRam Amrani ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr); 8561d1424c8SRam Amrani guid[0] = mac_addr[0] ^ 2; 8571d1424c8SRam Amrani guid[1] = mac_addr[1]; 8581d1424c8SRam Amrani guid[2] = mac_addr[2]; 8591d1424c8SRam Amrani guid[3] = 0xff; 8601d1424c8SRam Amrani guid[4] = 0xfe; 8611d1424c8SRam Amrani guid[5] = mac_addr[3]; 8621d1424c8SRam Amrani guid[6] = mac_addr[4]; 8631d1424c8SRam Amrani guid[7] = mac_addr[5]; 8641d1424c8SRam Amrani sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL); 8651d1424c8SRam Amrani memcpy(&sgid->raw[8], guid, sizeof(guid)); 8661d1424c8SRam Amrani 8671d1424c8SRam Amrani /* Update LL2 */ 8681d1424c8SRam Amrani rc = dev->ops->roce_ll2_set_mac_filter(dev->cdev, 8691d1424c8SRam Amrani dev->gsi_ll2_mac_address, 8701d1424c8SRam Amrani dev->ndev->dev_addr); 8711d1424c8SRam Amrani 8721d1424c8SRam Amrani ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr); 8731d1424c8SRam Amrani 874f449c7a2SRam Amrani qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE); 8751d1424c8SRam Amrani 8761d1424c8SRam Amrani if (rc) 8771d1424c8SRam Amrani DP_ERR(dev, "Error updating mac filter\n"); 8781d1424c8SRam Amrani } 8791d1424c8SRam Amrani 8802e0cbc4dSRam Amrani /* event handling via NIC driver ensures that all the NIC specific 8812e0cbc4dSRam Amrani * initialization done before RoCE driver notifies 8822e0cbc4dSRam Amrani * event to stack. 8832e0cbc4dSRam Amrani */ 8842e0cbc4dSRam Amrani static void qedr_notify(struct qedr_dev *dev, enum qede_roce_event event) 8852e0cbc4dSRam Amrani { 8862e0cbc4dSRam Amrani switch (event) { 8872e0cbc4dSRam Amrani case QEDE_UP: 888f449c7a2SRam Amrani qedr_open(dev); 8892e0cbc4dSRam Amrani break; 8902e0cbc4dSRam Amrani case QEDE_DOWN: 8912e0cbc4dSRam Amrani qedr_close(dev); 8922e0cbc4dSRam Amrani break; 8932e0cbc4dSRam Amrani case QEDE_CLOSE: 8942e0cbc4dSRam Amrani qedr_shutdown(dev); 8952e0cbc4dSRam Amrani break; 8962e0cbc4dSRam Amrani case QEDE_CHANGE_ADDR: 8971d1424c8SRam Amrani qedr_mac_address_change(dev); 8982e0cbc4dSRam Amrani break; 8992e0cbc4dSRam Amrani default: 9002e0cbc4dSRam Amrani pr_err("Event not supported\n"); 9012e0cbc4dSRam Amrani } 9022e0cbc4dSRam Amrani } 9032e0cbc4dSRam Amrani 9042e0cbc4dSRam Amrani static struct qedr_driver qedr_drv = { 9052e0cbc4dSRam Amrani .name = "qedr_driver", 9062e0cbc4dSRam Amrani .add = qedr_add, 9072e0cbc4dSRam Amrani .remove = qedr_remove, 9082e0cbc4dSRam Amrani .notify = qedr_notify, 9092e0cbc4dSRam Amrani }; 9102e0cbc4dSRam Amrani 9112e0cbc4dSRam Amrani static int __init qedr_init_module(void) 9122e0cbc4dSRam Amrani { 9132e0cbc4dSRam Amrani return qede_roce_register_driver(&qedr_drv); 9142e0cbc4dSRam Amrani } 9152e0cbc4dSRam Amrani 9162e0cbc4dSRam Amrani static void __exit qedr_exit_module(void) 9172e0cbc4dSRam Amrani { 9182e0cbc4dSRam Amrani qede_roce_unregister_driver(&qedr_drv); 9192e0cbc4dSRam Amrani } 9202e0cbc4dSRam Amrani 9212e0cbc4dSRam Amrani module_init(qedr_init_module); 9222e0cbc4dSRam Amrani module_exit(qedr_exit_module); 923