xref: /openbmc/linux/drivers/infiniband/hw/qedr/main.c (revision 40b173ddce0fc6653a859889d1a90b5f5817061b)
12e0cbc4dSRam Amrani /* QLogic qedr NIC Driver
22e0cbc4dSRam Amrani  * Copyright (c) 2015-2016  QLogic Corporation
32e0cbc4dSRam Amrani  *
42e0cbc4dSRam Amrani  * This software is available to you under a choice of one of two
52e0cbc4dSRam Amrani  * licenses.  You may choose to be licensed under the terms of the GNU
62e0cbc4dSRam Amrani  * General Public License (GPL) Version 2, available from the file
72e0cbc4dSRam Amrani  * COPYING in the main directory of this source tree, or the
82e0cbc4dSRam Amrani  * OpenIB.org BSD license below:
92e0cbc4dSRam Amrani  *
102e0cbc4dSRam Amrani  *     Redistribution and use in source and binary forms, with or
112e0cbc4dSRam Amrani  *     without modification, are permitted provided that the following
122e0cbc4dSRam Amrani  *     conditions are met:
132e0cbc4dSRam Amrani  *
142e0cbc4dSRam Amrani  *      - Redistributions of source code must retain the above
152e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
162e0cbc4dSRam Amrani  *        disclaimer.
172e0cbc4dSRam Amrani  *
182e0cbc4dSRam Amrani  *      - Redistributions in binary form must reproduce the above
192e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
202e0cbc4dSRam Amrani  *        disclaimer in the documentation and /or other materials
212e0cbc4dSRam Amrani  *        provided with the distribution.
222e0cbc4dSRam Amrani  *
232e0cbc4dSRam Amrani  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
242e0cbc4dSRam Amrani  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
252e0cbc4dSRam Amrani  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
262e0cbc4dSRam Amrani  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
272e0cbc4dSRam Amrani  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
282e0cbc4dSRam Amrani  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
292e0cbc4dSRam Amrani  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
302e0cbc4dSRam Amrani  * SOFTWARE.
312e0cbc4dSRam Amrani  */
322e0cbc4dSRam Amrani #include <linux/module.h>
332e0cbc4dSRam Amrani #include <rdma/ib_verbs.h>
342e0cbc4dSRam Amrani #include <rdma/ib_addr.h>
35ac1b36e5SRam Amrani #include <rdma/ib_user_verbs.h>
36e6a38c54SKalderon, Michal #include <rdma/iw_cm.h>
37e6a38c54SKalderon, Michal #include <rdma/ib_mad.h>
382e0cbc4dSRam Amrani #include <linux/netdevice.h>
392e0cbc4dSRam Amrani #include <linux/iommu.h>
40461a6946SJoerg Roedel #include <linux/pci.h>
412e0cbc4dSRam Amrani #include <net/addrconf.h>
42de0089e6SKalderon, Michal #include <linux/idr.h>
43b262a06eSMichal Kalderon 
44ec72fce4SRam Amrani #include <linux/qed/qed_chain.h>
45ec72fce4SRam Amrani #include <linux/qed/qed_if.h>
462e0cbc4dSRam Amrani #include "qedr.h"
47ac1b36e5SRam Amrani #include "verbs.h"
48ac1b36e5SRam Amrani #include <rdma/qedr-abi.h>
49de0089e6SKalderon, Michal #include "qedr_iw_cm.h"
502e0cbc4dSRam Amrani 
512e0cbc4dSRam Amrani MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
522e0cbc4dSRam Amrani MODULE_AUTHOR("QLogic Corporation");
532e0cbc4dSRam Amrani MODULE_LICENSE("Dual BSD/GPL");
542e0cbc4dSRam Amrani 
55cecbcddfSRam Amrani #define QEDR_WQ_MULTIPLIER_DFT	(3)
56cecbcddfSRam Amrani 
570089985eSBart Van Assche static void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
582e0cbc4dSRam Amrani 				   enum ib_event_type type)
592e0cbc4dSRam Amrani {
602e0cbc4dSRam Amrani 	struct ib_event ibev;
612e0cbc4dSRam Amrani 
622e0cbc4dSRam Amrani 	ibev.device = &dev->ibdev;
632e0cbc4dSRam Amrani 	ibev.element.port_num = port_num;
642e0cbc4dSRam Amrani 	ibev.event = type;
652e0cbc4dSRam Amrani 
662e0cbc4dSRam Amrani 	ib_dispatch_event(&ibev);
672e0cbc4dSRam Amrani }
682e0cbc4dSRam Amrani 
692e0cbc4dSRam Amrani static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
702e0cbc4dSRam Amrani 					    u8 port_num)
712e0cbc4dSRam Amrani {
722e0cbc4dSRam Amrani 	return IB_LINK_LAYER_ETHERNET;
732e0cbc4dSRam Amrani }
742e0cbc4dSRam Amrani 
759abb0d1bSLeon Romanovsky static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str)
76ec72fce4SRam Amrani {
77ec72fce4SRam Amrani 	struct qedr_dev *qedr = get_qedr_dev(ibdev);
78ec72fce4SRam Amrani 	u32 fw_ver = (u32)qedr->attr.fw_ver;
79ec72fce4SRam Amrani 
809abb0d1bSLeon Romanovsky 	snprintf(str, IB_FW_VERSION_NAME_MAX, "%d. %d. %d. %d",
81ec72fce4SRam Amrani 		 (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
82ec72fce4SRam Amrani 		 (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
83ec72fce4SRam Amrani }
84ec72fce4SRam Amrani 
85993d1b52SRam Amrani static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num)
86993d1b52SRam Amrani {
87993d1b52SRam Amrani 	struct qedr_dev *qdev;
88993d1b52SRam Amrani 
89993d1b52SRam Amrani 	qdev = get_qedr_dev(dev);
90993d1b52SRam Amrani 	dev_hold(qdev->ndev);
91993d1b52SRam Amrani 
92993d1b52SRam Amrani 	/* The HW vendor's device driver must guarantee
93070f2d7eSKirill Tkhai 	 * that this function returns NULL before the net device has finished
94070f2d7eSKirill Tkhai 	 * NETDEV_UNREGISTER state.
95993d1b52SRam Amrani 	 */
96993d1b52SRam Amrani 	return qdev->ndev;
97993d1b52SRam Amrani }
98993d1b52SRam Amrani 
990089985eSBart Van Assche static int qedr_roce_port_immutable(struct ib_device *ibdev, u8 port_num,
100e6a38c54SKalderon, Michal 				    struct ib_port_immutable *immutable)
101e6a38c54SKalderon, Michal {
102e6a38c54SKalderon, Michal 	struct ib_port_attr attr;
103e6a38c54SKalderon, Michal 	int err;
104e6a38c54SKalderon, Michal 
105e6a38c54SKalderon, Michal 	err = qedr_query_port(ibdev, port_num, &attr);
106e6a38c54SKalderon, Michal 	if (err)
107e6a38c54SKalderon, Michal 		return err;
108e6a38c54SKalderon, Michal 
109e6a38c54SKalderon, Michal 	immutable->pkey_tbl_len = attr.pkey_tbl_len;
110e6a38c54SKalderon, Michal 	immutable->gid_tbl_len = attr.gid_tbl_len;
111e6a38c54SKalderon, Michal 	immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE |
112e6a38c54SKalderon, Michal 	    RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
113e6a38c54SKalderon, Michal 	immutable->max_mad_size = IB_MGMT_MAD_SIZE;
114e6a38c54SKalderon, Michal 
115e6a38c54SKalderon, Michal 	return 0;
116e6a38c54SKalderon, Michal }
117e6a38c54SKalderon, Michal 
1180089985eSBart Van Assche static int qedr_iw_port_immutable(struct ib_device *ibdev, u8 port_num,
119e6a38c54SKalderon, Michal 				  struct ib_port_immutable *immutable)
120e6a38c54SKalderon, Michal {
121e6a38c54SKalderon, Michal 	struct ib_port_attr attr;
122e6a38c54SKalderon, Michal 	int err;
123e6a38c54SKalderon, Michal 
124e6a38c54SKalderon, Michal 	err = qedr_query_port(ibdev, port_num, &attr);
125e6a38c54SKalderon, Michal 	if (err)
126e6a38c54SKalderon, Michal 		return err;
127e6a38c54SKalderon, Michal 
128e6a38c54SKalderon, Michal 	immutable->pkey_tbl_len = 1;
129e6a38c54SKalderon, Michal 	immutable->gid_tbl_len = 1;
130e6a38c54SKalderon, Michal 	immutable->core_cap_flags = RDMA_CORE_PORT_IWARP;
131e6a38c54SKalderon, Michal 	immutable->max_mad_size = 0;
132e6a38c54SKalderon, Michal 
133e6a38c54SKalderon, Michal 	return 0;
134e6a38c54SKalderon, Michal }
135e6a38c54SKalderon, Michal 
1360089985eSBart Van Assche static int qedr_iw_register_device(struct qedr_dev *dev)
137e6a38c54SKalderon, Michal {
138e6a38c54SKalderon, Michal 	dev->ibdev.node_type = RDMA_NODE_RNIC;
139e6a38c54SKalderon, Michal 	dev->ibdev.query_gid = qedr_iw_query_gid;
140e6a38c54SKalderon, Michal 
141e6a38c54SKalderon, Michal 	dev->ibdev.get_port_immutable = qedr_iw_port_immutable;
142e6a38c54SKalderon, Michal 
143e6a38c54SKalderon, Michal 	dev->ibdev.iwcm = kzalloc(sizeof(*dev->ibdev.iwcm), GFP_KERNEL);
144e6a38c54SKalderon, Michal 	if (!dev->ibdev.iwcm)
145e6a38c54SKalderon, Michal 		return -ENOMEM;
146e411e058SKalderon, Michal 
147e411e058SKalderon, Michal 	dev->ibdev.iwcm->connect = qedr_iw_connect;
148e411e058SKalderon, Michal 	dev->ibdev.iwcm->accept = qedr_iw_accept;
149e411e058SKalderon, Michal 	dev->ibdev.iwcm->reject = qedr_iw_reject;
150e411e058SKalderon, Michal 	dev->ibdev.iwcm->create_listen = qedr_iw_create_listen;
151e411e058SKalderon, Michal 	dev->ibdev.iwcm->destroy_listen = qedr_iw_destroy_listen;
152de0089e6SKalderon, Michal 	dev->ibdev.iwcm->add_ref = qedr_iw_qp_add_ref;
153de0089e6SKalderon, Michal 	dev->ibdev.iwcm->rem_ref = qedr_iw_qp_rem_ref;
154de0089e6SKalderon, Michal 	dev->ibdev.iwcm->get_qp = qedr_iw_get_qp;
155e6a38c54SKalderon, Michal 
156e6a38c54SKalderon, Michal 	memcpy(dev->ibdev.iwcm->ifname,
157e6a38c54SKalderon, Michal 	       dev->ndev->name, sizeof(dev->ibdev.iwcm->ifname));
158e6a38c54SKalderon, Michal 
159e6a38c54SKalderon, Michal 	return 0;
160e6a38c54SKalderon, Michal }
161e6a38c54SKalderon, Michal 
1620089985eSBart Van Assche static void qedr_roce_register_device(struct qedr_dev *dev)
163e6a38c54SKalderon, Michal {
164e6a38c54SKalderon, Michal 	dev->ibdev.node_type = RDMA_NODE_IB_CA;
165e6a38c54SKalderon, Michal 
166e6a38c54SKalderon, Michal 	dev->ibdev.get_port_immutable = qedr_roce_port_immutable;
167e6a38c54SKalderon, Michal }
168e6a38c54SKalderon, Michal 
1692e0cbc4dSRam Amrani static int qedr_register_device(struct qedr_dev *dev)
1702e0cbc4dSRam Amrani {
171e6a38c54SKalderon, Michal 	int rc;
172e6a38c54SKalderon, Michal 
1732e0cbc4dSRam Amrani 	strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX);
1742e0cbc4dSRam Amrani 
175993d1b52SRam Amrani 	dev->ibdev.node_guid = dev->attr.node_guid;
1762e0cbc4dSRam Amrani 	memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
1772e0cbc4dSRam Amrani 	dev->ibdev.owner = THIS_MODULE;
178ac1b36e5SRam Amrani 	dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION;
179ac1b36e5SRam Amrani 
180ac1b36e5SRam Amrani 	dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
181ac1b36e5SRam Amrani 				     QEDR_UVERBS(QUERY_DEVICE) |
182a7efd777SRam Amrani 				     QEDR_UVERBS(QUERY_PORT) |
183a7efd777SRam Amrani 				     QEDR_UVERBS(ALLOC_PD) |
184a7efd777SRam Amrani 				     QEDR_UVERBS(DEALLOC_PD) |
185a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_COMP_CHANNEL) |
186a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_CQ) |
187a7efd777SRam Amrani 				     QEDR_UVERBS(RESIZE_CQ) |
188a7efd777SRam Amrani 				     QEDR_UVERBS(DESTROY_CQ) |
189cecbcddfSRam Amrani 				     QEDR_UVERBS(REQ_NOTIFY_CQ) |
190cecbcddfSRam Amrani 				     QEDR_UVERBS(CREATE_QP) |
191cecbcddfSRam Amrani 				     QEDR_UVERBS(MODIFY_QP) |
192cecbcddfSRam Amrani 				     QEDR_UVERBS(QUERY_QP) |
193e0290cceSRam Amrani 				     QEDR_UVERBS(DESTROY_QP) |
194*40b173ddSYuval Bason 				     QEDR_UVERBS(CREATE_SRQ) |
195*40b173ddSYuval Bason 				     QEDR_UVERBS(DESTROY_SRQ) |
196*40b173ddSYuval Bason 				     QEDR_UVERBS(QUERY_SRQ) |
197*40b173ddSYuval Bason 				     QEDR_UVERBS(MODIFY_SRQ) |
198*40b173ddSYuval Bason 				     QEDR_UVERBS(POST_SRQ_RECV) |
199e0290cceSRam Amrani 				     QEDR_UVERBS(REG_MR) |
200afa0e13bSRam Amrani 				     QEDR_UVERBS(DEREG_MR) |
201afa0e13bSRam Amrani 				     QEDR_UVERBS(POLL_CQ) |
202afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_SEND) |
203afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_RECV);
204ac1b36e5SRam Amrani 
205e6a38c54SKalderon, Michal 	if (IS_IWARP(dev)) {
206e6a38c54SKalderon, Michal 		rc = qedr_iw_register_device(dev);
207e6a38c54SKalderon, Michal 		if (rc)
208e6a38c54SKalderon, Michal 			return rc;
209e6a38c54SKalderon, Michal 	} else {
210e6a38c54SKalderon, Michal 		qedr_roce_register_device(dev);
211e6a38c54SKalderon, Michal 	}
212e6a38c54SKalderon, Michal 
213ac1b36e5SRam Amrani 	dev->ibdev.phys_port_cnt = 1;
214ac1b36e5SRam Amrani 	dev->ibdev.num_comp_vectors = dev->num_cnq;
215ac1b36e5SRam Amrani 
216ac1b36e5SRam Amrani 	dev->ibdev.query_device = qedr_query_device;
217ac1b36e5SRam Amrani 	dev->ibdev.query_port = qedr_query_port;
218ac1b36e5SRam Amrani 	dev->ibdev.modify_port = qedr_modify_port;
219ac1b36e5SRam Amrani 
220ac1b36e5SRam Amrani 	dev->ibdev.alloc_ucontext = qedr_alloc_ucontext;
221ac1b36e5SRam Amrani 	dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext;
222ac1b36e5SRam Amrani 	dev->ibdev.mmap = qedr_mmap;
223ac1b36e5SRam Amrani 
224a7efd777SRam Amrani 	dev->ibdev.alloc_pd = qedr_alloc_pd;
225a7efd777SRam Amrani 	dev->ibdev.dealloc_pd = qedr_dealloc_pd;
226a7efd777SRam Amrani 
227a7efd777SRam Amrani 	dev->ibdev.create_cq = qedr_create_cq;
228a7efd777SRam Amrani 	dev->ibdev.destroy_cq = qedr_destroy_cq;
229a7efd777SRam Amrani 	dev->ibdev.resize_cq = qedr_resize_cq;
230a7efd777SRam Amrani 	dev->ibdev.req_notify_cq = qedr_arm_cq;
231a7efd777SRam Amrani 
232cecbcddfSRam Amrani 	dev->ibdev.create_qp = qedr_create_qp;
233cecbcddfSRam Amrani 	dev->ibdev.modify_qp = qedr_modify_qp;
234cecbcddfSRam Amrani 	dev->ibdev.query_qp = qedr_query_qp;
235cecbcddfSRam Amrani 	dev->ibdev.destroy_qp = qedr_destroy_qp;
236cecbcddfSRam Amrani 
2373491c9e7SYuval Bason 	dev->ibdev.create_srq = qedr_create_srq;
2383491c9e7SYuval Bason 	dev->ibdev.destroy_srq = qedr_destroy_srq;
2393491c9e7SYuval Bason 	dev->ibdev.modify_srq = qedr_modify_srq;
2403491c9e7SYuval Bason 	dev->ibdev.query_srq = qedr_query_srq;
2413491c9e7SYuval Bason 	dev->ibdev.post_srq_recv = qedr_post_srq_recv;
242a7efd777SRam Amrani 	dev->ibdev.query_pkey = qedr_query_pkey;
243a7efd777SRam Amrani 
24404886779SRam Amrani 	dev->ibdev.create_ah = qedr_create_ah;
24504886779SRam Amrani 	dev->ibdev.destroy_ah = qedr_destroy_ah;
24604886779SRam Amrani 
247e0290cceSRam Amrani 	dev->ibdev.get_dma_mr = qedr_get_dma_mr;
248e0290cceSRam Amrani 	dev->ibdev.dereg_mr = qedr_dereg_mr;
249e0290cceSRam Amrani 	dev->ibdev.reg_user_mr = qedr_reg_user_mr;
250e0290cceSRam Amrani 	dev->ibdev.alloc_mr = qedr_alloc_mr;
251e0290cceSRam Amrani 	dev->ibdev.map_mr_sg = qedr_map_mr_sg;
252e0290cceSRam Amrani 
253afa0e13bSRam Amrani 	dev->ibdev.poll_cq = qedr_poll_cq;
254afa0e13bSRam Amrani 	dev->ibdev.post_send = qedr_post_send;
255afa0e13bSRam Amrani 	dev->ibdev.post_recv = qedr_post_recv;
256afa0e13bSRam Amrani 
257993d1b52SRam Amrani 	dev->ibdev.process_mad = qedr_process_mad;
258e6a38c54SKalderon, Michal 
259993d1b52SRam Amrani 	dev->ibdev.get_netdev = qedr_get_netdev;
260993d1b52SRam Amrani 
26169117101SBart Van Assche 	dev->ibdev.dev.parent = &dev->pdev->dev;
2622e0cbc4dSRam Amrani 
2632e0cbc4dSRam Amrani 	dev->ibdev.get_link_layer = qedr_link_layer;
264ec72fce4SRam Amrani 	dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str;
2652e0cbc4dSRam Amrani 
2660ede73bcSMatan Barak 	dev->ibdev.driver_id = RDMA_DRIVER_QEDR;
267993d1b52SRam Amrani 	return ib_register_device(&dev->ibdev, NULL);
2682e0cbc4dSRam Amrani }
2692e0cbc4dSRam Amrani 
270ec72fce4SRam Amrani /* This function allocates fast-path status block memory */
271ec72fce4SRam Amrani static int qedr_alloc_mem_sb(struct qedr_dev *dev,
272ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, u16 sb_id)
273ec72fce4SRam Amrani {
27421dd79e8STomer Tayar 	struct status_block_e4 *sb_virt;
275ec72fce4SRam Amrani 	dma_addr_t sb_phys;
276ec72fce4SRam Amrani 	int rc;
277ec72fce4SRam Amrani 
278ec72fce4SRam Amrani 	sb_virt = dma_alloc_coherent(&dev->pdev->dev,
279ec72fce4SRam Amrani 				     sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
280ec72fce4SRam Amrani 	if (!sb_virt)
281ec72fce4SRam Amrani 		return -ENOMEM;
282ec72fce4SRam Amrani 
283ec72fce4SRam Amrani 	rc = dev->ops->common->sb_init(dev->cdev, sb_info,
284ec72fce4SRam Amrani 				       sb_virt, sb_phys, sb_id,
285ec72fce4SRam Amrani 				       QED_SB_TYPE_CNQ);
286ec72fce4SRam Amrani 	if (rc) {
287ec72fce4SRam Amrani 		pr_err("Status block initialization failed\n");
288ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
289ec72fce4SRam Amrani 				  sb_virt, sb_phys);
290ec72fce4SRam Amrani 		return rc;
291ec72fce4SRam Amrani 	}
292ec72fce4SRam Amrani 
293ec72fce4SRam Amrani 	return 0;
294ec72fce4SRam Amrani }
295ec72fce4SRam Amrani 
296ec72fce4SRam Amrani static void qedr_free_mem_sb(struct qedr_dev *dev,
297ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, int sb_id)
298ec72fce4SRam Amrani {
299ec72fce4SRam Amrani 	if (sb_info->sb_virt) {
300ec72fce4SRam Amrani 		dev->ops->common->sb_release(dev->cdev, sb_info, sb_id);
301ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
302ec72fce4SRam Amrani 				  (void *)sb_info->sb_virt, sb_info->sb_phys);
303ec72fce4SRam Amrani 	}
304ec72fce4SRam Amrani }
305ec72fce4SRam Amrani 
306ec72fce4SRam Amrani static void qedr_free_resources(struct qedr_dev *dev)
307ec72fce4SRam Amrani {
308ec72fce4SRam Amrani 	int i;
309ec72fce4SRam Amrani 
310e411e058SKalderon, Michal 	if (IS_IWARP(dev))
311e411e058SKalderon, Michal 		destroy_workqueue(dev->iwarp_wq);
312e411e058SKalderon, Michal 
313ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
314ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
315ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
316ec72fce4SRam Amrani 	}
317ec72fce4SRam Amrani 
318ec72fce4SRam Amrani 	kfree(dev->cnq_array);
319ec72fce4SRam Amrani 	kfree(dev->sb_array);
320ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
321ec72fce4SRam Amrani }
322ec72fce4SRam Amrani 
323ec72fce4SRam Amrani static int qedr_alloc_resources(struct qedr_dev *dev)
324ec72fce4SRam Amrani {
325ec72fce4SRam Amrani 	struct qedr_cnq *cnq;
326ec72fce4SRam Amrani 	__le16 *cons_pi;
327ec72fce4SRam Amrani 	u16 n_entries;
328ec72fce4SRam Amrani 	int i, rc;
329ec72fce4SRam Amrani 
3306396bb22SKees Cook 	dev->sgid_tbl = kcalloc(QEDR_MAX_SGID, sizeof(union ib_gid),
3316396bb22SKees Cook 				GFP_KERNEL);
332ec72fce4SRam Amrani 	if (!dev->sgid_tbl)
333ec72fce4SRam Amrani 		return -ENOMEM;
334ec72fce4SRam Amrani 
335ec72fce4SRam Amrani 	spin_lock_init(&dev->sgid_lock);
336ec72fce4SRam Amrani 
337de0089e6SKalderon, Michal 	if (IS_IWARP(dev)) {
3381212767eSYuval Bason 		spin_lock_init(&dev->qpidr.idr_lock);
3391212767eSYuval Bason 		idr_init(&dev->qpidr.idr);
340e411e058SKalderon, Michal 		dev->iwarp_wq = create_singlethread_workqueue("qedr_iwarpq");
341de0089e6SKalderon, Michal 	}
342de0089e6SKalderon, Michal 
343ec72fce4SRam Amrani 	/* Allocate Status blocks for CNQ */
344ec72fce4SRam Amrani 	dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
345ec72fce4SRam Amrani 				GFP_KERNEL);
346ec72fce4SRam Amrani 	if (!dev->sb_array) {
347ec72fce4SRam Amrani 		rc = -ENOMEM;
348ec72fce4SRam Amrani 		goto err1;
349ec72fce4SRam Amrani 	}
350ec72fce4SRam Amrani 
351ec72fce4SRam Amrani 	dev->cnq_array = kcalloc(dev->num_cnq,
352ec72fce4SRam Amrani 				 sizeof(*dev->cnq_array), GFP_KERNEL);
353ec72fce4SRam Amrani 	if (!dev->cnq_array) {
354ec72fce4SRam Amrani 		rc = -ENOMEM;
355ec72fce4SRam Amrani 		goto err2;
356ec72fce4SRam Amrani 	}
357ec72fce4SRam Amrani 
358ec72fce4SRam Amrani 	dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
359ec72fce4SRam Amrani 
360ec72fce4SRam Amrani 	/* Allocate CNQ PBLs */
361ec72fce4SRam Amrani 	n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
362ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
363ec72fce4SRam Amrani 		cnq = &dev->cnq_array[i];
364ec72fce4SRam Amrani 
365ec72fce4SRam Amrani 		rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
366ec72fce4SRam Amrani 				       dev->sb_start + i);
367ec72fce4SRam Amrani 		if (rc)
368ec72fce4SRam Amrani 			goto err3;
369ec72fce4SRam Amrani 
370ec72fce4SRam Amrani 		rc = dev->ops->common->chain_alloc(dev->cdev,
371ec72fce4SRam Amrani 						   QED_CHAIN_USE_TO_CONSUME,
372ec72fce4SRam Amrani 						   QED_CHAIN_MODE_PBL,
373ec72fce4SRam Amrani 						   QED_CHAIN_CNT_TYPE_U16,
374ec72fce4SRam Amrani 						   n_entries,
375ec72fce4SRam Amrani 						   sizeof(struct regpair *),
3761a4a6975SMintz, Yuval 						   &cnq->pbl, NULL);
377ec72fce4SRam Amrani 		if (rc)
378ec72fce4SRam Amrani 			goto err4;
379ec72fce4SRam Amrani 
380ec72fce4SRam Amrani 		cnq->dev = dev;
381ec72fce4SRam Amrani 		cnq->sb = &dev->sb_array[i];
382ec72fce4SRam Amrani 		cons_pi = dev->sb_array[i].sb_virt->pi_array;
383ec72fce4SRam Amrani 		cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
384ec72fce4SRam Amrani 		cnq->index = i;
385ec72fce4SRam Amrani 		sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
386ec72fce4SRam Amrani 
387ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
388ec72fce4SRam Amrani 			 i, qed_chain_get_cons_idx(&cnq->pbl));
389ec72fce4SRam Amrani 	}
390ec72fce4SRam Amrani 
391ec72fce4SRam Amrani 	return 0;
392ec72fce4SRam Amrani err4:
393ec72fce4SRam Amrani 	qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
394ec72fce4SRam Amrani err3:
395ec72fce4SRam Amrani 	for (--i; i >= 0; i--) {
396ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
397ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
398ec72fce4SRam Amrani 	}
399ec72fce4SRam Amrani 	kfree(dev->cnq_array);
400ec72fce4SRam Amrani err2:
401ec72fce4SRam Amrani 	kfree(dev->sb_array);
402ec72fce4SRam Amrani err1:
403ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
404ec72fce4SRam Amrani 	return rc;
405ec72fce4SRam Amrani }
406ec72fce4SRam Amrani 
4072e0cbc4dSRam Amrani /* QEDR sysfs interface */
4082e0cbc4dSRam Amrani static ssize_t show_rev(struct device *device, struct device_attribute *attr,
4092e0cbc4dSRam Amrani 			char *buf)
4102e0cbc4dSRam Amrani {
4112e0cbc4dSRam Amrani 	struct qedr_dev *dev = dev_get_drvdata(device);
4122e0cbc4dSRam Amrani 
4132e0cbc4dSRam Amrani 	return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor);
4142e0cbc4dSRam Amrani }
4152e0cbc4dSRam Amrani 
4162e0cbc4dSRam Amrani static ssize_t show_hca_type(struct device *device,
4172e0cbc4dSRam Amrani 			     struct device_attribute *attr, char *buf)
4182e0cbc4dSRam Amrani {
4192e0cbc4dSRam Amrani 	return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET");
4202e0cbc4dSRam Amrani }
4212e0cbc4dSRam Amrani 
4222e0cbc4dSRam Amrani static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
4232e0cbc4dSRam Amrani static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL);
4242e0cbc4dSRam Amrani 
4252e0cbc4dSRam Amrani static struct device_attribute *qedr_attributes[] = {
4262e0cbc4dSRam Amrani 	&dev_attr_hw_rev,
4272e0cbc4dSRam Amrani 	&dev_attr_hca_type
4282e0cbc4dSRam Amrani };
4292e0cbc4dSRam Amrani 
4302e0cbc4dSRam Amrani static void qedr_remove_sysfiles(struct qedr_dev *dev)
4312e0cbc4dSRam Amrani {
4322e0cbc4dSRam Amrani 	int i;
4332e0cbc4dSRam Amrani 
4342e0cbc4dSRam Amrani 	for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
4352e0cbc4dSRam Amrani 		device_remove_file(&dev->ibdev.dev, qedr_attributes[i]);
4362e0cbc4dSRam Amrani }
4372e0cbc4dSRam Amrani 
4382e0cbc4dSRam Amrani static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
4392e0cbc4dSRam Amrani {
44020c3ff61SFelix Kuehling 	int rc = pci_enable_atomic_ops_to_root(pdev,
44120c3ff61SFelix Kuehling 					       PCI_EXP_DEVCAP2_ATOMIC_COMP64);
4422e0cbc4dSRam Amrani 
44320c3ff61SFelix Kuehling 	if (rc) {
444f92faabaSAmrani, Ram 		dev->atomic_cap = IB_ATOMIC_NONE;
445f92faabaSAmrani, Ram 		DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
44620c3ff61SFelix Kuehling 	} else {
44720c3ff61SFelix Kuehling 		dev->atomic_cap = IB_ATOMIC_GLOB;
44820c3ff61SFelix Kuehling 		DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
44920c3ff61SFelix Kuehling 	}
4502e0cbc4dSRam Amrani }
4512e0cbc4dSRam Amrani 
452ec72fce4SRam Amrani static const struct qed_rdma_ops *qed_ops;
453ec72fce4SRam Amrani 
454ec72fce4SRam Amrani #define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
455ec72fce4SRam Amrani 
456ec72fce4SRam Amrani static irqreturn_t qedr_irq_handler(int irq, void *handle)
457ec72fce4SRam Amrani {
458ec72fce4SRam Amrani 	u16 hw_comp_cons, sw_comp_cons;
459ec72fce4SRam Amrani 	struct qedr_cnq *cnq = handle;
460a7efd777SRam Amrani 	struct regpair *cq_handle;
461a7efd777SRam Amrani 	struct qedr_cq *cq;
462ec72fce4SRam Amrani 
463ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
464ec72fce4SRam Amrani 
465ec72fce4SRam Amrani 	qed_sb_update_sb_idx(cnq->sb);
466ec72fce4SRam Amrani 
467ec72fce4SRam Amrani 	hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
468ec72fce4SRam Amrani 	sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
469ec72fce4SRam Amrani 
470ec72fce4SRam Amrani 	/* Align protocol-index and chain reads */
471ec72fce4SRam Amrani 	rmb();
472ec72fce4SRam Amrani 
473ec72fce4SRam Amrani 	while (sw_comp_cons != hw_comp_cons) {
474a7efd777SRam Amrani 		cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
475a7efd777SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
476a7efd777SRam Amrani 				cq_handle->lo);
477a7efd777SRam Amrani 
478a7efd777SRam Amrani 		if (cq == NULL) {
479a7efd777SRam Amrani 			DP_ERR(cnq->dev,
480a7efd777SRam Amrani 			       "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
481a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, sw_comp_cons,
482a7efd777SRam Amrani 			       hw_comp_cons);
483a7efd777SRam Amrani 
484a7efd777SRam Amrani 			break;
485a7efd777SRam Amrani 		}
486a7efd777SRam Amrani 
487a7efd777SRam Amrani 		if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
488a7efd777SRam Amrani 			DP_ERR(cnq->dev,
489a7efd777SRam Amrani 			       "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
490a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, cq);
491a7efd777SRam Amrani 			break;
492a7efd777SRam Amrani 		}
493a7efd777SRam Amrani 
494a7efd777SRam Amrani 		cq->arm_flags = 0;
495a7efd777SRam Amrani 
4964dd72636SAmrani, Ram 		if (!cq->destroyed && cq->ibcq.comp_handler)
497a7efd777SRam Amrani 			(*cq->ibcq.comp_handler)
498a7efd777SRam Amrani 				(&cq->ibcq, cq->ibcq.cq_context);
499a7efd777SRam Amrani 
5004dd72636SAmrani, Ram 		/* The CQ's CNQ notification counter is checked before
5014dd72636SAmrani, Ram 		 * destroying the CQ in a busy-wait loop that waits for all of
5024dd72636SAmrani, Ram 		 * the CQ's CNQ interrupts to be processed. It is increased
5034dd72636SAmrani, Ram 		 * here, only after the completion handler, to ensure that the
5044dd72636SAmrani, Ram 		 * the handler is not running when the CQ is destroyed.
5054dd72636SAmrani, Ram 		 */
5064dd72636SAmrani, Ram 		cq->cnq_notif++;
5074dd72636SAmrani, Ram 
508ec72fce4SRam Amrani 		sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
509a7efd777SRam Amrani 
510ec72fce4SRam Amrani 		cnq->n_comp++;
511ec72fce4SRam Amrani 	}
512ec72fce4SRam Amrani 
513ec72fce4SRam Amrani 	qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
514ec72fce4SRam Amrani 				      sw_comp_cons);
515ec72fce4SRam Amrani 
516ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
517ec72fce4SRam Amrani 
518ec72fce4SRam Amrani 	return IRQ_HANDLED;
519ec72fce4SRam Amrani }
520ec72fce4SRam Amrani 
521ec72fce4SRam Amrani static void qedr_sync_free_irqs(struct qedr_dev *dev)
522ec72fce4SRam Amrani {
523ec72fce4SRam Amrani 	u32 vector;
524ec72fce4SRam Amrani 	int i;
525ec72fce4SRam Amrani 
526ec72fce4SRam Amrani 	for (i = 0; i < dev->int_info.used_cnt; i++) {
527ec72fce4SRam Amrani 		if (dev->int_info.msix_cnt) {
528ec72fce4SRam Amrani 			vector = dev->int_info.msix[i * dev->num_hwfns].vector;
529ec72fce4SRam Amrani 			synchronize_irq(vector);
530ec72fce4SRam Amrani 			free_irq(vector, &dev->cnq_array[i]);
531ec72fce4SRam Amrani 		}
532ec72fce4SRam Amrani 	}
533ec72fce4SRam Amrani 
534ec72fce4SRam Amrani 	dev->int_info.used_cnt = 0;
535ec72fce4SRam Amrani }
536ec72fce4SRam Amrani 
537ec72fce4SRam Amrani static int qedr_req_msix_irqs(struct qedr_dev *dev)
538ec72fce4SRam Amrani {
539ec72fce4SRam Amrani 	int i, rc = 0;
540ec72fce4SRam Amrani 
541ec72fce4SRam Amrani 	if (dev->num_cnq > dev->int_info.msix_cnt) {
542ec72fce4SRam Amrani 		DP_ERR(dev,
543ec72fce4SRam Amrani 		       "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
544ec72fce4SRam Amrani 		       dev->num_cnq, dev->int_info.msix_cnt);
545ec72fce4SRam Amrani 		return -EINVAL;
546ec72fce4SRam Amrani 	}
547ec72fce4SRam Amrani 
548ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
549ec72fce4SRam Amrani 		rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector,
550ec72fce4SRam Amrani 				 qedr_irq_handler, 0, dev->cnq_array[i].name,
551ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
552ec72fce4SRam Amrani 		if (rc) {
553ec72fce4SRam Amrani 			DP_ERR(dev, "Request cnq %d irq failed\n", i);
554ec72fce4SRam Amrani 			qedr_sync_free_irqs(dev);
555ec72fce4SRam Amrani 		} else {
556ec72fce4SRam Amrani 			DP_DEBUG(dev, QEDR_MSG_INIT,
557ec72fce4SRam Amrani 				 "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
558ec72fce4SRam Amrani 				 dev->cnq_array[i].name, i,
559ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
560ec72fce4SRam Amrani 			dev->int_info.used_cnt++;
561ec72fce4SRam Amrani 		}
562ec72fce4SRam Amrani 	}
563ec72fce4SRam Amrani 
564ec72fce4SRam Amrani 	return rc;
565ec72fce4SRam Amrani }
566ec72fce4SRam Amrani 
567ec72fce4SRam Amrani static int qedr_setup_irqs(struct qedr_dev *dev)
568ec72fce4SRam Amrani {
569ec72fce4SRam Amrani 	int rc;
570ec72fce4SRam Amrani 
571ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
572ec72fce4SRam Amrani 
573ec72fce4SRam Amrani 	/* Learn Interrupt configuration */
574ec72fce4SRam Amrani 	rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
575ec72fce4SRam Amrani 	if (rc < 0)
576ec72fce4SRam Amrani 		return rc;
577ec72fce4SRam Amrani 
578ec72fce4SRam Amrani 	rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
579ec72fce4SRam Amrani 	if (rc) {
580ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
581ec72fce4SRam Amrani 		return rc;
582ec72fce4SRam Amrani 	}
583ec72fce4SRam Amrani 
584ec72fce4SRam Amrani 	if (dev->int_info.msix_cnt) {
585ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
586ec72fce4SRam Amrani 			 dev->int_info.msix_cnt);
587ec72fce4SRam Amrani 		rc = qedr_req_msix_irqs(dev);
588ec72fce4SRam Amrani 		if (rc)
589ec72fce4SRam Amrani 			return rc;
590ec72fce4SRam Amrani 	}
591ec72fce4SRam Amrani 
592ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
593ec72fce4SRam Amrani 
594ec72fce4SRam Amrani 	return 0;
595ec72fce4SRam Amrani }
596ec72fce4SRam Amrani 
597ec72fce4SRam Amrani static int qedr_set_device_attr(struct qedr_dev *dev)
598ec72fce4SRam Amrani {
599ec72fce4SRam Amrani 	struct qed_rdma_device *qed_attr;
600ec72fce4SRam Amrani 	struct qedr_device_attr *attr;
601ec72fce4SRam Amrani 	u32 page_size;
602ec72fce4SRam Amrani 
603ec72fce4SRam Amrani 	/* Part 1 - query core capabilities */
604ec72fce4SRam Amrani 	qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
605ec72fce4SRam Amrani 
606ec72fce4SRam Amrani 	/* Part 2 - check capabilities */
607ec72fce4SRam Amrani 	page_size = ~dev->attr.page_size_caps + 1;
608ec72fce4SRam Amrani 	if (page_size > PAGE_SIZE) {
609ec72fce4SRam Amrani 		DP_ERR(dev,
610ec72fce4SRam Amrani 		       "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
611ec72fce4SRam Amrani 		       PAGE_SIZE, page_size);
612ec72fce4SRam Amrani 		return -ENODEV;
613ec72fce4SRam Amrani 	}
614ec72fce4SRam Amrani 
615ec72fce4SRam Amrani 	/* Part 3 - copy and update capabilities */
616ec72fce4SRam Amrani 	attr = &dev->attr;
617ec72fce4SRam Amrani 	attr->vendor_id = qed_attr->vendor_id;
618ec72fce4SRam Amrani 	attr->vendor_part_id = qed_attr->vendor_part_id;
619ec72fce4SRam Amrani 	attr->hw_ver = qed_attr->hw_ver;
620ec72fce4SRam Amrani 	attr->fw_ver = qed_attr->fw_ver;
621ec72fce4SRam Amrani 	attr->node_guid = qed_attr->node_guid;
622ec72fce4SRam Amrani 	attr->sys_image_guid = qed_attr->sys_image_guid;
623ec72fce4SRam Amrani 	attr->max_cnq = qed_attr->max_cnq;
624ec72fce4SRam Amrani 	attr->max_sge = qed_attr->max_sge;
625ec72fce4SRam Amrani 	attr->max_inline = qed_attr->max_inline;
626ec72fce4SRam Amrani 	attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
627ec72fce4SRam Amrani 	attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
628ec72fce4SRam Amrani 	attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
629ec72fce4SRam Amrani 	attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
630ec72fce4SRam Amrani 	attr->max_dev_resp_rd_atomic_resc =
631ec72fce4SRam Amrani 	    qed_attr->max_dev_resp_rd_atomic_resc;
632ec72fce4SRam Amrani 	attr->max_cq = qed_attr->max_cq;
633ec72fce4SRam Amrani 	attr->max_qp = qed_attr->max_qp;
634ec72fce4SRam Amrani 	attr->max_mr = qed_attr->max_mr;
635ec72fce4SRam Amrani 	attr->max_mr_size = qed_attr->max_mr_size;
636ec72fce4SRam Amrani 	attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
637ec72fce4SRam Amrani 	attr->max_mw = qed_attr->max_mw;
638ec72fce4SRam Amrani 	attr->max_fmr = qed_attr->max_fmr;
639ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
640ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
641ec72fce4SRam Amrani 	attr->max_pd = qed_attr->max_pd;
642ec72fce4SRam Amrani 	attr->max_ah = qed_attr->max_ah;
643ec72fce4SRam Amrani 	attr->max_pkey = qed_attr->max_pkey;
644ec72fce4SRam Amrani 	attr->max_srq = qed_attr->max_srq;
645ec72fce4SRam Amrani 	attr->max_srq_wr = qed_attr->max_srq_wr;
646ec72fce4SRam Amrani 	attr->dev_caps = qed_attr->dev_caps;
647ec72fce4SRam Amrani 	attr->page_size_caps = qed_attr->page_size_caps;
648ec72fce4SRam Amrani 	attr->dev_ack_delay = qed_attr->dev_ack_delay;
649ec72fce4SRam Amrani 	attr->reserved_lkey = qed_attr->reserved_lkey;
650ec72fce4SRam Amrani 	attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
651ec72fce4SRam Amrani 	attr->max_stats_queues = qed_attr->max_stats_queues;
652ec72fce4SRam Amrani 
653ec72fce4SRam Amrani 	return 0;
654ec72fce4SRam Amrani }
655ec72fce4SRam Amrani 
6560089985eSBart Van Assche static void qedr_unaffiliated_event(void *context, u8 event_code)
657993d1b52SRam Amrani {
658993d1b52SRam Amrani 	pr_err("unaffiliated event not implemented yet\n");
659993d1b52SRam Amrani }
660993d1b52SRam Amrani 
6610089985eSBart Van Assche static void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
662993d1b52SRam Amrani {
663993d1b52SRam Amrani #define EVENT_TYPE_NOT_DEFINED	0
664993d1b52SRam Amrani #define EVENT_TYPE_CQ		1
665993d1b52SRam Amrani #define EVENT_TYPE_QP		2
666*40b173ddSYuval Bason #define EVENT_TYPE_SRQ		3
667993d1b52SRam Amrani 	struct qedr_dev *dev = (struct qedr_dev *)context;
668be086e7cSMintz, Yuval 	struct regpair *async_handle = (struct regpair *)fw_handle;
669be086e7cSMintz, Yuval 	u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
670993d1b52SRam Amrani 	u8 event_type = EVENT_TYPE_NOT_DEFINED;
671993d1b52SRam Amrani 	struct ib_event event;
672*40b173ddSYuval Bason 	struct ib_srq *ibsrq;
673*40b173ddSYuval Bason 	struct qedr_srq *srq;
674*40b173ddSYuval Bason 	unsigned long flags;
675993d1b52SRam Amrani 	struct ib_cq *ibcq;
676993d1b52SRam Amrani 	struct ib_qp *ibqp;
677993d1b52SRam Amrani 	struct qedr_cq *cq;
678993d1b52SRam Amrani 	struct qedr_qp *qp;
679*40b173ddSYuval Bason 	u16 srq_id;
680993d1b52SRam Amrani 
681*40b173ddSYuval Bason 	if (IS_ROCE(dev)) {
682993d1b52SRam Amrani 		switch (e_code) {
683993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
684993d1b52SRam Amrani 			event.event = IB_EVENT_CQ_ERR;
685993d1b52SRam Amrani 			event_type = EVENT_TYPE_CQ;
686993d1b52SRam Amrani 			break;
687993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_SQ_DRAINED:
688993d1b52SRam Amrani 			event.event = IB_EVENT_SQ_DRAINED;
689993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
690993d1b52SRam Amrani 			break;
691993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
692993d1b52SRam Amrani 			event.event = IB_EVENT_QP_FATAL;
693993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
694993d1b52SRam Amrani 			break;
695993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
696993d1b52SRam Amrani 			event.event = IB_EVENT_QP_REQ_ERR;
697993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
698993d1b52SRam Amrani 			break;
699993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
700993d1b52SRam Amrani 			event.event = IB_EVENT_QP_ACCESS_ERR;
701993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
702993d1b52SRam Amrani 			break;
703*40b173ddSYuval Bason 		case ROCE_ASYNC_EVENT_SRQ_LIMIT:
704*40b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_LIMIT_REACHED;
705*40b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
706*40b173ddSYuval Bason 			break;
707*40b173ddSYuval Bason 		case ROCE_ASYNC_EVENT_SRQ_EMPTY:
708*40b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_ERR;
709*40b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
710*40b173ddSYuval Bason 			break;
711*40b173ddSYuval Bason 		default:
712*40b173ddSYuval Bason 			DP_ERR(dev, "unsupported event %d on handle=%llx\n",
713*40b173ddSYuval Bason 			       e_code, roce_handle64);
714*40b173ddSYuval Bason 		}
715*40b173ddSYuval Bason 	} else {
716*40b173ddSYuval Bason 		switch (e_code) {
717*40b173ddSYuval Bason 		case QED_IWARP_EVENT_SRQ_LIMIT:
718*40b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_LIMIT_REACHED;
719*40b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
720*40b173ddSYuval Bason 			break;
721*40b173ddSYuval Bason 		case QED_IWARP_EVENT_SRQ_EMPTY:
722*40b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_ERR;
723*40b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
724*40b173ddSYuval Bason 			break;
725993d1b52SRam Amrani 		default:
726993d1b52SRam Amrani 		DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
727993d1b52SRam Amrani 		       roce_handle64);
728993d1b52SRam Amrani 		}
729*40b173ddSYuval Bason 	}
730993d1b52SRam Amrani 	switch (event_type) {
731993d1b52SRam Amrani 	case EVENT_TYPE_CQ:
732993d1b52SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
733993d1b52SRam Amrani 		if (cq) {
734993d1b52SRam Amrani 			ibcq = &cq->ibcq;
735993d1b52SRam Amrani 			if (ibcq->event_handler) {
736993d1b52SRam Amrani 				event.device = ibcq->device;
737993d1b52SRam Amrani 				event.element.cq = ibcq;
738993d1b52SRam Amrani 				ibcq->event_handler(&event, ibcq->cq_context);
739993d1b52SRam Amrani 			}
740993d1b52SRam Amrani 		} else {
741993d1b52SRam Amrani 			WARN(1,
742993d1b52SRam Amrani 			     "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
743993d1b52SRam Amrani 			     roce_handle64);
744993d1b52SRam Amrani 		}
745a343e3f8SColin Ian King 		DP_ERR(dev, "CQ event %d on handle %p\n", e_code, cq);
746993d1b52SRam Amrani 		break;
747993d1b52SRam Amrani 	case EVENT_TYPE_QP:
748993d1b52SRam Amrani 		qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
749993d1b52SRam Amrani 		if (qp) {
750993d1b52SRam Amrani 			ibqp = &qp->ibqp;
751993d1b52SRam Amrani 			if (ibqp->event_handler) {
752993d1b52SRam Amrani 				event.device = ibqp->device;
753993d1b52SRam Amrani 				event.element.qp = ibqp;
754993d1b52SRam Amrani 				ibqp->event_handler(&event, ibqp->qp_context);
755993d1b52SRam Amrani 			}
756993d1b52SRam Amrani 		} else {
757993d1b52SRam Amrani 			WARN(1,
758993d1b52SRam Amrani 			     "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
759993d1b52SRam Amrani 			     roce_handle64);
760993d1b52SRam Amrani 		}
761a343e3f8SColin Ian King 		DP_ERR(dev, "QP event %d on handle %p\n", e_code, qp);
762993d1b52SRam Amrani 		break;
763*40b173ddSYuval Bason 	case EVENT_TYPE_SRQ:
764*40b173ddSYuval Bason 		srq_id = (u16)roce_handle64;
765*40b173ddSYuval Bason 		spin_lock_irqsave(&dev->srqidr.idr_lock, flags);
766*40b173ddSYuval Bason 		srq = idr_find(&dev->srqidr.idr, srq_id);
767*40b173ddSYuval Bason 		if (srq) {
768*40b173ddSYuval Bason 			ibsrq = &srq->ibsrq;
769*40b173ddSYuval Bason 			if (ibsrq->event_handler) {
770*40b173ddSYuval Bason 				event.device = ibsrq->device;
771*40b173ddSYuval Bason 				event.element.srq = ibsrq;
772*40b173ddSYuval Bason 				ibsrq->event_handler(&event,
773*40b173ddSYuval Bason 						     ibsrq->srq_context);
774*40b173ddSYuval Bason 			}
775*40b173ddSYuval Bason 		} else {
776*40b173ddSYuval Bason 			DP_NOTICE(dev,
777*40b173ddSYuval Bason 				  "SRQ event with NULL pointer ibsrq. Handle=%llx\n",
778*40b173ddSYuval Bason 				  roce_handle64);
779*40b173ddSYuval Bason 		}
780*40b173ddSYuval Bason 		spin_unlock_irqrestore(&dev->srqidr.idr_lock, flags);
781*40b173ddSYuval Bason 		DP_NOTICE(dev, "SRQ event %d on handle %p\n", e_code, srq);
782993d1b52SRam Amrani 	default:
783993d1b52SRam Amrani 		break;
784993d1b52SRam Amrani 	}
785993d1b52SRam Amrani }
786993d1b52SRam Amrani 
787ec72fce4SRam Amrani static int qedr_init_hw(struct qedr_dev *dev)
788ec72fce4SRam Amrani {
789ec72fce4SRam Amrani 	struct qed_rdma_add_user_out_params out_params;
790ec72fce4SRam Amrani 	struct qed_rdma_start_in_params *in_params;
791ec72fce4SRam Amrani 	struct qed_rdma_cnq_params *cur_pbl;
792ec72fce4SRam Amrani 	struct qed_rdma_events events;
793ec72fce4SRam Amrani 	dma_addr_t p_phys_table;
794ec72fce4SRam Amrani 	u32 page_cnt;
795ec72fce4SRam Amrani 	int rc = 0;
796ec72fce4SRam Amrani 	int i;
797ec72fce4SRam Amrani 
798ec72fce4SRam Amrani 	in_params =  kzalloc(sizeof(*in_params), GFP_KERNEL);
799ec72fce4SRam Amrani 	if (!in_params) {
800ec72fce4SRam Amrani 		rc = -ENOMEM;
801ec72fce4SRam Amrani 		goto out;
802ec72fce4SRam Amrani 	}
803ec72fce4SRam Amrani 
804ec72fce4SRam Amrani 	in_params->desired_cnq = dev->num_cnq;
805ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
806ec72fce4SRam Amrani 		cur_pbl = &in_params->cnq_pbl_list[i];
807ec72fce4SRam Amrani 
808ec72fce4SRam Amrani 		page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
809ec72fce4SRam Amrani 		cur_pbl->num_pbl_pages = page_cnt;
810ec72fce4SRam Amrani 
811ec72fce4SRam Amrani 		p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
812ec72fce4SRam Amrani 		cur_pbl->pbl_ptr = (u64)p_phys_table;
813ec72fce4SRam Amrani 	}
814ec72fce4SRam Amrani 
815993d1b52SRam Amrani 	events.affiliated_event = qedr_affiliated_event;
816993d1b52SRam Amrani 	events.unaffiliated_event = qedr_unaffiliated_event;
817ec72fce4SRam Amrani 	events.context = dev;
818ec72fce4SRam Amrani 
819ec72fce4SRam Amrani 	in_params->events = &events;
820ec72fce4SRam Amrani 	in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
821ec72fce4SRam Amrani 	in_params->max_mtu = dev->ndev->mtu;
822e411e058SKalderon, Michal 	dev->iwarp_max_mtu = dev->ndev->mtu;
823ec72fce4SRam Amrani 	ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
824ec72fce4SRam Amrani 
825ec72fce4SRam Amrani 	rc = dev->ops->rdma_init(dev->cdev, in_params);
826ec72fce4SRam Amrani 	if (rc)
827ec72fce4SRam Amrani 		goto out;
828ec72fce4SRam Amrani 
829ec72fce4SRam Amrani 	rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
830ec72fce4SRam Amrani 	if (rc)
831ec72fce4SRam Amrani 		goto out;
832ec72fce4SRam Amrani 
83399847b5cSBart Van Assche 	dev->db_addr = (void __iomem *)(uintptr_t)out_params.dpi_addr;
834ec72fce4SRam Amrani 	dev->db_phys_addr = out_params.dpi_phys_addr;
835ec72fce4SRam Amrani 	dev->db_size = out_params.dpi_size;
836ec72fce4SRam Amrani 	dev->dpi = out_params.dpi;
837ec72fce4SRam Amrani 
838ec72fce4SRam Amrani 	rc = qedr_set_device_attr(dev);
839ec72fce4SRam Amrani out:
840ec72fce4SRam Amrani 	kfree(in_params);
841ec72fce4SRam Amrani 	if (rc)
842ec72fce4SRam Amrani 		DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
843ec72fce4SRam Amrani 
844ec72fce4SRam Amrani 	return rc;
845ec72fce4SRam Amrani }
846ec72fce4SRam Amrani 
8470089985eSBart Van Assche static void qedr_stop_hw(struct qedr_dev *dev)
848ec72fce4SRam Amrani {
849ec72fce4SRam Amrani 	dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
850ec72fce4SRam Amrani 	dev->ops->rdma_stop(dev->rdma_ctx);
851ec72fce4SRam Amrani }
852ec72fce4SRam Amrani 
8532e0cbc4dSRam Amrani static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
8542e0cbc4dSRam Amrani 				 struct net_device *ndev)
8552e0cbc4dSRam Amrani {
856ec72fce4SRam Amrani 	struct qed_dev_rdma_info dev_info;
8572e0cbc4dSRam Amrani 	struct qedr_dev *dev;
8582e0cbc4dSRam Amrani 	int rc = 0, i;
8592e0cbc4dSRam Amrani 
8602e0cbc4dSRam Amrani 	dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev));
8612e0cbc4dSRam Amrani 	if (!dev) {
8622e0cbc4dSRam Amrani 		pr_err("Unable to allocate ib device\n");
8632e0cbc4dSRam Amrani 		return NULL;
8642e0cbc4dSRam Amrani 	}
8652e0cbc4dSRam Amrani 
8662e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
8672e0cbc4dSRam Amrani 
8682e0cbc4dSRam Amrani 	dev->pdev = pdev;
8692e0cbc4dSRam Amrani 	dev->ndev = ndev;
8702e0cbc4dSRam Amrani 	dev->cdev = cdev;
8712e0cbc4dSRam Amrani 
872ec72fce4SRam Amrani 	qed_ops = qed_get_rdma_ops();
873ec72fce4SRam Amrani 	if (!qed_ops) {
874ec72fce4SRam Amrani 		DP_ERR(dev, "Failed to get qed roce operations\n");
875ec72fce4SRam Amrani 		goto init_err;
876ec72fce4SRam Amrani 	}
877ec72fce4SRam Amrani 
878ec72fce4SRam Amrani 	dev->ops = qed_ops;
879ec72fce4SRam Amrani 	rc = qed_ops->fill_dev_info(cdev, &dev_info);
880ec72fce4SRam Amrani 	if (rc)
881ec72fce4SRam Amrani 		goto init_err;
882ec72fce4SRam Amrani 
883ad84dad2SAmrani, Ram 	dev->user_dpm_enabled = dev_info.user_dpm_enabled;
884e538e0acSKalderon, Michal 	dev->rdma_type = dev_info.rdma_type;
885ec72fce4SRam Amrani 	dev->num_hwfns = dev_info.common.num_hwfns;
886ec72fce4SRam Amrani 	dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
887ec72fce4SRam Amrani 
888ec72fce4SRam Amrani 	dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
889ec72fce4SRam Amrani 	if (!dev->num_cnq) {
890b15606f4SKalderon, Michal 		DP_ERR(dev, "Failed. At least one CNQ is required.\n");
891b15606f4SKalderon, Michal 		rc = -ENOMEM;
892ec72fce4SRam Amrani 		goto init_err;
893ec72fce4SRam Amrani 	}
894ec72fce4SRam Amrani 
895cecbcddfSRam Amrani 	dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
896cecbcddfSRam Amrani 
8972e0cbc4dSRam Amrani 	qedr_pci_set_atomic(dev, pdev);
8982e0cbc4dSRam Amrani 
899ec72fce4SRam Amrani 	rc = qedr_alloc_resources(dev);
900ec72fce4SRam Amrani 	if (rc)
901ec72fce4SRam Amrani 		goto init_err;
902ec72fce4SRam Amrani 
903ec72fce4SRam Amrani 	rc = qedr_init_hw(dev);
904ec72fce4SRam Amrani 	if (rc)
905ec72fce4SRam Amrani 		goto alloc_err;
906ec72fce4SRam Amrani 
907ec72fce4SRam Amrani 	rc = qedr_setup_irqs(dev);
908ec72fce4SRam Amrani 	if (rc)
909ec72fce4SRam Amrani 		goto irq_err;
910ec72fce4SRam Amrani 
9112e0cbc4dSRam Amrani 	rc = qedr_register_device(dev);
9122e0cbc4dSRam Amrani 	if (rc) {
9132e0cbc4dSRam Amrani 		DP_ERR(dev, "Unable to allocate register device\n");
914ec72fce4SRam Amrani 		goto reg_err;
9152e0cbc4dSRam Amrani 	}
9162e0cbc4dSRam Amrani 
9172e0cbc4dSRam Amrani 	for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
9182e0cbc4dSRam Amrani 		if (device_create_file(&dev->ibdev.dev, qedr_attributes[i]))
919993d1b52SRam Amrani 			goto sysfs_err;
9202e0cbc4dSRam Amrani 
921f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
922f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
923f449c7a2SRam Amrani 
9242e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
9252e0cbc4dSRam Amrani 	return dev;
9262e0cbc4dSRam Amrani 
927993d1b52SRam Amrani sysfs_err:
928993d1b52SRam Amrani 	ib_unregister_device(&dev->ibdev);
929ec72fce4SRam Amrani reg_err:
930ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
931ec72fce4SRam Amrani irq_err:
932ec72fce4SRam Amrani 	qedr_stop_hw(dev);
933ec72fce4SRam Amrani alloc_err:
934ec72fce4SRam Amrani 	qedr_free_resources(dev);
9352e0cbc4dSRam Amrani init_err:
9362e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
9372e0cbc4dSRam Amrani 	DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
9382e0cbc4dSRam Amrani 
9392e0cbc4dSRam Amrani 	return NULL;
9402e0cbc4dSRam Amrani }
9412e0cbc4dSRam Amrani 
9422e0cbc4dSRam Amrani static void qedr_remove(struct qedr_dev *dev)
9432e0cbc4dSRam Amrani {
9442e0cbc4dSRam Amrani 	/* First unregister with stack to stop all the active traffic
9452e0cbc4dSRam Amrani 	 * of the registered clients.
9462e0cbc4dSRam Amrani 	 */
9472e0cbc4dSRam Amrani 	qedr_remove_sysfiles(dev);
948993d1b52SRam Amrani 	ib_unregister_device(&dev->ibdev);
9492e0cbc4dSRam Amrani 
950ec72fce4SRam Amrani 	qedr_stop_hw(dev);
951ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
952ec72fce4SRam Amrani 	qedr_free_resources(dev);
9532e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
9542e0cbc4dSRam Amrani }
9552e0cbc4dSRam Amrani 
956f449c7a2SRam Amrani static void qedr_close(struct qedr_dev *dev)
9572e0cbc4dSRam Amrani {
958f449c7a2SRam Amrani 	if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
959f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
9602e0cbc4dSRam Amrani }
9612e0cbc4dSRam Amrani 
9622e0cbc4dSRam Amrani static void qedr_shutdown(struct qedr_dev *dev)
9632e0cbc4dSRam Amrani {
9642e0cbc4dSRam Amrani 	qedr_close(dev);
9652e0cbc4dSRam Amrani 	qedr_remove(dev);
9662e0cbc4dSRam Amrani }
9672e0cbc4dSRam Amrani 
968f449c7a2SRam Amrani static void qedr_open(struct qedr_dev *dev)
969f449c7a2SRam Amrani {
970f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
971f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
972f449c7a2SRam Amrani }
973f449c7a2SRam Amrani 
9741d1424c8SRam Amrani static void qedr_mac_address_change(struct qedr_dev *dev)
9751d1424c8SRam Amrani {
9761d1424c8SRam Amrani 	union ib_gid *sgid = &dev->sgid_tbl[0];
9771d1424c8SRam Amrani 	u8 guid[8], mac_addr[6];
9781d1424c8SRam Amrani 	int rc;
9791d1424c8SRam Amrani 
9801d1424c8SRam Amrani 	/* Update SGID */
9811d1424c8SRam Amrani 	ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
9821d1424c8SRam Amrani 	guid[0] = mac_addr[0] ^ 2;
9831d1424c8SRam Amrani 	guid[1] = mac_addr[1];
9841d1424c8SRam Amrani 	guid[2] = mac_addr[2];
9851d1424c8SRam Amrani 	guid[3] = 0xff;
9861d1424c8SRam Amrani 	guid[4] = 0xfe;
9871d1424c8SRam Amrani 	guid[5] = mac_addr[3];
9881d1424c8SRam Amrani 	guid[6] = mac_addr[4];
9891d1424c8SRam Amrani 	guid[7] = mac_addr[5];
9901d1424c8SRam Amrani 	sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
9911d1424c8SRam Amrani 	memcpy(&sgid->raw[8], guid, sizeof(guid));
9921d1424c8SRam Amrani 
9931d1424c8SRam Amrani 	/* Update LL2 */
9940518c12fSMichal Kalderon 	rc = dev->ops->ll2_set_mac_filter(dev->cdev,
9951d1424c8SRam Amrani 					  dev->gsi_ll2_mac_address,
9961d1424c8SRam Amrani 					  dev->ndev->dev_addr);
9971d1424c8SRam Amrani 
9981d1424c8SRam Amrani 	ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
9991d1424c8SRam Amrani 
1000f449c7a2SRam Amrani 	qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
10011d1424c8SRam Amrani 
10021d1424c8SRam Amrani 	if (rc)
10031d1424c8SRam Amrani 		DP_ERR(dev, "Error updating mac filter\n");
10041d1424c8SRam Amrani }
10051d1424c8SRam Amrani 
10062e0cbc4dSRam Amrani /* event handling via NIC driver ensures that all the NIC specific
10072e0cbc4dSRam Amrani  * initialization done before RoCE driver notifies
10082e0cbc4dSRam Amrani  * event to stack.
10092e0cbc4dSRam Amrani  */
1010bbfcd1e8SMichal Kalderon static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event)
10112e0cbc4dSRam Amrani {
10122e0cbc4dSRam Amrani 	switch (event) {
10132e0cbc4dSRam Amrani 	case QEDE_UP:
1014f449c7a2SRam Amrani 		qedr_open(dev);
10152e0cbc4dSRam Amrani 		break;
10162e0cbc4dSRam Amrani 	case QEDE_DOWN:
10172e0cbc4dSRam Amrani 		qedr_close(dev);
10182e0cbc4dSRam Amrani 		break;
10192e0cbc4dSRam Amrani 	case QEDE_CLOSE:
10202e0cbc4dSRam Amrani 		qedr_shutdown(dev);
10212e0cbc4dSRam Amrani 		break;
10222e0cbc4dSRam Amrani 	case QEDE_CHANGE_ADDR:
10231d1424c8SRam Amrani 		qedr_mac_address_change(dev);
10242e0cbc4dSRam Amrani 		break;
10252e0cbc4dSRam Amrani 	default:
10262e0cbc4dSRam Amrani 		pr_err("Event not supported\n");
10272e0cbc4dSRam Amrani 	}
10282e0cbc4dSRam Amrani }
10292e0cbc4dSRam Amrani 
10302e0cbc4dSRam Amrani static struct qedr_driver qedr_drv = {
10312e0cbc4dSRam Amrani 	.name = "qedr_driver",
10322e0cbc4dSRam Amrani 	.add = qedr_add,
10332e0cbc4dSRam Amrani 	.remove = qedr_remove,
10342e0cbc4dSRam Amrani 	.notify = qedr_notify,
10352e0cbc4dSRam Amrani };
10362e0cbc4dSRam Amrani 
10372e0cbc4dSRam Amrani static int __init qedr_init_module(void)
10382e0cbc4dSRam Amrani {
1039bbfcd1e8SMichal Kalderon 	return qede_rdma_register_driver(&qedr_drv);
10402e0cbc4dSRam Amrani }
10412e0cbc4dSRam Amrani 
10422e0cbc4dSRam Amrani static void __exit qedr_exit_module(void)
10432e0cbc4dSRam Amrani {
1044bbfcd1e8SMichal Kalderon 	qede_rdma_unregister_driver(&qedr_drv);
10452e0cbc4dSRam Amrani }
10462e0cbc4dSRam Amrani 
10472e0cbc4dSRam Amrani module_init(qedr_init_module);
10482e0cbc4dSRam Amrani module_exit(qedr_exit_module);
1049