xref: /openbmc/linux/drivers/infiniband/hw/qedr/main.c (revision 15fe6a8dcc3b48358c28e17b485fc837f9605ec4)
12e0cbc4dSRam Amrani /* QLogic qedr NIC Driver
22e0cbc4dSRam Amrani  * Copyright (c) 2015-2016  QLogic Corporation
32e0cbc4dSRam Amrani  *
42e0cbc4dSRam Amrani  * This software is available to you under a choice of one of two
52e0cbc4dSRam Amrani  * licenses.  You may choose to be licensed under the terms of the GNU
62e0cbc4dSRam Amrani  * General Public License (GPL) Version 2, available from the file
72e0cbc4dSRam Amrani  * COPYING in the main directory of this source tree, or the
82e0cbc4dSRam Amrani  * OpenIB.org BSD license below:
92e0cbc4dSRam Amrani  *
102e0cbc4dSRam Amrani  *     Redistribution and use in source and binary forms, with or
112e0cbc4dSRam Amrani  *     without modification, are permitted provided that the following
122e0cbc4dSRam Amrani  *     conditions are met:
132e0cbc4dSRam Amrani  *
142e0cbc4dSRam Amrani  *      - Redistributions of source code must retain the above
152e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
162e0cbc4dSRam Amrani  *        disclaimer.
172e0cbc4dSRam Amrani  *
182e0cbc4dSRam Amrani  *      - Redistributions in binary form must reproduce the above
192e0cbc4dSRam Amrani  *        copyright notice, this list of conditions and the following
202e0cbc4dSRam Amrani  *        disclaimer in the documentation and /or other materials
212e0cbc4dSRam Amrani  *        provided with the distribution.
222e0cbc4dSRam Amrani  *
232e0cbc4dSRam Amrani  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
242e0cbc4dSRam Amrani  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
252e0cbc4dSRam Amrani  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
262e0cbc4dSRam Amrani  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
272e0cbc4dSRam Amrani  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
282e0cbc4dSRam Amrani  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
292e0cbc4dSRam Amrani  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
302e0cbc4dSRam Amrani  * SOFTWARE.
312e0cbc4dSRam Amrani  */
322e0cbc4dSRam Amrani #include <linux/module.h>
332e0cbc4dSRam Amrani #include <rdma/ib_verbs.h>
342e0cbc4dSRam Amrani #include <rdma/ib_addr.h>
35ac1b36e5SRam Amrani #include <rdma/ib_user_verbs.h>
36e6a38c54SKalderon, Michal #include <rdma/iw_cm.h>
37e6a38c54SKalderon, Michal #include <rdma/ib_mad.h>
382e0cbc4dSRam Amrani #include <linux/netdevice.h>
392e0cbc4dSRam Amrani #include <linux/iommu.h>
40461a6946SJoerg Roedel #include <linux/pci.h>
412e0cbc4dSRam Amrani #include <net/addrconf.h>
42b262a06eSMichal Kalderon 
43ec72fce4SRam Amrani #include <linux/qed/qed_chain.h>
44ec72fce4SRam Amrani #include <linux/qed/qed_if.h>
452e0cbc4dSRam Amrani #include "qedr.h"
46ac1b36e5SRam Amrani #include "verbs.h"
47ac1b36e5SRam Amrani #include <rdma/qedr-abi.h>
48de0089e6SKalderon, Michal #include "qedr_iw_cm.h"
492e0cbc4dSRam Amrani 
502e0cbc4dSRam Amrani MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
512e0cbc4dSRam Amrani MODULE_AUTHOR("QLogic Corporation");
522e0cbc4dSRam Amrani MODULE_LICENSE("Dual BSD/GPL");
532e0cbc4dSRam Amrani 
54cecbcddfSRam Amrani #define QEDR_WQ_MULTIPLIER_DFT	(3)
55cecbcddfSRam Amrani 
560089985eSBart Van Assche static void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
572e0cbc4dSRam Amrani 				   enum ib_event_type type)
582e0cbc4dSRam Amrani {
592e0cbc4dSRam Amrani 	struct ib_event ibev;
602e0cbc4dSRam Amrani 
612e0cbc4dSRam Amrani 	ibev.device = &dev->ibdev;
622e0cbc4dSRam Amrani 	ibev.element.port_num = port_num;
632e0cbc4dSRam Amrani 	ibev.event = type;
642e0cbc4dSRam Amrani 
652e0cbc4dSRam Amrani 	ib_dispatch_event(&ibev);
662e0cbc4dSRam Amrani }
672e0cbc4dSRam Amrani 
682e0cbc4dSRam Amrani static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
692e0cbc4dSRam Amrani 					    u8 port_num)
702e0cbc4dSRam Amrani {
712e0cbc4dSRam Amrani 	return IB_LINK_LAYER_ETHERNET;
722e0cbc4dSRam Amrani }
732e0cbc4dSRam Amrani 
749abb0d1bSLeon Romanovsky static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str)
75ec72fce4SRam Amrani {
76ec72fce4SRam Amrani 	struct qedr_dev *qedr = get_qedr_dev(ibdev);
77ec72fce4SRam Amrani 	u32 fw_ver = (u32)qedr->attr.fw_ver;
78ec72fce4SRam Amrani 
799abb0d1bSLeon Romanovsky 	snprintf(str, IB_FW_VERSION_NAME_MAX, "%d. %d. %d. %d",
80ec72fce4SRam Amrani 		 (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
81ec72fce4SRam Amrani 		 (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
82ec72fce4SRam Amrani }
83ec72fce4SRam Amrani 
840089985eSBart Van Assche static int qedr_roce_port_immutable(struct ib_device *ibdev, u8 port_num,
85e6a38c54SKalderon, Michal 				    struct ib_port_immutable *immutable)
86e6a38c54SKalderon, Michal {
87e6a38c54SKalderon, Michal 	struct ib_port_attr attr;
88e6a38c54SKalderon, Michal 	int err;
89e6a38c54SKalderon, Michal 
90e6a38c54SKalderon, Michal 	err = qedr_query_port(ibdev, port_num, &attr);
91e6a38c54SKalderon, Michal 	if (err)
92e6a38c54SKalderon, Michal 		return err;
93e6a38c54SKalderon, Michal 
94e6a38c54SKalderon, Michal 	immutable->pkey_tbl_len = attr.pkey_tbl_len;
95e6a38c54SKalderon, Michal 	immutable->gid_tbl_len = attr.gid_tbl_len;
96e6a38c54SKalderon, Michal 	immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE |
97e6a38c54SKalderon, Michal 	    RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
98e6a38c54SKalderon, Michal 	immutable->max_mad_size = IB_MGMT_MAD_SIZE;
99e6a38c54SKalderon, Michal 
100e6a38c54SKalderon, Michal 	return 0;
101e6a38c54SKalderon, Michal }
102e6a38c54SKalderon, Michal 
1030089985eSBart Van Assche static int qedr_iw_port_immutable(struct ib_device *ibdev, u8 port_num,
104e6a38c54SKalderon, Michal 				  struct ib_port_immutable *immutable)
105e6a38c54SKalderon, Michal {
106e6a38c54SKalderon, Michal 	struct ib_port_attr attr;
107e6a38c54SKalderon, Michal 	int err;
108e6a38c54SKalderon, Michal 
109e6a38c54SKalderon, Michal 	err = qedr_query_port(ibdev, port_num, &attr);
110e6a38c54SKalderon, Michal 	if (err)
111e6a38c54SKalderon, Michal 		return err;
112e6a38c54SKalderon, Michal 
113e6a38c54SKalderon, Michal 	immutable->pkey_tbl_len = 1;
114e6a38c54SKalderon, Michal 	immutable->gid_tbl_len = 1;
115e6a38c54SKalderon, Michal 	immutable->core_cap_flags = RDMA_CORE_PORT_IWARP;
116e6a38c54SKalderon, Michal 	immutable->max_mad_size = 0;
117e6a38c54SKalderon, Michal 
118e6a38c54SKalderon, Michal 	return 0;
119e6a38c54SKalderon, Michal }
120e6a38c54SKalderon, Michal 
121508a523fSParav Pandit /* QEDR sysfs interface */
122508a523fSParav Pandit static ssize_t hw_rev_show(struct device *device, struct device_attribute *attr,
123508a523fSParav Pandit 			   char *buf)
124508a523fSParav Pandit {
12554747231SParav Pandit 	struct qedr_dev *dev =
12654747231SParav Pandit 		rdma_device_to_drv_device(device, struct qedr_dev, ibdev);
127508a523fSParav Pandit 
128*15fe6a8dSMichal Kalderon 	return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->attr.hw_ver);
129508a523fSParav Pandit }
130508a523fSParav Pandit static DEVICE_ATTR_RO(hw_rev);
131508a523fSParav Pandit 
132508a523fSParav Pandit static ssize_t hca_type_show(struct device *device,
133508a523fSParav Pandit 			     struct device_attribute *attr, char *buf)
134508a523fSParav Pandit {
135*15fe6a8dSMichal Kalderon 	struct qedr_dev *dev =
136*15fe6a8dSMichal Kalderon 		rdma_device_to_drv_device(device, struct qedr_dev, ibdev);
137*15fe6a8dSMichal Kalderon 
138*15fe6a8dSMichal Kalderon 	return scnprintf(buf, PAGE_SIZE, "FastLinQ QL%x %s\n",
139*15fe6a8dSMichal Kalderon 			 dev->pdev->device,
140*15fe6a8dSMichal Kalderon 			 rdma_protocol_iwarp(&dev->ibdev, 1) ?
141*15fe6a8dSMichal Kalderon 			 "iWARP" : "RoCE");
142508a523fSParav Pandit }
143508a523fSParav Pandit static DEVICE_ATTR_RO(hca_type);
144508a523fSParav Pandit 
145508a523fSParav Pandit static struct attribute *qedr_attributes[] = {
146508a523fSParav Pandit 	&dev_attr_hw_rev.attr,
147508a523fSParav Pandit 	&dev_attr_hca_type.attr,
148508a523fSParav Pandit 	NULL
149508a523fSParav Pandit };
150508a523fSParav Pandit 
151508a523fSParav Pandit static const struct attribute_group qedr_attr_group = {
152508a523fSParav Pandit 	.attrs = qedr_attributes,
153508a523fSParav Pandit };
154508a523fSParav Pandit 
155bd59461eSKamal Heib static const struct ib_device_ops qedr_iw_dev_ops = {
156bd59461eSKamal Heib 	.get_port_immutable = qedr_iw_port_immutable,
157dd05cb82SKamal Heib 	.iw_accept = qedr_iw_accept,
158dd05cb82SKamal Heib 	.iw_add_ref = qedr_iw_qp_add_ref,
159dd05cb82SKamal Heib 	.iw_connect = qedr_iw_connect,
160dd05cb82SKamal Heib 	.iw_create_listen = qedr_iw_create_listen,
161dd05cb82SKamal Heib 	.iw_destroy_listen = qedr_iw_destroy_listen,
162dd05cb82SKamal Heib 	.iw_get_qp = qedr_iw_get_qp,
163dd05cb82SKamal Heib 	.iw_reject = qedr_iw_reject,
164dd05cb82SKamal Heib 	.iw_rem_ref = qedr_iw_qp_rem_ref,
165bd59461eSKamal Heib 	.query_gid = qedr_iw_query_gid,
166bd59461eSKamal Heib };
167bd59461eSKamal Heib 
1680089985eSBart Van Assche static int qedr_iw_register_device(struct qedr_dev *dev)
169e6a38c54SKalderon, Michal {
170e6a38c54SKalderon, Michal 	dev->ibdev.node_type = RDMA_NODE_RNIC;
171e6a38c54SKalderon, Michal 
172bd59461eSKamal Heib 	ib_set_device_ops(&dev->ibdev, &qedr_iw_dev_ops);
173e6a38c54SKalderon, Michal 
174dd05cb82SKamal Heib 	memcpy(dev->ibdev.iw_ifname,
175dd05cb82SKamal Heib 	       dev->ndev->name, sizeof(dev->ibdev.iw_ifname));
176e6a38c54SKalderon, Michal 
177e6a38c54SKalderon, Michal 	return 0;
178e6a38c54SKalderon, Michal }
179e6a38c54SKalderon, Michal 
180bd59461eSKamal Heib static const struct ib_device_ops qedr_roce_dev_ops = {
181bd59461eSKamal Heib 	.get_port_immutable = qedr_roce_port_immutable,
182bd59461eSKamal Heib };
183bd59461eSKamal Heib 
1840089985eSBart Van Assche static void qedr_roce_register_device(struct qedr_dev *dev)
185e6a38c54SKalderon, Michal {
186e6a38c54SKalderon, Michal 	dev->ibdev.node_type = RDMA_NODE_IB_CA;
187e6a38c54SKalderon, Michal 
188bd59461eSKamal Heib 	ib_set_device_ops(&dev->ibdev, &qedr_roce_dev_ops);
189e6a38c54SKalderon, Michal }
190e6a38c54SKalderon, Michal 
191bd59461eSKamal Heib static const struct ib_device_ops qedr_dev_ops = {
1927a154142SJason Gunthorpe 	.owner = THIS_MODULE,
193b9560a41SJason Gunthorpe 	.driver_id = RDMA_DRIVER_QEDR,
19472c6ec18SJason Gunthorpe 	.uverbs_abi_ver = QEDR_ABI_VERSION,
195b9560a41SJason Gunthorpe 
196bd59461eSKamal Heib 	.alloc_mr = qedr_alloc_mr,
197bd59461eSKamal Heib 	.alloc_pd = qedr_alloc_pd,
198bd59461eSKamal Heib 	.alloc_ucontext = qedr_alloc_ucontext,
199bd59461eSKamal Heib 	.create_ah = qedr_create_ah,
200bd59461eSKamal Heib 	.create_cq = qedr_create_cq,
201bd59461eSKamal Heib 	.create_qp = qedr_create_qp,
202bd59461eSKamal Heib 	.create_srq = qedr_create_srq,
203bd59461eSKamal Heib 	.dealloc_pd = qedr_dealloc_pd,
204bd59461eSKamal Heib 	.dealloc_ucontext = qedr_dealloc_ucontext,
205bd59461eSKamal Heib 	.dereg_mr = qedr_dereg_mr,
206bd59461eSKamal Heib 	.destroy_ah = qedr_destroy_ah,
207bd59461eSKamal Heib 	.destroy_cq = qedr_destroy_cq,
208bd59461eSKamal Heib 	.destroy_qp = qedr_destroy_qp,
209bd59461eSKamal Heib 	.destroy_srq = qedr_destroy_srq,
210bd59461eSKamal Heib 	.get_dev_fw_str = qedr_get_dev_fw_str,
211bd59461eSKamal Heib 	.get_dma_mr = qedr_get_dma_mr,
212bd59461eSKamal Heib 	.get_link_layer = qedr_link_layer,
213bd59461eSKamal Heib 	.map_mr_sg = qedr_map_mr_sg,
214bd59461eSKamal Heib 	.mmap = qedr_mmap,
215bd59461eSKamal Heib 	.modify_port = qedr_modify_port,
216bd59461eSKamal Heib 	.modify_qp = qedr_modify_qp,
217bd59461eSKamal Heib 	.modify_srq = qedr_modify_srq,
218bd59461eSKamal Heib 	.poll_cq = qedr_poll_cq,
219bd59461eSKamal Heib 	.post_recv = qedr_post_recv,
220bd59461eSKamal Heib 	.post_send = qedr_post_send,
221bd59461eSKamal Heib 	.post_srq_recv = qedr_post_srq_recv,
222bd59461eSKamal Heib 	.process_mad = qedr_process_mad,
223bd59461eSKamal Heib 	.query_device = qedr_query_device,
224bd59461eSKamal Heib 	.query_pkey = qedr_query_pkey,
225bd59461eSKamal Heib 	.query_port = qedr_query_port,
226bd59461eSKamal Heib 	.query_qp = qedr_query_qp,
227bd59461eSKamal Heib 	.query_srq = qedr_query_srq,
228bd59461eSKamal Heib 	.reg_user_mr = qedr_reg_user_mr,
229bd59461eSKamal Heib 	.req_notify_cq = qedr_arm_cq,
230bd59461eSKamal Heib 	.resize_cq = qedr_resize_cq,
231d3456914SLeon Romanovsky 
232d3456914SLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_ah, qedr_ah, ibah),
233e39afe3dSLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_cq, qedr_cq, ibcq),
23421a428a0SLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_pd, qedr_pd, ibpd),
23568e326deSLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_srq, qedr_srq, ibsrq),
236a2a074efSLeon Romanovsky 	INIT_RDMA_OBJ_SIZE(ib_ucontext, qedr_ucontext, ibucontext),
237bd59461eSKamal Heib };
238bd59461eSKamal Heib 
2392e0cbc4dSRam Amrani static int qedr_register_device(struct qedr_dev *dev)
2402e0cbc4dSRam Amrani {
241e6a38c54SKalderon, Michal 	int rc;
242e6a38c54SKalderon, Michal 
243993d1b52SRam Amrani 	dev->ibdev.node_guid = dev->attr.node_guid;
2442e0cbc4dSRam Amrani 	memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
245ac1b36e5SRam Amrani 
246ac1b36e5SRam Amrani 	dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
247ac1b36e5SRam Amrani 				     QEDR_UVERBS(QUERY_DEVICE) |
248a7efd777SRam Amrani 				     QEDR_UVERBS(QUERY_PORT) |
249a7efd777SRam Amrani 				     QEDR_UVERBS(ALLOC_PD) |
250a7efd777SRam Amrani 				     QEDR_UVERBS(DEALLOC_PD) |
251a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_COMP_CHANNEL) |
252a7efd777SRam Amrani 				     QEDR_UVERBS(CREATE_CQ) |
253a7efd777SRam Amrani 				     QEDR_UVERBS(RESIZE_CQ) |
254a7efd777SRam Amrani 				     QEDR_UVERBS(DESTROY_CQ) |
255cecbcddfSRam Amrani 				     QEDR_UVERBS(REQ_NOTIFY_CQ) |
256cecbcddfSRam Amrani 				     QEDR_UVERBS(CREATE_QP) |
257cecbcddfSRam Amrani 				     QEDR_UVERBS(MODIFY_QP) |
258cecbcddfSRam Amrani 				     QEDR_UVERBS(QUERY_QP) |
259e0290cceSRam Amrani 				     QEDR_UVERBS(DESTROY_QP) |
26040b173ddSYuval Bason 				     QEDR_UVERBS(CREATE_SRQ) |
26140b173ddSYuval Bason 				     QEDR_UVERBS(DESTROY_SRQ) |
26240b173ddSYuval Bason 				     QEDR_UVERBS(QUERY_SRQ) |
26340b173ddSYuval Bason 				     QEDR_UVERBS(MODIFY_SRQ) |
26440b173ddSYuval Bason 				     QEDR_UVERBS(POST_SRQ_RECV) |
265e0290cceSRam Amrani 				     QEDR_UVERBS(REG_MR) |
266afa0e13bSRam Amrani 				     QEDR_UVERBS(DEREG_MR) |
267afa0e13bSRam Amrani 				     QEDR_UVERBS(POLL_CQ) |
268afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_SEND) |
269afa0e13bSRam Amrani 				     QEDR_UVERBS(POST_RECV);
270ac1b36e5SRam Amrani 
271e6a38c54SKalderon, Michal 	if (IS_IWARP(dev)) {
272e6a38c54SKalderon, Michal 		rc = qedr_iw_register_device(dev);
273e6a38c54SKalderon, Michal 		if (rc)
274e6a38c54SKalderon, Michal 			return rc;
275e6a38c54SKalderon, Michal 	} else {
276e6a38c54SKalderon, Michal 		qedr_roce_register_device(dev);
277e6a38c54SKalderon, Michal 	}
278e6a38c54SKalderon, Michal 
279ac1b36e5SRam Amrani 	dev->ibdev.phys_port_cnt = 1;
280ac1b36e5SRam Amrani 	dev->ibdev.num_comp_vectors = dev->num_cnq;
28169117101SBart Van Assche 	dev->ibdev.dev.parent = &dev->pdev->dev;
2822e0cbc4dSRam Amrani 
283508a523fSParav Pandit 	rdma_set_device_sysfs_group(&dev->ibdev, &qedr_attr_group);
284bd59461eSKamal Heib 	ib_set_device_ops(&dev->ibdev, &qedr_dev_ops);
285bd59461eSKamal Heib 
2864b38da75SJason Gunthorpe 	rc = ib_device_set_netdev(&dev->ibdev, dev->ndev, 1);
2874b38da75SJason Gunthorpe 	if (rc)
2884b38da75SJason Gunthorpe 		return rc;
2894b38da75SJason Gunthorpe 
290ea4baf7fSParav Pandit 	return ib_register_device(&dev->ibdev, "qedr%d");
2912e0cbc4dSRam Amrani }
2922e0cbc4dSRam Amrani 
293ec72fce4SRam Amrani /* This function allocates fast-path status block memory */
294ec72fce4SRam Amrani static int qedr_alloc_mem_sb(struct qedr_dev *dev,
295ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, u16 sb_id)
296ec72fce4SRam Amrani {
29721dd79e8STomer Tayar 	struct status_block_e4 *sb_virt;
298ec72fce4SRam Amrani 	dma_addr_t sb_phys;
299ec72fce4SRam Amrani 	int rc;
300ec72fce4SRam Amrani 
301ec72fce4SRam Amrani 	sb_virt = dma_alloc_coherent(&dev->pdev->dev,
302ec72fce4SRam Amrani 				     sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
303ec72fce4SRam Amrani 	if (!sb_virt)
304ec72fce4SRam Amrani 		return -ENOMEM;
305ec72fce4SRam Amrani 
306ec72fce4SRam Amrani 	rc = dev->ops->common->sb_init(dev->cdev, sb_info,
307ec72fce4SRam Amrani 				       sb_virt, sb_phys, sb_id,
308ec72fce4SRam Amrani 				       QED_SB_TYPE_CNQ);
309ec72fce4SRam Amrani 	if (rc) {
310ec72fce4SRam Amrani 		pr_err("Status block initialization failed\n");
311ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
312ec72fce4SRam Amrani 				  sb_virt, sb_phys);
313ec72fce4SRam Amrani 		return rc;
314ec72fce4SRam Amrani 	}
315ec72fce4SRam Amrani 
316ec72fce4SRam Amrani 	return 0;
317ec72fce4SRam Amrani }
318ec72fce4SRam Amrani 
319ec72fce4SRam Amrani static void qedr_free_mem_sb(struct qedr_dev *dev,
320ec72fce4SRam Amrani 			     struct qed_sb_info *sb_info, int sb_id)
321ec72fce4SRam Amrani {
322ec72fce4SRam Amrani 	if (sb_info->sb_virt) {
32308eb1fb0SMichal Kalderon 		dev->ops->common->sb_release(dev->cdev, sb_info, sb_id,
32408eb1fb0SMichal Kalderon 					     QED_SB_TYPE_CNQ);
325ec72fce4SRam Amrani 		dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
326ec72fce4SRam Amrani 				  (void *)sb_info->sb_virt, sb_info->sb_phys);
327ec72fce4SRam Amrani 	}
328ec72fce4SRam Amrani }
329ec72fce4SRam Amrani 
330ec72fce4SRam Amrani static void qedr_free_resources(struct qedr_dev *dev)
331ec72fce4SRam Amrani {
332ec72fce4SRam Amrani 	int i;
333ec72fce4SRam Amrani 
334e411e058SKalderon, Michal 	if (IS_IWARP(dev))
335e411e058SKalderon, Michal 		destroy_workqueue(dev->iwarp_wq);
336e411e058SKalderon, Michal 
337ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
338ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
339ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
340ec72fce4SRam Amrani 	}
341ec72fce4SRam Amrani 
342ec72fce4SRam Amrani 	kfree(dev->cnq_array);
343ec72fce4SRam Amrani 	kfree(dev->sb_array);
344ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
345ec72fce4SRam Amrani }
346ec72fce4SRam Amrani 
347ec72fce4SRam Amrani static int qedr_alloc_resources(struct qedr_dev *dev)
348ec72fce4SRam Amrani {
349ec72fce4SRam Amrani 	struct qedr_cnq *cnq;
350ec72fce4SRam Amrani 	__le16 *cons_pi;
351ec72fce4SRam Amrani 	u16 n_entries;
352ec72fce4SRam Amrani 	int i, rc;
353ec72fce4SRam Amrani 
3546396bb22SKees Cook 	dev->sgid_tbl = kcalloc(QEDR_MAX_SGID, sizeof(union ib_gid),
3556396bb22SKees Cook 				GFP_KERNEL);
356ec72fce4SRam Amrani 	if (!dev->sgid_tbl)
357ec72fce4SRam Amrani 		return -ENOMEM;
358ec72fce4SRam Amrani 
359ec72fce4SRam Amrani 	spin_lock_init(&dev->sgid_lock);
360ec72fce4SRam Amrani 
361de0089e6SKalderon, Michal 	if (IS_IWARP(dev)) {
362b6014f9eSMatthew Wilcox 		xa_init_flags(&dev->qps, XA_FLAGS_LOCK_IRQ);
363e411e058SKalderon, Michal 		dev->iwarp_wq = create_singlethread_workqueue("qedr_iwarpq");
364de0089e6SKalderon, Michal 	}
365de0089e6SKalderon, Michal 
366ec72fce4SRam Amrani 	/* Allocate Status blocks for CNQ */
367ec72fce4SRam Amrani 	dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
368ec72fce4SRam Amrani 				GFP_KERNEL);
369ec72fce4SRam Amrani 	if (!dev->sb_array) {
370ec72fce4SRam Amrani 		rc = -ENOMEM;
371ec72fce4SRam Amrani 		goto err1;
372ec72fce4SRam Amrani 	}
373ec72fce4SRam Amrani 
374ec72fce4SRam Amrani 	dev->cnq_array = kcalloc(dev->num_cnq,
375ec72fce4SRam Amrani 				 sizeof(*dev->cnq_array), GFP_KERNEL);
376ec72fce4SRam Amrani 	if (!dev->cnq_array) {
377ec72fce4SRam Amrani 		rc = -ENOMEM;
378ec72fce4SRam Amrani 		goto err2;
379ec72fce4SRam Amrani 	}
380ec72fce4SRam Amrani 
381ec72fce4SRam Amrani 	dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
382ec72fce4SRam Amrani 
383ec72fce4SRam Amrani 	/* Allocate CNQ PBLs */
384ec72fce4SRam Amrani 	n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
385ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
386ec72fce4SRam Amrani 		cnq = &dev->cnq_array[i];
387ec72fce4SRam Amrani 
388ec72fce4SRam Amrani 		rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
389ec72fce4SRam Amrani 				       dev->sb_start + i);
390ec72fce4SRam Amrani 		if (rc)
391ec72fce4SRam Amrani 			goto err3;
392ec72fce4SRam Amrani 
393ec72fce4SRam Amrani 		rc = dev->ops->common->chain_alloc(dev->cdev,
394ec72fce4SRam Amrani 						   QED_CHAIN_USE_TO_CONSUME,
395ec72fce4SRam Amrani 						   QED_CHAIN_MODE_PBL,
396ec72fce4SRam Amrani 						   QED_CHAIN_CNT_TYPE_U16,
397ec72fce4SRam Amrani 						   n_entries,
398ec72fce4SRam Amrani 						   sizeof(struct regpair *),
3991a4a6975SMintz, Yuval 						   &cnq->pbl, NULL);
400ec72fce4SRam Amrani 		if (rc)
401ec72fce4SRam Amrani 			goto err4;
402ec72fce4SRam Amrani 
403ec72fce4SRam Amrani 		cnq->dev = dev;
404ec72fce4SRam Amrani 		cnq->sb = &dev->sb_array[i];
405ec72fce4SRam Amrani 		cons_pi = dev->sb_array[i].sb_virt->pi_array;
406ec72fce4SRam Amrani 		cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
407ec72fce4SRam Amrani 		cnq->index = i;
408ec72fce4SRam Amrani 		sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
409ec72fce4SRam Amrani 
410ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
411ec72fce4SRam Amrani 			 i, qed_chain_get_cons_idx(&cnq->pbl));
412ec72fce4SRam Amrani 	}
413ec72fce4SRam Amrani 
414ec72fce4SRam Amrani 	return 0;
415ec72fce4SRam Amrani err4:
416ec72fce4SRam Amrani 	qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
417ec72fce4SRam Amrani err3:
418ec72fce4SRam Amrani 	for (--i; i >= 0; i--) {
419ec72fce4SRam Amrani 		dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
420ec72fce4SRam Amrani 		qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
421ec72fce4SRam Amrani 	}
422ec72fce4SRam Amrani 	kfree(dev->cnq_array);
423ec72fce4SRam Amrani err2:
424ec72fce4SRam Amrani 	kfree(dev->sb_array);
425ec72fce4SRam Amrani err1:
426ec72fce4SRam Amrani 	kfree(dev->sgid_tbl);
427ec72fce4SRam Amrani 	return rc;
428ec72fce4SRam Amrani }
429ec72fce4SRam Amrani 
4302e0cbc4dSRam Amrani static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
4312e0cbc4dSRam Amrani {
43220c3ff61SFelix Kuehling 	int rc = pci_enable_atomic_ops_to_root(pdev,
43320c3ff61SFelix Kuehling 					       PCI_EXP_DEVCAP2_ATOMIC_COMP64);
4342e0cbc4dSRam Amrani 
43520c3ff61SFelix Kuehling 	if (rc) {
436f92faabaSAmrani, Ram 		dev->atomic_cap = IB_ATOMIC_NONE;
437f92faabaSAmrani, Ram 		DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
43820c3ff61SFelix Kuehling 	} else {
43920c3ff61SFelix Kuehling 		dev->atomic_cap = IB_ATOMIC_GLOB;
44020c3ff61SFelix Kuehling 		DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
44120c3ff61SFelix Kuehling 	}
4422e0cbc4dSRam Amrani }
4432e0cbc4dSRam Amrani 
444ec72fce4SRam Amrani static const struct qed_rdma_ops *qed_ops;
445ec72fce4SRam Amrani 
446ec72fce4SRam Amrani #define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
447ec72fce4SRam Amrani 
448ec72fce4SRam Amrani static irqreturn_t qedr_irq_handler(int irq, void *handle)
449ec72fce4SRam Amrani {
450ec72fce4SRam Amrani 	u16 hw_comp_cons, sw_comp_cons;
451ec72fce4SRam Amrani 	struct qedr_cnq *cnq = handle;
452a7efd777SRam Amrani 	struct regpair *cq_handle;
453a7efd777SRam Amrani 	struct qedr_cq *cq;
454ec72fce4SRam Amrani 
455ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
456ec72fce4SRam Amrani 
457ec72fce4SRam Amrani 	qed_sb_update_sb_idx(cnq->sb);
458ec72fce4SRam Amrani 
459ec72fce4SRam Amrani 	hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
460ec72fce4SRam Amrani 	sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
461ec72fce4SRam Amrani 
462ec72fce4SRam Amrani 	/* Align protocol-index and chain reads */
463ec72fce4SRam Amrani 	rmb();
464ec72fce4SRam Amrani 
465ec72fce4SRam Amrani 	while (sw_comp_cons != hw_comp_cons) {
466a7efd777SRam Amrani 		cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
467a7efd777SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
468a7efd777SRam Amrani 				cq_handle->lo);
469a7efd777SRam Amrani 
470a7efd777SRam Amrani 		if (cq == NULL) {
471a7efd777SRam Amrani 			DP_ERR(cnq->dev,
472a7efd777SRam Amrani 			       "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
473a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, sw_comp_cons,
474a7efd777SRam Amrani 			       hw_comp_cons);
475a7efd777SRam Amrani 
476a7efd777SRam Amrani 			break;
477a7efd777SRam Amrani 		}
478a7efd777SRam Amrani 
479a7efd777SRam Amrani 		if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
480a7efd777SRam Amrani 			DP_ERR(cnq->dev,
481a7efd777SRam Amrani 			       "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
482a7efd777SRam Amrani 			       cq_handle->hi, cq_handle->lo, cq);
483a7efd777SRam Amrani 			break;
484a7efd777SRam Amrani 		}
485a7efd777SRam Amrani 
486a7efd777SRam Amrani 		cq->arm_flags = 0;
487a7efd777SRam Amrani 
4884dd72636SAmrani, Ram 		if (!cq->destroyed && cq->ibcq.comp_handler)
489a7efd777SRam Amrani 			(*cq->ibcq.comp_handler)
490a7efd777SRam Amrani 				(&cq->ibcq, cq->ibcq.cq_context);
491a7efd777SRam Amrani 
4924dd72636SAmrani, Ram 		/* The CQ's CNQ notification counter is checked before
4934dd72636SAmrani, Ram 		 * destroying the CQ in a busy-wait loop that waits for all of
4944dd72636SAmrani, Ram 		 * the CQ's CNQ interrupts to be processed. It is increased
4954dd72636SAmrani, Ram 		 * here, only after the completion handler, to ensure that the
4964dd72636SAmrani, Ram 		 * the handler is not running when the CQ is destroyed.
4974dd72636SAmrani, Ram 		 */
4984dd72636SAmrani, Ram 		cq->cnq_notif++;
4994dd72636SAmrani, Ram 
500ec72fce4SRam Amrani 		sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
501a7efd777SRam Amrani 
502ec72fce4SRam Amrani 		cnq->n_comp++;
503ec72fce4SRam Amrani 	}
504ec72fce4SRam Amrani 
505ec72fce4SRam Amrani 	qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
506ec72fce4SRam Amrani 				      sw_comp_cons);
507ec72fce4SRam Amrani 
508ec72fce4SRam Amrani 	qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
509ec72fce4SRam Amrani 
510ec72fce4SRam Amrani 	return IRQ_HANDLED;
511ec72fce4SRam Amrani }
512ec72fce4SRam Amrani 
513ec72fce4SRam Amrani static void qedr_sync_free_irqs(struct qedr_dev *dev)
514ec72fce4SRam Amrani {
515ec72fce4SRam Amrani 	u32 vector;
516443473d2SMichal Kalderon 	u16 idx;
517ec72fce4SRam Amrani 	int i;
518ec72fce4SRam Amrani 
519ec72fce4SRam Amrani 	for (i = 0; i < dev->int_info.used_cnt; i++) {
520ec72fce4SRam Amrani 		if (dev->int_info.msix_cnt) {
521443473d2SMichal Kalderon 			idx = i * dev->num_hwfns + dev->affin_hwfn_idx;
522443473d2SMichal Kalderon 			vector = dev->int_info.msix[idx].vector;
523ec72fce4SRam Amrani 			synchronize_irq(vector);
524ec72fce4SRam Amrani 			free_irq(vector, &dev->cnq_array[i]);
525ec72fce4SRam Amrani 		}
526ec72fce4SRam Amrani 	}
527ec72fce4SRam Amrani 
528ec72fce4SRam Amrani 	dev->int_info.used_cnt = 0;
529ec72fce4SRam Amrani }
530ec72fce4SRam Amrani 
531ec72fce4SRam Amrani static int qedr_req_msix_irqs(struct qedr_dev *dev)
532ec72fce4SRam Amrani {
533ec72fce4SRam Amrani 	int i, rc = 0;
534443473d2SMichal Kalderon 	u16 idx;
535ec72fce4SRam Amrani 
536ec72fce4SRam Amrani 	if (dev->num_cnq > dev->int_info.msix_cnt) {
537ec72fce4SRam Amrani 		DP_ERR(dev,
538ec72fce4SRam Amrani 		       "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
539ec72fce4SRam Amrani 		       dev->num_cnq, dev->int_info.msix_cnt);
540ec72fce4SRam Amrani 		return -EINVAL;
541ec72fce4SRam Amrani 	}
542ec72fce4SRam Amrani 
543ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
544443473d2SMichal Kalderon 		idx = i * dev->num_hwfns + dev->affin_hwfn_idx;
545443473d2SMichal Kalderon 		rc = request_irq(dev->int_info.msix[idx].vector,
546ec72fce4SRam Amrani 				 qedr_irq_handler, 0, dev->cnq_array[i].name,
547ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
548ec72fce4SRam Amrani 		if (rc) {
549ec72fce4SRam Amrani 			DP_ERR(dev, "Request cnq %d irq failed\n", i);
550ec72fce4SRam Amrani 			qedr_sync_free_irqs(dev);
551ec72fce4SRam Amrani 		} else {
552ec72fce4SRam Amrani 			DP_DEBUG(dev, QEDR_MSG_INIT,
553ec72fce4SRam Amrani 				 "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
554ec72fce4SRam Amrani 				 dev->cnq_array[i].name, i,
555ec72fce4SRam Amrani 				 &dev->cnq_array[i]);
556ec72fce4SRam Amrani 			dev->int_info.used_cnt++;
557ec72fce4SRam Amrani 		}
558ec72fce4SRam Amrani 	}
559ec72fce4SRam Amrani 
560ec72fce4SRam Amrani 	return rc;
561ec72fce4SRam Amrani }
562ec72fce4SRam Amrani 
563ec72fce4SRam Amrani static int qedr_setup_irqs(struct qedr_dev *dev)
564ec72fce4SRam Amrani {
565ec72fce4SRam Amrani 	int rc;
566ec72fce4SRam Amrani 
567ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
568ec72fce4SRam Amrani 
569ec72fce4SRam Amrani 	/* Learn Interrupt configuration */
570ec72fce4SRam Amrani 	rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
571ec72fce4SRam Amrani 	if (rc < 0)
572ec72fce4SRam Amrani 		return rc;
573ec72fce4SRam Amrani 
574ec72fce4SRam Amrani 	rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
575ec72fce4SRam Amrani 	if (rc) {
576ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
577ec72fce4SRam Amrani 		return rc;
578ec72fce4SRam Amrani 	}
579ec72fce4SRam Amrani 
580ec72fce4SRam Amrani 	if (dev->int_info.msix_cnt) {
581ec72fce4SRam Amrani 		DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
582ec72fce4SRam Amrani 			 dev->int_info.msix_cnt);
583ec72fce4SRam Amrani 		rc = qedr_req_msix_irqs(dev);
584ec72fce4SRam Amrani 		if (rc)
585ec72fce4SRam Amrani 			return rc;
586ec72fce4SRam Amrani 	}
587ec72fce4SRam Amrani 
588ec72fce4SRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
589ec72fce4SRam Amrani 
590ec72fce4SRam Amrani 	return 0;
591ec72fce4SRam Amrani }
592ec72fce4SRam Amrani 
593ec72fce4SRam Amrani static int qedr_set_device_attr(struct qedr_dev *dev)
594ec72fce4SRam Amrani {
595ec72fce4SRam Amrani 	struct qed_rdma_device *qed_attr;
596ec72fce4SRam Amrani 	struct qedr_device_attr *attr;
597ec72fce4SRam Amrani 	u32 page_size;
598ec72fce4SRam Amrani 
599ec72fce4SRam Amrani 	/* Part 1 - query core capabilities */
600ec72fce4SRam Amrani 	qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
601ec72fce4SRam Amrani 
602ec72fce4SRam Amrani 	/* Part 2 - check capabilities */
603ec72fce4SRam Amrani 	page_size = ~dev->attr.page_size_caps + 1;
604ec72fce4SRam Amrani 	if (page_size > PAGE_SIZE) {
605ec72fce4SRam Amrani 		DP_ERR(dev,
606ec72fce4SRam Amrani 		       "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
607ec72fce4SRam Amrani 		       PAGE_SIZE, page_size);
608ec72fce4SRam Amrani 		return -ENODEV;
609ec72fce4SRam Amrani 	}
610ec72fce4SRam Amrani 
611ec72fce4SRam Amrani 	/* Part 3 - copy and update capabilities */
612ec72fce4SRam Amrani 	attr = &dev->attr;
613ec72fce4SRam Amrani 	attr->vendor_id = qed_attr->vendor_id;
614ec72fce4SRam Amrani 	attr->vendor_part_id = qed_attr->vendor_part_id;
615ec72fce4SRam Amrani 	attr->hw_ver = qed_attr->hw_ver;
616ec72fce4SRam Amrani 	attr->fw_ver = qed_attr->fw_ver;
617ec72fce4SRam Amrani 	attr->node_guid = qed_attr->node_guid;
618ec72fce4SRam Amrani 	attr->sys_image_guid = qed_attr->sys_image_guid;
619ec72fce4SRam Amrani 	attr->max_cnq = qed_attr->max_cnq;
620ec72fce4SRam Amrani 	attr->max_sge = qed_attr->max_sge;
621ec72fce4SRam Amrani 	attr->max_inline = qed_attr->max_inline;
622ec72fce4SRam Amrani 	attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
623ec72fce4SRam Amrani 	attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
624ec72fce4SRam Amrani 	attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
625ec72fce4SRam Amrani 	attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
626ec72fce4SRam Amrani 	attr->max_dev_resp_rd_atomic_resc =
627ec72fce4SRam Amrani 	    qed_attr->max_dev_resp_rd_atomic_resc;
628ec72fce4SRam Amrani 	attr->max_cq = qed_attr->max_cq;
629ec72fce4SRam Amrani 	attr->max_qp = qed_attr->max_qp;
630ec72fce4SRam Amrani 	attr->max_mr = qed_attr->max_mr;
631ec72fce4SRam Amrani 	attr->max_mr_size = qed_attr->max_mr_size;
632ec72fce4SRam Amrani 	attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
633ec72fce4SRam Amrani 	attr->max_mw = qed_attr->max_mw;
634ec72fce4SRam Amrani 	attr->max_fmr = qed_attr->max_fmr;
635ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
636ec72fce4SRam Amrani 	attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
637ec72fce4SRam Amrani 	attr->max_pd = qed_attr->max_pd;
638ec72fce4SRam Amrani 	attr->max_ah = qed_attr->max_ah;
639ec72fce4SRam Amrani 	attr->max_pkey = qed_attr->max_pkey;
640ec72fce4SRam Amrani 	attr->max_srq = qed_attr->max_srq;
641ec72fce4SRam Amrani 	attr->max_srq_wr = qed_attr->max_srq_wr;
642ec72fce4SRam Amrani 	attr->dev_caps = qed_attr->dev_caps;
643ec72fce4SRam Amrani 	attr->page_size_caps = qed_attr->page_size_caps;
644ec72fce4SRam Amrani 	attr->dev_ack_delay = qed_attr->dev_ack_delay;
645ec72fce4SRam Amrani 	attr->reserved_lkey = qed_attr->reserved_lkey;
646ec72fce4SRam Amrani 	attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
647ec72fce4SRam Amrani 	attr->max_stats_queues = qed_attr->max_stats_queues;
648ec72fce4SRam Amrani 
649ec72fce4SRam Amrani 	return 0;
650ec72fce4SRam Amrani }
651ec72fce4SRam Amrani 
6520089985eSBart Van Assche static void qedr_unaffiliated_event(void *context, u8 event_code)
653993d1b52SRam Amrani {
654993d1b52SRam Amrani 	pr_err("unaffiliated event not implemented yet\n");
655993d1b52SRam Amrani }
656993d1b52SRam Amrani 
6570089985eSBart Van Assche static void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
658993d1b52SRam Amrani {
659993d1b52SRam Amrani #define EVENT_TYPE_NOT_DEFINED	0
660993d1b52SRam Amrani #define EVENT_TYPE_CQ		1
661993d1b52SRam Amrani #define EVENT_TYPE_QP		2
66240b173ddSYuval Bason #define EVENT_TYPE_SRQ		3
663993d1b52SRam Amrani 	struct qedr_dev *dev = (struct qedr_dev *)context;
664be086e7cSMintz, Yuval 	struct regpair *async_handle = (struct regpair *)fw_handle;
665be086e7cSMintz, Yuval 	u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
666993d1b52SRam Amrani 	u8 event_type = EVENT_TYPE_NOT_DEFINED;
667993d1b52SRam Amrani 	struct ib_event event;
66840b173ddSYuval Bason 	struct ib_srq *ibsrq;
66940b173ddSYuval Bason 	struct qedr_srq *srq;
67040b173ddSYuval Bason 	unsigned long flags;
671993d1b52SRam Amrani 	struct ib_cq *ibcq;
672993d1b52SRam Amrani 	struct ib_qp *ibqp;
673993d1b52SRam Amrani 	struct qedr_cq *cq;
674993d1b52SRam Amrani 	struct qedr_qp *qp;
67540b173ddSYuval Bason 	u16 srq_id;
676993d1b52SRam Amrani 
67740b173ddSYuval Bason 	if (IS_ROCE(dev)) {
678993d1b52SRam Amrani 		switch (e_code) {
679993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
680993d1b52SRam Amrani 			event.event = IB_EVENT_CQ_ERR;
681993d1b52SRam Amrani 			event_type = EVENT_TYPE_CQ;
682993d1b52SRam Amrani 			break;
683993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_SQ_DRAINED:
684993d1b52SRam Amrani 			event.event = IB_EVENT_SQ_DRAINED;
685993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
686993d1b52SRam Amrani 			break;
687993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
688993d1b52SRam Amrani 			event.event = IB_EVENT_QP_FATAL;
689993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
690993d1b52SRam Amrani 			break;
691993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
692993d1b52SRam Amrani 			event.event = IB_EVENT_QP_REQ_ERR;
693993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
694993d1b52SRam Amrani 			break;
695993d1b52SRam Amrani 		case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
696993d1b52SRam Amrani 			event.event = IB_EVENT_QP_ACCESS_ERR;
697993d1b52SRam Amrani 			event_type = EVENT_TYPE_QP;
698993d1b52SRam Amrani 			break;
69940b173ddSYuval Bason 		case ROCE_ASYNC_EVENT_SRQ_LIMIT:
70040b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_LIMIT_REACHED;
70140b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
70240b173ddSYuval Bason 			break;
70340b173ddSYuval Bason 		case ROCE_ASYNC_EVENT_SRQ_EMPTY:
70440b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_ERR;
70540b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
70640b173ddSYuval Bason 			break;
70740b173ddSYuval Bason 		default:
70840b173ddSYuval Bason 			DP_ERR(dev, "unsupported event %d on handle=%llx\n",
70940b173ddSYuval Bason 			       e_code, roce_handle64);
71040b173ddSYuval Bason 		}
71140b173ddSYuval Bason 	} else {
71240b173ddSYuval Bason 		switch (e_code) {
71340b173ddSYuval Bason 		case QED_IWARP_EVENT_SRQ_LIMIT:
71440b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_LIMIT_REACHED;
71540b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
71640b173ddSYuval Bason 			break;
71740b173ddSYuval Bason 		case QED_IWARP_EVENT_SRQ_EMPTY:
71840b173ddSYuval Bason 			event.event = IB_EVENT_SRQ_ERR;
71940b173ddSYuval Bason 			event_type = EVENT_TYPE_SRQ;
72040b173ddSYuval Bason 			break;
721993d1b52SRam Amrani 		default:
722993d1b52SRam Amrani 		DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
723993d1b52SRam Amrani 		       roce_handle64);
724993d1b52SRam Amrani 		}
72540b173ddSYuval Bason 	}
726993d1b52SRam Amrani 	switch (event_type) {
727993d1b52SRam Amrani 	case EVENT_TYPE_CQ:
728993d1b52SRam Amrani 		cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
729993d1b52SRam Amrani 		if (cq) {
730993d1b52SRam Amrani 			ibcq = &cq->ibcq;
731993d1b52SRam Amrani 			if (ibcq->event_handler) {
732993d1b52SRam Amrani 				event.device = ibcq->device;
733993d1b52SRam Amrani 				event.element.cq = ibcq;
734993d1b52SRam Amrani 				ibcq->event_handler(&event, ibcq->cq_context);
735993d1b52SRam Amrani 			}
736993d1b52SRam Amrani 		} else {
737993d1b52SRam Amrani 			WARN(1,
738993d1b52SRam Amrani 			     "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
739993d1b52SRam Amrani 			     roce_handle64);
740993d1b52SRam Amrani 		}
741a343e3f8SColin Ian King 		DP_ERR(dev, "CQ event %d on handle %p\n", e_code, cq);
742993d1b52SRam Amrani 		break;
743993d1b52SRam Amrani 	case EVENT_TYPE_QP:
744993d1b52SRam Amrani 		qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
745993d1b52SRam Amrani 		if (qp) {
746993d1b52SRam Amrani 			ibqp = &qp->ibqp;
747993d1b52SRam Amrani 			if (ibqp->event_handler) {
748993d1b52SRam Amrani 				event.device = ibqp->device;
749993d1b52SRam Amrani 				event.element.qp = ibqp;
750993d1b52SRam Amrani 				ibqp->event_handler(&event, ibqp->qp_context);
751993d1b52SRam Amrani 			}
752993d1b52SRam Amrani 		} else {
753993d1b52SRam Amrani 			WARN(1,
754993d1b52SRam Amrani 			     "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
755993d1b52SRam Amrani 			     roce_handle64);
756993d1b52SRam Amrani 		}
757a343e3f8SColin Ian King 		DP_ERR(dev, "QP event %d on handle %p\n", e_code, qp);
758993d1b52SRam Amrani 		break;
75940b173ddSYuval Bason 	case EVENT_TYPE_SRQ:
76040b173ddSYuval Bason 		srq_id = (u16)roce_handle64;
7619fd15987SMatthew Wilcox 		xa_lock_irqsave(&dev->srqs, flags);
7629fd15987SMatthew Wilcox 		srq = xa_load(&dev->srqs, srq_id);
76340b173ddSYuval Bason 		if (srq) {
76440b173ddSYuval Bason 			ibsrq = &srq->ibsrq;
76540b173ddSYuval Bason 			if (ibsrq->event_handler) {
76640b173ddSYuval Bason 				event.device = ibsrq->device;
76740b173ddSYuval Bason 				event.element.srq = ibsrq;
76840b173ddSYuval Bason 				ibsrq->event_handler(&event,
76940b173ddSYuval Bason 						     ibsrq->srq_context);
77040b173ddSYuval Bason 			}
77140b173ddSYuval Bason 		} else {
77240b173ddSYuval Bason 			DP_NOTICE(dev,
77340b173ddSYuval Bason 				  "SRQ event with NULL pointer ibsrq. Handle=%llx\n",
77440b173ddSYuval Bason 				  roce_handle64);
77540b173ddSYuval Bason 		}
7769fd15987SMatthew Wilcox 		xa_unlock_irqrestore(&dev->srqs, flags);
77740b173ddSYuval Bason 		DP_NOTICE(dev, "SRQ event %d on handle %p\n", e_code, srq);
778993d1b52SRam Amrani 	default:
779993d1b52SRam Amrani 		break;
780993d1b52SRam Amrani 	}
781993d1b52SRam Amrani }
782993d1b52SRam Amrani 
783ec72fce4SRam Amrani static int qedr_init_hw(struct qedr_dev *dev)
784ec72fce4SRam Amrani {
785ec72fce4SRam Amrani 	struct qed_rdma_add_user_out_params out_params;
786ec72fce4SRam Amrani 	struct qed_rdma_start_in_params *in_params;
787ec72fce4SRam Amrani 	struct qed_rdma_cnq_params *cur_pbl;
788ec72fce4SRam Amrani 	struct qed_rdma_events events;
789ec72fce4SRam Amrani 	dma_addr_t p_phys_table;
790ec72fce4SRam Amrani 	u32 page_cnt;
791ec72fce4SRam Amrani 	int rc = 0;
792ec72fce4SRam Amrani 	int i;
793ec72fce4SRam Amrani 
794ec72fce4SRam Amrani 	in_params =  kzalloc(sizeof(*in_params), GFP_KERNEL);
795ec72fce4SRam Amrani 	if (!in_params) {
796ec72fce4SRam Amrani 		rc = -ENOMEM;
797ec72fce4SRam Amrani 		goto out;
798ec72fce4SRam Amrani 	}
799ec72fce4SRam Amrani 
800ec72fce4SRam Amrani 	in_params->desired_cnq = dev->num_cnq;
801ec72fce4SRam Amrani 	for (i = 0; i < dev->num_cnq; i++) {
802ec72fce4SRam Amrani 		cur_pbl = &in_params->cnq_pbl_list[i];
803ec72fce4SRam Amrani 
804ec72fce4SRam Amrani 		page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
805ec72fce4SRam Amrani 		cur_pbl->num_pbl_pages = page_cnt;
806ec72fce4SRam Amrani 
807ec72fce4SRam Amrani 		p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
808ec72fce4SRam Amrani 		cur_pbl->pbl_ptr = (u64)p_phys_table;
809ec72fce4SRam Amrani 	}
810ec72fce4SRam Amrani 
811993d1b52SRam Amrani 	events.affiliated_event = qedr_affiliated_event;
812993d1b52SRam Amrani 	events.unaffiliated_event = qedr_unaffiliated_event;
813ec72fce4SRam Amrani 	events.context = dev;
814ec72fce4SRam Amrani 
815ec72fce4SRam Amrani 	in_params->events = &events;
816ec72fce4SRam Amrani 	in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
817ec72fce4SRam Amrani 	in_params->max_mtu = dev->ndev->mtu;
818e411e058SKalderon, Michal 	dev->iwarp_max_mtu = dev->ndev->mtu;
819ec72fce4SRam Amrani 	ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
820ec72fce4SRam Amrani 
821ec72fce4SRam Amrani 	rc = dev->ops->rdma_init(dev->cdev, in_params);
822ec72fce4SRam Amrani 	if (rc)
823ec72fce4SRam Amrani 		goto out;
824ec72fce4SRam Amrani 
825ec72fce4SRam Amrani 	rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
826ec72fce4SRam Amrani 	if (rc)
827ec72fce4SRam Amrani 		goto out;
828ec72fce4SRam Amrani 
82999847b5cSBart Van Assche 	dev->db_addr = (void __iomem *)(uintptr_t)out_params.dpi_addr;
830ec72fce4SRam Amrani 	dev->db_phys_addr = out_params.dpi_phys_addr;
831ec72fce4SRam Amrani 	dev->db_size = out_params.dpi_size;
832ec72fce4SRam Amrani 	dev->dpi = out_params.dpi;
833ec72fce4SRam Amrani 
834ec72fce4SRam Amrani 	rc = qedr_set_device_attr(dev);
835ec72fce4SRam Amrani out:
836ec72fce4SRam Amrani 	kfree(in_params);
837ec72fce4SRam Amrani 	if (rc)
838ec72fce4SRam Amrani 		DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
839ec72fce4SRam Amrani 
840ec72fce4SRam Amrani 	return rc;
841ec72fce4SRam Amrani }
842ec72fce4SRam Amrani 
8430089985eSBart Van Assche static void qedr_stop_hw(struct qedr_dev *dev)
844ec72fce4SRam Amrani {
845ec72fce4SRam Amrani 	dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
846ec72fce4SRam Amrani 	dev->ops->rdma_stop(dev->rdma_ctx);
847ec72fce4SRam Amrani }
848ec72fce4SRam Amrani 
8492e0cbc4dSRam Amrani static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
8502e0cbc4dSRam Amrani 				 struct net_device *ndev)
8512e0cbc4dSRam Amrani {
852ec72fce4SRam Amrani 	struct qed_dev_rdma_info dev_info;
8532e0cbc4dSRam Amrani 	struct qedr_dev *dev;
854508a523fSParav Pandit 	int rc = 0;
8552e0cbc4dSRam Amrani 
856459cc69fSLeon Romanovsky 	dev = ib_alloc_device(qedr_dev, ibdev);
8572e0cbc4dSRam Amrani 	if (!dev) {
8582e0cbc4dSRam Amrani 		pr_err("Unable to allocate ib device\n");
8592e0cbc4dSRam Amrani 		return NULL;
8602e0cbc4dSRam Amrani 	}
8612e0cbc4dSRam Amrani 
8622e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
8632e0cbc4dSRam Amrani 
8642e0cbc4dSRam Amrani 	dev->pdev = pdev;
8652e0cbc4dSRam Amrani 	dev->ndev = ndev;
8662e0cbc4dSRam Amrani 	dev->cdev = cdev;
8672e0cbc4dSRam Amrani 
868ec72fce4SRam Amrani 	qed_ops = qed_get_rdma_ops();
869ec72fce4SRam Amrani 	if (!qed_ops) {
870ec72fce4SRam Amrani 		DP_ERR(dev, "Failed to get qed roce operations\n");
871ec72fce4SRam Amrani 		goto init_err;
872ec72fce4SRam Amrani 	}
873ec72fce4SRam Amrani 
874ec72fce4SRam Amrani 	dev->ops = qed_ops;
875ec72fce4SRam Amrani 	rc = qed_ops->fill_dev_info(cdev, &dev_info);
876ec72fce4SRam Amrani 	if (rc)
877ec72fce4SRam Amrani 		goto init_err;
878ec72fce4SRam Amrani 
879ad84dad2SAmrani, Ram 	dev->user_dpm_enabled = dev_info.user_dpm_enabled;
880e538e0acSKalderon, Michal 	dev->rdma_type = dev_info.rdma_type;
881ec72fce4SRam Amrani 	dev->num_hwfns = dev_info.common.num_hwfns;
8823576e99eSMichal Kalderon 
8833576e99eSMichal Kalderon 	if (IS_IWARP(dev) && QEDR_IS_CMT(dev)) {
8843576e99eSMichal Kalderon 		rc = dev->ops->iwarp_set_engine_affin(cdev, false);
8853576e99eSMichal Kalderon 		if (rc) {
8863576e99eSMichal Kalderon 			DP_ERR(dev, "iWARP is disabled over a 100g device Enabling it may impact L2 performance. To enable it run devlink dev param set <dev> name iwarp_cmt value true cmode runtime\n");
8873576e99eSMichal Kalderon 			goto init_err;
8883576e99eSMichal Kalderon 		}
8893576e99eSMichal Kalderon 	}
890443473d2SMichal Kalderon 	dev->affin_hwfn_idx = dev->ops->common->get_affin_hwfn_idx(cdev);
8913576e99eSMichal Kalderon 
892ec72fce4SRam Amrani 	dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
893ec72fce4SRam Amrani 
894ec72fce4SRam Amrani 	dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
895ec72fce4SRam Amrani 	if (!dev->num_cnq) {
896b15606f4SKalderon, Michal 		DP_ERR(dev, "Failed. At least one CNQ is required.\n");
897b15606f4SKalderon, Michal 		rc = -ENOMEM;
898ec72fce4SRam Amrani 		goto init_err;
899ec72fce4SRam Amrani 	}
900ec72fce4SRam Amrani 
901cecbcddfSRam Amrani 	dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
902cecbcddfSRam Amrani 
9032e0cbc4dSRam Amrani 	qedr_pci_set_atomic(dev, pdev);
9042e0cbc4dSRam Amrani 
905ec72fce4SRam Amrani 	rc = qedr_alloc_resources(dev);
906ec72fce4SRam Amrani 	if (rc)
907ec72fce4SRam Amrani 		goto init_err;
908ec72fce4SRam Amrani 
909ec72fce4SRam Amrani 	rc = qedr_init_hw(dev);
910ec72fce4SRam Amrani 	if (rc)
911ec72fce4SRam Amrani 		goto alloc_err;
912ec72fce4SRam Amrani 
913ec72fce4SRam Amrani 	rc = qedr_setup_irqs(dev);
914ec72fce4SRam Amrani 	if (rc)
915ec72fce4SRam Amrani 		goto irq_err;
916ec72fce4SRam Amrani 
9172e0cbc4dSRam Amrani 	rc = qedr_register_device(dev);
9182e0cbc4dSRam Amrani 	if (rc) {
9192e0cbc4dSRam Amrani 		DP_ERR(dev, "Unable to allocate register device\n");
920ec72fce4SRam Amrani 		goto reg_err;
9212e0cbc4dSRam Amrani 	}
9222e0cbc4dSRam Amrani 
923f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
924f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
925f449c7a2SRam Amrani 
9262e0cbc4dSRam Amrani 	DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
9272e0cbc4dSRam Amrani 	return dev;
9282e0cbc4dSRam Amrani 
929ec72fce4SRam Amrani reg_err:
930ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
931ec72fce4SRam Amrani irq_err:
932ec72fce4SRam Amrani 	qedr_stop_hw(dev);
933ec72fce4SRam Amrani alloc_err:
934ec72fce4SRam Amrani 	qedr_free_resources(dev);
9352e0cbc4dSRam Amrani init_err:
9362e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
9372e0cbc4dSRam Amrani 	DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
9382e0cbc4dSRam Amrani 
9392e0cbc4dSRam Amrani 	return NULL;
9402e0cbc4dSRam Amrani }
9412e0cbc4dSRam Amrani 
9422e0cbc4dSRam Amrani static void qedr_remove(struct qedr_dev *dev)
9432e0cbc4dSRam Amrani {
9442e0cbc4dSRam Amrani 	/* First unregister with stack to stop all the active traffic
9452e0cbc4dSRam Amrani 	 * of the registered clients.
9462e0cbc4dSRam Amrani 	 */
947993d1b52SRam Amrani 	ib_unregister_device(&dev->ibdev);
9482e0cbc4dSRam Amrani 
949ec72fce4SRam Amrani 	qedr_stop_hw(dev);
950ec72fce4SRam Amrani 	qedr_sync_free_irqs(dev);
951ec72fce4SRam Amrani 	qedr_free_resources(dev);
9523576e99eSMichal Kalderon 
9533576e99eSMichal Kalderon 	if (IS_IWARP(dev) && QEDR_IS_CMT(dev))
9543576e99eSMichal Kalderon 		dev->ops->iwarp_set_engine_affin(dev->cdev, true);
9553576e99eSMichal Kalderon 
9562e0cbc4dSRam Amrani 	ib_dealloc_device(&dev->ibdev);
9572e0cbc4dSRam Amrani }
9582e0cbc4dSRam Amrani 
959f449c7a2SRam Amrani static void qedr_close(struct qedr_dev *dev)
9602e0cbc4dSRam Amrani {
961f449c7a2SRam Amrani 	if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
962f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
9632e0cbc4dSRam Amrani }
9642e0cbc4dSRam Amrani 
9652e0cbc4dSRam Amrani static void qedr_shutdown(struct qedr_dev *dev)
9662e0cbc4dSRam Amrani {
9672e0cbc4dSRam Amrani 	qedr_close(dev);
9682e0cbc4dSRam Amrani 	qedr_remove(dev);
9692e0cbc4dSRam Amrani }
9702e0cbc4dSRam Amrani 
971f449c7a2SRam Amrani static void qedr_open(struct qedr_dev *dev)
972f449c7a2SRam Amrani {
973f449c7a2SRam Amrani 	if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
974f449c7a2SRam Amrani 		qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
975f449c7a2SRam Amrani }
976f449c7a2SRam Amrani 
9771d1424c8SRam Amrani static void qedr_mac_address_change(struct qedr_dev *dev)
9781d1424c8SRam Amrani {
9791d1424c8SRam Amrani 	union ib_gid *sgid = &dev->sgid_tbl[0];
9801d1424c8SRam Amrani 	u8 guid[8], mac_addr[6];
9811d1424c8SRam Amrani 	int rc;
9821d1424c8SRam Amrani 
9831d1424c8SRam Amrani 	/* Update SGID */
9841d1424c8SRam Amrani 	ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
9851d1424c8SRam Amrani 	guid[0] = mac_addr[0] ^ 2;
9861d1424c8SRam Amrani 	guid[1] = mac_addr[1];
9871d1424c8SRam Amrani 	guid[2] = mac_addr[2];
9881d1424c8SRam Amrani 	guid[3] = 0xff;
9891d1424c8SRam Amrani 	guid[4] = 0xfe;
9901d1424c8SRam Amrani 	guid[5] = mac_addr[3];
9911d1424c8SRam Amrani 	guid[6] = mac_addr[4];
9921d1424c8SRam Amrani 	guid[7] = mac_addr[5];
9931d1424c8SRam Amrani 	sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
9941d1424c8SRam Amrani 	memcpy(&sgid->raw[8], guid, sizeof(guid));
9951d1424c8SRam Amrani 
9961d1424c8SRam Amrani 	/* Update LL2 */
9970518c12fSMichal Kalderon 	rc = dev->ops->ll2_set_mac_filter(dev->cdev,
9981d1424c8SRam Amrani 					  dev->gsi_ll2_mac_address,
9991d1424c8SRam Amrani 					  dev->ndev->dev_addr);
10001d1424c8SRam Amrani 
10011d1424c8SRam Amrani 	ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
10021d1424c8SRam Amrani 
1003f449c7a2SRam Amrani 	qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
10041d1424c8SRam Amrani 
10051d1424c8SRam Amrani 	if (rc)
10061d1424c8SRam Amrani 		DP_ERR(dev, "Error updating mac filter\n");
10071d1424c8SRam Amrani }
10081d1424c8SRam Amrani 
10092e0cbc4dSRam Amrani /* event handling via NIC driver ensures that all the NIC specific
10102e0cbc4dSRam Amrani  * initialization done before RoCE driver notifies
10112e0cbc4dSRam Amrani  * event to stack.
10122e0cbc4dSRam Amrani  */
1013bbfcd1e8SMichal Kalderon static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event)
10142e0cbc4dSRam Amrani {
10152e0cbc4dSRam Amrani 	switch (event) {
10162e0cbc4dSRam Amrani 	case QEDE_UP:
1017f449c7a2SRam Amrani 		qedr_open(dev);
10182e0cbc4dSRam Amrani 		break;
10192e0cbc4dSRam Amrani 	case QEDE_DOWN:
10202e0cbc4dSRam Amrani 		qedr_close(dev);
10212e0cbc4dSRam Amrani 		break;
10222e0cbc4dSRam Amrani 	case QEDE_CLOSE:
10232e0cbc4dSRam Amrani 		qedr_shutdown(dev);
10242e0cbc4dSRam Amrani 		break;
10252e0cbc4dSRam Amrani 	case QEDE_CHANGE_ADDR:
10261d1424c8SRam Amrani 		qedr_mac_address_change(dev);
10272e0cbc4dSRam Amrani 		break;
10282e0cbc4dSRam Amrani 	default:
10292e0cbc4dSRam Amrani 		pr_err("Event not supported\n");
10302e0cbc4dSRam Amrani 	}
10312e0cbc4dSRam Amrani }
10322e0cbc4dSRam Amrani 
10332e0cbc4dSRam Amrani static struct qedr_driver qedr_drv = {
10342e0cbc4dSRam Amrani 	.name = "qedr_driver",
10352e0cbc4dSRam Amrani 	.add = qedr_add,
10362e0cbc4dSRam Amrani 	.remove = qedr_remove,
10372e0cbc4dSRam Amrani 	.notify = qedr_notify,
10382e0cbc4dSRam Amrani };
10392e0cbc4dSRam Amrani 
10402e0cbc4dSRam Amrani static int __init qedr_init_module(void)
10412e0cbc4dSRam Amrani {
1042bbfcd1e8SMichal Kalderon 	return qede_rdma_register_driver(&qedr_drv);
10432e0cbc4dSRam Amrani }
10442e0cbc4dSRam Amrani 
10452e0cbc4dSRam Amrani static void __exit qedr_exit_module(void)
10462e0cbc4dSRam Amrani {
1047bbfcd1e8SMichal Kalderon 	qede_rdma_unregister_driver(&qedr_drv);
10482e0cbc4dSRam Amrani }
10492e0cbc4dSRam Amrani 
10502e0cbc4dSRam Amrani module_init(qedr_init_module);
10512e0cbc4dSRam Amrani module_exit(qedr_exit_module);
1052