1*1da177e4SLinus Torvalds /* 2*1da177e4SLinus Torvalds * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved. 3*1da177e4SLinus Torvalds * 4*1da177e4SLinus Torvalds * This software is available to you under a choice of one of two 5*1da177e4SLinus Torvalds * licenses. You may choose to be licensed under the terms of the GNU 6*1da177e4SLinus Torvalds * General Public License (GPL) Version 2, available from the file 7*1da177e4SLinus Torvalds * COPYING in the main directory of this source tree, or the 8*1da177e4SLinus Torvalds * OpenIB.org BSD license below: 9*1da177e4SLinus Torvalds * 10*1da177e4SLinus Torvalds * Redistribution and use in source and binary forms, with or 11*1da177e4SLinus Torvalds * without modification, are permitted provided that the following 12*1da177e4SLinus Torvalds * conditions are met: 13*1da177e4SLinus Torvalds * 14*1da177e4SLinus Torvalds * - Redistributions of source code must retain the above 15*1da177e4SLinus Torvalds * copyright notice, this list of conditions and the following 16*1da177e4SLinus Torvalds * disclaimer. 17*1da177e4SLinus Torvalds * 18*1da177e4SLinus Torvalds * - Redistributions in binary form must reproduce the above 19*1da177e4SLinus Torvalds * copyright notice, this list of conditions and the following 20*1da177e4SLinus Torvalds * disclaimer in the documentation and/or other materials 21*1da177e4SLinus Torvalds * provided with the distribution. 22*1da177e4SLinus Torvalds * 23*1da177e4SLinus Torvalds * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 24*1da177e4SLinus Torvalds * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 25*1da177e4SLinus Torvalds * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 26*1da177e4SLinus Torvalds * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 27*1da177e4SLinus Torvalds * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 28*1da177e4SLinus Torvalds * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 29*1da177e4SLinus Torvalds * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 30*1da177e4SLinus Torvalds * SOFTWARE. 31*1da177e4SLinus Torvalds * 32*1da177e4SLinus Torvalds * $Id: mthca_cmd.c 1349 2004-12-16 21:09:43Z roland $ 33*1da177e4SLinus Torvalds */ 34*1da177e4SLinus Torvalds 35*1da177e4SLinus Torvalds #include <linux/sched.h> 36*1da177e4SLinus Torvalds #include <linux/pci.h> 37*1da177e4SLinus Torvalds #include <linux/errno.h> 38*1da177e4SLinus Torvalds #include <asm/io.h> 39*1da177e4SLinus Torvalds #include <ib_mad.h> 40*1da177e4SLinus Torvalds 41*1da177e4SLinus Torvalds #include "mthca_dev.h" 42*1da177e4SLinus Torvalds #include "mthca_config_reg.h" 43*1da177e4SLinus Torvalds #include "mthca_cmd.h" 44*1da177e4SLinus Torvalds #include "mthca_memfree.h" 45*1da177e4SLinus Torvalds 46*1da177e4SLinus Torvalds #define CMD_POLL_TOKEN 0xffff 47*1da177e4SLinus Torvalds 48*1da177e4SLinus Torvalds enum { 49*1da177e4SLinus Torvalds HCR_IN_PARAM_OFFSET = 0x00, 50*1da177e4SLinus Torvalds HCR_IN_MODIFIER_OFFSET = 0x08, 51*1da177e4SLinus Torvalds HCR_OUT_PARAM_OFFSET = 0x0c, 52*1da177e4SLinus Torvalds HCR_TOKEN_OFFSET = 0x14, 53*1da177e4SLinus Torvalds HCR_STATUS_OFFSET = 0x18, 54*1da177e4SLinus Torvalds 55*1da177e4SLinus Torvalds HCR_OPMOD_SHIFT = 12, 56*1da177e4SLinus Torvalds HCA_E_BIT = 22, 57*1da177e4SLinus Torvalds HCR_GO_BIT = 23 58*1da177e4SLinus Torvalds }; 59*1da177e4SLinus Torvalds 60*1da177e4SLinus Torvalds enum { 61*1da177e4SLinus Torvalds /* initialization and general commands */ 62*1da177e4SLinus Torvalds CMD_SYS_EN = 0x1, 63*1da177e4SLinus Torvalds CMD_SYS_DIS = 0x2, 64*1da177e4SLinus Torvalds CMD_MAP_FA = 0xfff, 65*1da177e4SLinus Torvalds CMD_UNMAP_FA = 0xffe, 66*1da177e4SLinus Torvalds CMD_RUN_FW = 0xff6, 67*1da177e4SLinus Torvalds CMD_MOD_STAT_CFG = 0x34, 68*1da177e4SLinus Torvalds CMD_QUERY_DEV_LIM = 0x3, 69*1da177e4SLinus Torvalds CMD_QUERY_FW = 0x4, 70*1da177e4SLinus Torvalds CMD_ENABLE_LAM = 0xff8, 71*1da177e4SLinus Torvalds CMD_DISABLE_LAM = 0xff7, 72*1da177e4SLinus Torvalds CMD_QUERY_DDR = 0x5, 73*1da177e4SLinus Torvalds CMD_QUERY_ADAPTER = 0x6, 74*1da177e4SLinus Torvalds CMD_INIT_HCA = 0x7, 75*1da177e4SLinus Torvalds CMD_CLOSE_HCA = 0x8, 76*1da177e4SLinus Torvalds CMD_INIT_IB = 0x9, 77*1da177e4SLinus Torvalds CMD_CLOSE_IB = 0xa, 78*1da177e4SLinus Torvalds CMD_QUERY_HCA = 0xb, 79*1da177e4SLinus Torvalds CMD_SET_IB = 0xc, 80*1da177e4SLinus Torvalds CMD_ACCESS_DDR = 0x2e, 81*1da177e4SLinus Torvalds CMD_MAP_ICM = 0xffa, 82*1da177e4SLinus Torvalds CMD_UNMAP_ICM = 0xff9, 83*1da177e4SLinus Torvalds CMD_MAP_ICM_AUX = 0xffc, 84*1da177e4SLinus Torvalds CMD_UNMAP_ICM_AUX = 0xffb, 85*1da177e4SLinus Torvalds CMD_SET_ICM_SIZE = 0xffd, 86*1da177e4SLinus Torvalds 87*1da177e4SLinus Torvalds /* TPT commands */ 88*1da177e4SLinus Torvalds CMD_SW2HW_MPT = 0xd, 89*1da177e4SLinus Torvalds CMD_QUERY_MPT = 0xe, 90*1da177e4SLinus Torvalds CMD_HW2SW_MPT = 0xf, 91*1da177e4SLinus Torvalds CMD_READ_MTT = 0x10, 92*1da177e4SLinus Torvalds CMD_WRITE_MTT = 0x11, 93*1da177e4SLinus Torvalds CMD_SYNC_TPT = 0x2f, 94*1da177e4SLinus Torvalds 95*1da177e4SLinus Torvalds /* EQ commands */ 96*1da177e4SLinus Torvalds CMD_MAP_EQ = 0x12, 97*1da177e4SLinus Torvalds CMD_SW2HW_EQ = 0x13, 98*1da177e4SLinus Torvalds CMD_HW2SW_EQ = 0x14, 99*1da177e4SLinus Torvalds CMD_QUERY_EQ = 0x15, 100*1da177e4SLinus Torvalds 101*1da177e4SLinus Torvalds /* CQ commands */ 102*1da177e4SLinus Torvalds CMD_SW2HW_CQ = 0x16, 103*1da177e4SLinus Torvalds CMD_HW2SW_CQ = 0x17, 104*1da177e4SLinus Torvalds CMD_QUERY_CQ = 0x18, 105*1da177e4SLinus Torvalds CMD_RESIZE_CQ = 0x2c, 106*1da177e4SLinus Torvalds 107*1da177e4SLinus Torvalds /* SRQ commands */ 108*1da177e4SLinus Torvalds CMD_SW2HW_SRQ = 0x35, 109*1da177e4SLinus Torvalds CMD_HW2SW_SRQ = 0x36, 110*1da177e4SLinus Torvalds CMD_QUERY_SRQ = 0x37, 111*1da177e4SLinus Torvalds 112*1da177e4SLinus Torvalds /* QP/EE commands */ 113*1da177e4SLinus Torvalds CMD_RST2INIT_QPEE = 0x19, 114*1da177e4SLinus Torvalds CMD_INIT2RTR_QPEE = 0x1a, 115*1da177e4SLinus Torvalds CMD_RTR2RTS_QPEE = 0x1b, 116*1da177e4SLinus Torvalds CMD_RTS2RTS_QPEE = 0x1c, 117*1da177e4SLinus Torvalds CMD_SQERR2RTS_QPEE = 0x1d, 118*1da177e4SLinus Torvalds CMD_2ERR_QPEE = 0x1e, 119*1da177e4SLinus Torvalds CMD_RTS2SQD_QPEE = 0x1f, 120*1da177e4SLinus Torvalds CMD_SQD2SQD_QPEE = 0x38, 121*1da177e4SLinus Torvalds CMD_SQD2RTS_QPEE = 0x20, 122*1da177e4SLinus Torvalds CMD_ERR2RST_QPEE = 0x21, 123*1da177e4SLinus Torvalds CMD_QUERY_QPEE = 0x22, 124*1da177e4SLinus Torvalds CMD_INIT2INIT_QPEE = 0x2d, 125*1da177e4SLinus Torvalds CMD_SUSPEND_QPEE = 0x32, 126*1da177e4SLinus Torvalds CMD_UNSUSPEND_QPEE = 0x33, 127*1da177e4SLinus Torvalds /* special QPs and management commands */ 128*1da177e4SLinus Torvalds CMD_CONF_SPECIAL_QP = 0x23, 129*1da177e4SLinus Torvalds CMD_MAD_IFC = 0x24, 130*1da177e4SLinus Torvalds 131*1da177e4SLinus Torvalds /* multicast commands */ 132*1da177e4SLinus Torvalds CMD_READ_MGM = 0x25, 133*1da177e4SLinus Torvalds CMD_WRITE_MGM = 0x26, 134*1da177e4SLinus Torvalds CMD_MGID_HASH = 0x27, 135*1da177e4SLinus Torvalds 136*1da177e4SLinus Torvalds /* miscellaneous commands */ 137*1da177e4SLinus Torvalds CMD_DIAG_RPRT = 0x30, 138*1da177e4SLinus Torvalds CMD_NOP = 0x31, 139*1da177e4SLinus Torvalds 140*1da177e4SLinus Torvalds /* debug commands */ 141*1da177e4SLinus Torvalds CMD_QUERY_DEBUG_MSG = 0x2a, 142*1da177e4SLinus Torvalds CMD_SET_DEBUG_MSG = 0x2b, 143*1da177e4SLinus Torvalds }; 144*1da177e4SLinus Torvalds 145*1da177e4SLinus Torvalds /* 146*1da177e4SLinus Torvalds * According to Mellanox code, FW may be starved and never complete 147*1da177e4SLinus Torvalds * commands. So we can't use strict timeouts described in PRM -- we 148*1da177e4SLinus Torvalds * just arbitrarily select 60 seconds for now. 149*1da177e4SLinus Torvalds */ 150*1da177e4SLinus Torvalds #if 0 151*1da177e4SLinus Torvalds /* 152*1da177e4SLinus Torvalds * Round up and add 1 to make sure we get the full wait time (since we 153*1da177e4SLinus Torvalds * will be starting in the middle of a jiffy) 154*1da177e4SLinus Torvalds */ 155*1da177e4SLinus Torvalds enum { 156*1da177e4SLinus Torvalds CMD_TIME_CLASS_A = (HZ + 999) / 1000 + 1, 157*1da177e4SLinus Torvalds CMD_TIME_CLASS_B = (HZ + 99) / 100 + 1, 158*1da177e4SLinus Torvalds CMD_TIME_CLASS_C = (HZ + 9) / 10 + 1 159*1da177e4SLinus Torvalds }; 160*1da177e4SLinus Torvalds #else 161*1da177e4SLinus Torvalds enum { 162*1da177e4SLinus Torvalds CMD_TIME_CLASS_A = 60 * HZ, 163*1da177e4SLinus Torvalds CMD_TIME_CLASS_B = 60 * HZ, 164*1da177e4SLinus Torvalds CMD_TIME_CLASS_C = 60 * HZ 165*1da177e4SLinus Torvalds }; 166*1da177e4SLinus Torvalds #endif 167*1da177e4SLinus Torvalds 168*1da177e4SLinus Torvalds enum { 169*1da177e4SLinus Torvalds GO_BIT_TIMEOUT = HZ * 10 170*1da177e4SLinus Torvalds }; 171*1da177e4SLinus Torvalds 172*1da177e4SLinus Torvalds struct mthca_cmd_context { 173*1da177e4SLinus Torvalds struct completion done; 174*1da177e4SLinus Torvalds struct timer_list timer; 175*1da177e4SLinus Torvalds int result; 176*1da177e4SLinus Torvalds int next; 177*1da177e4SLinus Torvalds u64 out_param; 178*1da177e4SLinus Torvalds u16 token; 179*1da177e4SLinus Torvalds u8 status; 180*1da177e4SLinus Torvalds }; 181*1da177e4SLinus Torvalds 182*1da177e4SLinus Torvalds static inline int go_bit(struct mthca_dev *dev) 183*1da177e4SLinus Torvalds { 184*1da177e4SLinus Torvalds return readl(dev->hcr + HCR_STATUS_OFFSET) & 185*1da177e4SLinus Torvalds swab32(1 << HCR_GO_BIT); 186*1da177e4SLinus Torvalds } 187*1da177e4SLinus Torvalds 188*1da177e4SLinus Torvalds static int mthca_cmd_post(struct mthca_dev *dev, 189*1da177e4SLinus Torvalds u64 in_param, 190*1da177e4SLinus Torvalds u64 out_param, 191*1da177e4SLinus Torvalds u32 in_modifier, 192*1da177e4SLinus Torvalds u8 op_modifier, 193*1da177e4SLinus Torvalds u16 op, 194*1da177e4SLinus Torvalds u16 token, 195*1da177e4SLinus Torvalds int event) 196*1da177e4SLinus Torvalds { 197*1da177e4SLinus Torvalds int err = 0; 198*1da177e4SLinus Torvalds 199*1da177e4SLinus Torvalds if (down_interruptible(&dev->cmd.hcr_sem)) 200*1da177e4SLinus Torvalds return -EINTR; 201*1da177e4SLinus Torvalds 202*1da177e4SLinus Torvalds if (event) { 203*1da177e4SLinus Torvalds unsigned long end = jiffies + GO_BIT_TIMEOUT; 204*1da177e4SLinus Torvalds 205*1da177e4SLinus Torvalds while (go_bit(dev) && time_before(jiffies, end)) { 206*1da177e4SLinus Torvalds set_current_state(TASK_RUNNING); 207*1da177e4SLinus Torvalds schedule(); 208*1da177e4SLinus Torvalds } 209*1da177e4SLinus Torvalds } 210*1da177e4SLinus Torvalds 211*1da177e4SLinus Torvalds if (go_bit(dev)) { 212*1da177e4SLinus Torvalds err = -EAGAIN; 213*1da177e4SLinus Torvalds goto out; 214*1da177e4SLinus Torvalds } 215*1da177e4SLinus Torvalds 216*1da177e4SLinus Torvalds /* 217*1da177e4SLinus Torvalds * We use writel (instead of something like memcpy_toio) 218*1da177e4SLinus Torvalds * because writes of less than 32 bits to the HCR don't work 219*1da177e4SLinus Torvalds * (and some architectures such as ia64 implement memcpy_toio 220*1da177e4SLinus Torvalds * in terms of writeb). 221*1da177e4SLinus Torvalds */ 222*1da177e4SLinus Torvalds __raw_writel(cpu_to_be32(in_param >> 32), dev->hcr + 0 * 4); 223*1da177e4SLinus Torvalds __raw_writel(cpu_to_be32(in_param & 0xfffffffful), dev->hcr + 1 * 4); 224*1da177e4SLinus Torvalds __raw_writel(cpu_to_be32(in_modifier), dev->hcr + 2 * 4); 225*1da177e4SLinus Torvalds __raw_writel(cpu_to_be32(out_param >> 32), dev->hcr + 3 * 4); 226*1da177e4SLinus Torvalds __raw_writel(cpu_to_be32(out_param & 0xfffffffful), dev->hcr + 4 * 4); 227*1da177e4SLinus Torvalds __raw_writel(cpu_to_be32(token << 16), dev->hcr + 5 * 4); 228*1da177e4SLinus Torvalds 229*1da177e4SLinus Torvalds /* __raw_writel may not order writes. */ 230*1da177e4SLinus Torvalds wmb(); 231*1da177e4SLinus Torvalds 232*1da177e4SLinus Torvalds __raw_writel(cpu_to_be32((1 << HCR_GO_BIT) | 233*1da177e4SLinus Torvalds (event ? (1 << HCA_E_BIT) : 0) | 234*1da177e4SLinus Torvalds (op_modifier << HCR_OPMOD_SHIFT) | 235*1da177e4SLinus Torvalds op), dev->hcr + 6 * 4); 236*1da177e4SLinus Torvalds 237*1da177e4SLinus Torvalds out: 238*1da177e4SLinus Torvalds up(&dev->cmd.hcr_sem); 239*1da177e4SLinus Torvalds return err; 240*1da177e4SLinus Torvalds } 241*1da177e4SLinus Torvalds 242*1da177e4SLinus Torvalds static int mthca_cmd_poll(struct mthca_dev *dev, 243*1da177e4SLinus Torvalds u64 in_param, 244*1da177e4SLinus Torvalds u64 *out_param, 245*1da177e4SLinus Torvalds int out_is_imm, 246*1da177e4SLinus Torvalds u32 in_modifier, 247*1da177e4SLinus Torvalds u8 op_modifier, 248*1da177e4SLinus Torvalds u16 op, 249*1da177e4SLinus Torvalds unsigned long timeout, 250*1da177e4SLinus Torvalds u8 *status) 251*1da177e4SLinus Torvalds { 252*1da177e4SLinus Torvalds int err = 0; 253*1da177e4SLinus Torvalds unsigned long end; 254*1da177e4SLinus Torvalds 255*1da177e4SLinus Torvalds if (down_interruptible(&dev->cmd.poll_sem)) 256*1da177e4SLinus Torvalds return -EINTR; 257*1da177e4SLinus Torvalds 258*1da177e4SLinus Torvalds err = mthca_cmd_post(dev, in_param, 259*1da177e4SLinus Torvalds out_param ? *out_param : 0, 260*1da177e4SLinus Torvalds in_modifier, op_modifier, 261*1da177e4SLinus Torvalds op, CMD_POLL_TOKEN, 0); 262*1da177e4SLinus Torvalds if (err) 263*1da177e4SLinus Torvalds goto out; 264*1da177e4SLinus Torvalds 265*1da177e4SLinus Torvalds end = timeout + jiffies; 266*1da177e4SLinus Torvalds while (go_bit(dev) && time_before(jiffies, end)) { 267*1da177e4SLinus Torvalds set_current_state(TASK_RUNNING); 268*1da177e4SLinus Torvalds schedule(); 269*1da177e4SLinus Torvalds } 270*1da177e4SLinus Torvalds 271*1da177e4SLinus Torvalds if (go_bit(dev)) { 272*1da177e4SLinus Torvalds err = -EBUSY; 273*1da177e4SLinus Torvalds goto out; 274*1da177e4SLinus Torvalds } 275*1da177e4SLinus Torvalds 276*1da177e4SLinus Torvalds if (out_is_imm) { 277*1da177e4SLinus Torvalds memcpy_fromio(out_param, dev->hcr + HCR_OUT_PARAM_OFFSET, sizeof (u64)); 278*1da177e4SLinus Torvalds be64_to_cpus(out_param); 279*1da177e4SLinus Torvalds } 280*1da177e4SLinus Torvalds 281*1da177e4SLinus Torvalds *status = be32_to_cpu(__raw_readl(dev->hcr + HCR_STATUS_OFFSET)) >> 24; 282*1da177e4SLinus Torvalds 283*1da177e4SLinus Torvalds out: 284*1da177e4SLinus Torvalds up(&dev->cmd.poll_sem); 285*1da177e4SLinus Torvalds return err; 286*1da177e4SLinus Torvalds } 287*1da177e4SLinus Torvalds 288*1da177e4SLinus Torvalds void mthca_cmd_event(struct mthca_dev *dev, 289*1da177e4SLinus Torvalds u16 token, 290*1da177e4SLinus Torvalds u8 status, 291*1da177e4SLinus Torvalds u64 out_param) 292*1da177e4SLinus Torvalds { 293*1da177e4SLinus Torvalds struct mthca_cmd_context *context = 294*1da177e4SLinus Torvalds &dev->cmd.context[token & dev->cmd.token_mask]; 295*1da177e4SLinus Torvalds 296*1da177e4SLinus Torvalds /* previously timed out command completing at long last */ 297*1da177e4SLinus Torvalds if (token != context->token) 298*1da177e4SLinus Torvalds return; 299*1da177e4SLinus Torvalds 300*1da177e4SLinus Torvalds context->result = 0; 301*1da177e4SLinus Torvalds context->status = status; 302*1da177e4SLinus Torvalds context->out_param = out_param; 303*1da177e4SLinus Torvalds 304*1da177e4SLinus Torvalds context->token += dev->cmd.token_mask + 1; 305*1da177e4SLinus Torvalds 306*1da177e4SLinus Torvalds complete(&context->done); 307*1da177e4SLinus Torvalds } 308*1da177e4SLinus Torvalds 309*1da177e4SLinus Torvalds static void event_timeout(unsigned long context_ptr) 310*1da177e4SLinus Torvalds { 311*1da177e4SLinus Torvalds struct mthca_cmd_context *context = 312*1da177e4SLinus Torvalds (struct mthca_cmd_context *) context_ptr; 313*1da177e4SLinus Torvalds 314*1da177e4SLinus Torvalds context->result = -EBUSY; 315*1da177e4SLinus Torvalds complete(&context->done); 316*1da177e4SLinus Torvalds } 317*1da177e4SLinus Torvalds 318*1da177e4SLinus Torvalds static int mthca_cmd_wait(struct mthca_dev *dev, 319*1da177e4SLinus Torvalds u64 in_param, 320*1da177e4SLinus Torvalds u64 *out_param, 321*1da177e4SLinus Torvalds int out_is_imm, 322*1da177e4SLinus Torvalds u32 in_modifier, 323*1da177e4SLinus Torvalds u8 op_modifier, 324*1da177e4SLinus Torvalds u16 op, 325*1da177e4SLinus Torvalds unsigned long timeout, 326*1da177e4SLinus Torvalds u8 *status) 327*1da177e4SLinus Torvalds { 328*1da177e4SLinus Torvalds int err = 0; 329*1da177e4SLinus Torvalds struct mthca_cmd_context *context; 330*1da177e4SLinus Torvalds 331*1da177e4SLinus Torvalds if (down_interruptible(&dev->cmd.event_sem)) 332*1da177e4SLinus Torvalds return -EINTR; 333*1da177e4SLinus Torvalds 334*1da177e4SLinus Torvalds spin_lock(&dev->cmd.context_lock); 335*1da177e4SLinus Torvalds BUG_ON(dev->cmd.free_head < 0); 336*1da177e4SLinus Torvalds context = &dev->cmd.context[dev->cmd.free_head]; 337*1da177e4SLinus Torvalds dev->cmd.free_head = context->next; 338*1da177e4SLinus Torvalds spin_unlock(&dev->cmd.context_lock); 339*1da177e4SLinus Torvalds 340*1da177e4SLinus Torvalds init_completion(&context->done); 341*1da177e4SLinus Torvalds 342*1da177e4SLinus Torvalds err = mthca_cmd_post(dev, in_param, 343*1da177e4SLinus Torvalds out_param ? *out_param : 0, 344*1da177e4SLinus Torvalds in_modifier, op_modifier, 345*1da177e4SLinus Torvalds op, context->token, 1); 346*1da177e4SLinus Torvalds if (err) 347*1da177e4SLinus Torvalds goto out; 348*1da177e4SLinus Torvalds 349*1da177e4SLinus Torvalds context->timer.expires = jiffies + timeout; 350*1da177e4SLinus Torvalds add_timer(&context->timer); 351*1da177e4SLinus Torvalds 352*1da177e4SLinus Torvalds wait_for_completion(&context->done); 353*1da177e4SLinus Torvalds del_timer_sync(&context->timer); 354*1da177e4SLinus Torvalds 355*1da177e4SLinus Torvalds err = context->result; 356*1da177e4SLinus Torvalds if (err) 357*1da177e4SLinus Torvalds goto out; 358*1da177e4SLinus Torvalds 359*1da177e4SLinus Torvalds *status = context->status; 360*1da177e4SLinus Torvalds if (*status) 361*1da177e4SLinus Torvalds mthca_dbg(dev, "Command %02x completed with status %02x\n", 362*1da177e4SLinus Torvalds op, *status); 363*1da177e4SLinus Torvalds 364*1da177e4SLinus Torvalds if (out_is_imm) 365*1da177e4SLinus Torvalds *out_param = context->out_param; 366*1da177e4SLinus Torvalds 367*1da177e4SLinus Torvalds out: 368*1da177e4SLinus Torvalds spin_lock(&dev->cmd.context_lock); 369*1da177e4SLinus Torvalds context->next = dev->cmd.free_head; 370*1da177e4SLinus Torvalds dev->cmd.free_head = context - dev->cmd.context; 371*1da177e4SLinus Torvalds spin_unlock(&dev->cmd.context_lock); 372*1da177e4SLinus Torvalds 373*1da177e4SLinus Torvalds up(&dev->cmd.event_sem); 374*1da177e4SLinus Torvalds return err; 375*1da177e4SLinus Torvalds } 376*1da177e4SLinus Torvalds 377*1da177e4SLinus Torvalds /* Invoke a command with an output mailbox */ 378*1da177e4SLinus Torvalds static int mthca_cmd_box(struct mthca_dev *dev, 379*1da177e4SLinus Torvalds u64 in_param, 380*1da177e4SLinus Torvalds u64 out_param, 381*1da177e4SLinus Torvalds u32 in_modifier, 382*1da177e4SLinus Torvalds u8 op_modifier, 383*1da177e4SLinus Torvalds u16 op, 384*1da177e4SLinus Torvalds unsigned long timeout, 385*1da177e4SLinus Torvalds u8 *status) 386*1da177e4SLinus Torvalds { 387*1da177e4SLinus Torvalds if (dev->cmd.use_events) 388*1da177e4SLinus Torvalds return mthca_cmd_wait(dev, in_param, &out_param, 0, 389*1da177e4SLinus Torvalds in_modifier, op_modifier, op, 390*1da177e4SLinus Torvalds timeout, status); 391*1da177e4SLinus Torvalds else 392*1da177e4SLinus Torvalds return mthca_cmd_poll(dev, in_param, &out_param, 0, 393*1da177e4SLinus Torvalds in_modifier, op_modifier, op, 394*1da177e4SLinus Torvalds timeout, status); 395*1da177e4SLinus Torvalds } 396*1da177e4SLinus Torvalds 397*1da177e4SLinus Torvalds /* Invoke a command with no output parameter */ 398*1da177e4SLinus Torvalds static int mthca_cmd(struct mthca_dev *dev, 399*1da177e4SLinus Torvalds u64 in_param, 400*1da177e4SLinus Torvalds u32 in_modifier, 401*1da177e4SLinus Torvalds u8 op_modifier, 402*1da177e4SLinus Torvalds u16 op, 403*1da177e4SLinus Torvalds unsigned long timeout, 404*1da177e4SLinus Torvalds u8 *status) 405*1da177e4SLinus Torvalds { 406*1da177e4SLinus Torvalds return mthca_cmd_box(dev, in_param, 0, in_modifier, 407*1da177e4SLinus Torvalds op_modifier, op, timeout, status); 408*1da177e4SLinus Torvalds } 409*1da177e4SLinus Torvalds 410*1da177e4SLinus Torvalds /* 411*1da177e4SLinus Torvalds * Invoke a command with an immediate output parameter (and copy the 412*1da177e4SLinus Torvalds * output into the caller's out_param pointer after the command 413*1da177e4SLinus Torvalds * executes). 414*1da177e4SLinus Torvalds */ 415*1da177e4SLinus Torvalds static int mthca_cmd_imm(struct mthca_dev *dev, 416*1da177e4SLinus Torvalds u64 in_param, 417*1da177e4SLinus Torvalds u64 *out_param, 418*1da177e4SLinus Torvalds u32 in_modifier, 419*1da177e4SLinus Torvalds u8 op_modifier, 420*1da177e4SLinus Torvalds u16 op, 421*1da177e4SLinus Torvalds unsigned long timeout, 422*1da177e4SLinus Torvalds u8 *status) 423*1da177e4SLinus Torvalds { 424*1da177e4SLinus Torvalds if (dev->cmd.use_events) 425*1da177e4SLinus Torvalds return mthca_cmd_wait(dev, in_param, out_param, 1, 426*1da177e4SLinus Torvalds in_modifier, op_modifier, op, 427*1da177e4SLinus Torvalds timeout, status); 428*1da177e4SLinus Torvalds else 429*1da177e4SLinus Torvalds return mthca_cmd_poll(dev, in_param, out_param, 1, 430*1da177e4SLinus Torvalds in_modifier, op_modifier, op, 431*1da177e4SLinus Torvalds timeout, status); 432*1da177e4SLinus Torvalds } 433*1da177e4SLinus Torvalds 434*1da177e4SLinus Torvalds /* 435*1da177e4SLinus Torvalds * Switch to using events to issue FW commands (should be called after 436*1da177e4SLinus Torvalds * event queue to command events has been initialized). 437*1da177e4SLinus Torvalds */ 438*1da177e4SLinus Torvalds int mthca_cmd_use_events(struct mthca_dev *dev) 439*1da177e4SLinus Torvalds { 440*1da177e4SLinus Torvalds int i; 441*1da177e4SLinus Torvalds 442*1da177e4SLinus Torvalds dev->cmd.context = kmalloc(dev->cmd.max_cmds * 443*1da177e4SLinus Torvalds sizeof (struct mthca_cmd_context), 444*1da177e4SLinus Torvalds GFP_KERNEL); 445*1da177e4SLinus Torvalds if (!dev->cmd.context) 446*1da177e4SLinus Torvalds return -ENOMEM; 447*1da177e4SLinus Torvalds 448*1da177e4SLinus Torvalds for (i = 0; i < dev->cmd.max_cmds; ++i) { 449*1da177e4SLinus Torvalds dev->cmd.context[i].token = i; 450*1da177e4SLinus Torvalds dev->cmd.context[i].next = i + 1; 451*1da177e4SLinus Torvalds init_timer(&dev->cmd.context[i].timer); 452*1da177e4SLinus Torvalds dev->cmd.context[i].timer.data = 453*1da177e4SLinus Torvalds (unsigned long) &dev->cmd.context[i]; 454*1da177e4SLinus Torvalds dev->cmd.context[i].timer.function = event_timeout; 455*1da177e4SLinus Torvalds } 456*1da177e4SLinus Torvalds 457*1da177e4SLinus Torvalds dev->cmd.context[dev->cmd.max_cmds - 1].next = -1; 458*1da177e4SLinus Torvalds dev->cmd.free_head = 0; 459*1da177e4SLinus Torvalds 460*1da177e4SLinus Torvalds sema_init(&dev->cmd.event_sem, dev->cmd.max_cmds); 461*1da177e4SLinus Torvalds spin_lock_init(&dev->cmd.context_lock); 462*1da177e4SLinus Torvalds 463*1da177e4SLinus Torvalds for (dev->cmd.token_mask = 1; 464*1da177e4SLinus Torvalds dev->cmd.token_mask < dev->cmd.max_cmds; 465*1da177e4SLinus Torvalds dev->cmd.token_mask <<= 1) 466*1da177e4SLinus Torvalds ; /* nothing */ 467*1da177e4SLinus Torvalds --dev->cmd.token_mask; 468*1da177e4SLinus Torvalds 469*1da177e4SLinus Torvalds dev->cmd.use_events = 1; 470*1da177e4SLinus Torvalds down(&dev->cmd.poll_sem); 471*1da177e4SLinus Torvalds 472*1da177e4SLinus Torvalds return 0; 473*1da177e4SLinus Torvalds } 474*1da177e4SLinus Torvalds 475*1da177e4SLinus Torvalds /* 476*1da177e4SLinus Torvalds * Switch back to polling (used when shutting down the device) 477*1da177e4SLinus Torvalds */ 478*1da177e4SLinus Torvalds void mthca_cmd_use_polling(struct mthca_dev *dev) 479*1da177e4SLinus Torvalds { 480*1da177e4SLinus Torvalds int i; 481*1da177e4SLinus Torvalds 482*1da177e4SLinus Torvalds dev->cmd.use_events = 0; 483*1da177e4SLinus Torvalds 484*1da177e4SLinus Torvalds for (i = 0; i < dev->cmd.max_cmds; ++i) 485*1da177e4SLinus Torvalds down(&dev->cmd.event_sem); 486*1da177e4SLinus Torvalds 487*1da177e4SLinus Torvalds kfree(dev->cmd.context); 488*1da177e4SLinus Torvalds 489*1da177e4SLinus Torvalds up(&dev->cmd.poll_sem); 490*1da177e4SLinus Torvalds } 491*1da177e4SLinus Torvalds 492*1da177e4SLinus Torvalds int mthca_SYS_EN(struct mthca_dev *dev, u8 *status) 493*1da177e4SLinus Torvalds { 494*1da177e4SLinus Torvalds u64 out; 495*1da177e4SLinus Torvalds int ret; 496*1da177e4SLinus Torvalds 497*1da177e4SLinus Torvalds ret = mthca_cmd_imm(dev, 0, &out, 0, 0, CMD_SYS_EN, HZ, status); 498*1da177e4SLinus Torvalds 499*1da177e4SLinus Torvalds if (*status == MTHCA_CMD_STAT_DDR_MEM_ERR) 500*1da177e4SLinus Torvalds mthca_warn(dev, "SYS_EN DDR error: syn=%x, sock=%d, " 501*1da177e4SLinus Torvalds "sladdr=%d, SPD source=%s\n", 502*1da177e4SLinus Torvalds (int) (out >> 6) & 0xf, (int) (out >> 4) & 3, 503*1da177e4SLinus Torvalds (int) (out >> 1) & 7, (int) out & 1 ? "NVMEM" : "DIMM"); 504*1da177e4SLinus Torvalds 505*1da177e4SLinus Torvalds return ret; 506*1da177e4SLinus Torvalds } 507*1da177e4SLinus Torvalds 508*1da177e4SLinus Torvalds int mthca_SYS_DIS(struct mthca_dev *dev, u8 *status) 509*1da177e4SLinus Torvalds { 510*1da177e4SLinus Torvalds return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, HZ, status); 511*1da177e4SLinus Torvalds } 512*1da177e4SLinus Torvalds 513*1da177e4SLinus Torvalds static int mthca_map_cmd(struct mthca_dev *dev, u16 op, struct mthca_icm *icm, 514*1da177e4SLinus Torvalds u64 virt, u8 *status) 515*1da177e4SLinus Torvalds { 516*1da177e4SLinus Torvalds u32 *inbox; 517*1da177e4SLinus Torvalds dma_addr_t indma; 518*1da177e4SLinus Torvalds struct mthca_icm_iter iter; 519*1da177e4SLinus Torvalds int lg; 520*1da177e4SLinus Torvalds int nent = 0; 521*1da177e4SLinus Torvalds int i; 522*1da177e4SLinus Torvalds int err = 0; 523*1da177e4SLinus Torvalds int ts = 0, tc = 0; 524*1da177e4SLinus Torvalds 525*1da177e4SLinus Torvalds inbox = pci_alloc_consistent(dev->pdev, PAGE_SIZE, &indma); 526*1da177e4SLinus Torvalds if (!inbox) 527*1da177e4SLinus Torvalds return -ENOMEM; 528*1da177e4SLinus Torvalds 529*1da177e4SLinus Torvalds memset(inbox, 0, PAGE_SIZE); 530*1da177e4SLinus Torvalds 531*1da177e4SLinus Torvalds for (mthca_icm_first(icm, &iter); 532*1da177e4SLinus Torvalds !mthca_icm_last(&iter); 533*1da177e4SLinus Torvalds mthca_icm_next(&iter)) { 534*1da177e4SLinus Torvalds /* 535*1da177e4SLinus Torvalds * We have to pass pages that are aligned to their 536*1da177e4SLinus Torvalds * size, so find the least significant 1 in the 537*1da177e4SLinus Torvalds * address or size and use that as our log2 size. 538*1da177e4SLinus Torvalds */ 539*1da177e4SLinus Torvalds lg = ffs(mthca_icm_addr(&iter) | mthca_icm_size(&iter)) - 1; 540*1da177e4SLinus Torvalds if (lg < 12) { 541*1da177e4SLinus Torvalds mthca_warn(dev, "Got FW area not aligned to 4K (%llx/%lx).\n", 542*1da177e4SLinus Torvalds (unsigned long long) mthca_icm_addr(&iter), 543*1da177e4SLinus Torvalds mthca_icm_size(&iter)); 544*1da177e4SLinus Torvalds err = -EINVAL; 545*1da177e4SLinus Torvalds goto out; 546*1da177e4SLinus Torvalds } 547*1da177e4SLinus Torvalds for (i = 0; i < mthca_icm_size(&iter) / (1 << lg); ++i, ++nent) { 548*1da177e4SLinus Torvalds if (virt != -1) { 549*1da177e4SLinus Torvalds *((__be64 *) (inbox + nent * 4)) = 550*1da177e4SLinus Torvalds cpu_to_be64(virt); 551*1da177e4SLinus Torvalds virt += 1 << lg; 552*1da177e4SLinus Torvalds } 553*1da177e4SLinus Torvalds 554*1da177e4SLinus Torvalds *((__be64 *) (inbox + nent * 4 + 2)) = 555*1da177e4SLinus Torvalds cpu_to_be64((mthca_icm_addr(&iter) + 556*1da177e4SLinus Torvalds (i << lg)) | (lg - 12)); 557*1da177e4SLinus Torvalds ts += 1 << (lg - 10); 558*1da177e4SLinus Torvalds ++tc; 559*1da177e4SLinus Torvalds 560*1da177e4SLinus Torvalds if (nent == PAGE_SIZE / 16) { 561*1da177e4SLinus Torvalds err = mthca_cmd(dev, indma, nent, 0, op, 562*1da177e4SLinus Torvalds CMD_TIME_CLASS_B, status); 563*1da177e4SLinus Torvalds if (err || *status) 564*1da177e4SLinus Torvalds goto out; 565*1da177e4SLinus Torvalds nent = 0; 566*1da177e4SLinus Torvalds } 567*1da177e4SLinus Torvalds } 568*1da177e4SLinus Torvalds } 569*1da177e4SLinus Torvalds 570*1da177e4SLinus Torvalds if (nent) 571*1da177e4SLinus Torvalds err = mthca_cmd(dev, indma, nent, 0, op, 572*1da177e4SLinus Torvalds CMD_TIME_CLASS_B, status); 573*1da177e4SLinus Torvalds 574*1da177e4SLinus Torvalds switch (op) { 575*1da177e4SLinus Torvalds case CMD_MAP_FA: 576*1da177e4SLinus Torvalds mthca_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts); 577*1da177e4SLinus Torvalds break; 578*1da177e4SLinus Torvalds case CMD_MAP_ICM_AUX: 579*1da177e4SLinus Torvalds mthca_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts); 580*1da177e4SLinus Torvalds break; 581*1da177e4SLinus Torvalds case CMD_MAP_ICM: 582*1da177e4SLinus Torvalds mthca_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n", 583*1da177e4SLinus Torvalds tc, ts, (unsigned long long) virt - (ts << 10)); 584*1da177e4SLinus Torvalds break; 585*1da177e4SLinus Torvalds } 586*1da177e4SLinus Torvalds 587*1da177e4SLinus Torvalds out: 588*1da177e4SLinus Torvalds pci_free_consistent(dev->pdev, PAGE_SIZE, inbox, indma); 589*1da177e4SLinus Torvalds return err; 590*1da177e4SLinus Torvalds } 591*1da177e4SLinus Torvalds 592*1da177e4SLinus Torvalds int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status) 593*1da177e4SLinus Torvalds { 594*1da177e4SLinus Torvalds return mthca_map_cmd(dev, CMD_MAP_FA, icm, -1, status); 595*1da177e4SLinus Torvalds } 596*1da177e4SLinus Torvalds 597*1da177e4SLinus Torvalds int mthca_UNMAP_FA(struct mthca_dev *dev, u8 *status) 598*1da177e4SLinus Torvalds { 599*1da177e4SLinus Torvalds return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_FA, CMD_TIME_CLASS_B, status); 600*1da177e4SLinus Torvalds } 601*1da177e4SLinus Torvalds 602*1da177e4SLinus Torvalds int mthca_RUN_FW(struct mthca_dev *dev, u8 *status) 603*1da177e4SLinus Torvalds { 604*1da177e4SLinus Torvalds return mthca_cmd(dev, 0, 0, 0, CMD_RUN_FW, CMD_TIME_CLASS_A, status); 605*1da177e4SLinus Torvalds } 606*1da177e4SLinus Torvalds 607*1da177e4SLinus Torvalds int mthca_QUERY_FW(struct mthca_dev *dev, u8 *status) 608*1da177e4SLinus Torvalds { 609*1da177e4SLinus Torvalds u32 *outbox; 610*1da177e4SLinus Torvalds dma_addr_t outdma; 611*1da177e4SLinus Torvalds int err = 0; 612*1da177e4SLinus Torvalds u8 lg; 613*1da177e4SLinus Torvalds 614*1da177e4SLinus Torvalds #define QUERY_FW_OUT_SIZE 0x100 615*1da177e4SLinus Torvalds #define QUERY_FW_VER_OFFSET 0x00 616*1da177e4SLinus Torvalds #define QUERY_FW_MAX_CMD_OFFSET 0x0f 617*1da177e4SLinus Torvalds #define QUERY_FW_ERR_START_OFFSET 0x30 618*1da177e4SLinus Torvalds #define QUERY_FW_ERR_SIZE_OFFSET 0x38 619*1da177e4SLinus Torvalds 620*1da177e4SLinus Torvalds #define QUERY_FW_START_OFFSET 0x20 621*1da177e4SLinus Torvalds #define QUERY_FW_END_OFFSET 0x28 622*1da177e4SLinus Torvalds 623*1da177e4SLinus Torvalds #define QUERY_FW_SIZE_OFFSET 0x00 624*1da177e4SLinus Torvalds #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20 625*1da177e4SLinus Torvalds #define QUERY_FW_EQ_ARM_BASE_OFFSET 0x40 626*1da177e4SLinus Torvalds #define QUERY_FW_EQ_SET_CI_BASE_OFFSET 0x48 627*1da177e4SLinus Torvalds 628*1da177e4SLinus Torvalds outbox = pci_alloc_consistent(dev->pdev, QUERY_FW_OUT_SIZE, &outdma); 629*1da177e4SLinus Torvalds if (!outbox) { 630*1da177e4SLinus Torvalds return -ENOMEM; 631*1da177e4SLinus Torvalds } 632*1da177e4SLinus Torvalds 633*1da177e4SLinus Torvalds err = mthca_cmd_box(dev, 0, outdma, 0, 0, CMD_QUERY_FW, 634*1da177e4SLinus Torvalds CMD_TIME_CLASS_A, status); 635*1da177e4SLinus Torvalds 636*1da177e4SLinus Torvalds if (err) 637*1da177e4SLinus Torvalds goto out; 638*1da177e4SLinus Torvalds 639*1da177e4SLinus Torvalds MTHCA_GET(dev->fw_ver, outbox, QUERY_FW_VER_OFFSET); 640*1da177e4SLinus Torvalds /* 641*1da177e4SLinus Torvalds * FW subminor version is at more signifant bits than minor 642*1da177e4SLinus Torvalds * version, so swap here. 643*1da177e4SLinus Torvalds */ 644*1da177e4SLinus Torvalds dev->fw_ver = (dev->fw_ver & 0xffff00000000ull) | 645*1da177e4SLinus Torvalds ((dev->fw_ver & 0xffff0000ull) >> 16) | 646*1da177e4SLinus Torvalds ((dev->fw_ver & 0x0000ffffull) << 16); 647*1da177e4SLinus Torvalds 648*1da177e4SLinus Torvalds MTHCA_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET); 649*1da177e4SLinus Torvalds dev->cmd.max_cmds = 1 << lg; 650*1da177e4SLinus Torvalds 651*1da177e4SLinus Torvalds mthca_dbg(dev, "FW version %012llx, max commands %d\n", 652*1da177e4SLinus Torvalds (unsigned long long) dev->fw_ver, dev->cmd.max_cmds); 653*1da177e4SLinus Torvalds 654*1da177e4SLinus Torvalds if (dev->hca_type == ARBEL_NATIVE) { 655*1da177e4SLinus Torvalds MTHCA_GET(dev->fw.arbel.fw_pages, outbox, QUERY_FW_SIZE_OFFSET); 656*1da177e4SLinus Torvalds MTHCA_GET(dev->fw.arbel.clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET); 657*1da177e4SLinus Torvalds MTHCA_GET(dev->fw.arbel.eq_arm_base, outbox, QUERY_FW_EQ_ARM_BASE_OFFSET); 658*1da177e4SLinus Torvalds MTHCA_GET(dev->fw.arbel.eq_set_ci_base, outbox, QUERY_FW_EQ_SET_CI_BASE_OFFSET); 659*1da177e4SLinus Torvalds mthca_dbg(dev, "FW size %d KB\n", dev->fw.arbel.fw_pages << 2); 660*1da177e4SLinus Torvalds 661*1da177e4SLinus Torvalds /* 662*1da177e4SLinus Torvalds * Arbel page size is always 4 KB; round up number of 663*1da177e4SLinus Torvalds * system pages needed. 664*1da177e4SLinus Torvalds */ 665*1da177e4SLinus Torvalds dev->fw.arbel.fw_pages = 666*1da177e4SLinus Torvalds (dev->fw.arbel.fw_pages + (1 << (PAGE_SHIFT - 12)) - 1) >> 667*1da177e4SLinus Torvalds (PAGE_SHIFT - 12); 668*1da177e4SLinus Torvalds 669*1da177e4SLinus Torvalds mthca_dbg(dev, "Clear int @ %llx, EQ arm @ %llx, EQ set CI @ %llx\n", 670*1da177e4SLinus Torvalds (unsigned long long) dev->fw.arbel.clr_int_base, 671*1da177e4SLinus Torvalds (unsigned long long) dev->fw.arbel.eq_arm_base, 672*1da177e4SLinus Torvalds (unsigned long long) dev->fw.arbel.eq_set_ci_base); 673*1da177e4SLinus Torvalds } else { 674*1da177e4SLinus Torvalds MTHCA_GET(dev->fw.tavor.fw_start, outbox, QUERY_FW_START_OFFSET); 675*1da177e4SLinus Torvalds MTHCA_GET(dev->fw.tavor.fw_end, outbox, QUERY_FW_END_OFFSET); 676*1da177e4SLinus Torvalds 677*1da177e4SLinus Torvalds mthca_dbg(dev, "FW size %d KB (start %llx, end %llx)\n", 678*1da177e4SLinus Torvalds (int) ((dev->fw.tavor.fw_end - dev->fw.tavor.fw_start) >> 10), 679*1da177e4SLinus Torvalds (unsigned long long) dev->fw.tavor.fw_start, 680*1da177e4SLinus Torvalds (unsigned long long) dev->fw.tavor.fw_end); 681*1da177e4SLinus Torvalds } 682*1da177e4SLinus Torvalds 683*1da177e4SLinus Torvalds out: 684*1da177e4SLinus Torvalds pci_free_consistent(dev->pdev, QUERY_FW_OUT_SIZE, outbox, outdma); 685*1da177e4SLinus Torvalds return err; 686*1da177e4SLinus Torvalds } 687*1da177e4SLinus Torvalds 688*1da177e4SLinus Torvalds int mthca_ENABLE_LAM(struct mthca_dev *dev, u8 *status) 689*1da177e4SLinus Torvalds { 690*1da177e4SLinus Torvalds u8 info; 691*1da177e4SLinus Torvalds u32 *outbox; 692*1da177e4SLinus Torvalds dma_addr_t outdma; 693*1da177e4SLinus Torvalds int err = 0; 694*1da177e4SLinus Torvalds 695*1da177e4SLinus Torvalds #define ENABLE_LAM_OUT_SIZE 0x100 696*1da177e4SLinus Torvalds #define ENABLE_LAM_START_OFFSET 0x00 697*1da177e4SLinus Torvalds #define ENABLE_LAM_END_OFFSET 0x08 698*1da177e4SLinus Torvalds #define ENABLE_LAM_INFO_OFFSET 0x13 699*1da177e4SLinus Torvalds 700*1da177e4SLinus Torvalds #define ENABLE_LAM_INFO_HIDDEN_FLAG (1 << 4) 701*1da177e4SLinus Torvalds #define ENABLE_LAM_INFO_ECC_MASK 0x3 702*1da177e4SLinus Torvalds 703*1da177e4SLinus Torvalds outbox = pci_alloc_consistent(dev->pdev, ENABLE_LAM_OUT_SIZE, &outdma); 704*1da177e4SLinus Torvalds if (!outbox) 705*1da177e4SLinus Torvalds return -ENOMEM; 706*1da177e4SLinus Torvalds 707*1da177e4SLinus Torvalds err = mthca_cmd_box(dev, 0, outdma, 0, 0, CMD_ENABLE_LAM, 708*1da177e4SLinus Torvalds CMD_TIME_CLASS_C, status); 709*1da177e4SLinus Torvalds 710*1da177e4SLinus Torvalds if (err) 711*1da177e4SLinus Torvalds goto out; 712*1da177e4SLinus Torvalds 713*1da177e4SLinus Torvalds if (*status == MTHCA_CMD_STAT_LAM_NOT_PRE) 714*1da177e4SLinus Torvalds goto out; 715*1da177e4SLinus Torvalds 716*1da177e4SLinus Torvalds MTHCA_GET(dev->ddr_start, outbox, ENABLE_LAM_START_OFFSET); 717*1da177e4SLinus Torvalds MTHCA_GET(dev->ddr_end, outbox, ENABLE_LAM_END_OFFSET); 718*1da177e4SLinus Torvalds MTHCA_GET(info, outbox, ENABLE_LAM_INFO_OFFSET); 719*1da177e4SLinus Torvalds 720*1da177e4SLinus Torvalds if (!!(info & ENABLE_LAM_INFO_HIDDEN_FLAG) != 721*1da177e4SLinus Torvalds !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) { 722*1da177e4SLinus Torvalds mthca_info(dev, "FW reports that HCA-attached memory " 723*1da177e4SLinus Torvalds "is %s hidden; does not match PCI config\n", 724*1da177e4SLinus Torvalds (info & ENABLE_LAM_INFO_HIDDEN_FLAG) ? 725*1da177e4SLinus Torvalds "" : "not"); 726*1da177e4SLinus Torvalds } 727*1da177e4SLinus Torvalds if (info & ENABLE_LAM_INFO_HIDDEN_FLAG) 728*1da177e4SLinus Torvalds mthca_dbg(dev, "HCA-attached memory is hidden.\n"); 729*1da177e4SLinus Torvalds 730*1da177e4SLinus Torvalds mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n", 731*1da177e4SLinus Torvalds (int) ((dev->ddr_end - dev->ddr_start) >> 10), 732*1da177e4SLinus Torvalds (unsigned long long) dev->ddr_start, 733*1da177e4SLinus Torvalds (unsigned long long) dev->ddr_end); 734*1da177e4SLinus Torvalds 735*1da177e4SLinus Torvalds out: 736*1da177e4SLinus Torvalds pci_free_consistent(dev->pdev, ENABLE_LAM_OUT_SIZE, outbox, outdma); 737*1da177e4SLinus Torvalds return err; 738*1da177e4SLinus Torvalds } 739*1da177e4SLinus Torvalds 740*1da177e4SLinus Torvalds int mthca_DISABLE_LAM(struct mthca_dev *dev, u8 *status) 741*1da177e4SLinus Torvalds { 742*1da177e4SLinus Torvalds return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status); 743*1da177e4SLinus Torvalds } 744*1da177e4SLinus Torvalds 745*1da177e4SLinus Torvalds int mthca_QUERY_DDR(struct mthca_dev *dev, u8 *status) 746*1da177e4SLinus Torvalds { 747*1da177e4SLinus Torvalds u8 info; 748*1da177e4SLinus Torvalds u32 *outbox; 749*1da177e4SLinus Torvalds dma_addr_t outdma; 750*1da177e4SLinus Torvalds int err = 0; 751*1da177e4SLinus Torvalds 752*1da177e4SLinus Torvalds #define QUERY_DDR_OUT_SIZE 0x100 753*1da177e4SLinus Torvalds #define QUERY_DDR_START_OFFSET 0x00 754*1da177e4SLinus Torvalds #define QUERY_DDR_END_OFFSET 0x08 755*1da177e4SLinus Torvalds #define QUERY_DDR_INFO_OFFSET 0x13 756*1da177e4SLinus Torvalds 757*1da177e4SLinus Torvalds #define QUERY_DDR_INFO_HIDDEN_FLAG (1 << 4) 758*1da177e4SLinus Torvalds #define QUERY_DDR_INFO_ECC_MASK 0x3 759*1da177e4SLinus Torvalds 760*1da177e4SLinus Torvalds outbox = pci_alloc_consistent(dev->pdev, QUERY_DDR_OUT_SIZE, &outdma); 761*1da177e4SLinus Torvalds if (!outbox) 762*1da177e4SLinus Torvalds return -ENOMEM; 763*1da177e4SLinus Torvalds 764*1da177e4SLinus Torvalds err = mthca_cmd_box(dev, 0, outdma, 0, 0, CMD_QUERY_DDR, 765*1da177e4SLinus Torvalds CMD_TIME_CLASS_A, status); 766*1da177e4SLinus Torvalds 767*1da177e4SLinus Torvalds if (err) 768*1da177e4SLinus Torvalds goto out; 769*1da177e4SLinus Torvalds 770*1da177e4SLinus Torvalds MTHCA_GET(dev->ddr_start, outbox, QUERY_DDR_START_OFFSET); 771*1da177e4SLinus Torvalds MTHCA_GET(dev->ddr_end, outbox, QUERY_DDR_END_OFFSET); 772*1da177e4SLinus Torvalds MTHCA_GET(info, outbox, QUERY_DDR_INFO_OFFSET); 773*1da177e4SLinus Torvalds 774*1da177e4SLinus Torvalds if (!!(info & QUERY_DDR_INFO_HIDDEN_FLAG) != 775*1da177e4SLinus Torvalds !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) { 776*1da177e4SLinus Torvalds mthca_info(dev, "FW reports that HCA-attached memory " 777*1da177e4SLinus Torvalds "is %s hidden; does not match PCI config\n", 778*1da177e4SLinus Torvalds (info & QUERY_DDR_INFO_HIDDEN_FLAG) ? 779*1da177e4SLinus Torvalds "" : "not"); 780*1da177e4SLinus Torvalds } 781*1da177e4SLinus Torvalds if (info & QUERY_DDR_INFO_HIDDEN_FLAG) 782*1da177e4SLinus Torvalds mthca_dbg(dev, "HCA-attached memory is hidden.\n"); 783*1da177e4SLinus Torvalds 784*1da177e4SLinus Torvalds mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n", 785*1da177e4SLinus Torvalds (int) ((dev->ddr_end - dev->ddr_start) >> 10), 786*1da177e4SLinus Torvalds (unsigned long long) dev->ddr_start, 787*1da177e4SLinus Torvalds (unsigned long long) dev->ddr_end); 788*1da177e4SLinus Torvalds 789*1da177e4SLinus Torvalds out: 790*1da177e4SLinus Torvalds pci_free_consistent(dev->pdev, QUERY_DDR_OUT_SIZE, outbox, outdma); 791*1da177e4SLinus Torvalds return err; 792*1da177e4SLinus Torvalds } 793*1da177e4SLinus Torvalds 794*1da177e4SLinus Torvalds int mthca_QUERY_DEV_LIM(struct mthca_dev *dev, 795*1da177e4SLinus Torvalds struct mthca_dev_lim *dev_lim, u8 *status) 796*1da177e4SLinus Torvalds { 797*1da177e4SLinus Torvalds u32 *outbox; 798*1da177e4SLinus Torvalds dma_addr_t outdma; 799*1da177e4SLinus Torvalds u8 field; 800*1da177e4SLinus Torvalds u16 size; 801*1da177e4SLinus Torvalds int err; 802*1da177e4SLinus Torvalds 803*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_OUT_SIZE 0x100 804*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET 0x10 805*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_QP_SZ_OFFSET 0x11 806*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_RSVD_QP_OFFSET 0x12 807*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_QP_OFFSET 0x13 808*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_RSVD_SRQ_OFFSET 0x14 809*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_SRQ_OFFSET 0x15 810*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_RSVD_EEC_OFFSET 0x16 811*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_EEC_OFFSET 0x17 812*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET 0x19 813*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_RSVD_CQ_OFFSET 0x1a 814*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_CQ_OFFSET 0x1b 815*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_MPT_OFFSET 0x1d 816*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_RSVD_EQ_OFFSET 0x1e 817*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_EQ_OFFSET 0x1f 818*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_RSVD_MTT_OFFSET 0x20 819*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET 0x21 820*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_RSVD_MRW_OFFSET 0x22 821*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET 0x23 822*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_AV_OFFSET 0x27 823*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_REQ_QP_OFFSET 0x29 824*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_RES_QP_OFFSET 0x2b 825*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_RDMA_OFFSET 0x2f 826*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_RSZ_SRQ_OFFSET 0x33 827*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_ACK_DELAY_OFFSET 0x35 828*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MTU_WIDTH_OFFSET 0x36 829*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_VL_PORT_OFFSET 0x37 830*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_GID_OFFSET 0x3b 831*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_PKEY_OFFSET 0x3f 832*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_FLAGS_OFFSET 0x44 833*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_RSVD_UAR_OFFSET 0x48 834*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_UAR_SZ_OFFSET 0x49 835*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_PAGE_SZ_OFFSET 0x4b 836*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_SG_OFFSET 0x51 837*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET 0x52 838*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_SG_RQ_OFFSET 0x55 839*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET 0x56 840*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_QP_MCG_OFFSET 0x61 841*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_RSVD_MCG_OFFSET 0x62 842*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_MCG_OFFSET 0x63 843*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_RSVD_PD_OFFSET 0x64 844*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_PD_OFFSET 0x65 845*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_RSVD_RDD_OFFSET 0x66 846*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_RDD_OFFSET 0x67 847*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET 0x80 848*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET 0x82 849*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET 0x84 850*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET 0x86 851*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET 0x88 852*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET 0x8a 853*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET 0x8c 854*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET 0x8e 855*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET 0x90 856*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET 0x92 857*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_PBL_SZ_OFFSET 0x96 858*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_BMME_FLAGS_OFFSET 0x97 859*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_RSVD_LKEY_OFFSET 0x98 860*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_LAMR_OFFSET 0x9f 861*1da177e4SLinus Torvalds #define QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET 0xa0 862*1da177e4SLinus Torvalds 863*1da177e4SLinus Torvalds outbox = pci_alloc_consistent(dev->pdev, QUERY_DEV_LIM_OUT_SIZE, &outdma); 864*1da177e4SLinus Torvalds if (!outbox) 865*1da177e4SLinus Torvalds return -ENOMEM; 866*1da177e4SLinus Torvalds 867*1da177e4SLinus Torvalds err = mthca_cmd_box(dev, 0, outdma, 0, 0, CMD_QUERY_DEV_LIM, 868*1da177e4SLinus Torvalds CMD_TIME_CLASS_A, status); 869*1da177e4SLinus Torvalds 870*1da177e4SLinus Torvalds if (err) 871*1da177e4SLinus Torvalds goto out; 872*1da177e4SLinus Torvalds 873*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET); 874*1da177e4SLinus Torvalds dev_lim->max_srq_sz = 1 << field; 875*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET); 876*1da177e4SLinus Torvalds dev_lim->max_qp_sz = 1 << field; 877*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_QP_OFFSET); 878*1da177e4SLinus Torvalds dev_lim->reserved_qps = 1 << (field & 0xf); 879*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_OFFSET); 880*1da177e4SLinus Torvalds dev_lim->max_qps = 1 << (field & 0x1f); 881*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_SRQ_OFFSET); 882*1da177e4SLinus Torvalds dev_lim->reserved_srqs = 1 << (field >> 4); 883*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_OFFSET); 884*1da177e4SLinus Torvalds dev_lim->max_srqs = 1 << (field & 0x1f); 885*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EEC_OFFSET); 886*1da177e4SLinus Torvalds dev_lim->reserved_eecs = 1 << (field & 0xf); 887*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EEC_OFFSET); 888*1da177e4SLinus Torvalds dev_lim->max_eecs = 1 << (field & 0x1f); 889*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET); 890*1da177e4SLinus Torvalds dev_lim->max_cq_sz = 1 << field; 891*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_CQ_OFFSET); 892*1da177e4SLinus Torvalds dev_lim->reserved_cqs = 1 << (field & 0xf); 893*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_OFFSET); 894*1da177e4SLinus Torvalds dev_lim->max_cqs = 1 << (field & 0x1f); 895*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MPT_OFFSET); 896*1da177e4SLinus Torvalds dev_lim->max_mpts = 1 << (field & 0x3f); 897*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EQ_OFFSET); 898*1da177e4SLinus Torvalds dev_lim->reserved_eqs = 1 << (field & 0xf); 899*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EQ_OFFSET); 900*1da177e4SLinus Torvalds dev_lim->max_eqs = 1 << (field & 0x7); 901*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MTT_OFFSET); 902*1da177e4SLinus Torvalds dev_lim->reserved_mtts = 1 << (field >> 4); 903*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET); 904*1da177e4SLinus Torvalds dev_lim->max_mrw_sz = 1 << field; 905*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MRW_OFFSET); 906*1da177e4SLinus Torvalds dev_lim->reserved_mrws = 1 << (field & 0xf); 907*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET); 908*1da177e4SLinus Torvalds dev_lim->max_mtt_seg = 1 << (field & 0x3f); 909*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_REQ_QP_OFFSET); 910*1da177e4SLinus Torvalds dev_lim->max_requester_per_qp = 1 << (field & 0x3f); 911*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RES_QP_OFFSET); 912*1da177e4SLinus Torvalds dev_lim->max_responder_per_qp = 1 << (field & 0x3f); 913*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDMA_OFFSET); 914*1da177e4SLinus Torvalds dev_lim->max_rdma_global = 1 << (field & 0x3f); 915*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_ACK_DELAY_OFFSET); 916*1da177e4SLinus Torvalds dev_lim->local_ca_ack_delay = field & 0x1f; 917*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MTU_WIDTH_OFFSET); 918*1da177e4SLinus Torvalds dev_lim->max_mtu = field >> 4; 919*1da177e4SLinus Torvalds dev_lim->max_port_width = field & 0xf; 920*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_VL_PORT_OFFSET); 921*1da177e4SLinus Torvalds dev_lim->max_vl = field >> 4; 922*1da177e4SLinus Torvalds dev_lim->num_ports = field & 0xf; 923*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_GID_OFFSET); 924*1da177e4SLinus Torvalds dev_lim->max_gids = 1 << (field & 0xf); 925*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PKEY_OFFSET); 926*1da177e4SLinus Torvalds dev_lim->max_pkeys = 1 << (field & 0xf); 927*1da177e4SLinus Torvalds MTHCA_GET(dev_lim->flags, outbox, QUERY_DEV_LIM_FLAGS_OFFSET); 928*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_UAR_OFFSET); 929*1da177e4SLinus Torvalds dev_lim->reserved_uars = field >> 4; 930*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_UAR_SZ_OFFSET); 931*1da177e4SLinus Torvalds dev_lim->uar_size = 1 << ((field & 0x3f) + 20); 932*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_PAGE_SZ_OFFSET); 933*1da177e4SLinus Torvalds dev_lim->min_page_sz = 1 << field; 934*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_OFFSET); 935*1da177e4SLinus Torvalds dev_lim->max_sg = field; 936*1da177e4SLinus Torvalds 937*1da177e4SLinus Torvalds MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET); 938*1da177e4SLinus Torvalds dev_lim->max_desc_sz = size; 939*1da177e4SLinus Torvalds 940*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_MCG_OFFSET); 941*1da177e4SLinus Torvalds dev_lim->max_qp_per_mcg = 1 << field; 942*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MCG_OFFSET); 943*1da177e4SLinus Torvalds dev_lim->reserved_mgms = field & 0xf; 944*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MCG_OFFSET); 945*1da177e4SLinus Torvalds dev_lim->max_mcgs = 1 << field; 946*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_PD_OFFSET); 947*1da177e4SLinus Torvalds dev_lim->reserved_pds = field >> 4; 948*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PD_OFFSET); 949*1da177e4SLinus Torvalds dev_lim->max_pds = 1 << (field & 0x3f); 950*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_RDD_OFFSET); 951*1da177e4SLinus Torvalds dev_lim->reserved_rdds = field >> 4; 952*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDD_OFFSET); 953*1da177e4SLinus Torvalds dev_lim->max_rdds = 1 << (field & 0x3f); 954*1da177e4SLinus Torvalds 955*1da177e4SLinus Torvalds MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET); 956*1da177e4SLinus Torvalds dev_lim->eec_entry_sz = size; 957*1da177e4SLinus Torvalds MTHCA_GET(size, outbox, QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET); 958*1da177e4SLinus Torvalds dev_lim->qpc_entry_sz = size; 959*1da177e4SLinus Torvalds MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET); 960*1da177e4SLinus Torvalds dev_lim->eeec_entry_sz = size; 961*1da177e4SLinus Torvalds MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET); 962*1da177e4SLinus Torvalds dev_lim->eqpc_entry_sz = size; 963*1da177e4SLinus Torvalds MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET); 964*1da177e4SLinus Torvalds dev_lim->eqc_entry_sz = size; 965*1da177e4SLinus Torvalds MTHCA_GET(size, outbox, QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET); 966*1da177e4SLinus Torvalds dev_lim->cqc_entry_sz = size; 967*1da177e4SLinus Torvalds MTHCA_GET(size, outbox, QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET); 968*1da177e4SLinus Torvalds dev_lim->srq_entry_sz = size; 969*1da177e4SLinus Torvalds MTHCA_GET(size, outbox, QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET); 970*1da177e4SLinus Torvalds dev_lim->uar_scratch_entry_sz = size; 971*1da177e4SLinus Torvalds 972*1da177e4SLinus Torvalds mthca_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n", 973*1da177e4SLinus Torvalds dev_lim->max_qps, dev_lim->reserved_qps, dev_lim->qpc_entry_sz); 974*1da177e4SLinus Torvalds mthca_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n", 975*1da177e4SLinus Torvalds dev_lim->max_cqs, dev_lim->reserved_cqs, dev_lim->cqc_entry_sz); 976*1da177e4SLinus Torvalds mthca_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n", 977*1da177e4SLinus Torvalds dev_lim->max_eqs, dev_lim->reserved_eqs, dev_lim->eqc_entry_sz); 978*1da177e4SLinus Torvalds mthca_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n", 979*1da177e4SLinus Torvalds dev_lim->reserved_mrws, dev_lim->reserved_mtts); 980*1da177e4SLinus Torvalds mthca_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n", 981*1da177e4SLinus Torvalds dev_lim->max_pds, dev_lim->reserved_pds, dev_lim->reserved_uars); 982*1da177e4SLinus Torvalds mthca_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n", 983*1da177e4SLinus Torvalds dev_lim->max_pds, dev_lim->reserved_mgms); 984*1da177e4SLinus Torvalds 985*1da177e4SLinus Torvalds mthca_dbg(dev, "Flags: %08x\n", dev_lim->flags); 986*1da177e4SLinus Torvalds 987*1da177e4SLinus Torvalds if (dev->hca_type == ARBEL_NATIVE) { 988*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSZ_SRQ_OFFSET); 989*1da177e4SLinus Torvalds dev_lim->hca.arbel.resize_srq = field & 1; 990*1da177e4SLinus Torvalds MTHCA_GET(size, outbox, QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET); 991*1da177e4SLinus Torvalds dev_lim->mtt_seg_sz = size; 992*1da177e4SLinus Torvalds MTHCA_GET(size, outbox, QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET); 993*1da177e4SLinus Torvalds dev_lim->mpt_entry_sz = size; 994*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_PBL_SZ_OFFSET); 995*1da177e4SLinus Torvalds dev_lim->hca.arbel.max_pbl_sz = 1 << (field & 0x3f); 996*1da177e4SLinus Torvalds MTHCA_GET(dev_lim->hca.arbel.bmme_flags, outbox, 997*1da177e4SLinus Torvalds QUERY_DEV_LIM_BMME_FLAGS_OFFSET); 998*1da177e4SLinus Torvalds MTHCA_GET(dev_lim->hca.arbel.reserved_lkey, outbox, 999*1da177e4SLinus Torvalds QUERY_DEV_LIM_RSVD_LKEY_OFFSET); 1000*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_LAMR_OFFSET); 1001*1da177e4SLinus Torvalds dev_lim->hca.arbel.lam_required = field & 1; 1002*1da177e4SLinus Torvalds MTHCA_GET(dev_lim->hca.arbel.max_icm_sz, outbox, 1003*1da177e4SLinus Torvalds QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET); 1004*1da177e4SLinus Torvalds 1005*1da177e4SLinus Torvalds if (dev_lim->hca.arbel.bmme_flags & 1) 1006*1da177e4SLinus Torvalds mthca_dbg(dev, "Base MM extensions: yes " 1007*1da177e4SLinus Torvalds "(flags %d, max PBL %d, rsvd L_Key %08x)\n", 1008*1da177e4SLinus Torvalds dev_lim->hca.arbel.bmme_flags, 1009*1da177e4SLinus Torvalds dev_lim->hca.arbel.max_pbl_sz, 1010*1da177e4SLinus Torvalds dev_lim->hca.arbel.reserved_lkey); 1011*1da177e4SLinus Torvalds else 1012*1da177e4SLinus Torvalds mthca_dbg(dev, "Base MM extensions: no\n"); 1013*1da177e4SLinus Torvalds 1014*1da177e4SLinus Torvalds mthca_dbg(dev, "Max ICM size %lld MB\n", 1015*1da177e4SLinus Torvalds (unsigned long long) dev_lim->hca.arbel.max_icm_sz >> 20); 1016*1da177e4SLinus Torvalds } else { 1017*1da177e4SLinus Torvalds MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_AV_OFFSET); 1018*1da177e4SLinus Torvalds dev_lim->hca.tavor.max_avs = 1 << (field & 0x3f); 1019*1da177e4SLinus Torvalds dev_lim->mtt_seg_sz = MTHCA_MTT_SEG_SIZE; 1020*1da177e4SLinus Torvalds dev_lim->mpt_entry_sz = MTHCA_MPT_ENTRY_SIZE; 1021*1da177e4SLinus Torvalds } 1022*1da177e4SLinus Torvalds 1023*1da177e4SLinus Torvalds out: 1024*1da177e4SLinus Torvalds pci_free_consistent(dev->pdev, QUERY_DEV_LIM_OUT_SIZE, outbox, outdma); 1025*1da177e4SLinus Torvalds return err; 1026*1da177e4SLinus Torvalds } 1027*1da177e4SLinus Torvalds 1028*1da177e4SLinus Torvalds int mthca_QUERY_ADAPTER(struct mthca_dev *dev, 1029*1da177e4SLinus Torvalds struct mthca_adapter *adapter, u8 *status) 1030*1da177e4SLinus Torvalds { 1031*1da177e4SLinus Torvalds u32 *outbox; 1032*1da177e4SLinus Torvalds dma_addr_t outdma; 1033*1da177e4SLinus Torvalds int err; 1034*1da177e4SLinus Torvalds 1035*1da177e4SLinus Torvalds #define QUERY_ADAPTER_OUT_SIZE 0x100 1036*1da177e4SLinus Torvalds #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00 1037*1da177e4SLinus Torvalds #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04 1038*1da177e4SLinus Torvalds #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08 1039*1da177e4SLinus Torvalds #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10 1040*1da177e4SLinus Torvalds 1041*1da177e4SLinus Torvalds outbox = pci_alloc_consistent(dev->pdev, QUERY_ADAPTER_OUT_SIZE, &outdma); 1042*1da177e4SLinus Torvalds if (!outbox) 1043*1da177e4SLinus Torvalds return -ENOMEM; 1044*1da177e4SLinus Torvalds 1045*1da177e4SLinus Torvalds err = mthca_cmd_box(dev, 0, outdma, 0, 0, CMD_QUERY_ADAPTER, 1046*1da177e4SLinus Torvalds CMD_TIME_CLASS_A, status); 1047*1da177e4SLinus Torvalds 1048*1da177e4SLinus Torvalds if (err) 1049*1da177e4SLinus Torvalds goto out; 1050*1da177e4SLinus Torvalds 1051*1da177e4SLinus Torvalds MTHCA_GET(adapter->vendor_id, outbox, QUERY_ADAPTER_VENDOR_ID_OFFSET); 1052*1da177e4SLinus Torvalds MTHCA_GET(adapter->device_id, outbox, QUERY_ADAPTER_DEVICE_ID_OFFSET); 1053*1da177e4SLinus Torvalds MTHCA_GET(adapter->revision_id, outbox, QUERY_ADAPTER_REVISION_ID_OFFSET); 1054*1da177e4SLinus Torvalds MTHCA_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET); 1055*1da177e4SLinus Torvalds 1056*1da177e4SLinus Torvalds out: 1057*1da177e4SLinus Torvalds pci_free_consistent(dev->pdev, QUERY_DEV_LIM_OUT_SIZE, outbox, outdma); 1058*1da177e4SLinus Torvalds return err; 1059*1da177e4SLinus Torvalds } 1060*1da177e4SLinus Torvalds 1061*1da177e4SLinus Torvalds int mthca_INIT_HCA(struct mthca_dev *dev, 1062*1da177e4SLinus Torvalds struct mthca_init_hca_param *param, 1063*1da177e4SLinus Torvalds u8 *status) 1064*1da177e4SLinus Torvalds { 1065*1da177e4SLinus Torvalds u32 *inbox; 1066*1da177e4SLinus Torvalds dma_addr_t indma; 1067*1da177e4SLinus Torvalds int err; 1068*1da177e4SLinus Torvalds 1069*1da177e4SLinus Torvalds #define INIT_HCA_IN_SIZE 0x200 1070*1da177e4SLinus Torvalds #define INIT_HCA_FLAGS_OFFSET 0x014 1071*1da177e4SLinus Torvalds #define INIT_HCA_QPC_OFFSET 0x020 1072*1da177e4SLinus Torvalds #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10) 1073*1da177e4SLinus Torvalds #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17) 1074*1da177e4SLinus Torvalds #define INIT_HCA_EEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x20) 1075*1da177e4SLinus Torvalds #define INIT_HCA_LOG_EEC_OFFSET (INIT_HCA_QPC_OFFSET + 0x27) 1076*1da177e4SLinus Torvalds #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28) 1077*1da177e4SLinus Torvalds #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f) 1078*1da177e4SLinus Torvalds #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30) 1079*1da177e4SLinus Torvalds #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37) 1080*1da177e4SLinus Torvalds #define INIT_HCA_EQPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40) 1081*1da177e4SLinus Torvalds #define INIT_HCA_EEEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50) 1082*1da177e4SLinus Torvalds #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60) 1083*1da177e4SLinus Torvalds #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67) 1084*1da177e4SLinus Torvalds #define INIT_HCA_RDB_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70) 1085*1da177e4SLinus Torvalds #define INIT_HCA_UDAV_OFFSET 0x0b0 1086*1da177e4SLinus Torvalds #define INIT_HCA_UDAV_LKEY_OFFSET (INIT_HCA_UDAV_OFFSET + 0x0) 1087*1da177e4SLinus Torvalds #define INIT_HCA_UDAV_PD_OFFSET (INIT_HCA_UDAV_OFFSET + 0x4) 1088*1da177e4SLinus Torvalds #define INIT_HCA_MCAST_OFFSET 0x0c0 1089*1da177e4SLinus Torvalds #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00) 1090*1da177e4SLinus Torvalds #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12) 1091*1da177e4SLinus Torvalds #define INIT_HCA_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16) 1092*1da177e4SLinus Torvalds #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b) 1093*1da177e4SLinus Torvalds #define INIT_HCA_TPT_OFFSET 0x0f0 1094*1da177e4SLinus Torvalds #define INIT_HCA_MPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00) 1095*1da177e4SLinus Torvalds #define INIT_HCA_MTT_SEG_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x09) 1096*1da177e4SLinus Torvalds #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b) 1097*1da177e4SLinus Torvalds #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10) 1098*1da177e4SLinus Torvalds #define INIT_HCA_UAR_OFFSET 0x120 1099*1da177e4SLinus Torvalds #define INIT_HCA_UAR_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x00) 1100*1da177e4SLinus Torvalds #define INIT_HCA_UARC_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x09) 1101*1da177e4SLinus Torvalds #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a) 1102*1da177e4SLinus Torvalds #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b) 1103*1da177e4SLinus Torvalds #define INIT_HCA_UAR_SCATCH_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x10) 1104*1da177e4SLinus Torvalds #define INIT_HCA_UAR_CTX_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x18) 1105*1da177e4SLinus Torvalds 1106*1da177e4SLinus Torvalds inbox = pci_alloc_consistent(dev->pdev, INIT_HCA_IN_SIZE, &indma); 1107*1da177e4SLinus Torvalds if (!inbox) 1108*1da177e4SLinus Torvalds return -ENOMEM; 1109*1da177e4SLinus Torvalds 1110*1da177e4SLinus Torvalds memset(inbox, 0, INIT_HCA_IN_SIZE); 1111*1da177e4SLinus Torvalds 1112*1da177e4SLinus Torvalds #if defined(__LITTLE_ENDIAN) 1113*1da177e4SLinus Torvalds *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1); 1114*1da177e4SLinus Torvalds #elif defined(__BIG_ENDIAN) 1115*1da177e4SLinus Torvalds *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1); 1116*1da177e4SLinus Torvalds #else 1117*1da177e4SLinus Torvalds #error Host endianness not defined 1118*1da177e4SLinus Torvalds #endif 1119*1da177e4SLinus Torvalds /* Check port for UD address vector: */ 1120*1da177e4SLinus Torvalds *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1); 1121*1da177e4SLinus Torvalds 1122*1da177e4SLinus Torvalds /* We leave wqe_quota, responder_exu, etc as 0 (default) */ 1123*1da177e4SLinus Torvalds 1124*1da177e4SLinus Torvalds /* QPC/EEC/CQC/EQC/RDB attributes */ 1125*1da177e4SLinus Torvalds 1126*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET); 1127*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET); 1128*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->eec_base, INIT_HCA_EEC_BASE_OFFSET); 1129*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->log_num_eecs, INIT_HCA_LOG_EEC_OFFSET); 1130*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET); 1131*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET); 1132*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET); 1133*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET); 1134*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->eqpc_base, INIT_HCA_EQPC_BASE_OFFSET); 1135*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->eeec_base, INIT_HCA_EEEC_BASE_OFFSET); 1136*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET); 1137*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET); 1138*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->rdb_base, INIT_HCA_RDB_BASE_OFFSET); 1139*1da177e4SLinus Torvalds 1140*1da177e4SLinus Torvalds /* UD AV attributes */ 1141*1da177e4SLinus Torvalds 1142*1da177e4SLinus Torvalds /* multicast attributes */ 1143*1da177e4SLinus Torvalds 1144*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET); 1145*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET); 1146*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->mc_hash_sz, INIT_HCA_MC_HASH_SZ_OFFSET); 1147*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET); 1148*1da177e4SLinus Torvalds 1149*1da177e4SLinus Torvalds /* TPT attributes */ 1150*1da177e4SLinus Torvalds 1151*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->mpt_base, INIT_HCA_MPT_BASE_OFFSET); 1152*1da177e4SLinus Torvalds if (dev->hca_type != ARBEL_NATIVE) 1153*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->mtt_seg_sz, INIT_HCA_MTT_SEG_SZ_OFFSET); 1154*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET); 1155*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET); 1156*1da177e4SLinus Torvalds 1157*1da177e4SLinus Torvalds /* UAR attributes */ 1158*1da177e4SLinus Torvalds { 1159*1da177e4SLinus Torvalds u8 uar_page_sz = PAGE_SHIFT - 12; 1160*1da177e4SLinus Torvalds MTHCA_PUT(inbox, uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET); 1161*1da177e4SLinus Torvalds } 1162*1da177e4SLinus Torvalds 1163*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->uar_scratch_base, INIT_HCA_UAR_SCATCH_BASE_OFFSET); 1164*1da177e4SLinus Torvalds 1165*1da177e4SLinus Torvalds if (dev->hca_type == ARBEL_NATIVE) { 1166*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->log_uarc_sz, INIT_HCA_UARC_SZ_OFFSET); 1167*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET); 1168*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->uarc_base, INIT_HCA_UAR_CTX_BASE_OFFSET); 1169*1da177e4SLinus Torvalds } 1170*1da177e4SLinus Torvalds 1171*1da177e4SLinus Torvalds err = mthca_cmd(dev, indma, 0, 0, CMD_INIT_HCA, 1172*1da177e4SLinus Torvalds HZ, status); 1173*1da177e4SLinus Torvalds 1174*1da177e4SLinus Torvalds pci_free_consistent(dev->pdev, INIT_HCA_IN_SIZE, inbox, indma); 1175*1da177e4SLinus Torvalds return err; 1176*1da177e4SLinus Torvalds } 1177*1da177e4SLinus Torvalds 1178*1da177e4SLinus Torvalds int mthca_INIT_IB(struct mthca_dev *dev, 1179*1da177e4SLinus Torvalds struct mthca_init_ib_param *param, 1180*1da177e4SLinus Torvalds int port, u8 *status) 1181*1da177e4SLinus Torvalds { 1182*1da177e4SLinus Torvalds u32 *inbox; 1183*1da177e4SLinus Torvalds dma_addr_t indma; 1184*1da177e4SLinus Torvalds int err; 1185*1da177e4SLinus Torvalds u32 flags; 1186*1da177e4SLinus Torvalds 1187*1da177e4SLinus Torvalds #define INIT_IB_IN_SIZE 56 1188*1da177e4SLinus Torvalds #define INIT_IB_FLAGS_OFFSET 0x00 1189*1da177e4SLinus Torvalds #define INIT_IB_FLAG_SIG (1 << 18) 1190*1da177e4SLinus Torvalds #define INIT_IB_FLAG_NG (1 << 17) 1191*1da177e4SLinus Torvalds #define INIT_IB_FLAG_G0 (1 << 16) 1192*1da177e4SLinus Torvalds #define INIT_IB_FLAG_1X (1 << 8) 1193*1da177e4SLinus Torvalds #define INIT_IB_FLAG_4X (1 << 9) 1194*1da177e4SLinus Torvalds #define INIT_IB_FLAG_12X (1 << 11) 1195*1da177e4SLinus Torvalds #define INIT_IB_VL_SHIFT 4 1196*1da177e4SLinus Torvalds #define INIT_IB_MTU_SHIFT 12 1197*1da177e4SLinus Torvalds #define INIT_IB_MAX_GID_OFFSET 0x06 1198*1da177e4SLinus Torvalds #define INIT_IB_MAX_PKEY_OFFSET 0x0a 1199*1da177e4SLinus Torvalds #define INIT_IB_GUID0_OFFSET 0x10 1200*1da177e4SLinus Torvalds #define INIT_IB_NODE_GUID_OFFSET 0x18 1201*1da177e4SLinus Torvalds #define INIT_IB_SI_GUID_OFFSET 0x20 1202*1da177e4SLinus Torvalds 1203*1da177e4SLinus Torvalds inbox = pci_alloc_consistent(dev->pdev, INIT_IB_IN_SIZE, &indma); 1204*1da177e4SLinus Torvalds if (!inbox) 1205*1da177e4SLinus Torvalds return -ENOMEM; 1206*1da177e4SLinus Torvalds 1207*1da177e4SLinus Torvalds memset(inbox, 0, INIT_IB_IN_SIZE); 1208*1da177e4SLinus Torvalds 1209*1da177e4SLinus Torvalds flags = 0; 1210*1da177e4SLinus Torvalds flags |= param->enable_1x ? INIT_IB_FLAG_1X : 0; 1211*1da177e4SLinus Torvalds flags |= param->enable_4x ? INIT_IB_FLAG_4X : 0; 1212*1da177e4SLinus Torvalds flags |= param->set_guid0 ? INIT_IB_FLAG_G0 : 0; 1213*1da177e4SLinus Torvalds flags |= param->set_node_guid ? INIT_IB_FLAG_NG : 0; 1214*1da177e4SLinus Torvalds flags |= param->set_si_guid ? INIT_IB_FLAG_SIG : 0; 1215*1da177e4SLinus Torvalds flags |= param->vl_cap << INIT_IB_VL_SHIFT; 1216*1da177e4SLinus Torvalds flags |= param->mtu_cap << INIT_IB_MTU_SHIFT; 1217*1da177e4SLinus Torvalds MTHCA_PUT(inbox, flags, INIT_IB_FLAGS_OFFSET); 1218*1da177e4SLinus Torvalds 1219*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->gid_cap, INIT_IB_MAX_GID_OFFSET); 1220*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->pkey_cap, INIT_IB_MAX_PKEY_OFFSET); 1221*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->guid0, INIT_IB_GUID0_OFFSET); 1222*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->node_guid, INIT_IB_NODE_GUID_OFFSET); 1223*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->si_guid, INIT_IB_SI_GUID_OFFSET); 1224*1da177e4SLinus Torvalds 1225*1da177e4SLinus Torvalds err = mthca_cmd(dev, indma, port, 0, CMD_INIT_IB, 1226*1da177e4SLinus Torvalds CMD_TIME_CLASS_A, status); 1227*1da177e4SLinus Torvalds 1228*1da177e4SLinus Torvalds pci_free_consistent(dev->pdev, INIT_HCA_IN_SIZE, inbox, indma); 1229*1da177e4SLinus Torvalds return err; 1230*1da177e4SLinus Torvalds } 1231*1da177e4SLinus Torvalds 1232*1da177e4SLinus Torvalds int mthca_CLOSE_IB(struct mthca_dev *dev, int port, u8 *status) 1233*1da177e4SLinus Torvalds { 1234*1da177e4SLinus Torvalds return mthca_cmd(dev, 0, port, 0, CMD_CLOSE_IB, HZ, status); 1235*1da177e4SLinus Torvalds } 1236*1da177e4SLinus Torvalds 1237*1da177e4SLinus Torvalds int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic, u8 *status) 1238*1da177e4SLinus Torvalds { 1239*1da177e4SLinus Torvalds return mthca_cmd(dev, 0, 0, panic, CMD_CLOSE_HCA, HZ, status); 1240*1da177e4SLinus Torvalds } 1241*1da177e4SLinus Torvalds 1242*1da177e4SLinus Torvalds int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param, 1243*1da177e4SLinus Torvalds int port, u8 *status) 1244*1da177e4SLinus Torvalds { 1245*1da177e4SLinus Torvalds u32 *inbox; 1246*1da177e4SLinus Torvalds dma_addr_t indma; 1247*1da177e4SLinus Torvalds int err; 1248*1da177e4SLinus Torvalds u32 flags = 0; 1249*1da177e4SLinus Torvalds 1250*1da177e4SLinus Torvalds #define SET_IB_IN_SIZE 0x40 1251*1da177e4SLinus Torvalds #define SET_IB_FLAGS_OFFSET 0x00 1252*1da177e4SLinus Torvalds #define SET_IB_FLAG_SIG (1 << 18) 1253*1da177e4SLinus Torvalds #define SET_IB_FLAG_RQK (1 << 0) 1254*1da177e4SLinus Torvalds #define SET_IB_CAP_MASK_OFFSET 0x04 1255*1da177e4SLinus Torvalds #define SET_IB_SI_GUID_OFFSET 0x08 1256*1da177e4SLinus Torvalds 1257*1da177e4SLinus Torvalds inbox = pci_alloc_consistent(dev->pdev, SET_IB_IN_SIZE, &indma); 1258*1da177e4SLinus Torvalds if (!inbox) 1259*1da177e4SLinus Torvalds return -ENOMEM; 1260*1da177e4SLinus Torvalds 1261*1da177e4SLinus Torvalds memset(inbox, 0, SET_IB_IN_SIZE); 1262*1da177e4SLinus Torvalds 1263*1da177e4SLinus Torvalds flags |= param->set_si_guid ? SET_IB_FLAG_SIG : 0; 1264*1da177e4SLinus Torvalds flags |= param->reset_qkey_viol ? SET_IB_FLAG_RQK : 0; 1265*1da177e4SLinus Torvalds MTHCA_PUT(inbox, flags, SET_IB_FLAGS_OFFSET); 1266*1da177e4SLinus Torvalds 1267*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->cap_mask, SET_IB_CAP_MASK_OFFSET); 1268*1da177e4SLinus Torvalds MTHCA_PUT(inbox, param->si_guid, SET_IB_SI_GUID_OFFSET); 1269*1da177e4SLinus Torvalds 1270*1da177e4SLinus Torvalds err = mthca_cmd(dev, indma, port, 0, CMD_SET_IB, 1271*1da177e4SLinus Torvalds CMD_TIME_CLASS_B, status); 1272*1da177e4SLinus Torvalds 1273*1da177e4SLinus Torvalds pci_free_consistent(dev->pdev, INIT_HCA_IN_SIZE, inbox, indma); 1274*1da177e4SLinus Torvalds return err; 1275*1da177e4SLinus Torvalds } 1276*1da177e4SLinus Torvalds 1277*1da177e4SLinus Torvalds int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt, u8 *status) 1278*1da177e4SLinus Torvalds { 1279*1da177e4SLinus Torvalds return mthca_map_cmd(dev, CMD_MAP_ICM, icm, virt, status); 1280*1da177e4SLinus Torvalds } 1281*1da177e4SLinus Torvalds 1282*1da177e4SLinus Torvalds int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt, u8 *status) 1283*1da177e4SLinus Torvalds { 1284*1da177e4SLinus Torvalds u64 *inbox; 1285*1da177e4SLinus Torvalds dma_addr_t indma; 1286*1da177e4SLinus Torvalds int err; 1287*1da177e4SLinus Torvalds 1288*1da177e4SLinus Torvalds inbox = pci_alloc_consistent(dev->pdev, 16, &indma); 1289*1da177e4SLinus Torvalds if (!inbox) 1290*1da177e4SLinus Torvalds return -ENOMEM; 1291*1da177e4SLinus Torvalds 1292*1da177e4SLinus Torvalds inbox[0] = cpu_to_be64(virt); 1293*1da177e4SLinus Torvalds inbox[1] = cpu_to_be64(dma_addr); 1294*1da177e4SLinus Torvalds 1295*1da177e4SLinus Torvalds err = mthca_cmd(dev, indma, 1, 0, CMD_MAP_ICM, CMD_TIME_CLASS_B, status); 1296*1da177e4SLinus Torvalds 1297*1da177e4SLinus Torvalds pci_free_consistent(dev->pdev, 16, inbox, indma); 1298*1da177e4SLinus Torvalds 1299*1da177e4SLinus Torvalds if (!err) 1300*1da177e4SLinus Torvalds mthca_dbg(dev, "Mapped page at %llx for ICM.\n", 1301*1da177e4SLinus Torvalds (unsigned long long) virt); 1302*1da177e4SLinus Torvalds 1303*1da177e4SLinus Torvalds return err; 1304*1da177e4SLinus Torvalds } 1305*1da177e4SLinus Torvalds 1306*1da177e4SLinus Torvalds int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count, u8 *status) 1307*1da177e4SLinus Torvalds { 1308*1da177e4SLinus Torvalds mthca_dbg(dev, "Unmapping %d pages at %llx from ICM.\n", 1309*1da177e4SLinus Torvalds page_count, (unsigned long long) virt); 1310*1da177e4SLinus Torvalds 1311*1da177e4SLinus Torvalds return mthca_cmd(dev, virt, page_count, 0, CMD_UNMAP_ICM, CMD_TIME_CLASS_B, status); 1312*1da177e4SLinus Torvalds } 1313*1da177e4SLinus Torvalds 1314*1da177e4SLinus Torvalds int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status) 1315*1da177e4SLinus Torvalds { 1316*1da177e4SLinus Torvalds return mthca_map_cmd(dev, CMD_MAP_ICM_AUX, icm, -1, status); 1317*1da177e4SLinus Torvalds } 1318*1da177e4SLinus Torvalds 1319*1da177e4SLinus Torvalds int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev, u8 *status) 1320*1da177e4SLinus Torvalds { 1321*1da177e4SLinus Torvalds return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_ICM_AUX, CMD_TIME_CLASS_B, status); 1322*1da177e4SLinus Torvalds } 1323*1da177e4SLinus Torvalds 1324*1da177e4SLinus Torvalds int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages, 1325*1da177e4SLinus Torvalds u8 *status) 1326*1da177e4SLinus Torvalds { 1327*1da177e4SLinus Torvalds int ret = mthca_cmd_imm(dev, icm_size, aux_pages, 0, 0, CMD_SET_ICM_SIZE, 1328*1da177e4SLinus Torvalds CMD_TIME_CLASS_A, status); 1329*1da177e4SLinus Torvalds 1330*1da177e4SLinus Torvalds if (ret || status) 1331*1da177e4SLinus Torvalds return ret; 1332*1da177e4SLinus Torvalds 1333*1da177e4SLinus Torvalds /* 1334*1da177e4SLinus Torvalds * Arbel page size is always 4 KB; round up number of system 1335*1da177e4SLinus Torvalds * pages needed. 1336*1da177e4SLinus Torvalds */ 1337*1da177e4SLinus Torvalds *aux_pages = (*aux_pages + (1 << (PAGE_SHIFT - 12)) - 1) >> (PAGE_SHIFT - 12); 1338*1da177e4SLinus Torvalds 1339*1da177e4SLinus Torvalds return 0; 1340*1da177e4SLinus Torvalds } 1341*1da177e4SLinus Torvalds 1342*1da177e4SLinus Torvalds int mthca_SW2HW_MPT(struct mthca_dev *dev, void *mpt_entry, 1343*1da177e4SLinus Torvalds int mpt_index, u8 *status) 1344*1da177e4SLinus Torvalds { 1345*1da177e4SLinus Torvalds dma_addr_t indma; 1346*1da177e4SLinus Torvalds int err; 1347*1da177e4SLinus Torvalds 1348*1da177e4SLinus Torvalds indma = pci_map_single(dev->pdev, mpt_entry, 1349*1da177e4SLinus Torvalds MTHCA_MPT_ENTRY_SIZE, 1350*1da177e4SLinus Torvalds PCI_DMA_TODEVICE); 1351*1da177e4SLinus Torvalds if (pci_dma_mapping_error(indma)) 1352*1da177e4SLinus Torvalds return -ENOMEM; 1353*1da177e4SLinus Torvalds 1354*1da177e4SLinus Torvalds err = mthca_cmd(dev, indma, mpt_index, 0, CMD_SW2HW_MPT, 1355*1da177e4SLinus Torvalds CMD_TIME_CLASS_B, status); 1356*1da177e4SLinus Torvalds 1357*1da177e4SLinus Torvalds pci_unmap_single(dev->pdev, indma, 1358*1da177e4SLinus Torvalds MTHCA_MPT_ENTRY_SIZE, PCI_DMA_TODEVICE); 1359*1da177e4SLinus Torvalds return err; 1360*1da177e4SLinus Torvalds } 1361*1da177e4SLinus Torvalds 1362*1da177e4SLinus Torvalds int mthca_HW2SW_MPT(struct mthca_dev *dev, void *mpt_entry, 1363*1da177e4SLinus Torvalds int mpt_index, u8 *status) 1364*1da177e4SLinus Torvalds { 1365*1da177e4SLinus Torvalds dma_addr_t outdma = 0; 1366*1da177e4SLinus Torvalds int err; 1367*1da177e4SLinus Torvalds 1368*1da177e4SLinus Torvalds if (mpt_entry) { 1369*1da177e4SLinus Torvalds outdma = pci_map_single(dev->pdev, mpt_entry, 1370*1da177e4SLinus Torvalds MTHCA_MPT_ENTRY_SIZE, 1371*1da177e4SLinus Torvalds PCI_DMA_FROMDEVICE); 1372*1da177e4SLinus Torvalds if (pci_dma_mapping_error(outdma)) 1373*1da177e4SLinus Torvalds return -ENOMEM; 1374*1da177e4SLinus Torvalds } 1375*1da177e4SLinus Torvalds 1376*1da177e4SLinus Torvalds err = mthca_cmd_box(dev, 0, outdma, mpt_index, !mpt_entry, 1377*1da177e4SLinus Torvalds CMD_HW2SW_MPT, 1378*1da177e4SLinus Torvalds CMD_TIME_CLASS_B, status); 1379*1da177e4SLinus Torvalds 1380*1da177e4SLinus Torvalds if (mpt_entry) 1381*1da177e4SLinus Torvalds pci_unmap_single(dev->pdev, outdma, 1382*1da177e4SLinus Torvalds MTHCA_MPT_ENTRY_SIZE, 1383*1da177e4SLinus Torvalds PCI_DMA_FROMDEVICE); 1384*1da177e4SLinus Torvalds return err; 1385*1da177e4SLinus Torvalds } 1386*1da177e4SLinus Torvalds 1387*1da177e4SLinus Torvalds int mthca_WRITE_MTT(struct mthca_dev *dev, u64 *mtt_entry, 1388*1da177e4SLinus Torvalds int num_mtt, u8 *status) 1389*1da177e4SLinus Torvalds { 1390*1da177e4SLinus Torvalds dma_addr_t indma; 1391*1da177e4SLinus Torvalds int err; 1392*1da177e4SLinus Torvalds 1393*1da177e4SLinus Torvalds indma = pci_map_single(dev->pdev, mtt_entry, 1394*1da177e4SLinus Torvalds (num_mtt + 2) * 8, 1395*1da177e4SLinus Torvalds PCI_DMA_TODEVICE); 1396*1da177e4SLinus Torvalds if (pci_dma_mapping_error(indma)) 1397*1da177e4SLinus Torvalds return -ENOMEM; 1398*1da177e4SLinus Torvalds 1399*1da177e4SLinus Torvalds err = mthca_cmd(dev, indma, num_mtt, 0, CMD_WRITE_MTT, 1400*1da177e4SLinus Torvalds CMD_TIME_CLASS_B, status); 1401*1da177e4SLinus Torvalds 1402*1da177e4SLinus Torvalds pci_unmap_single(dev->pdev, indma, 1403*1da177e4SLinus Torvalds (num_mtt + 2) * 8, PCI_DMA_TODEVICE); 1404*1da177e4SLinus Torvalds return err; 1405*1da177e4SLinus Torvalds } 1406*1da177e4SLinus Torvalds 1407*1da177e4SLinus Torvalds int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap, 1408*1da177e4SLinus Torvalds int eq_num, u8 *status) 1409*1da177e4SLinus Torvalds { 1410*1da177e4SLinus Torvalds mthca_dbg(dev, "%s mask %016llx for eqn %d\n", 1411*1da177e4SLinus Torvalds unmap ? "Clearing" : "Setting", 1412*1da177e4SLinus Torvalds (unsigned long long) event_mask, eq_num); 1413*1da177e4SLinus Torvalds return mthca_cmd(dev, event_mask, (unmap << 31) | eq_num, 1414*1da177e4SLinus Torvalds 0, CMD_MAP_EQ, CMD_TIME_CLASS_B, status); 1415*1da177e4SLinus Torvalds } 1416*1da177e4SLinus Torvalds 1417*1da177e4SLinus Torvalds int mthca_SW2HW_EQ(struct mthca_dev *dev, void *eq_context, 1418*1da177e4SLinus Torvalds int eq_num, u8 *status) 1419*1da177e4SLinus Torvalds { 1420*1da177e4SLinus Torvalds dma_addr_t indma; 1421*1da177e4SLinus Torvalds int err; 1422*1da177e4SLinus Torvalds 1423*1da177e4SLinus Torvalds indma = pci_map_single(dev->pdev, eq_context, 1424*1da177e4SLinus Torvalds MTHCA_EQ_CONTEXT_SIZE, 1425*1da177e4SLinus Torvalds PCI_DMA_TODEVICE); 1426*1da177e4SLinus Torvalds if (pci_dma_mapping_error(indma)) 1427*1da177e4SLinus Torvalds return -ENOMEM; 1428*1da177e4SLinus Torvalds 1429*1da177e4SLinus Torvalds err = mthca_cmd(dev, indma, eq_num, 0, CMD_SW2HW_EQ, 1430*1da177e4SLinus Torvalds CMD_TIME_CLASS_A, status); 1431*1da177e4SLinus Torvalds 1432*1da177e4SLinus Torvalds pci_unmap_single(dev->pdev, indma, 1433*1da177e4SLinus Torvalds MTHCA_EQ_CONTEXT_SIZE, PCI_DMA_TODEVICE); 1434*1da177e4SLinus Torvalds return err; 1435*1da177e4SLinus Torvalds } 1436*1da177e4SLinus Torvalds 1437*1da177e4SLinus Torvalds int mthca_HW2SW_EQ(struct mthca_dev *dev, void *eq_context, 1438*1da177e4SLinus Torvalds int eq_num, u8 *status) 1439*1da177e4SLinus Torvalds { 1440*1da177e4SLinus Torvalds dma_addr_t outdma = 0; 1441*1da177e4SLinus Torvalds int err; 1442*1da177e4SLinus Torvalds 1443*1da177e4SLinus Torvalds outdma = pci_map_single(dev->pdev, eq_context, 1444*1da177e4SLinus Torvalds MTHCA_EQ_CONTEXT_SIZE, 1445*1da177e4SLinus Torvalds PCI_DMA_FROMDEVICE); 1446*1da177e4SLinus Torvalds if (pci_dma_mapping_error(outdma)) 1447*1da177e4SLinus Torvalds return -ENOMEM; 1448*1da177e4SLinus Torvalds 1449*1da177e4SLinus Torvalds err = mthca_cmd_box(dev, 0, outdma, eq_num, 0, 1450*1da177e4SLinus Torvalds CMD_HW2SW_EQ, 1451*1da177e4SLinus Torvalds CMD_TIME_CLASS_A, status); 1452*1da177e4SLinus Torvalds 1453*1da177e4SLinus Torvalds pci_unmap_single(dev->pdev, outdma, 1454*1da177e4SLinus Torvalds MTHCA_EQ_CONTEXT_SIZE, 1455*1da177e4SLinus Torvalds PCI_DMA_FROMDEVICE); 1456*1da177e4SLinus Torvalds return err; 1457*1da177e4SLinus Torvalds } 1458*1da177e4SLinus Torvalds 1459*1da177e4SLinus Torvalds int mthca_SW2HW_CQ(struct mthca_dev *dev, void *cq_context, 1460*1da177e4SLinus Torvalds int cq_num, u8 *status) 1461*1da177e4SLinus Torvalds { 1462*1da177e4SLinus Torvalds dma_addr_t indma; 1463*1da177e4SLinus Torvalds int err; 1464*1da177e4SLinus Torvalds 1465*1da177e4SLinus Torvalds indma = pci_map_single(dev->pdev, cq_context, 1466*1da177e4SLinus Torvalds MTHCA_CQ_CONTEXT_SIZE, 1467*1da177e4SLinus Torvalds PCI_DMA_TODEVICE); 1468*1da177e4SLinus Torvalds if (pci_dma_mapping_error(indma)) 1469*1da177e4SLinus Torvalds return -ENOMEM; 1470*1da177e4SLinus Torvalds 1471*1da177e4SLinus Torvalds err = mthca_cmd(dev, indma, cq_num, 0, CMD_SW2HW_CQ, 1472*1da177e4SLinus Torvalds CMD_TIME_CLASS_A, status); 1473*1da177e4SLinus Torvalds 1474*1da177e4SLinus Torvalds pci_unmap_single(dev->pdev, indma, 1475*1da177e4SLinus Torvalds MTHCA_CQ_CONTEXT_SIZE, PCI_DMA_TODEVICE); 1476*1da177e4SLinus Torvalds return err; 1477*1da177e4SLinus Torvalds } 1478*1da177e4SLinus Torvalds 1479*1da177e4SLinus Torvalds int mthca_HW2SW_CQ(struct mthca_dev *dev, void *cq_context, 1480*1da177e4SLinus Torvalds int cq_num, u8 *status) 1481*1da177e4SLinus Torvalds { 1482*1da177e4SLinus Torvalds dma_addr_t outdma = 0; 1483*1da177e4SLinus Torvalds int err; 1484*1da177e4SLinus Torvalds 1485*1da177e4SLinus Torvalds outdma = pci_map_single(dev->pdev, cq_context, 1486*1da177e4SLinus Torvalds MTHCA_CQ_CONTEXT_SIZE, 1487*1da177e4SLinus Torvalds PCI_DMA_FROMDEVICE); 1488*1da177e4SLinus Torvalds if (pci_dma_mapping_error(outdma)) 1489*1da177e4SLinus Torvalds return -ENOMEM; 1490*1da177e4SLinus Torvalds 1491*1da177e4SLinus Torvalds err = mthca_cmd_box(dev, 0, outdma, cq_num, 0, 1492*1da177e4SLinus Torvalds CMD_HW2SW_CQ, 1493*1da177e4SLinus Torvalds CMD_TIME_CLASS_A, status); 1494*1da177e4SLinus Torvalds 1495*1da177e4SLinus Torvalds pci_unmap_single(dev->pdev, outdma, 1496*1da177e4SLinus Torvalds MTHCA_CQ_CONTEXT_SIZE, 1497*1da177e4SLinus Torvalds PCI_DMA_FROMDEVICE); 1498*1da177e4SLinus Torvalds return err; 1499*1da177e4SLinus Torvalds } 1500*1da177e4SLinus Torvalds 1501*1da177e4SLinus Torvalds int mthca_MODIFY_QP(struct mthca_dev *dev, int trans, u32 num, 1502*1da177e4SLinus Torvalds int is_ee, void *qp_context, u32 optmask, 1503*1da177e4SLinus Torvalds u8 *status) 1504*1da177e4SLinus Torvalds { 1505*1da177e4SLinus Torvalds static const u16 op[] = { 1506*1da177e4SLinus Torvalds [MTHCA_TRANS_RST2INIT] = CMD_RST2INIT_QPEE, 1507*1da177e4SLinus Torvalds [MTHCA_TRANS_INIT2INIT] = CMD_INIT2INIT_QPEE, 1508*1da177e4SLinus Torvalds [MTHCA_TRANS_INIT2RTR] = CMD_INIT2RTR_QPEE, 1509*1da177e4SLinus Torvalds [MTHCA_TRANS_RTR2RTS] = CMD_RTR2RTS_QPEE, 1510*1da177e4SLinus Torvalds [MTHCA_TRANS_RTS2RTS] = CMD_RTS2RTS_QPEE, 1511*1da177e4SLinus Torvalds [MTHCA_TRANS_SQERR2RTS] = CMD_SQERR2RTS_QPEE, 1512*1da177e4SLinus Torvalds [MTHCA_TRANS_ANY2ERR] = CMD_2ERR_QPEE, 1513*1da177e4SLinus Torvalds [MTHCA_TRANS_RTS2SQD] = CMD_RTS2SQD_QPEE, 1514*1da177e4SLinus Torvalds [MTHCA_TRANS_SQD2SQD] = CMD_SQD2SQD_QPEE, 1515*1da177e4SLinus Torvalds [MTHCA_TRANS_SQD2RTS] = CMD_SQD2RTS_QPEE, 1516*1da177e4SLinus Torvalds [MTHCA_TRANS_ANY2RST] = CMD_ERR2RST_QPEE 1517*1da177e4SLinus Torvalds }; 1518*1da177e4SLinus Torvalds u8 op_mod = 0; 1519*1da177e4SLinus Torvalds 1520*1da177e4SLinus Torvalds dma_addr_t indma; 1521*1da177e4SLinus Torvalds int err; 1522*1da177e4SLinus Torvalds 1523*1da177e4SLinus Torvalds if (trans < 0 || trans >= ARRAY_SIZE(op)) 1524*1da177e4SLinus Torvalds return -EINVAL; 1525*1da177e4SLinus Torvalds 1526*1da177e4SLinus Torvalds if (trans == MTHCA_TRANS_ANY2RST) { 1527*1da177e4SLinus Torvalds indma = 0; 1528*1da177e4SLinus Torvalds op_mod = 3; /* don't write outbox, any->reset */ 1529*1da177e4SLinus Torvalds 1530*1da177e4SLinus Torvalds /* For debugging */ 1531*1da177e4SLinus Torvalds qp_context = pci_alloc_consistent(dev->pdev, MTHCA_QP_CONTEXT_SIZE, 1532*1da177e4SLinus Torvalds &indma); 1533*1da177e4SLinus Torvalds op_mod = 2; /* write outbox, any->reset */ 1534*1da177e4SLinus Torvalds } else { 1535*1da177e4SLinus Torvalds indma = pci_map_single(dev->pdev, qp_context, 1536*1da177e4SLinus Torvalds MTHCA_QP_CONTEXT_SIZE, 1537*1da177e4SLinus Torvalds PCI_DMA_TODEVICE); 1538*1da177e4SLinus Torvalds if (pci_dma_mapping_error(indma)) 1539*1da177e4SLinus Torvalds return -ENOMEM; 1540*1da177e4SLinus Torvalds 1541*1da177e4SLinus Torvalds if (0) { 1542*1da177e4SLinus Torvalds int i; 1543*1da177e4SLinus Torvalds mthca_dbg(dev, "Dumping QP context:\n"); 1544*1da177e4SLinus Torvalds printk(" opt param mask: %08x\n", be32_to_cpup(qp_context)); 1545*1da177e4SLinus Torvalds for (i = 0; i < 0x100 / 4; ++i) { 1546*1da177e4SLinus Torvalds if (i % 8 == 0) 1547*1da177e4SLinus Torvalds printk(" [%02x] ", i * 4); 1548*1da177e4SLinus Torvalds printk(" %08x", be32_to_cpu(((u32 *) qp_context)[i + 2])); 1549*1da177e4SLinus Torvalds if ((i + 1) % 8 == 0) 1550*1da177e4SLinus Torvalds printk("\n"); 1551*1da177e4SLinus Torvalds } 1552*1da177e4SLinus Torvalds } 1553*1da177e4SLinus Torvalds } 1554*1da177e4SLinus Torvalds 1555*1da177e4SLinus Torvalds if (trans == MTHCA_TRANS_ANY2RST) { 1556*1da177e4SLinus Torvalds err = mthca_cmd_box(dev, 0, indma, (!!is_ee << 24) | num, 1557*1da177e4SLinus Torvalds op_mod, op[trans], CMD_TIME_CLASS_C, status); 1558*1da177e4SLinus Torvalds 1559*1da177e4SLinus Torvalds if (0) { 1560*1da177e4SLinus Torvalds int i; 1561*1da177e4SLinus Torvalds mthca_dbg(dev, "Dumping QP context:\n"); 1562*1da177e4SLinus Torvalds printk(" %08x\n", be32_to_cpup(qp_context)); 1563*1da177e4SLinus Torvalds for (i = 0; i < 0x100 / 4; ++i) { 1564*1da177e4SLinus Torvalds if (i % 8 == 0) 1565*1da177e4SLinus Torvalds printk("[%02x] ", i * 4); 1566*1da177e4SLinus Torvalds printk(" %08x", be32_to_cpu(((u32 *) qp_context)[i + 2])); 1567*1da177e4SLinus Torvalds if ((i + 1) % 8 == 0) 1568*1da177e4SLinus Torvalds printk("\n"); 1569*1da177e4SLinus Torvalds } 1570*1da177e4SLinus Torvalds } 1571*1da177e4SLinus Torvalds 1572*1da177e4SLinus Torvalds } else 1573*1da177e4SLinus Torvalds err = mthca_cmd(dev, indma, (!!is_ee << 24) | num, 1574*1da177e4SLinus Torvalds op_mod, op[trans], CMD_TIME_CLASS_C, status); 1575*1da177e4SLinus Torvalds 1576*1da177e4SLinus Torvalds if (trans != MTHCA_TRANS_ANY2RST) 1577*1da177e4SLinus Torvalds pci_unmap_single(dev->pdev, indma, 1578*1da177e4SLinus Torvalds MTHCA_QP_CONTEXT_SIZE, PCI_DMA_TODEVICE); 1579*1da177e4SLinus Torvalds else 1580*1da177e4SLinus Torvalds pci_free_consistent(dev->pdev, MTHCA_QP_CONTEXT_SIZE, 1581*1da177e4SLinus Torvalds qp_context, indma); 1582*1da177e4SLinus Torvalds return err; 1583*1da177e4SLinus Torvalds } 1584*1da177e4SLinus Torvalds 1585*1da177e4SLinus Torvalds int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee, 1586*1da177e4SLinus Torvalds void *qp_context, u8 *status) 1587*1da177e4SLinus Torvalds { 1588*1da177e4SLinus Torvalds dma_addr_t outdma = 0; 1589*1da177e4SLinus Torvalds int err; 1590*1da177e4SLinus Torvalds 1591*1da177e4SLinus Torvalds outdma = pci_map_single(dev->pdev, qp_context, 1592*1da177e4SLinus Torvalds MTHCA_QP_CONTEXT_SIZE, 1593*1da177e4SLinus Torvalds PCI_DMA_FROMDEVICE); 1594*1da177e4SLinus Torvalds if (pci_dma_mapping_error(outdma)) 1595*1da177e4SLinus Torvalds return -ENOMEM; 1596*1da177e4SLinus Torvalds 1597*1da177e4SLinus Torvalds err = mthca_cmd_box(dev, 0, outdma, (!!is_ee << 24) | num, 0, 1598*1da177e4SLinus Torvalds CMD_QUERY_QPEE, 1599*1da177e4SLinus Torvalds CMD_TIME_CLASS_A, status); 1600*1da177e4SLinus Torvalds 1601*1da177e4SLinus Torvalds pci_unmap_single(dev->pdev, outdma, 1602*1da177e4SLinus Torvalds MTHCA_QP_CONTEXT_SIZE, 1603*1da177e4SLinus Torvalds PCI_DMA_FROMDEVICE); 1604*1da177e4SLinus Torvalds return err; 1605*1da177e4SLinus Torvalds } 1606*1da177e4SLinus Torvalds 1607*1da177e4SLinus Torvalds int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn, 1608*1da177e4SLinus Torvalds u8 *status) 1609*1da177e4SLinus Torvalds { 1610*1da177e4SLinus Torvalds u8 op_mod; 1611*1da177e4SLinus Torvalds 1612*1da177e4SLinus Torvalds switch (type) { 1613*1da177e4SLinus Torvalds case IB_QPT_SMI: 1614*1da177e4SLinus Torvalds op_mod = 0; 1615*1da177e4SLinus Torvalds break; 1616*1da177e4SLinus Torvalds case IB_QPT_GSI: 1617*1da177e4SLinus Torvalds op_mod = 1; 1618*1da177e4SLinus Torvalds break; 1619*1da177e4SLinus Torvalds case IB_QPT_RAW_IPV6: 1620*1da177e4SLinus Torvalds op_mod = 2; 1621*1da177e4SLinus Torvalds break; 1622*1da177e4SLinus Torvalds case IB_QPT_RAW_ETY: 1623*1da177e4SLinus Torvalds op_mod = 3; 1624*1da177e4SLinus Torvalds break; 1625*1da177e4SLinus Torvalds default: 1626*1da177e4SLinus Torvalds return -EINVAL; 1627*1da177e4SLinus Torvalds } 1628*1da177e4SLinus Torvalds 1629*1da177e4SLinus Torvalds return mthca_cmd(dev, 0, qpn, op_mod, CMD_CONF_SPECIAL_QP, 1630*1da177e4SLinus Torvalds CMD_TIME_CLASS_B, status); 1631*1da177e4SLinus Torvalds } 1632*1da177e4SLinus Torvalds 1633*1da177e4SLinus Torvalds int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey, 1634*1da177e4SLinus Torvalds int port, struct ib_wc* in_wc, struct ib_grh* in_grh, 1635*1da177e4SLinus Torvalds void *in_mad, void *response_mad, u8 *status) 1636*1da177e4SLinus Torvalds { 1637*1da177e4SLinus Torvalds void *box; 1638*1da177e4SLinus Torvalds dma_addr_t dma; 1639*1da177e4SLinus Torvalds int err; 1640*1da177e4SLinus Torvalds u32 in_modifier = port; 1641*1da177e4SLinus Torvalds u8 op_modifier = 0; 1642*1da177e4SLinus Torvalds 1643*1da177e4SLinus Torvalds #define MAD_IFC_BOX_SIZE 0x400 1644*1da177e4SLinus Torvalds #define MAD_IFC_MY_QPN_OFFSET 0x100 1645*1da177e4SLinus Torvalds #define MAD_IFC_RQPN_OFFSET 0x104 1646*1da177e4SLinus Torvalds #define MAD_IFC_SL_OFFSET 0x108 1647*1da177e4SLinus Torvalds #define MAD_IFC_G_PATH_OFFSET 0x109 1648*1da177e4SLinus Torvalds #define MAD_IFC_RLID_OFFSET 0x10a 1649*1da177e4SLinus Torvalds #define MAD_IFC_PKEY_OFFSET 0x10e 1650*1da177e4SLinus Torvalds #define MAD_IFC_GRH_OFFSET 0x140 1651*1da177e4SLinus Torvalds 1652*1da177e4SLinus Torvalds box = pci_alloc_consistent(dev->pdev, MAD_IFC_BOX_SIZE, &dma); 1653*1da177e4SLinus Torvalds if (!box) 1654*1da177e4SLinus Torvalds return -ENOMEM; 1655*1da177e4SLinus Torvalds 1656*1da177e4SLinus Torvalds memcpy(box, in_mad, 256); 1657*1da177e4SLinus Torvalds 1658*1da177e4SLinus Torvalds /* 1659*1da177e4SLinus Torvalds * Key check traps can't be generated unless we have in_wc to 1660*1da177e4SLinus Torvalds * tell us where to send the trap. 1661*1da177e4SLinus Torvalds */ 1662*1da177e4SLinus Torvalds if (ignore_mkey || !in_wc) 1663*1da177e4SLinus Torvalds op_modifier |= 0x1; 1664*1da177e4SLinus Torvalds if (ignore_bkey || !in_wc) 1665*1da177e4SLinus Torvalds op_modifier |= 0x2; 1666*1da177e4SLinus Torvalds 1667*1da177e4SLinus Torvalds if (in_wc) { 1668*1da177e4SLinus Torvalds u8 val; 1669*1da177e4SLinus Torvalds 1670*1da177e4SLinus Torvalds memset(box + 256, 0, 256); 1671*1da177e4SLinus Torvalds 1672*1da177e4SLinus Torvalds MTHCA_PUT(box, in_wc->qp_num, MAD_IFC_MY_QPN_OFFSET); 1673*1da177e4SLinus Torvalds MTHCA_PUT(box, in_wc->src_qp, MAD_IFC_RQPN_OFFSET); 1674*1da177e4SLinus Torvalds 1675*1da177e4SLinus Torvalds val = in_wc->sl << 4; 1676*1da177e4SLinus Torvalds MTHCA_PUT(box, val, MAD_IFC_SL_OFFSET); 1677*1da177e4SLinus Torvalds 1678*1da177e4SLinus Torvalds val = in_wc->dlid_path_bits | 1679*1da177e4SLinus Torvalds (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0); 1680*1da177e4SLinus Torvalds MTHCA_PUT(box, val, MAD_IFC_GRH_OFFSET); 1681*1da177e4SLinus Torvalds 1682*1da177e4SLinus Torvalds MTHCA_PUT(box, in_wc->slid, MAD_IFC_RLID_OFFSET); 1683*1da177e4SLinus Torvalds MTHCA_PUT(box, in_wc->pkey_index, MAD_IFC_PKEY_OFFSET); 1684*1da177e4SLinus Torvalds 1685*1da177e4SLinus Torvalds if (in_grh) 1686*1da177e4SLinus Torvalds memcpy((u8 *) box + MAD_IFC_GRH_OFFSET, in_grh, 40); 1687*1da177e4SLinus Torvalds 1688*1da177e4SLinus Torvalds op_modifier |= 0x10; 1689*1da177e4SLinus Torvalds 1690*1da177e4SLinus Torvalds in_modifier |= in_wc->slid << 16; 1691*1da177e4SLinus Torvalds } 1692*1da177e4SLinus Torvalds 1693*1da177e4SLinus Torvalds err = mthca_cmd_box(dev, dma, dma + 512, in_modifier, op_modifier, 1694*1da177e4SLinus Torvalds CMD_MAD_IFC, CMD_TIME_CLASS_C, status); 1695*1da177e4SLinus Torvalds 1696*1da177e4SLinus Torvalds if (!err && !*status) 1697*1da177e4SLinus Torvalds memcpy(response_mad, box + 512, 256); 1698*1da177e4SLinus Torvalds 1699*1da177e4SLinus Torvalds pci_free_consistent(dev->pdev, MAD_IFC_BOX_SIZE, box, dma); 1700*1da177e4SLinus Torvalds return err; 1701*1da177e4SLinus Torvalds } 1702*1da177e4SLinus Torvalds 1703*1da177e4SLinus Torvalds int mthca_READ_MGM(struct mthca_dev *dev, int index, void *mgm, 1704*1da177e4SLinus Torvalds u8 *status) 1705*1da177e4SLinus Torvalds { 1706*1da177e4SLinus Torvalds dma_addr_t outdma = 0; 1707*1da177e4SLinus Torvalds int err; 1708*1da177e4SLinus Torvalds 1709*1da177e4SLinus Torvalds outdma = pci_map_single(dev->pdev, mgm, 1710*1da177e4SLinus Torvalds MTHCA_MGM_ENTRY_SIZE, 1711*1da177e4SLinus Torvalds PCI_DMA_FROMDEVICE); 1712*1da177e4SLinus Torvalds if (pci_dma_mapping_error(outdma)) 1713*1da177e4SLinus Torvalds return -ENOMEM; 1714*1da177e4SLinus Torvalds 1715*1da177e4SLinus Torvalds err = mthca_cmd_box(dev, 0, outdma, index, 0, 1716*1da177e4SLinus Torvalds CMD_READ_MGM, 1717*1da177e4SLinus Torvalds CMD_TIME_CLASS_A, status); 1718*1da177e4SLinus Torvalds 1719*1da177e4SLinus Torvalds pci_unmap_single(dev->pdev, outdma, 1720*1da177e4SLinus Torvalds MTHCA_MGM_ENTRY_SIZE, 1721*1da177e4SLinus Torvalds PCI_DMA_FROMDEVICE); 1722*1da177e4SLinus Torvalds return err; 1723*1da177e4SLinus Torvalds } 1724*1da177e4SLinus Torvalds 1725*1da177e4SLinus Torvalds int mthca_WRITE_MGM(struct mthca_dev *dev, int index, void *mgm, 1726*1da177e4SLinus Torvalds u8 *status) 1727*1da177e4SLinus Torvalds { 1728*1da177e4SLinus Torvalds dma_addr_t indma; 1729*1da177e4SLinus Torvalds int err; 1730*1da177e4SLinus Torvalds 1731*1da177e4SLinus Torvalds indma = pci_map_single(dev->pdev, mgm, 1732*1da177e4SLinus Torvalds MTHCA_MGM_ENTRY_SIZE, 1733*1da177e4SLinus Torvalds PCI_DMA_TODEVICE); 1734*1da177e4SLinus Torvalds if (pci_dma_mapping_error(indma)) 1735*1da177e4SLinus Torvalds return -ENOMEM; 1736*1da177e4SLinus Torvalds 1737*1da177e4SLinus Torvalds err = mthca_cmd(dev, indma, index, 0, CMD_WRITE_MGM, 1738*1da177e4SLinus Torvalds CMD_TIME_CLASS_A, status); 1739*1da177e4SLinus Torvalds 1740*1da177e4SLinus Torvalds pci_unmap_single(dev->pdev, indma, 1741*1da177e4SLinus Torvalds MTHCA_MGM_ENTRY_SIZE, PCI_DMA_TODEVICE); 1742*1da177e4SLinus Torvalds return err; 1743*1da177e4SLinus Torvalds } 1744*1da177e4SLinus Torvalds 1745*1da177e4SLinus Torvalds int mthca_MGID_HASH(struct mthca_dev *dev, void *gid, u16 *hash, 1746*1da177e4SLinus Torvalds u8 *status) 1747*1da177e4SLinus Torvalds { 1748*1da177e4SLinus Torvalds dma_addr_t indma; 1749*1da177e4SLinus Torvalds u64 imm; 1750*1da177e4SLinus Torvalds int err; 1751*1da177e4SLinus Torvalds 1752*1da177e4SLinus Torvalds indma = pci_map_single(dev->pdev, gid, 16, PCI_DMA_TODEVICE); 1753*1da177e4SLinus Torvalds if (pci_dma_mapping_error(indma)) 1754*1da177e4SLinus Torvalds return -ENOMEM; 1755*1da177e4SLinus Torvalds 1756*1da177e4SLinus Torvalds err = mthca_cmd_imm(dev, indma, &imm, 0, 0, CMD_MGID_HASH, 1757*1da177e4SLinus Torvalds CMD_TIME_CLASS_A, status); 1758*1da177e4SLinus Torvalds *hash = imm; 1759*1da177e4SLinus Torvalds 1760*1da177e4SLinus Torvalds pci_unmap_single(dev->pdev, indma, 16, PCI_DMA_TODEVICE); 1761*1da177e4SLinus Torvalds return err; 1762*1da177e4SLinus Torvalds } 1763*1da177e4SLinus Torvalds 1764*1da177e4SLinus Torvalds int mthca_NOP(struct mthca_dev *dev, u8 *status) 1765*1da177e4SLinus Torvalds { 1766*1da177e4SLinus Torvalds return mthca_cmd(dev, 0, 0x1f, 0, CMD_NOP, msecs_to_jiffies(100), status); 1767*1da177e4SLinus Torvalds } 1768