104876c12SAharon Landau // SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB 204876c12SAharon Landau /* Copyright (c) 2022, NVIDIA CORPORATION & AFFILIATES. */ 304876c12SAharon Landau 4*636bdbfcSAharon Landau #include <rdma/ib_umem_odp.h> 504876c12SAharon Landau #include "mlx5_ib.h" 604876c12SAharon Landau #include "umr.h" 76f0689fdSAharon Landau #include "wr.h" 804876c12SAharon Landau 9916adb49SAharon Landau /* 10916adb49SAharon Landau * We can't use an array for xlt_emergency_page because dma_map_single doesn't 11916adb49SAharon Landau * work on kernel modules memory 12916adb49SAharon Landau */ 13916adb49SAharon Landau void *xlt_emergency_page; 14916adb49SAharon Landau static DEFINE_MUTEX(xlt_emergency_page_mutex); 15916adb49SAharon Landau 168a8a5d37SAharon Landau static __be64 get_umr_enable_mr_mask(void) 178a8a5d37SAharon Landau { 188a8a5d37SAharon Landau u64 result; 198a8a5d37SAharon Landau 208a8a5d37SAharon Landau result = MLX5_MKEY_MASK_KEY | 218a8a5d37SAharon Landau MLX5_MKEY_MASK_FREE; 228a8a5d37SAharon Landau 238a8a5d37SAharon Landau return cpu_to_be64(result); 248a8a5d37SAharon Landau } 258a8a5d37SAharon Landau 268a8a5d37SAharon Landau static __be64 get_umr_disable_mr_mask(void) 278a8a5d37SAharon Landau { 288a8a5d37SAharon Landau u64 result; 298a8a5d37SAharon Landau 308a8a5d37SAharon Landau result = MLX5_MKEY_MASK_FREE; 318a8a5d37SAharon Landau 328a8a5d37SAharon Landau return cpu_to_be64(result); 338a8a5d37SAharon Landau } 348a8a5d37SAharon Landau 358a8a5d37SAharon Landau static __be64 get_umr_update_translation_mask(void) 368a8a5d37SAharon Landau { 378a8a5d37SAharon Landau u64 result; 388a8a5d37SAharon Landau 398a8a5d37SAharon Landau result = MLX5_MKEY_MASK_LEN | 408a8a5d37SAharon Landau MLX5_MKEY_MASK_PAGE_SIZE | 418a8a5d37SAharon Landau MLX5_MKEY_MASK_START_ADDR; 428a8a5d37SAharon Landau 438a8a5d37SAharon Landau return cpu_to_be64(result); 448a8a5d37SAharon Landau } 458a8a5d37SAharon Landau 46ba6a9c68SAharon Landau static __be64 get_umr_update_access_mask(struct mlx5_ib_dev *dev) 478a8a5d37SAharon Landau { 488a8a5d37SAharon Landau u64 result; 498a8a5d37SAharon Landau 508a8a5d37SAharon Landau result = MLX5_MKEY_MASK_LR | 518a8a5d37SAharon Landau MLX5_MKEY_MASK_LW | 528a8a5d37SAharon Landau MLX5_MKEY_MASK_RR | 538a8a5d37SAharon Landau MLX5_MKEY_MASK_RW; 548a8a5d37SAharon Landau 55ba6a9c68SAharon Landau if (MLX5_CAP_GEN(dev->mdev, atomic)) 568a8a5d37SAharon Landau result |= MLX5_MKEY_MASK_A; 578a8a5d37SAharon Landau 58ba6a9c68SAharon Landau if (MLX5_CAP_GEN(dev->mdev, relaxed_ordering_write_umr)) 598a8a5d37SAharon Landau result |= MLX5_MKEY_MASK_RELAXED_ORDERING_WRITE; 608a8a5d37SAharon Landau 61ba6a9c68SAharon Landau if (MLX5_CAP_GEN(dev->mdev, relaxed_ordering_read_umr)) 628a8a5d37SAharon Landau result |= MLX5_MKEY_MASK_RELAXED_ORDERING_READ; 638a8a5d37SAharon Landau 648a8a5d37SAharon Landau return cpu_to_be64(result); 658a8a5d37SAharon Landau } 668a8a5d37SAharon Landau 678a8a5d37SAharon Landau static __be64 get_umr_update_pd_mask(void) 688a8a5d37SAharon Landau { 698a8a5d37SAharon Landau u64 result; 708a8a5d37SAharon Landau 718a8a5d37SAharon Landau result = MLX5_MKEY_MASK_PD; 728a8a5d37SAharon Landau 738a8a5d37SAharon Landau return cpu_to_be64(result); 748a8a5d37SAharon Landau } 758a8a5d37SAharon Landau 768a8a5d37SAharon Landau static int umr_check_mkey_mask(struct mlx5_ib_dev *dev, u64 mask) 778a8a5d37SAharon Landau { 788a8a5d37SAharon Landau if (mask & MLX5_MKEY_MASK_PAGE_SIZE && 798a8a5d37SAharon Landau MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled)) 808a8a5d37SAharon Landau return -EPERM; 818a8a5d37SAharon Landau 828a8a5d37SAharon Landau if (mask & MLX5_MKEY_MASK_A && 838a8a5d37SAharon Landau MLX5_CAP_GEN(dev->mdev, umr_modify_atomic_disabled)) 848a8a5d37SAharon Landau return -EPERM; 858a8a5d37SAharon Landau 868a8a5d37SAharon Landau if (mask & MLX5_MKEY_MASK_RELAXED_ORDERING_WRITE && 878a8a5d37SAharon Landau !MLX5_CAP_GEN(dev->mdev, relaxed_ordering_write_umr)) 888a8a5d37SAharon Landau return -EPERM; 898a8a5d37SAharon Landau 908a8a5d37SAharon Landau if (mask & MLX5_MKEY_MASK_RELAXED_ORDERING_READ && 918a8a5d37SAharon Landau !MLX5_CAP_GEN(dev->mdev, relaxed_ordering_read_umr)) 928a8a5d37SAharon Landau return -EPERM; 938a8a5d37SAharon Landau 948a8a5d37SAharon Landau return 0; 958a8a5d37SAharon Landau } 968a8a5d37SAharon Landau 978a8a5d37SAharon Landau int mlx5r_umr_set_umr_ctrl_seg(struct mlx5_ib_dev *dev, 988a8a5d37SAharon Landau struct mlx5_wqe_umr_ctrl_seg *umr, 998a8a5d37SAharon Landau const struct ib_send_wr *wr) 1008a8a5d37SAharon Landau { 1018a8a5d37SAharon Landau const struct mlx5_umr_wr *umrwr = umr_wr(wr); 1028a8a5d37SAharon Landau 1038a8a5d37SAharon Landau memset(umr, 0, sizeof(*umr)); 1048a8a5d37SAharon Landau 1058a8a5d37SAharon Landau if (!umrwr->ignore_free_state) { 1068a8a5d37SAharon Landau if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE) 1078a8a5d37SAharon Landau /* fail if free */ 1088a8a5d37SAharon Landau umr->flags = MLX5_UMR_CHECK_FREE; 1098a8a5d37SAharon Landau else 1108a8a5d37SAharon Landau /* fail if not free */ 1118a8a5d37SAharon Landau umr->flags = MLX5_UMR_CHECK_NOT_FREE; 1128a8a5d37SAharon Landau } 1138a8a5d37SAharon Landau 1148a8a5d37SAharon Landau umr->xlt_octowords = 1158a8a5d37SAharon Landau cpu_to_be16(mlx5r_umr_get_xlt_octo(umrwr->xlt_size)); 1168a8a5d37SAharon Landau if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_XLT) { 1178a8a5d37SAharon Landau u64 offset = mlx5r_umr_get_xlt_octo(umrwr->offset); 1188a8a5d37SAharon Landau 1198a8a5d37SAharon Landau umr->xlt_offset = cpu_to_be16(offset & 0xffff); 1208a8a5d37SAharon Landau umr->xlt_offset_47_16 = cpu_to_be32(offset >> 16); 1218a8a5d37SAharon Landau umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN; 1228a8a5d37SAharon Landau } 1238a8a5d37SAharon Landau if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION) 1248a8a5d37SAharon Landau umr->mkey_mask |= get_umr_update_translation_mask(); 1258a8a5d37SAharon Landau if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS) { 126ba6a9c68SAharon Landau umr->mkey_mask |= get_umr_update_access_mask(dev); 1278a8a5d37SAharon Landau umr->mkey_mask |= get_umr_update_pd_mask(); 1288a8a5d37SAharon Landau } 1298a8a5d37SAharon Landau if (wr->send_flags & MLX5_IB_SEND_UMR_ENABLE_MR) 1308a8a5d37SAharon Landau umr->mkey_mask |= get_umr_enable_mr_mask(); 1318a8a5d37SAharon Landau if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR) 1328a8a5d37SAharon Landau umr->mkey_mask |= get_umr_disable_mr_mask(); 1338a8a5d37SAharon Landau 1348a8a5d37SAharon Landau if (!wr->num_sge) 1358a8a5d37SAharon Landau umr->flags |= MLX5_UMR_INLINE; 1368a8a5d37SAharon Landau 1378a8a5d37SAharon Landau return umr_check_mkey_mask(dev, be64_to_cpu(umr->mkey_mask)); 1388a8a5d37SAharon Landau } 1398a8a5d37SAharon Landau 14004876c12SAharon Landau enum { 14104876c12SAharon Landau MAX_UMR_WR = 128, 14204876c12SAharon Landau }; 14304876c12SAharon Landau 14404876c12SAharon Landau static int mlx5r_umr_qp_rst2rts(struct mlx5_ib_dev *dev, struct ib_qp *qp) 14504876c12SAharon Landau { 14604876c12SAharon Landau struct ib_qp_attr attr = {}; 14704876c12SAharon Landau int ret; 14804876c12SAharon Landau 14904876c12SAharon Landau attr.qp_state = IB_QPS_INIT; 15004876c12SAharon Landau attr.port_num = 1; 15104876c12SAharon Landau ret = ib_modify_qp(qp, &attr, 15204876c12SAharon Landau IB_QP_STATE | IB_QP_PKEY_INDEX | IB_QP_PORT); 15304876c12SAharon Landau if (ret) { 15404876c12SAharon Landau mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n"); 15504876c12SAharon Landau return ret; 15604876c12SAharon Landau } 15704876c12SAharon Landau 15804876c12SAharon Landau memset(&attr, 0, sizeof(attr)); 15904876c12SAharon Landau attr.qp_state = IB_QPS_RTR; 16004876c12SAharon Landau 16104876c12SAharon Landau ret = ib_modify_qp(qp, &attr, IB_QP_STATE); 16204876c12SAharon Landau if (ret) { 16304876c12SAharon Landau mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n"); 16404876c12SAharon Landau return ret; 16504876c12SAharon Landau } 16604876c12SAharon Landau 16704876c12SAharon Landau memset(&attr, 0, sizeof(attr)); 16804876c12SAharon Landau attr.qp_state = IB_QPS_RTS; 16904876c12SAharon Landau ret = ib_modify_qp(qp, &attr, IB_QP_STATE); 17004876c12SAharon Landau if (ret) { 17104876c12SAharon Landau mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n"); 17204876c12SAharon Landau return ret; 17304876c12SAharon Landau } 17404876c12SAharon Landau 17504876c12SAharon Landau return 0; 17604876c12SAharon Landau } 17704876c12SAharon Landau 17804876c12SAharon Landau int mlx5r_umr_resource_init(struct mlx5_ib_dev *dev) 17904876c12SAharon Landau { 18004876c12SAharon Landau struct ib_qp_init_attr init_attr = {}; 18104876c12SAharon Landau struct ib_pd *pd; 18204876c12SAharon Landau struct ib_cq *cq; 18304876c12SAharon Landau struct ib_qp *qp; 18404876c12SAharon Landau int ret; 18504876c12SAharon Landau 18604876c12SAharon Landau pd = ib_alloc_pd(&dev->ib_dev, 0); 18704876c12SAharon Landau if (IS_ERR(pd)) { 18804876c12SAharon Landau mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n"); 18904876c12SAharon Landau return PTR_ERR(pd); 19004876c12SAharon Landau } 19104876c12SAharon Landau 19204876c12SAharon Landau cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ); 19304876c12SAharon Landau if (IS_ERR(cq)) { 19404876c12SAharon Landau mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n"); 19504876c12SAharon Landau ret = PTR_ERR(cq); 19604876c12SAharon Landau goto destroy_pd; 19704876c12SAharon Landau } 19804876c12SAharon Landau 19904876c12SAharon Landau init_attr.send_cq = cq; 20004876c12SAharon Landau init_attr.recv_cq = cq; 20104876c12SAharon Landau init_attr.sq_sig_type = IB_SIGNAL_ALL_WR; 20204876c12SAharon Landau init_attr.cap.max_send_wr = MAX_UMR_WR; 20304876c12SAharon Landau init_attr.cap.max_send_sge = 1; 20404876c12SAharon Landau init_attr.qp_type = MLX5_IB_QPT_REG_UMR; 20504876c12SAharon Landau init_attr.port_num = 1; 20604876c12SAharon Landau qp = ib_create_qp(pd, &init_attr); 20704876c12SAharon Landau if (IS_ERR(qp)) { 20804876c12SAharon Landau mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n"); 20904876c12SAharon Landau ret = PTR_ERR(qp); 21004876c12SAharon Landau goto destroy_cq; 21104876c12SAharon Landau } 21204876c12SAharon Landau 21304876c12SAharon Landau ret = mlx5r_umr_qp_rst2rts(dev, qp); 21404876c12SAharon Landau if (ret) 21504876c12SAharon Landau goto destroy_qp; 21604876c12SAharon Landau 21704876c12SAharon Landau dev->umrc.qp = qp; 21804876c12SAharon Landau dev->umrc.cq = cq; 21904876c12SAharon Landau dev->umrc.pd = pd; 22004876c12SAharon Landau 22104876c12SAharon Landau sema_init(&dev->umrc.sem, MAX_UMR_WR); 22204876c12SAharon Landau 22304876c12SAharon Landau return 0; 22404876c12SAharon Landau 22504876c12SAharon Landau destroy_qp: 22604876c12SAharon Landau ib_destroy_qp(qp); 22704876c12SAharon Landau destroy_cq: 22804876c12SAharon Landau ib_free_cq(cq); 22904876c12SAharon Landau destroy_pd: 23004876c12SAharon Landau ib_dealloc_pd(pd); 23104876c12SAharon Landau return ret; 23204876c12SAharon Landau } 23304876c12SAharon Landau 23404876c12SAharon Landau void mlx5r_umr_resource_cleanup(struct mlx5_ib_dev *dev) 23504876c12SAharon Landau { 23604876c12SAharon Landau ib_destroy_qp(dev->umrc.qp); 23704876c12SAharon Landau ib_free_cq(dev->umrc.cq); 23804876c12SAharon Landau ib_dealloc_pd(dev->umrc.pd); 23904876c12SAharon Landau } 2406f0689fdSAharon Landau 2416f0689fdSAharon Landau static int mlx5r_umr_post_send(struct ib_qp *ibqp, u32 mkey, struct ib_cqe *cqe, 2426f0689fdSAharon Landau struct mlx5r_umr_wqe *wqe, bool with_data) 2436f0689fdSAharon Landau { 2446f0689fdSAharon Landau unsigned int wqe_size = 2456f0689fdSAharon Landau with_data ? sizeof(struct mlx5r_umr_wqe) : 2466f0689fdSAharon Landau sizeof(struct mlx5r_umr_wqe) - 2476f0689fdSAharon Landau sizeof(struct mlx5_wqe_data_seg); 2486f0689fdSAharon Landau struct mlx5_ib_dev *dev = to_mdev(ibqp->device); 2496f0689fdSAharon Landau struct mlx5_core_dev *mdev = dev->mdev; 2506f0689fdSAharon Landau struct mlx5_ib_qp *qp = to_mqp(ibqp); 2516f0689fdSAharon Landau struct mlx5_wqe_ctrl_seg *ctrl; 2526f0689fdSAharon Landau union { 2536f0689fdSAharon Landau struct ib_cqe *ib_cqe; 2546f0689fdSAharon Landau u64 wr_id; 2556f0689fdSAharon Landau } id; 2566f0689fdSAharon Landau void *cur_edge, *seg; 2576f0689fdSAharon Landau unsigned long flags; 2586f0689fdSAharon Landau unsigned int idx; 2596f0689fdSAharon Landau int size, err; 2606f0689fdSAharon Landau 2616f0689fdSAharon Landau if (unlikely(mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR)) 2626f0689fdSAharon Landau return -EIO; 2636f0689fdSAharon Landau 2646f0689fdSAharon Landau spin_lock_irqsave(&qp->sq.lock, flags); 2656f0689fdSAharon Landau 2666f0689fdSAharon Landau err = mlx5r_begin_wqe(qp, &seg, &ctrl, &idx, &size, &cur_edge, 0, 2676f0689fdSAharon Landau cpu_to_be32(mkey), false, false); 2686f0689fdSAharon Landau if (WARN_ON(err)) 2696f0689fdSAharon Landau goto out; 2706f0689fdSAharon Landau 2716f0689fdSAharon Landau qp->sq.wr_data[idx] = MLX5_IB_WR_UMR; 2726f0689fdSAharon Landau 2736f0689fdSAharon Landau mlx5r_memcpy_send_wqe(&qp->sq, &cur_edge, &seg, &size, wqe, wqe_size); 2746f0689fdSAharon Landau 2756f0689fdSAharon Landau id.ib_cqe = cqe; 2766f0689fdSAharon Landau mlx5r_finish_wqe(qp, ctrl, seg, size, cur_edge, idx, id.wr_id, 0, 2776f0689fdSAharon Landau MLX5_FENCE_MODE_NONE, MLX5_OPCODE_UMR); 2786f0689fdSAharon Landau 2796f0689fdSAharon Landau mlx5r_ring_db(qp, 1, ctrl); 2806f0689fdSAharon Landau 2816f0689fdSAharon Landau out: 2826f0689fdSAharon Landau spin_unlock_irqrestore(&qp->sq.lock, flags); 2836f0689fdSAharon Landau 2846f0689fdSAharon Landau return err; 2856f0689fdSAharon Landau } 2866f0689fdSAharon Landau 2876f0689fdSAharon Landau static void mlx5r_umr_done(struct ib_cq *cq, struct ib_wc *wc) 2886f0689fdSAharon Landau { 2896f0689fdSAharon Landau struct mlx5_ib_umr_context *context = 2906f0689fdSAharon Landau container_of(wc->wr_cqe, struct mlx5_ib_umr_context, cqe); 2916f0689fdSAharon Landau 2926f0689fdSAharon Landau context->status = wc->status; 2936f0689fdSAharon Landau complete(&context->done); 2946f0689fdSAharon Landau } 2956f0689fdSAharon Landau 2966f0689fdSAharon Landau static inline void mlx5r_umr_init_context(struct mlx5r_umr_context *context) 2976f0689fdSAharon Landau { 2986f0689fdSAharon Landau context->cqe.done = mlx5r_umr_done; 2996f0689fdSAharon Landau init_completion(&context->done); 3006f0689fdSAharon Landau } 3016f0689fdSAharon Landau 3026f0689fdSAharon Landau static int mlx5r_umr_post_send_wait(struct mlx5_ib_dev *dev, u32 mkey, 3036f0689fdSAharon Landau struct mlx5r_umr_wqe *wqe, bool with_data) 3046f0689fdSAharon Landau { 3056f0689fdSAharon Landau struct umr_common *umrc = &dev->umrc; 3066f0689fdSAharon Landau struct mlx5r_umr_context umr_context; 3076f0689fdSAharon Landau int err; 3086f0689fdSAharon Landau 3096f0689fdSAharon Landau err = umr_check_mkey_mask(dev, be64_to_cpu(wqe->ctrl_seg.mkey_mask)); 3106f0689fdSAharon Landau if (WARN_ON(err)) 3116f0689fdSAharon Landau return err; 3126f0689fdSAharon Landau 3136f0689fdSAharon Landau mlx5r_umr_init_context(&umr_context); 3146f0689fdSAharon Landau 3156f0689fdSAharon Landau down(&umrc->sem); 3166f0689fdSAharon Landau err = mlx5r_umr_post_send(umrc->qp, mkey, &umr_context.cqe, wqe, 3176f0689fdSAharon Landau with_data); 3186f0689fdSAharon Landau if (err) 3196f0689fdSAharon Landau mlx5_ib_warn(dev, "UMR post send failed, err %d\n", err); 3206f0689fdSAharon Landau else { 3216f0689fdSAharon Landau wait_for_completion(&umr_context.done); 3226f0689fdSAharon Landau if (umr_context.status != IB_WC_SUCCESS) { 3236f0689fdSAharon Landau mlx5_ib_warn(dev, "reg umr failed (%u)\n", 3246f0689fdSAharon Landau umr_context.status); 3256f0689fdSAharon Landau err = -EFAULT; 3266f0689fdSAharon Landau } 3276f0689fdSAharon Landau } 3286f0689fdSAharon Landau up(&umrc->sem); 3296f0689fdSAharon Landau return err; 3306f0689fdSAharon Landau } 33133e8aa8eSAharon Landau 33233e8aa8eSAharon Landau /** 33333e8aa8eSAharon Landau * mlx5r_umr_revoke_mr - Fence all DMA on the MR 33433e8aa8eSAharon Landau * @mr: The MR to fence 33533e8aa8eSAharon Landau * 33633e8aa8eSAharon Landau * Upon return the NIC will not be doing any DMA to the pages under the MR, 33733e8aa8eSAharon Landau * and any DMA in progress will be completed. Failure of this function 33833e8aa8eSAharon Landau * indicates the HW has failed catastrophically. 33933e8aa8eSAharon Landau */ 34033e8aa8eSAharon Landau int mlx5r_umr_revoke_mr(struct mlx5_ib_mr *mr) 34133e8aa8eSAharon Landau { 34233e8aa8eSAharon Landau struct mlx5_ib_dev *dev = mr_to_mdev(mr); 34333e8aa8eSAharon Landau struct mlx5r_umr_wqe wqe = {}; 34433e8aa8eSAharon Landau 34533e8aa8eSAharon Landau if (dev->mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) 34633e8aa8eSAharon Landau return 0; 34733e8aa8eSAharon Landau 34833e8aa8eSAharon Landau wqe.ctrl_seg.mkey_mask |= get_umr_update_pd_mask(); 34933e8aa8eSAharon Landau wqe.ctrl_seg.mkey_mask |= get_umr_disable_mr_mask(); 35033e8aa8eSAharon Landau wqe.ctrl_seg.flags |= MLX5_UMR_INLINE; 35133e8aa8eSAharon Landau 35233e8aa8eSAharon Landau MLX5_SET(mkc, &wqe.mkey_seg, free, 1); 35333e8aa8eSAharon Landau MLX5_SET(mkc, &wqe.mkey_seg, pd, to_mpd(dev->umrc.pd)->pdn); 35433e8aa8eSAharon Landau MLX5_SET(mkc, &wqe.mkey_seg, qpn, 0xffffff); 35533e8aa8eSAharon Landau MLX5_SET(mkc, &wqe.mkey_seg, mkey_7_0, 35633e8aa8eSAharon Landau mlx5_mkey_variant(mr->mmkey.key)); 35733e8aa8eSAharon Landau 35833e8aa8eSAharon Landau return mlx5r_umr_post_send_wait(dev, mr->mmkey.key, &wqe, false); 35933e8aa8eSAharon Landau } 36048319676SAharon Landau 36148319676SAharon Landau static void mlx5r_umr_set_access_flags(struct mlx5_ib_dev *dev, 36248319676SAharon Landau struct mlx5_mkey_seg *seg, 36348319676SAharon Landau unsigned int access_flags) 36448319676SAharon Landau { 36548319676SAharon Landau MLX5_SET(mkc, seg, a, !!(access_flags & IB_ACCESS_REMOTE_ATOMIC)); 36648319676SAharon Landau MLX5_SET(mkc, seg, rw, !!(access_flags & IB_ACCESS_REMOTE_WRITE)); 36748319676SAharon Landau MLX5_SET(mkc, seg, rr, !!(access_flags & IB_ACCESS_REMOTE_READ)); 36848319676SAharon Landau MLX5_SET(mkc, seg, lw, !!(access_flags & IB_ACCESS_LOCAL_WRITE)); 36948319676SAharon Landau MLX5_SET(mkc, seg, lr, 1); 37048319676SAharon Landau MLX5_SET(mkc, seg, relaxed_ordering_write, 37148319676SAharon Landau !!(access_flags & IB_ACCESS_RELAXED_ORDERING)); 37248319676SAharon Landau MLX5_SET(mkc, seg, relaxed_ordering_read, 37348319676SAharon Landau !!(access_flags & IB_ACCESS_RELAXED_ORDERING)); 37448319676SAharon Landau } 37548319676SAharon Landau 37648319676SAharon Landau int mlx5r_umr_rereg_pd_access(struct mlx5_ib_mr *mr, struct ib_pd *pd, 37748319676SAharon Landau int access_flags) 37848319676SAharon Landau { 37948319676SAharon Landau struct mlx5_ib_dev *dev = mr_to_mdev(mr); 38048319676SAharon Landau struct mlx5r_umr_wqe wqe = {}; 38148319676SAharon Landau int err; 38248319676SAharon Landau 38348319676SAharon Landau wqe.ctrl_seg.mkey_mask = get_umr_update_access_mask(dev); 38448319676SAharon Landau wqe.ctrl_seg.mkey_mask |= get_umr_update_pd_mask(); 38548319676SAharon Landau wqe.ctrl_seg.flags = MLX5_UMR_CHECK_FREE; 38648319676SAharon Landau wqe.ctrl_seg.flags |= MLX5_UMR_INLINE; 38748319676SAharon Landau 38848319676SAharon Landau mlx5r_umr_set_access_flags(dev, &wqe.mkey_seg, access_flags); 38948319676SAharon Landau MLX5_SET(mkc, &wqe.mkey_seg, pd, to_mpd(pd)->pdn); 39048319676SAharon Landau MLX5_SET(mkc, &wqe.mkey_seg, qpn, 0xffffff); 39148319676SAharon Landau MLX5_SET(mkc, &wqe.mkey_seg, mkey_7_0, 39248319676SAharon Landau mlx5_mkey_variant(mr->mmkey.key)); 39348319676SAharon Landau 39448319676SAharon Landau err = mlx5r_umr_post_send_wait(dev, mr->mmkey.key, &wqe, false); 39548319676SAharon Landau if (err) 39648319676SAharon Landau return err; 39748319676SAharon Landau 39848319676SAharon Landau mr->access_flags = access_flags; 39948319676SAharon Landau return 0; 40048319676SAharon Landau } 401916adb49SAharon Landau 402916adb49SAharon Landau #define MLX5_MAX_UMR_CHUNK \ 403916adb49SAharon Landau ((1 << (MLX5_MAX_UMR_SHIFT + 4)) - MLX5_UMR_MTT_ALIGNMENT) 404916adb49SAharon Landau #define MLX5_SPARE_UMR_CHUNK 0x10000 405916adb49SAharon Landau 406916adb49SAharon Landau /* 407916adb49SAharon Landau * Allocate a temporary buffer to hold the per-page information to transfer to 408916adb49SAharon Landau * HW. For efficiency this should be as large as it can be, but buffer 409916adb49SAharon Landau * allocation failure is not allowed, so try smaller sizes. 410916adb49SAharon Landau */ 411916adb49SAharon Landau static void *mlx5r_umr_alloc_xlt(size_t *nents, size_t ent_size, gfp_t gfp_mask) 412916adb49SAharon Landau { 413916adb49SAharon Landau const size_t xlt_chunk_align = MLX5_UMR_MTT_ALIGNMENT / ent_size; 414916adb49SAharon Landau size_t size; 415916adb49SAharon Landau void *res = NULL; 416916adb49SAharon Landau 417916adb49SAharon Landau static_assert(PAGE_SIZE % MLX5_UMR_MTT_ALIGNMENT == 0); 418916adb49SAharon Landau 419916adb49SAharon Landau /* 420916adb49SAharon Landau * MLX5_IB_UPD_XLT_ATOMIC doesn't signal an atomic context just that the 421916adb49SAharon Landau * allocation can't trigger any kind of reclaim. 422916adb49SAharon Landau */ 423916adb49SAharon Landau might_sleep(); 424916adb49SAharon Landau 425916adb49SAharon Landau gfp_mask |= __GFP_ZERO | __GFP_NORETRY; 426916adb49SAharon Landau 427916adb49SAharon Landau /* 428916adb49SAharon Landau * If the system already has a suitable high order page then just use 429916adb49SAharon Landau * that, but don't try hard to create one. This max is about 1M, so a 430916adb49SAharon Landau * free x86 huge page will satisfy it. 431916adb49SAharon Landau */ 432916adb49SAharon Landau size = min_t(size_t, ent_size * ALIGN(*nents, xlt_chunk_align), 433916adb49SAharon Landau MLX5_MAX_UMR_CHUNK); 434916adb49SAharon Landau *nents = size / ent_size; 435916adb49SAharon Landau res = (void *)__get_free_pages(gfp_mask | __GFP_NOWARN, 436916adb49SAharon Landau get_order(size)); 437916adb49SAharon Landau if (res) 438916adb49SAharon Landau return res; 439916adb49SAharon Landau 440916adb49SAharon Landau if (size > MLX5_SPARE_UMR_CHUNK) { 441916adb49SAharon Landau size = MLX5_SPARE_UMR_CHUNK; 442916adb49SAharon Landau *nents = size / ent_size; 443916adb49SAharon Landau res = (void *)__get_free_pages(gfp_mask | __GFP_NOWARN, 444916adb49SAharon Landau get_order(size)); 445916adb49SAharon Landau if (res) 446916adb49SAharon Landau return res; 447916adb49SAharon Landau } 448916adb49SAharon Landau 449916adb49SAharon Landau *nents = PAGE_SIZE / ent_size; 450916adb49SAharon Landau res = (void *)__get_free_page(gfp_mask); 451916adb49SAharon Landau if (res) 452916adb49SAharon Landau return res; 453916adb49SAharon Landau 454916adb49SAharon Landau mutex_lock(&xlt_emergency_page_mutex); 455916adb49SAharon Landau memset(xlt_emergency_page, 0, PAGE_SIZE); 456916adb49SAharon Landau return xlt_emergency_page; 457916adb49SAharon Landau } 458916adb49SAharon Landau 459916adb49SAharon Landau static void mlx5r_umr_free_xlt(void *xlt, size_t length) 460916adb49SAharon Landau { 461916adb49SAharon Landau if (xlt == xlt_emergency_page) { 462916adb49SAharon Landau mutex_unlock(&xlt_emergency_page_mutex); 463916adb49SAharon Landau return; 464916adb49SAharon Landau } 465916adb49SAharon Landau 466916adb49SAharon Landau free_pages((unsigned long)xlt, get_order(length)); 467916adb49SAharon Landau } 468916adb49SAharon Landau 469*636bdbfcSAharon Landau static void mlx5r_umr_unmap_free_xlt(struct mlx5_ib_dev *dev, void *xlt, 470916adb49SAharon Landau struct ib_sge *sg) 471916adb49SAharon Landau { 472916adb49SAharon Landau struct device *ddev = &dev->mdev->pdev->dev; 473916adb49SAharon Landau 474916adb49SAharon Landau dma_unmap_single(ddev, sg->addr, sg->length, DMA_TO_DEVICE); 475916adb49SAharon Landau mlx5r_umr_free_xlt(xlt, sg->length); 476916adb49SAharon Landau } 477916adb49SAharon Landau 478916adb49SAharon Landau /* 479916adb49SAharon Landau * Create an XLT buffer ready for submission. 480916adb49SAharon Landau */ 481*636bdbfcSAharon Landau static void *mlx5r_umr_create_xlt(struct mlx5_ib_dev *dev, struct ib_sge *sg, 482*636bdbfcSAharon Landau size_t nents, size_t ent_size, 483*636bdbfcSAharon Landau unsigned int flags) 484916adb49SAharon Landau { 485916adb49SAharon Landau struct device *ddev = &dev->mdev->pdev->dev; 486916adb49SAharon Landau dma_addr_t dma; 487916adb49SAharon Landau void *xlt; 488916adb49SAharon Landau 489916adb49SAharon Landau xlt = mlx5r_umr_alloc_xlt(&nents, ent_size, 490916adb49SAharon Landau flags & MLX5_IB_UPD_XLT_ATOMIC ? GFP_ATOMIC : 491916adb49SAharon Landau GFP_KERNEL); 492916adb49SAharon Landau sg->length = nents * ent_size; 493916adb49SAharon Landau dma = dma_map_single(ddev, xlt, sg->length, DMA_TO_DEVICE); 494916adb49SAharon Landau if (dma_mapping_error(ddev, dma)) { 495916adb49SAharon Landau mlx5_ib_err(dev, "unable to map DMA during XLT update.\n"); 496916adb49SAharon Landau mlx5r_umr_free_xlt(xlt, sg->length); 497916adb49SAharon Landau return NULL; 498916adb49SAharon Landau } 499916adb49SAharon Landau sg->addr = dma; 500916adb49SAharon Landau sg->lkey = dev->umrc.pd->local_dma_lkey; 501916adb49SAharon Landau 502916adb49SAharon Landau return xlt; 503916adb49SAharon Landau } 504b3d47ebdSAharon Landau 505b3d47ebdSAharon Landau static void 506b3d47ebdSAharon Landau mlx5r_umr_set_update_xlt_ctrl_seg(struct mlx5_wqe_umr_ctrl_seg *ctrl_seg, 507b3d47ebdSAharon Landau unsigned int flags, struct ib_sge *sg) 508b3d47ebdSAharon Landau { 509b3d47ebdSAharon Landau if (!(flags & MLX5_IB_UPD_XLT_ENABLE)) 510b3d47ebdSAharon Landau /* fail if free */ 511b3d47ebdSAharon Landau ctrl_seg->flags = MLX5_UMR_CHECK_FREE; 512b3d47ebdSAharon Landau else 513b3d47ebdSAharon Landau /* fail if not free */ 514b3d47ebdSAharon Landau ctrl_seg->flags = MLX5_UMR_CHECK_NOT_FREE; 515b3d47ebdSAharon Landau ctrl_seg->xlt_octowords = 516b3d47ebdSAharon Landau cpu_to_be16(mlx5r_umr_get_xlt_octo(sg->length)); 517b3d47ebdSAharon Landau } 518b3d47ebdSAharon Landau 519b3d47ebdSAharon Landau static void mlx5r_umr_set_update_xlt_mkey_seg(struct mlx5_ib_dev *dev, 520b3d47ebdSAharon Landau struct mlx5_mkey_seg *mkey_seg, 521b3d47ebdSAharon Landau struct mlx5_ib_mr *mr, 522b3d47ebdSAharon Landau unsigned int page_shift) 523b3d47ebdSAharon Landau { 524b3d47ebdSAharon Landau mlx5r_umr_set_access_flags(dev, mkey_seg, mr->access_flags); 525b3d47ebdSAharon Landau MLX5_SET(mkc, mkey_seg, pd, to_mpd(mr->ibmr.pd)->pdn); 526b3d47ebdSAharon Landau MLX5_SET64(mkc, mkey_seg, start_addr, mr->ibmr.iova); 527b3d47ebdSAharon Landau MLX5_SET64(mkc, mkey_seg, len, mr->ibmr.length); 528b3d47ebdSAharon Landau MLX5_SET(mkc, mkey_seg, log_page_size, page_shift); 529b3d47ebdSAharon Landau MLX5_SET(mkc, mkey_seg, qpn, 0xffffff); 530b3d47ebdSAharon Landau MLX5_SET(mkc, mkey_seg, mkey_7_0, mlx5_mkey_variant(mr->mmkey.key)); 531b3d47ebdSAharon Landau } 532b3d47ebdSAharon Landau 533b3d47ebdSAharon Landau static void 534b3d47ebdSAharon Landau mlx5r_umr_set_update_xlt_data_seg(struct mlx5_wqe_data_seg *data_seg, 535b3d47ebdSAharon Landau struct ib_sge *sg) 536b3d47ebdSAharon Landau { 537b3d47ebdSAharon Landau data_seg->byte_count = cpu_to_be32(sg->length); 538b3d47ebdSAharon Landau data_seg->lkey = cpu_to_be32(sg->lkey); 539b3d47ebdSAharon Landau data_seg->addr = cpu_to_be64(sg->addr); 540b3d47ebdSAharon Landau } 541b3d47ebdSAharon Landau 542b3d47ebdSAharon Landau static void mlx5r_umr_update_offset(struct mlx5_wqe_umr_ctrl_seg *ctrl_seg, 543b3d47ebdSAharon Landau u64 offset) 544b3d47ebdSAharon Landau { 545b3d47ebdSAharon Landau u64 octo_offset = mlx5r_umr_get_xlt_octo(offset); 546b3d47ebdSAharon Landau 547b3d47ebdSAharon Landau ctrl_seg->xlt_offset = cpu_to_be16(octo_offset & 0xffff); 548b3d47ebdSAharon Landau ctrl_seg->xlt_offset_47_16 = cpu_to_be32(octo_offset >> 16); 549b3d47ebdSAharon Landau ctrl_seg->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN; 550b3d47ebdSAharon Landau } 551b3d47ebdSAharon Landau 552b3d47ebdSAharon Landau static void mlx5r_umr_final_update_xlt(struct mlx5_ib_dev *dev, 553b3d47ebdSAharon Landau struct mlx5r_umr_wqe *wqe, 554b3d47ebdSAharon Landau struct mlx5_ib_mr *mr, struct ib_sge *sg, 555b3d47ebdSAharon Landau unsigned int flags) 556b3d47ebdSAharon Landau { 557b3d47ebdSAharon Landau bool update_pd_access, update_translation; 558b3d47ebdSAharon Landau 559b3d47ebdSAharon Landau if (flags & MLX5_IB_UPD_XLT_ENABLE) 560b3d47ebdSAharon Landau wqe->ctrl_seg.mkey_mask |= get_umr_enable_mr_mask(); 561b3d47ebdSAharon Landau 562b3d47ebdSAharon Landau update_pd_access = flags & MLX5_IB_UPD_XLT_ENABLE || 563b3d47ebdSAharon Landau flags & MLX5_IB_UPD_XLT_PD || 564b3d47ebdSAharon Landau flags & MLX5_IB_UPD_XLT_ACCESS; 565b3d47ebdSAharon Landau 566b3d47ebdSAharon Landau if (update_pd_access) { 567b3d47ebdSAharon Landau wqe->ctrl_seg.mkey_mask |= get_umr_update_access_mask(dev); 568b3d47ebdSAharon Landau wqe->ctrl_seg.mkey_mask |= get_umr_update_pd_mask(); 569b3d47ebdSAharon Landau } 570b3d47ebdSAharon Landau 571b3d47ebdSAharon Landau update_translation = 572b3d47ebdSAharon Landau flags & MLX5_IB_UPD_XLT_ENABLE || flags & MLX5_IB_UPD_XLT_ADDR; 573b3d47ebdSAharon Landau 574b3d47ebdSAharon Landau if (update_translation) { 575b3d47ebdSAharon Landau wqe->ctrl_seg.mkey_mask |= get_umr_update_translation_mask(); 576b3d47ebdSAharon Landau if (!mr->ibmr.length) 577b3d47ebdSAharon Landau MLX5_SET(mkc, &wqe->mkey_seg, length64, 1); 578b3d47ebdSAharon Landau } 579b3d47ebdSAharon Landau 580b3d47ebdSAharon Landau wqe->ctrl_seg.xlt_octowords = 581b3d47ebdSAharon Landau cpu_to_be16(mlx5r_umr_get_xlt_octo(sg->length)); 582b3d47ebdSAharon Landau wqe->data_seg.byte_count = cpu_to_be32(sg->length); 583b3d47ebdSAharon Landau } 584b3d47ebdSAharon Landau 585b3d47ebdSAharon Landau /* 586b3d47ebdSAharon Landau * Send the DMA list to the HW for a normal MR using UMR. 587b3d47ebdSAharon Landau * Dmabuf MR is handled in a similar way, except that the MLX5_IB_UPD_XLT_ZAP 588b3d47ebdSAharon Landau * flag may be used. 589b3d47ebdSAharon Landau */ 590b3d47ebdSAharon Landau int mlx5r_umr_update_mr_pas(struct mlx5_ib_mr *mr, unsigned int flags) 591b3d47ebdSAharon Landau { 592b3d47ebdSAharon Landau struct mlx5_ib_dev *dev = mr_to_mdev(mr); 593b3d47ebdSAharon Landau struct device *ddev = &dev->mdev->pdev->dev; 594b3d47ebdSAharon Landau struct mlx5r_umr_wqe wqe = {}; 595b3d47ebdSAharon Landau struct ib_block_iter biter; 596b3d47ebdSAharon Landau struct mlx5_mtt *cur_mtt; 597b3d47ebdSAharon Landau size_t orig_sg_length; 598b3d47ebdSAharon Landau struct mlx5_mtt *mtt; 599b3d47ebdSAharon Landau size_t final_size; 600b3d47ebdSAharon Landau struct ib_sge sg; 601b3d47ebdSAharon Landau u64 offset = 0; 602b3d47ebdSAharon Landau int err = 0; 603b3d47ebdSAharon Landau 604b3d47ebdSAharon Landau if (WARN_ON(mr->umem->is_odp)) 605b3d47ebdSAharon Landau return -EINVAL; 606b3d47ebdSAharon Landau 607b3d47ebdSAharon Landau mtt = mlx5r_umr_create_xlt( 608b3d47ebdSAharon Landau dev, &sg, ib_umem_num_dma_blocks(mr->umem, 1 << mr->page_shift), 609b3d47ebdSAharon Landau sizeof(*mtt), flags); 610b3d47ebdSAharon Landau if (!mtt) 611b3d47ebdSAharon Landau return -ENOMEM; 612b3d47ebdSAharon Landau 613b3d47ebdSAharon Landau orig_sg_length = sg.length; 614b3d47ebdSAharon Landau 615b3d47ebdSAharon Landau mlx5r_umr_set_update_xlt_ctrl_seg(&wqe.ctrl_seg, flags, &sg); 616b3d47ebdSAharon Landau mlx5r_umr_set_update_xlt_mkey_seg(dev, &wqe.mkey_seg, mr, 617b3d47ebdSAharon Landau mr->page_shift); 618b3d47ebdSAharon Landau mlx5r_umr_set_update_xlt_data_seg(&wqe.data_seg, &sg); 619b3d47ebdSAharon Landau 620b3d47ebdSAharon Landau cur_mtt = mtt; 621b3d47ebdSAharon Landau rdma_for_each_block(mr->umem->sgt_append.sgt.sgl, &biter, 622b3d47ebdSAharon Landau mr->umem->sgt_append.sgt.nents, 623b3d47ebdSAharon Landau BIT(mr->page_shift)) { 624b3d47ebdSAharon Landau if (cur_mtt == (void *)mtt + sg.length) { 625b3d47ebdSAharon Landau dma_sync_single_for_device(ddev, sg.addr, sg.length, 626b3d47ebdSAharon Landau DMA_TO_DEVICE); 627b3d47ebdSAharon Landau 628b3d47ebdSAharon Landau err = mlx5r_umr_post_send_wait(dev, mr->mmkey.key, &wqe, 629b3d47ebdSAharon Landau true); 630b3d47ebdSAharon Landau if (err) 631b3d47ebdSAharon Landau goto err; 632b3d47ebdSAharon Landau dma_sync_single_for_cpu(ddev, sg.addr, sg.length, 633b3d47ebdSAharon Landau DMA_TO_DEVICE); 634b3d47ebdSAharon Landau offset += sg.length; 635b3d47ebdSAharon Landau mlx5r_umr_update_offset(&wqe.ctrl_seg, offset); 636b3d47ebdSAharon Landau 637b3d47ebdSAharon Landau cur_mtt = mtt; 638b3d47ebdSAharon Landau } 639b3d47ebdSAharon Landau 640b3d47ebdSAharon Landau cur_mtt->ptag = 641b3d47ebdSAharon Landau cpu_to_be64(rdma_block_iter_dma_address(&biter) | 642b3d47ebdSAharon Landau MLX5_IB_MTT_PRESENT); 643b3d47ebdSAharon Landau 644b3d47ebdSAharon Landau if (mr->umem->is_dmabuf && (flags & MLX5_IB_UPD_XLT_ZAP)) 645b3d47ebdSAharon Landau cur_mtt->ptag = 0; 646b3d47ebdSAharon Landau 647b3d47ebdSAharon Landau cur_mtt++; 648b3d47ebdSAharon Landau } 649b3d47ebdSAharon Landau 650b3d47ebdSAharon Landau final_size = (void *)cur_mtt - (void *)mtt; 651b3d47ebdSAharon Landau sg.length = ALIGN(final_size, MLX5_UMR_MTT_ALIGNMENT); 652b3d47ebdSAharon Landau memset(cur_mtt, 0, sg.length - final_size); 653b3d47ebdSAharon Landau mlx5r_umr_final_update_xlt(dev, &wqe, mr, &sg, flags); 654b3d47ebdSAharon Landau 655b3d47ebdSAharon Landau dma_sync_single_for_device(ddev, sg.addr, sg.length, DMA_TO_DEVICE); 656b3d47ebdSAharon Landau err = mlx5r_umr_post_send_wait(dev, mr->mmkey.key, &wqe, true); 657b3d47ebdSAharon Landau 658b3d47ebdSAharon Landau err: 659b3d47ebdSAharon Landau sg.length = orig_sg_length; 660b3d47ebdSAharon Landau mlx5r_umr_unmap_free_xlt(dev, mtt, &sg); 661b3d47ebdSAharon Landau return err; 662b3d47ebdSAharon Landau } 663*636bdbfcSAharon Landau 664*636bdbfcSAharon Landau static bool umr_can_use_indirect_mkey(struct mlx5_ib_dev *dev) 665*636bdbfcSAharon Landau { 666*636bdbfcSAharon Landau return !MLX5_CAP_GEN(dev->mdev, umr_indirect_mkey_disabled); 667*636bdbfcSAharon Landau } 668*636bdbfcSAharon Landau 669*636bdbfcSAharon Landau int mlx5r_umr_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages, 670*636bdbfcSAharon Landau int page_shift, int flags) 671*636bdbfcSAharon Landau { 672*636bdbfcSAharon Landau int desc_size = (flags & MLX5_IB_UPD_XLT_INDIRECT) 673*636bdbfcSAharon Landau ? sizeof(struct mlx5_klm) 674*636bdbfcSAharon Landau : sizeof(struct mlx5_mtt); 675*636bdbfcSAharon Landau const int page_align = MLX5_UMR_MTT_ALIGNMENT / desc_size; 676*636bdbfcSAharon Landau struct mlx5_ib_dev *dev = mr_to_mdev(mr); 677*636bdbfcSAharon Landau struct device *ddev = &dev->mdev->pdev->dev; 678*636bdbfcSAharon Landau const int page_mask = page_align - 1; 679*636bdbfcSAharon Landau struct mlx5r_umr_wqe wqe = {}; 680*636bdbfcSAharon Landau size_t pages_mapped = 0; 681*636bdbfcSAharon Landau size_t pages_to_map = 0; 682*636bdbfcSAharon Landau size_t size_to_map = 0; 683*636bdbfcSAharon Landau size_t orig_sg_length; 684*636bdbfcSAharon Landau size_t pages_iter; 685*636bdbfcSAharon Landau struct ib_sge sg; 686*636bdbfcSAharon Landau int err = 0; 687*636bdbfcSAharon Landau void *xlt; 688*636bdbfcSAharon Landau 689*636bdbfcSAharon Landau if ((flags & MLX5_IB_UPD_XLT_INDIRECT) && 690*636bdbfcSAharon Landau !umr_can_use_indirect_mkey(dev)) 691*636bdbfcSAharon Landau return -EPERM; 692*636bdbfcSAharon Landau 693*636bdbfcSAharon Landau if (WARN_ON(!mr->umem->is_odp)) 694*636bdbfcSAharon Landau return -EINVAL; 695*636bdbfcSAharon Landau 696*636bdbfcSAharon Landau /* UMR copies MTTs in units of MLX5_UMR_MTT_ALIGNMENT bytes, 697*636bdbfcSAharon Landau * so we need to align the offset and length accordingly 698*636bdbfcSAharon Landau */ 699*636bdbfcSAharon Landau if (idx & page_mask) { 700*636bdbfcSAharon Landau npages += idx & page_mask; 701*636bdbfcSAharon Landau idx &= ~page_mask; 702*636bdbfcSAharon Landau } 703*636bdbfcSAharon Landau pages_to_map = ALIGN(npages, page_align); 704*636bdbfcSAharon Landau 705*636bdbfcSAharon Landau xlt = mlx5r_umr_create_xlt(dev, &sg, npages, desc_size, flags); 706*636bdbfcSAharon Landau if (!xlt) 707*636bdbfcSAharon Landau return -ENOMEM; 708*636bdbfcSAharon Landau 709*636bdbfcSAharon Landau pages_iter = sg.length / desc_size; 710*636bdbfcSAharon Landau orig_sg_length = sg.length; 711*636bdbfcSAharon Landau 712*636bdbfcSAharon Landau if (!(flags & MLX5_IB_UPD_XLT_INDIRECT)) { 713*636bdbfcSAharon Landau struct ib_umem_odp *odp = to_ib_umem_odp(mr->umem); 714*636bdbfcSAharon Landau size_t max_pages = ib_umem_odp_num_pages(odp) - idx; 715*636bdbfcSAharon Landau 716*636bdbfcSAharon Landau pages_to_map = min_t(size_t, pages_to_map, max_pages); 717*636bdbfcSAharon Landau } 718*636bdbfcSAharon Landau 719*636bdbfcSAharon Landau mlx5r_umr_set_update_xlt_ctrl_seg(&wqe.ctrl_seg, flags, &sg); 720*636bdbfcSAharon Landau mlx5r_umr_set_update_xlt_mkey_seg(dev, &wqe.mkey_seg, mr, page_shift); 721*636bdbfcSAharon Landau mlx5r_umr_set_update_xlt_data_seg(&wqe.data_seg, &sg); 722*636bdbfcSAharon Landau 723*636bdbfcSAharon Landau for (pages_mapped = 0; 724*636bdbfcSAharon Landau pages_mapped < pages_to_map && !err; 725*636bdbfcSAharon Landau pages_mapped += pages_iter, idx += pages_iter) { 726*636bdbfcSAharon Landau npages = min_t(int, pages_iter, pages_to_map - pages_mapped); 727*636bdbfcSAharon Landau size_to_map = npages * desc_size; 728*636bdbfcSAharon Landau dma_sync_single_for_cpu(ddev, sg.addr, sg.length, 729*636bdbfcSAharon Landau DMA_TO_DEVICE); 730*636bdbfcSAharon Landau mlx5_odp_populate_xlt(xlt, idx, npages, mr, flags); 731*636bdbfcSAharon Landau dma_sync_single_for_device(ddev, sg.addr, sg.length, 732*636bdbfcSAharon Landau DMA_TO_DEVICE); 733*636bdbfcSAharon Landau sg.length = ALIGN(size_to_map, MLX5_UMR_MTT_ALIGNMENT); 734*636bdbfcSAharon Landau 735*636bdbfcSAharon Landau if (pages_mapped + pages_iter >= pages_to_map) 736*636bdbfcSAharon Landau mlx5r_umr_final_update_xlt(dev, &wqe, mr, &sg, flags); 737*636bdbfcSAharon Landau mlx5r_umr_update_offset(&wqe.ctrl_seg, idx * desc_size); 738*636bdbfcSAharon Landau err = mlx5r_umr_post_send_wait(dev, mr->mmkey.key, &wqe, true); 739*636bdbfcSAharon Landau } 740*636bdbfcSAharon Landau sg.length = orig_sg_length; 741*636bdbfcSAharon Landau mlx5r_umr_unmap_free_xlt(dev, xlt, &sg); 742*636bdbfcSAharon Landau return err; 743*636bdbfcSAharon Landau } 744