xref: /openbmc/linux/drivers/infiniband/hw/hfi1/pio.h (revision 5b361328ca649534d721e4eae20c96ccbe702ce7)
1f48ad614SDennis Dalessandro #ifndef _PIO_H
2f48ad614SDennis Dalessandro #define _PIO_H
3f48ad614SDennis Dalessandro /*
42280740fSVishwanathapura, Niranjana  * Copyright(c) 2015-2017 Intel Corporation.
5f48ad614SDennis Dalessandro  *
6f48ad614SDennis Dalessandro  * This file is provided under a dual BSD/GPLv2 license.  When using or
7f48ad614SDennis Dalessandro  * redistributing this file, you may do so under either license.
8f48ad614SDennis Dalessandro  *
9f48ad614SDennis Dalessandro  * GPL LICENSE SUMMARY
10f48ad614SDennis Dalessandro  *
11f48ad614SDennis Dalessandro  * This program is free software; you can redistribute it and/or modify
12f48ad614SDennis Dalessandro  * it under the terms of version 2 of the GNU General Public License as
13f48ad614SDennis Dalessandro  * published by the Free Software Foundation.
14f48ad614SDennis Dalessandro  *
15f48ad614SDennis Dalessandro  * This program is distributed in the hope that it will be useful, but
16f48ad614SDennis Dalessandro  * WITHOUT ANY WARRANTY; without even the implied warranty of
17f48ad614SDennis Dalessandro  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
18f48ad614SDennis Dalessandro  * General Public License for more details.
19f48ad614SDennis Dalessandro  *
20f48ad614SDennis Dalessandro  * BSD LICENSE
21f48ad614SDennis Dalessandro  *
22f48ad614SDennis Dalessandro  * Redistribution and use in source and binary forms, with or without
23f48ad614SDennis Dalessandro  * modification, are permitted provided that the following conditions
24f48ad614SDennis Dalessandro  * are met:
25f48ad614SDennis Dalessandro  *
26f48ad614SDennis Dalessandro  *  - Redistributions of source code must retain the above copyright
27f48ad614SDennis Dalessandro  *    notice, this list of conditions and the following disclaimer.
28f48ad614SDennis Dalessandro  *  - Redistributions in binary form must reproduce the above copyright
29f48ad614SDennis Dalessandro  *    notice, this list of conditions and the following disclaimer in
30f48ad614SDennis Dalessandro  *    the documentation and/or other materials provided with the
31f48ad614SDennis Dalessandro  *    distribution.
32f48ad614SDennis Dalessandro  *  - Neither the name of Intel Corporation nor the names of its
33f48ad614SDennis Dalessandro  *    contributors may be used to endorse or promote products derived
34f48ad614SDennis Dalessandro  *    from this software without specific prior written permission.
35f48ad614SDennis Dalessandro  *
36f48ad614SDennis Dalessandro  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37f48ad614SDennis Dalessandro  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38f48ad614SDennis Dalessandro  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39f48ad614SDennis Dalessandro  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40f48ad614SDennis Dalessandro  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41f48ad614SDennis Dalessandro  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42f48ad614SDennis Dalessandro  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43f48ad614SDennis Dalessandro  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44f48ad614SDennis Dalessandro  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45f48ad614SDennis Dalessandro  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46f48ad614SDennis Dalessandro  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47f48ad614SDennis Dalessandro  *
48f48ad614SDennis Dalessandro  */
49f48ad614SDennis Dalessandro 
50f48ad614SDennis Dalessandro /* send context types */
51f48ad614SDennis Dalessandro #define SC_KERNEL 0
52f48ad614SDennis Dalessandro #define SC_VL15   1
53f48ad614SDennis Dalessandro #define SC_ACK    2
54f48ad614SDennis Dalessandro #define SC_USER   3	/* must be the last one: it may take all left */
55f48ad614SDennis Dalessandro #define SC_MAX    4	/* count of send context types */
56f48ad614SDennis Dalessandro 
57f48ad614SDennis Dalessandro /* invalid send context index */
58f48ad614SDennis Dalessandro #define INVALID_SCI 0xff
59f48ad614SDennis Dalessandro 
60f48ad614SDennis Dalessandro /* PIO buffer release callback function */
61f48ad614SDennis Dalessandro typedef void (*pio_release_cb)(void *arg, int code);
62f48ad614SDennis Dalessandro 
63f48ad614SDennis Dalessandro /* PIO release codes - in bits, as there could more than one that apply */
64f48ad614SDennis Dalessandro #define PRC_OK		0	/* no known error */
65f48ad614SDennis Dalessandro #define PRC_STATUS_ERR	0x01	/* credit return due to status error */
66f48ad614SDennis Dalessandro #define PRC_PBC		0x02	/* credit return due to PBC */
67f48ad614SDennis Dalessandro #define PRC_THRESHOLD	0x04	/* credit return due to threshold */
68f48ad614SDennis Dalessandro #define PRC_FILL_ERR	0x08	/* credit return due fill error */
69f48ad614SDennis Dalessandro #define PRC_FORCE	0x10	/* credit return due credit force */
70f48ad614SDennis Dalessandro #define PRC_SC_DISABLE	0x20	/* clean-up after a context disable */
71f48ad614SDennis Dalessandro 
72f48ad614SDennis Dalessandro /* byte helper */
73f48ad614SDennis Dalessandro union mix {
74f48ad614SDennis Dalessandro 	u64 val64;
75f48ad614SDennis Dalessandro 	u32 val32[2];
76f48ad614SDennis Dalessandro 	u8  val8[8];
77f48ad614SDennis Dalessandro };
78f48ad614SDennis Dalessandro 
79f48ad614SDennis Dalessandro /* an allocated PIO buffer */
80f48ad614SDennis Dalessandro struct pio_buf {
81f48ad614SDennis Dalessandro 	struct send_context *sc;/* back pointer to owning send context */
82f48ad614SDennis Dalessandro 	pio_release_cb cb;	/* called when the buffer is released */
83f48ad614SDennis Dalessandro 	void *arg;		/* argument for cb */
84f48ad614SDennis Dalessandro 	void __iomem *start;	/* buffer start address */
85f48ad614SDennis Dalessandro 	void __iomem *end;	/* context end address */
86f48ad614SDennis Dalessandro 	unsigned long sent_at;	/* buffer is sent when <= free */
87f48ad614SDennis Dalessandro 	union mix carry;	/* pending unwritten bytes */
888af8d297SSebastian Sanchez 	u16 qw_written;		/* QW written so far */
898af8d297SSebastian Sanchez 	u8 carry_bytes;	/* number of valid bytes in carry */
90f48ad614SDennis Dalessandro };
91f48ad614SDennis Dalessandro 
92f48ad614SDennis Dalessandro /* cache line aligned pio buffer array */
93f48ad614SDennis Dalessandro union pio_shadow_ring {
94f48ad614SDennis Dalessandro 	struct pio_buf pbuf;
95f48ad614SDennis Dalessandro } ____cacheline_aligned;
96f48ad614SDennis Dalessandro 
97f48ad614SDennis Dalessandro /* per-NUMA send context */
98f48ad614SDennis Dalessandro struct send_context {
99f48ad614SDennis Dalessandro 	/* read-only after init */
100f48ad614SDennis Dalessandro 	struct hfi1_devdata *dd;		/* device */
101f48ad614SDennis Dalessandro 	union pio_shadow_ring *sr;	/* shadow ring */
1028af8d297SSebastian Sanchez 	void __iomem *base_addr;	/* start of PIO memory */
1038af8d297SSebastian Sanchez 	u32 __percpu *buffers_allocated;/* count of buffers allocated */
1048af8d297SSebastian Sanchez 	u32 size;			/* context size, in bytes */
105f48ad614SDennis Dalessandro 
106f48ad614SDennis Dalessandro 	int node;			/* context home node */
107f48ad614SDennis Dalessandro 	u32 sr_size;			/* size of the shadow ring */
1088af8d297SSebastian Sanchez 	u16 flags;			/* flags */
1098af8d297SSebastian Sanchez 	u8  type;			/* context type */
1108af8d297SSebastian Sanchez 	u8  sw_index;			/* software index number */
1118af8d297SSebastian Sanchez 	u8  hw_context;			/* hardware context number */
1128af8d297SSebastian Sanchez 	u8  group;			/* credit return group */
1138af8d297SSebastian Sanchez 
114f48ad614SDennis Dalessandro 	/* allocator fields */
115f48ad614SDennis Dalessandro 	spinlock_t alloc_lock ____cacheline_aligned_in_smp;
11699c7abfbSMike Marciniszyn 	u32 sr_head;			/* shadow ring head */
117f48ad614SDennis Dalessandro 	unsigned long fill;		/* official alloc count */
118f48ad614SDennis Dalessandro 	unsigned long alloc_free;	/* copy of free (less cache thrash) */
1192474d775SSebastian Sanchez 	u32 fill_wrap;			/* tracks fill within ring */
1208af8d297SSebastian Sanchez 	u32 credits;			/* number of blocks in context */
1218af8d297SSebastian Sanchez 	/* adding a new field here would make it part of this cacheline */
1228af8d297SSebastian Sanchez 
123f48ad614SDennis Dalessandro 	/* releaser fields */
124f48ad614SDennis Dalessandro 	spinlock_t release_lock ____cacheline_aligned_in_smp;
125f48ad614SDennis Dalessandro 	u32 sr_tail;			/* shadow ring tail */
12699c7abfbSMike Marciniszyn 	unsigned long free;		/* official free count */
12799c7abfbSMike Marciniszyn 	volatile __le64 *hw_free;	/* HW free counter */
128f48ad614SDennis Dalessandro 	/* list for PIO waiters */
129f48ad614SDennis Dalessandro 	struct list_head piowait  ____cacheline_aligned_in_smp;
1309aefcabeSMike Marciniszyn 	seqlock_t waitlock;
1319aefcabeSMike Marciniszyn 
132f48ad614SDennis Dalessandro 	spinlock_t credit_ctrl_lock ____cacheline_aligned_in_smp;
133f48ad614SDennis Dalessandro 	u32 credit_intr_count;		/* count of credit intr users */
13499c7abfbSMike Marciniszyn 	u64 credit_ctrl;		/* cache for credit control */
135f48ad614SDennis Dalessandro 	wait_queue_head_t halt_wait;    /* wait until kernel sees interrupt */
1368af8d297SSebastian Sanchez 	struct work_struct halt_work;	/* halted context work queue entry */
137f48ad614SDennis Dalessandro };
138f48ad614SDennis Dalessandro 
139f48ad614SDennis Dalessandro /* send context flags */
140f48ad614SDennis Dalessandro #define SCF_ENABLED 0x01
141f48ad614SDennis Dalessandro #define SCF_IN_FREE 0x02
142f48ad614SDennis Dalessandro #define SCF_HALTED  0x04
143f48ad614SDennis Dalessandro #define SCF_FROZEN  0x08
144b4a4957dSMichael J. Ruhl #define SCF_LINK_DOWN 0x10
145f48ad614SDennis Dalessandro 
146f48ad614SDennis Dalessandro struct send_context_info {
147f48ad614SDennis Dalessandro 	struct send_context *sc;	/* allocated working context */
148f48ad614SDennis Dalessandro 	u16 allocated;			/* has this been allocated? */
149f48ad614SDennis Dalessandro 	u16 type;			/* context type */
150f48ad614SDennis Dalessandro 	u16 base;			/* base in PIO array */
151f48ad614SDennis Dalessandro 	u16 credits;			/* size in PIO array */
152f48ad614SDennis Dalessandro };
153f48ad614SDennis Dalessandro 
154f48ad614SDennis Dalessandro /* DMA credit return, index is always (context & 0x7) */
155f48ad614SDennis Dalessandro struct credit_return {
156f48ad614SDennis Dalessandro 	volatile __le64 cr[8];
157f48ad614SDennis Dalessandro };
158f48ad614SDennis Dalessandro 
159f48ad614SDennis Dalessandro /* NUMA indexed credit return array */
160f48ad614SDennis Dalessandro struct credit_return_base {
161f48ad614SDennis Dalessandro 	struct credit_return *va;
16260368186STymoteusz Kielan 	dma_addr_t dma;
163f48ad614SDennis Dalessandro };
164f48ad614SDennis Dalessandro 
165f48ad614SDennis Dalessandro /* send context configuration sizes (one per type) */
166f48ad614SDennis Dalessandro struct sc_config_sizes {
167f48ad614SDennis Dalessandro 	short int size;
168f48ad614SDennis Dalessandro 	short int count;
169f48ad614SDennis Dalessandro };
170f48ad614SDennis Dalessandro 
171f48ad614SDennis Dalessandro /*
172f48ad614SDennis Dalessandro  * The diagram below details the relationship of the mapping structures
173f48ad614SDennis Dalessandro  *
174f48ad614SDennis Dalessandro  * Since the mapping now allows for non-uniform send contexts per vl, the
175f48ad614SDennis Dalessandro  * number of send contexts for a vl is either the vl_scontexts[vl] or
176f48ad614SDennis Dalessandro  * a computation based on num_kernel_send_contexts/num_vls:
177f48ad614SDennis Dalessandro  *
178f48ad614SDennis Dalessandro  * For example:
179f48ad614SDennis Dalessandro  * nactual = vl_scontexts ? vl_scontexts[vl] : num_kernel_send_contexts/num_vls
180f48ad614SDennis Dalessandro  *
181f48ad614SDennis Dalessandro  * n = roundup to next highest power of 2 using nactual
182f48ad614SDennis Dalessandro  *
183f48ad614SDennis Dalessandro  * In the case where there are num_kernel_send_contexts/num_vls doesn't divide
184f48ad614SDennis Dalessandro  * evenly, the extras are added from the last vl downward.
185f48ad614SDennis Dalessandro  *
186f48ad614SDennis Dalessandro  * For the case where n > nactual, the send contexts are assigned
187f48ad614SDennis Dalessandro  * in a round robin fashion wrapping back to the first send context
188f48ad614SDennis Dalessandro  * for a particular vl.
189f48ad614SDennis Dalessandro  *
190f48ad614SDennis Dalessandro  *               dd->pio_map
191f48ad614SDennis Dalessandro  *                    |                                   pio_map_elem[0]
192f48ad614SDennis Dalessandro  *                    |                                +--------------------+
193f48ad614SDennis Dalessandro  *                    v                                |       mask         |
194f48ad614SDennis Dalessandro  *               pio_vl_map                            |--------------------|
195f48ad614SDennis Dalessandro  *      +--------------------------+                   | ksc[0] -> sc 1     |
196f48ad614SDennis Dalessandro  *      |    list (RCU)            |                   |--------------------|
197f48ad614SDennis Dalessandro  *      |--------------------------|                 ->| ksc[1] -> sc 2     |
198f48ad614SDennis Dalessandro  *      |    mask                  |              --/  |--------------------|
199f48ad614SDennis Dalessandro  *      |--------------------------|            -/     |        *           |
200f48ad614SDennis Dalessandro  *      |    actual_vls (max 8)    |          -/       |--------------------|
201e8ea95afSIra Weiny  *      |--------------------------|       --/         | ksc[n-1] -> sc n   |
202f48ad614SDennis Dalessandro  *      |    vls (max 8)           |     -/            +--------------------+
203f48ad614SDennis Dalessandro  *      |--------------------------|  --/
204f48ad614SDennis Dalessandro  *      |    map[0]                |-/
205f48ad614SDennis Dalessandro  *      |--------------------------|                   +--------------------+
206f48ad614SDennis Dalessandro  *      |    map[1]                |---                |       mask         |
207f48ad614SDennis Dalessandro  *      |--------------------------|   \----           |--------------------|
208f48ad614SDennis Dalessandro  *      |           *              |        \--        | ksc[0] -> sc 1+n   |
209f48ad614SDennis Dalessandro  *      |           *              |           \----   |--------------------|
210f48ad614SDennis Dalessandro  *      |           *              |                \->| ksc[1] -> sc 2+n   |
211f48ad614SDennis Dalessandro  *      |--------------------------|                   |--------------------|
212f48ad614SDennis Dalessandro  *      |   map[vls - 1]           |-                  |         *          |
213f48ad614SDennis Dalessandro  *      +--------------------------+ \-                |--------------------|
214e8ea95afSIra Weiny  *                                     \-              | ksc[m-1] -> sc m+n |
215f48ad614SDennis Dalessandro  *                                       \             +--------------------+
216f48ad614SDennis Dalessandro  *                                        \-
217f48ad614SDennis Dalessandro  *                                          \
218e8ea95afSIra Weiny  *                                           \-        +----------------------+
219f48ad614SDennis Dalessandro  *                                             \-      |       mask           |
220e8ea95afSIra Weiny  *                                               \     |----------------------|
221f48ad614SDennis Dalessandro  *                                                \-   | ksc[0] -> sc 1+m+n   |
222e8ea95afSIra Weiny  *                                                  \- |----------------------|
223f48ad614SDennis Dalessandro  *                                                    >| ksc[1] -> sc 2+m+n   |
224e8ea95afSIra Weiny  *                                                     |----------------------|
225f48ad614SDennis Dalessandro  *                                                     |         *            |
226e8ea95afSIra Weiny  *                                                     |----------------------|
227e8ea95afSIra Weiny  *                                                     | ksc[o-1] -> sc o+m+n |
228e8ea95afSIra Weiny  *                                                     +----------------------+
229f48ad614SDennis Dalessandro  *
230f48ad614SDennis Dalessandro  */
231f48ad614SDennis Dalessandro 
232f48ad614SDennis Dalessandro /* Initial number of send contexts per VL */
233f48ad614SDennis Dalessandro #define INIT_SC_PER_VL 2
234f48ad614SDennis Dalessandro 
235f48ad614SDennis Dalessandro /*
236f48ad614SDennis Dalessandro  * struct pio_map_elem - mapping for a vl
237f48ad614SDennis Dalessandro  * @mask - selector mask
238f48ad614SDennis Dalessandro  * @ksc - array of kernel send contexts for this vl
239f48ad614SDennis Dalessandro  *
240f48ad614SDennis Dalessandro  * The mask is used to "mod" the selector to
241f48ad614SDennis Dalessandro  * produce index into the trailing array of
242f48ad614SDennis Dalessandro  * kscs
243f48ad614SDennis Dalessandro  */
244f48ad614SDennis Dalessandro struct pio_map_elem {
245f48ad614SDennis Dalessandro 	u32 mask;
246*5b361328SGustavo A. R. Silva 	struct send_context *ksc[];
247f48ad614SDennis Dalessandro };
248f48ad614SDennis Dalessandro 
249f48ad614SDennis Dalessandro /*
250f48ad614SDennis Dalessandro  * struct pio_vl_map - mapping for a vl
251f48ad614SDennis Dalessandro  * @list - rcu head for free callback
252f48ad614SDennis Dalessandro  * @mask - vl mask to "mod" the vl to produce an index to map array
253f48ad614SDennis Dalessandro  * @actual_vls - number of vls
254f48ad614SDennis Dalessandro  * @vls - numbers of vls rounded to next power of 2
255f48ad614SDennis Dalessandro  * @map - array of pio_map_elem entries
256f48ad614SDennis Dalessandro  *
257f48ad614SDennis Dalessandro  * This is the parent mapping structure. The trailing members of the
258f48ad614SDennis Dalessandro  * struct point to pio_map_elem entries, which in turn point to an
259f48ad614SDennis Dalessandro  * array of kscs for that vl.
260f48ad614SDennis Dalessandro  */
261f48ad614SDennis Dalessandro struct pio_vl_map {
262f48ad614SDennis Dalessandro 	struct rcu_head list;
263f48ad614SDennis Dalessandro 	u32 mask;
264f48ad614SDennis Dalessandro 	u8 actual_vls;
265f48ad614SDennis Dalessandro 	u8 vls;
266*5b361328SGustavo A. R. Silva 	struct pio_map_elem *map[];
267f48ad614SDennis Dalessandro };
268f48ad614SDennis Dalessandro 
269f48ad614SDennis Dalessandro int pio_map_init(struct hfi1_devdata *dd, u8 port, u8 num_vls,
270f48ad614SDennis Dalessandro 		 u8 *vl_scontexts);
271f48ad614SDennis Dalessandro void free_pio_map(struct hfi1_devdata *dd);
272f48ad614SDennis Dalessandro struct send_context *pio_select_send_context_vl(struct hfi1_devdata *dd,
273f48ad614SDennis Dalessandro 						u32 selector, u8 vl);
274f48ad614SDennis Dalessandro struct send_context *pio_select_send_context_sc(struct hfi1_devdata *dd,
275f48ad614SDennis Dalessandro 						u32 selector, u8 sc5);
276f48ad614SDennis Dalessandro 
277f48ad614SDennis Dalessandro /* send context functions */
278f48ad614SDennis Dalessandro int init_credit_return(struct hfi1_devdata *dd);
279f48ad614SDennis Dalessandro void free_credit_return(struct hfi1_devdata *dd);
280f48ad614SDennis Dalessandro int init_sc_pools_and_sizes(struct hfi1_devdata *dd);
281f48ad614SDennis Dalessandro int init_send_contexts(struct hfi1_devdata *dd);
282f48ad614SDennis Dalessandro int init_credit_return(struct hfi1_devdata *dd);
283f48ad614SDennis Dalessandro int init_pervl_scs(struct hfi1_devdata *dd);
284f48ad614SDennis Dalessandro struct send_context *sc_alloc(struct hfi1_devdata *dd, int type,
285f48ad614SDennis Dalessandro 			      uint hdrqentsize, int numa);
286f48ad614SDennis Dalessandro void sc_free(struct send_context *sc);
287f48ad614SDennis Dalessandro int sc_enable(struct send_context *sc);
288f48ad614SDennis Dalessandro void sc_disable(struct send_context *sc);
289f48ad614SDennis Dalessandro int sc_restart(struct send_context *sc);
290f48ad614SDennis Dalessandro void sc_return_credits(struct send_context *sc);
291f48ad614SDennis Dalessandro void sc_flush(struct send_context *sc);
292f48ad614SDennis Dalessandro void sc_drop(struct send_context *sc);
293f48ad614SDennis Dalessandro void sc_stop(struct send_context *sc, int bit);
294f48ad614SDennis Dalessandro struct pio_buf *sc_buffer_alloc(struct send_context *sc, u32 dw_len,
295f48ad614SDennis Dalessandro 				pio_release_cb cb, void *arg);
296f48ad614SDennis Dalessandro void sc_release_update(struct send_context *sc);
297f48ad614SDennis Dalessandro void sc_return_credits(struct send_context *sc);
298f48ad614SDennis Dalessandro void sc_group_release_update(struct hfi1_devdata *dd, u32 hw_context);
299f48ad614SDennis Dalessandro void sc_add_credit_return_intr(struct send_context *sc);
300f48ad614SDennis Dalessandro void sc_del_credit_return_intr(struct send_context *sc);
301f48ad614SDennis Dalessandro void sc_set_cr_threshold(struct send_context *sc, u32 new_threshold);
302f48ad614SDennis Dalessandro u32 sc_percent_to_threshold(struct send_context *sc, u32 percent);
303f48ad614SDennis Dalessandro u32 sc_mtu_to_threshold(struct send_context *sc, u32 mtu, u32 hdrqentsize);
304f48ad614SDennis Dalessandro void hfi1_sc_wantpiobuf_intr(struct send_context *sc, u32 needint);
305f48ad614SDennis Dalessandro void sc_wait(struct hfi1_devdata *dd);
306f48ad614SDennis Dalessandro void set_pio_integrity(struct send_context *sc);
307f48ad614SDennis Dalessandro 
308f48ad614SDennis Dalessandro /* support functions */
309f48ad614SDennis Dalessandro void pio_reset_all(struct hfi1_devdata *dd);
310f48ad614SDennis Dalessandro void pio_freeze(struct hfi1_devdata *dd);
311f48ad614SDennis Dalessandro void pio_kernel_unfreeze(struct hfi1_devdata *dd);
312b4a4957dSMichael J. Ruhl void pio_kernel_linkup(struct hfi1_devdata *dd);
313f48ad614SDennis Dalessandro 
314f48ad614SDennis Dalessandro /* global PIO send control operations */
315f48ad614SDennis Dalessandro #define PSC_GLOBAL_ENABLE 0
316f48ad614SDennis Dalessandro #define PSC_GLOBAL_DISABLE 1
317f48ad614SDennis Dalessandro #define PSC_GLOBAL_VLARB_ENABLE 2
318f48ad614SDennis Dalessandro #define PSC_GLOBAL_VLARB_DISABLE 3
319f48ad614SDennis Dalessandro #define PSC_CM_RESET 4
320f48ad614SDennis Dalessandro #define PSC_DATA_VL_ENABLE 5
321f48ad614SDennis Dalessandro #define PSC_DATA_VL_DISABLE 6
322f48ad614SDennis Dalessandro 
323f48ad614SDennis Dalessandro void __cm_reset(struct hfi1_devdata *dd, u64 sendctrl);
324f48ad614SDennis Dalessandro void pio_send_control(struct hfi1_devdata *dd, int op);
325f48ad614SDennis Dalessandro 
326f48ad614SDennis Dalessandro /* PIO copy routines */
327f48ad614SDennis Dalessandro void pio_copy(struct hfi1_devdata *dd, struct pio_buf *pbuf, u64 pbc,
328f48ad614SDennis Dalessandro 	      const void *from, size_t count);
329f48ad614SDennis Dalessandro void seg_pio_copy_start(struct pio_buf *pbuf, u64 pbc,
330f48ad614SDennis Dalessandro 			const void *from, size_t nbytes);
331f48ad614SDennis Dalessandro void seg_pio_copy_mid(struct pio_buf *pbuf, const void *from, size_t nbytes);
332f48ad614SDennis Dalessandro void seg_pio_copy_end(struct pio_buf *pbuf);
333f48ad614SDennis Dalessandro 
334937488a8SKaike Wan void seqfile_dump_sci(struct seq_file *s, u32 i,
335937488a8SKaike Wan 		      struct send_context_info *sci);
336937488a8SKaike Wan 
337f48ad614SDennis Dalessandro #endif /* _PIO_H */
338