xref: /openbmc/linux/drivers/iio/frequency/ad9523.c (revision 7ae9fb1b7ecbb5d85d07857943f677fd1a559b18)
1fda8d26eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2cd1678f9SMichael Hennerich /*
3cd1678f9SMichael Hennerich  * AD9523 SPI Low Jitter Clock Generator
4cd1678f9SMichael Hennerich  *
5cd1678f9SMichael Hennerich  * Copyright 2012 Analog Devices Inc.
6cd1678f9SMichael Hennerich  */
7cd1678f9SMichael Hennerich 
8cd1678f9SMichael Hennerich #include <linux/device.h>
9cd1678f9SMichael Hennerich #include <linux/kernel.h>
10cd1678f9SMichael Hennerich #include <linux/slab.h>
11cd1678f9SMichael Hennerich #include <linux/sysfs.h>
12cd1678f9SMichael Hennerich #include <linux/spi/spi.h>
13cd1678f9SMichael Hennerich #include <linux/regulator/consumer.h>
1464319757SMichael Hennerich #include <linux/gpio/consumer.h>
15cd1678f9SMichael Hennerich #include <linux/err.h>
16cd1678f9SMichael Hennerich #include <linux/module.h>
17cd1678f9SMichael Hennerich #include <linux/delay.h>
18cd1678f9SMichael Hennerich 
19cd1678f9SMichael Hennerich #include <linux/iio/iio.h>
20cd1678f9SMichael Hennerich #include <linux/iio/sysfs.h>
21cd1678f9SMichael Hennerich #include <linux/iio/frequency/ad9523.h>
22cd1678f9SMichael Hennerich 
23cd1678f9SMichael Hennerich #define AD9523_READ	(1 << 15)
24cd1678f9SMichael Hennerich #define AD9523_WRITE	(0 << 15)
25cd1678f9SMichael Hennerich #define AD9523_CNT(x)	(((x) - 1) << 13)
26cd1678f9SMichael Hennerich #define AD9523_ADDR(x)	((x) & 0xFFF)
27cd1678f9SMichael Hennerich 
28cd1678f9SMichael Hennerich #define AD9523_R1B	(1 << 16)
29cd1678f9SMichael Hennerich #define AD9523_R2B	(2 << 16)
30cd1678f9SMichael Hennerich #define AD9523_R3B	(3 << 16)
31cd1678f9SMichael Hennerich #define AD9523_TRANSF_LEN(x)			((x) >> 16)
32cd1678f9SMichael Hennerich 
33cd1678f9SMichael Hennerich #define AD9523_SERIAL_PORT_CONFIG		(AD9523_R1B | 0x0)
34cd1678f9SMichael Hennerich #define AD9523_VERSION_REGISTER			(AD9523_R1B | 0x2)
35cd1678f9SMichael Hennerich #define AD9523_PART_REGISTER			(AD9523_R1B | 0x3)
36cd1678f9SMichael Hennerich #define AD9523_READBACK_CTRL			(AD9523_R1B | 0x4)
37cd1678f9SMichael Hennerich 
38cd1678f9SMichael Hennerich #define AD9523_EEPROM_CUSTOMER_VERSION_ID	(AD9523_R2B | 0x6)
39cd1678f9SMichael Hennerich 
40cd1678f9SMichael Hennerich #define AD9523_PLL1_REF_A_DIVIDER		(AD9523_R2B | 0x11)
41cd1678f9SMichael Hennerich #define AD9523_PLL1_REF_B_DIVIDER		(AD9523_R2B | 0x13)
42cd1678f9SMichael Hennerich #define AD9523_PLL1_REF_TEST_DIVIDER		(AD9523_R1B | 0x14)
43cd1678f9SMichael Hennerich #define AD9523_PLL1_FEEDBACK_DIVIDER		(AD9523_R2B | 0x17)
44cd1678f9SMichael Hennerich #define AD9523_PLL1_CHARGE_PUMP_CTRL		(AD9523_R2B | 0x19)
45cd1678f9SMichael Hennerich #define AD9523_PLL1_INPUT_RECEIVERS_CTRL	(AD9523_R1B | 0x1A)
46cd1678f9SMichael Hennerich #define AD9523_PLL1_REF_CTRL			(AD9523_R1B | 0x1B)
47cd1678f9SMichael Hennerich #define AD9523_PLL1_MISC_CTRL			(AD9523_R1B | 0x1C)
48cd1678f9SMichael Hennerich #define AD9523_PLL1_LOOP_FILTER_CTRL		(AD9523_R1B | 0x1D)
49cd1678f9SMichael Hennerich 
50cd1678f9SMichael Hennerich #define AD9523_PLL2_CHARGE_PUMP			(AD9523_R1B | 0xF0)
51cd1678f9SMichael Hennerich #define AD9523_PLL2_FEEDBACK_DIVIDER_AB		(AD9523_R1B | 0xF1)
52cd1678f9SMichael Hennerich #define AD9523_PLL2_CTRL			(AD9523_R1B | 0xF2)
53cd1678f9SMichael Hennerich #define AD9523_PLL2_VCO_CTRL			(AD9523_R1B | 0xF3)
54cd1678f9SMichael Hennerich #define AD9523_PLL2_VCO_DIVIDER			(AD9523_R1B | 0xF4)
55cd1678f9SMichael Hennerich #define AD9523_PLL2_LOOP_FILTER_CTRL		(AD9523_R2B | 0xF6)
56cd1678f9SMichael Hennerich #define AD9523_PLL2_R2_DIVIDER			(AD9523_R1B | 0xF7)
57cd1678f9SMichael Hennerich 
58cd1678f9SMichael Hennerich #define AD9523_CHANNEL_CLOCK_DIST(ch)		(AD9523_R3B | (0x192 + 3 * ch))
59cd1678f9SMichael Hennerich 
60cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTPUT_CTRL			(AD9523_R1B | 0x1BA)
61cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTPUT_CHANNEL_CTRL		(AD9523_R1B | 0x1BB)
62cd1678f9SMichael Hennerich 
63cd1678f9SMichael Hennerich #define AD9523_READBACK_0			(AD9523_R1B | 0x22C)
64cd1678f9SMichael Hennerich #define AD9523_READBACK_1			(AD9523_R1B | 0x22D)
65cd1678f9SMichael Hennerich 
66cd1678f9SMichael Hennerich #define AD9523_STATUS_SIGNALS			(AD9523_R3B | 0x232)
67cd1678f9SMichael Hennerich #define AD9523_POWER_DOWN_CTRL			(AD9523_R1B | 0x233)
68cd1678f9SMichael Hennerich #define AD9523_IO_UPDATE			(AD9523_R1B | 0x234)
69cd1678f9SMichael Hennerich 
70cd1678f9SMichael Hennerich #define AD9523_EEPROM_DATA_XFER_STATUS		(AD9523_R1B | 0xB00)
71cd1678f9SMichael Hennerich #define AD9523_EEPROM_ERROR_READBACK		(AD9523_R1B | 0xB01)
72cd1678f9SMichael Hennerich #define AD9523_EEPROM_CTRL1			(AD9523_R1B | 0xB02)
73cd1678f9SMichael Hennerich #define AD9523_EEPROM_CTRL2			(AD9523_R1B | 0xB03)
74cd1678f9SMichael Hennerich 
75cd1678f9SMichael Hennerich /* AD9523_SERIAL_PORT_CONFIG */
76cd1678f9SMichael Hennerich 
77cd1678f9SMichael Hennerich #define AD9523_SER_CONF_SDO_ACTIVE		(1 << 7)
78cd1678f9SMichael Hennerich #define AD9523_SER_CONF_SOFT_RESET		(1 << 5)
79cd1678f9SMichael Hennerich 
80cd1678f9SMichael Hennerich /* AD9523_READBACK_CTRL */
81cd1678f9SMichael Hennerich #define AD9523_READBACK_CTRL_READ_BUFFERED	(1 << 0)
82cd1678f9SMichael Hennerich 
83cd1678f9SMichael Hennerich /* AD9523_PLL1_CHARGE_PUMP_CTRL */
84cd1678f9SMichael Hennerich #define AD9523_PLL1_CHARGE_PUMP_CURRENT_nA(x)	(((x) / 500) & 0x7F)
85cd1678f9SMichael Hennerich #define AD9523_PLL1_CHARGE_PUMP_TRISTATE	(1 << 7)
86cd1678f9SMichael Hennerich #define AD9523_PLL1_CHARGE_PUMP_MODE_NORMAL	(3 << 8)
87cd1678f9SMichael Hennerich #define AD9523_PLL1_CHARGE_PUMP_MODE_PUMP_DOWN	(2 << 8)
88cd1678f9SMichael Hennerich #define AD9523_PLL1_CHARGE_PUMP_MODE_PUMP_UP	(1 << 8)
89cd1678f9SMichael Hennerich #define AD9523_PLL1_CHARGE_PUMP_MODE_TRISTATE	(0 << 8)
90cd1678f9SMichael Hennerich #define AD9523_PLL1_BACKLASH_PW_MIN		(0 << 10)
91cd1678f9SMichael Hennerich #define AD9523_PLL1_BACKLASH_PW_LOW		(1 << 10)
92cd1678f9SMichael Hennerich #define AD9523_PLL1_BACKLASH_PW_HIGH		(2 << 10)
93cd1678f9SMichael Hennerich #define AD9523_PLL1_BACKLASH_PW_MAX		(3 << 10)
94cd1678f9SMichael Hennerich 
95cd1678f9SMichael Hennerich /* AD9523_PLL1_INPUT_RECEIVERS_CTRL */
96cd1678f9SMichael Hennerich #define AD9523_PLL1_REF_TEST_RCV_EN		(1 << 7)
97cd1678f9SMichael Hennerich #define AD9523_PLL1_REFB_DIFF_RCV_EN		(1 << 6)
98cd1678f9SMichael Hennerich #define AD9523_PLL1_REFA_DIFF_RCV_EN		(1 << 5)
99cd1678f9SMichael Hennerich #define AD9523_PLL1_REFB_RCV_EN			(1 << 4)
100cd1678f9SMichael Hennerich #define AD9523_PLL1_REFA_RCV_EN			(1 << 3)
101cd1678f9SMichael Hennerich #define AD9523_PLL1_REFA_REFB_PWR_CTRL_EN	(1 << 2)
102cd1678f9SMichael Hennerich #define AD9523_PLL1_OSC_IN_CMOS_NEG_INP_EN	(1 << 1)
103cd1678f9SMichael Hennerich #define AD9523_PLL1_OSC_IN_DIFF_EN		(1 << 0)
104cd1678f9SMichael Hennerich 
105cd1678f9SMichael Hennerich /* AD9523_PLL1_REF_CTRL */
106cd1678f9SMichael Hennerich #define AD9523_PLL1_BYPASS_REF_TEST_DIV_EN	(1 << 7)
107cd1678f9SMichael Hennerich #define AD9523_PLL1_BYPASS_FEEDBACK_DIV_EN	(1 << 6)
108cd1678f9SMichael Hennerich #define AD9523_PLL1_ZERO_DELAY_MODE_INT		(1 << 5)
109cd1678f9SMichael Hennerich #define AD9523_PLL1_ZERO_DELAY_MODE_EXT		(0 << 5)
110cd1678f9SMichael Hennerich #define AD9523_PLL1_OSC_IN_PLL_FEEDBACK_EN	(1 << 4)
111cd1678f9SMichael Hennerich #define AD9523_PLL1_ZD_IN_CMOS_NEG_INP_EN	(1 << 3)
112cd1678f9SMichael Hennerich #define AD9523_PLL1_ZD_IN_DIFF_EN		(1 << 2)
113cd1678f9SMichael Hennerich #define AD9523_PLL1_REFB_CMOS_NEG_INP_EN	(1 << 1)
114cd1678f9SMichael Hennerich #define AD9523_PLL1_REFA_CMOS_NEG_INP_EN	(1 << 0)
115cd1678f9SMichael Hennerich 
116cd1678f9SMichael Hennerich /* AD9523_PLL1_MISC_CTRL */
117cd1678f9SMichael Hennerich #define AD9523_PLL1_REFB_INDEP_DIV_CTRL_EN	(1 << 7)
118cd1678f9SMichael Hennerich #define AD9523_PLL1_OSC_CTRL_FAIL_VCC_BY2_EN	(1 << 6)
119cd1678f9SMichael Hennerich #define AD9523_PLL1_REF_MODE(x)			((x) << 2)
120cd1678f9SMichael Hennerich #define AD9523_PLL1_BYPASS_REFB_DIV		(1 << 1)
121cd1678f9SMichael Hennerich #define AD9523_PLL1_BYPASS_REFA_DIV		(1 << 0)
122cd1678f9SMichael Hennerich 
123cd1678f9SMichael Hennerich /* AD9523_PLL1_LOOP_FILTER_CTRL */
124cd1678f9SMichael Hennerich #define AD9523_PLL1_LOOP_FILTER_RZERO(x)	((x) & 0xF)
125cd1678f9SMichael Hennerich 
126cd1678f9SMichael Hennerich /* AD9523_PLL2_CHARGE_PUMP */
127cd1678f9SMichael Hennerich #define AD9523_PLL2_CHARGE_PUMP_CURRENT_nA(x)	((x) / 3500)
128cd1678f9SMichael Hennerich 
129cd1678f9SMichael Hennerich /* AD9523_PLL2_FEEDBACK_DIVIDER_AB */
130cd1678f9SMichael Hennerich #define AD9523_PLL2_FB_NDIV_A_CNT(x)		(((x) & 0x3) << 6)
131cd1678f9SMichael Hennerich #define AD9523_PLL2_FB_NDIV_B_CNT(x)		(((x) & 0x3F) << 0)
132cd1678f9SMichael Hennerich #define AD9523_PLL2_FB_NDIV(a, b)		(4 * (b) + (a))
133cd1678f9SMichael Hennerich 
134cd1678f9SMichael Hennerich /* AD9523_PLL2_CTRL */
135cd1678f9SMichael Hennerich #define AD9523_PLL2_CHARGE_PUMP_MODE_NORMAL	(3 << 0)
136cd1678f9SMichael Hennerich #define AD9523_PLL2_CHARGE_PUMP_MODE_PUMP_DOWN	(2 << 0)
137cd1678f9SMichael Hennerich #define AD9523_PLL2_CHARGE_PUMP_MODE_PUMP_UP	(1 << 0)
138cd1678f9SMichael Hennerich #define AD9523_PLL2_CHARGE_PUMP_MODE_TRISTATE	(0 << 0)
139cd1678f9SMichael Hennerich #define AD9523_PLL2_BACKLASH_PW_MIN		(0 << 2)
140cd1678f9SMichael Hennerich #define AD9523_PLL2_BACKLASH_PW_LOW		(1 << 2)
141cd1678f9SMichael Hennerich #define AD9523_PLL2_BACKLASH_PW_HIGH		(2 << 2)
142cd1678f9SMichael Hennerich #define AD9523_PLL2_BACKLASH_PW_MAX		(3 << 1)
143cd1678f9SMichael Hennerich #define AD9523_PLL2_BACKLASH_CTRL_EN		(1 << 4)
144cd1678f9SMichael Hennerich #define AD9523_PLL2_FREQ_DOUBLER_EN		(1 << 5)
145cd1678f9SMichael Hennerich #define AD9523_PLL2_LOCK_DETECT_PWR_DOWN_EN	(1 << 7)
146cd1678f9SMichael Hennerich 
147cd1678f9SMichael Hennerich /* AD9523_PLL2_VCO_CTRL */
148cd1678f9SMichael Hennerich #define AD9523_PLL2_VCO_CALIBRATE		(1 << 1)
149cd1678f9SMichael Hennerich #define AD9523_PLL2_FORCE_VCO_MIDSCALE		(1 << 2)
150cd1678f9SMichael Hennerich #define AD9523_PLL2_FORCE_REFERENCE_VALID	(1 << 3)
151cd1678f9SMichael Hennerich #define AD9523_PLL2_FORCE_RELEASE_SYNC		(1 << 4)
152cd1678f9SMichael Hennerich 
153cd1678f9SMichael Hennerich /* AD9523_PLL2_VCO_DIVIDER */
154cd1678f9SMichael Hennerich #define AD9523_PLL2_VCO_DIV_M1(x)		((((x) - 3) & 0x3) << 0)
155cd1678f9SMichael Hennerich #define AD9523_PLL2_VCO_DIV_M2(x)		((((x) - 3) & 0x3) << 4)
156cd1678f9SMichael Hennerich #define AD9523_PLL2_VCO_DIV_M1_PWR_DOWN_EN	(1 << 2)
157cd1678f9SMichael Hennerich #define AD9523_PLL2_VCO_DIV_M2_PWR_DOWN_EN	(1 << 6)
158cd1678f9SMichael Hennerich 
159cd1678f9SMichael Hennerich /* AD9523_PLL2_LOOP_FILTER_CTRL */
160cd1678f9SMichael Hennerich #define AD9523_PLL2_LOOP_FILTER_CPOLE1(x)	(((x) & 0x7) << 0)
161cd1678f9SMichael Hennerich #define AD9523_PLL2_LOOP_FILTER_RZERO(x)	(((x) & 0x7) << 3)
162cd1678f9SMichael Hennerich #define AD9523_PLL2_LOOP_FILTER_RPOLE2(x)	(((x) & 0x7) << 6)
163cd1678f9SMichael Hennerich #define AD9523_PLL2_LOOP_FILTER_RZERO_BYPASS_EN	(1 << 8)
164cd1678f9SMichael Hennerich 
165cd1678f9SMichael Hennerich /* AD9523_PLL2_R2_DIVIDER */
166cd1678f9SMichael Hennerich #define AD9523_PLL2_R2_DIVIDER_VAL(x)		(((x) & 0x1F) << 0)
167cd1678f9SMichael Hennerich 
168cd1678f9SMichael Hennerich /* AD9523_CHANNEL_CLOCK_DIST */
169cd1678f9SMichael Hennerich #define AD9523_CLK_DIST_DIV_PHASE(x)		(((x) & 0x3F) << 18)
170cd1678f9SMichael Hennerich #define AD9523_CLK_DIST_DIV_PHASE_REV(x)	((ret >> 18) & 0x3F)
171cd1678f9SMichael Hennerich #define AD9523_CLK_DIST_DIV(x)			((((x) - 1) & 0x3FF) << 8)
172cd1678f9SMichael Hennerich #define AD9523_CLK_DIST_DIV_REV(x)		(((ret >> 8) & 0x3FF) + 1)
173cd1678f9SMichael Hennerich #define AD9523_CLK_DIST_INV_DIV_OUTPUT_EN	(1 << 7)
174cd1678f9SMichael Hennerich #define AD9523_CLK_DIST_IGNORE_SYNC_EN		(1 << 6)
175cd1678f9SMichael Hennerich #define AD9523_CLK_DIST_PWR_DOWN_EN		(1 << 5)
176cd1678f9SMichael Hennerich #define AD9523_CLK_DIST_LOW_PWR_MODE_EN		(1 << 4)
177cd1678f9SMichael Hennerich #define AD9523_CLK_DIST_DRIVER_MODE(x)		(((x) & 0xF) << 0)
178cd1678f9SMichael Hennerich 
179cd1678f9SMichael Hennerich /* AD9523_PLL1_OUTPUT_CTRL */
180cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH6_M2	(1 << 7)
181cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH5_M2	(1 << 6)
182cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH4_M2	(1 << 5)
183cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CTRL_CMOS_DRV_WEAK		(1 << 4)
184cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_1		(0 << 0)
185cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_2		(1 << 0)
186cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_4		(2 << 0)
187cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_8		(4 << 0)
188cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CTRL_OUTPUT_DIV_16		(8 << 0)
189cd1678f9SMichael Hennerich 
190cd1678f9SMichael Hennerich /* AD9523_PLL1_OUTPUT_CHANNEL_CTRL */
191cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CH_CTRL_OUTPUT_PWR_DOWN_EN	(1 << 7)
192cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH9_M2	(1 << 6)
193cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH8_M2	(1 << 5)
194cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH7_M2	(1 << 4)
195cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH3	(1 << 3)
196cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH2	(1 << 2)
197cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH1	(1 << 1)
198cd1678f9SMichael Hennerich #define AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH0	(1 << 0)
199cd1678f9SMichael Hennerich 
200cd1678f9SMichael Hennerich /* AD9523_READBACK_0 */
201cd1678f9SMichael Hennerich #define AD9523_READBACK_0_STAT_PLL2_REF_CLK		(1 << 7)
202cd1678f9SMichael Hennerich #define AD9523_READBACK_0_STAT_PLL2_FB_CLK		(1 << 6)
203cd1678f9SMichael Hennerich #define AD9523_READBACK_0_STAT_VCXO			(1 << 5)
204cd1678f9SMichael Hennerich #define AD9523_READBACK_0_STAT_REF_TEST			(1 << 4)
205cd1678f9SMichael Hennerich #define AD9523_READBACK_0_STAT_REFB			(1 << 3)
206cd1678f9SMichael Hennerich #define AD9523_READBACK_0_STAT_REFA			(1 << 2)
207cd1678f9SMichael Hennerich #define AD9523_READBACK_0_STAT_PLL2_LD			(1 << 1)
208cd1678f9SMichael Hennerich #define AD9523_READBACK_0_STAT_PLL1_LD			(1 << 0)
209cd1678f9SMichael Hennerich 
210cd1678f9SMichael Hennerich /* AD9523_READBACK_1 */
211cd1678f9SMichael Hennerich #define AD9523_READBACK_1_HOLDOVER_ACTIVE		(1 << 3)
212cd1678f9SMichael Hennerich #define AD9523_READBACK_1_AUTOMODE_SEL_REFB		(1 << 2)
213cd1678f9SMichael Hennerich #define AD9523_READBACK_1_VCO_CALIB_IN_PROGRESS		(1 << 0)
214cd1678f9SMichael Hennerich 
215cd1678f9SMichael Hennerich /* AD9523_STATUS_SIGNALS */
216cd1678f9SMichael Hennerich #define AD9523_STATUS_SIGNALS_SYNC_MAN_CTRL		(1 << 16)
217cd1678f9SMichael Hennerich #define AD9523_STATUS_MONITOR_01_PLL12_LOCKED		(0x302)
218cd1678f9SMichael Hennerich /* AD9523_POWER_DOWN_CTRL */
219cd1678f9SMichael Hennerich #define AD9523_POWER_DOWN_CTRL_PLL1_PWR_DOWN		(1 << 2)
220cd1678f9SMichael Hennerich #define AD9523_POWER_DOWN_CTRL_PLL2_PWR_DOWN		(1 << 1)
221cd1678f9SMichael Hennerich #define AD9523_POWER_DOWN_CTRL_DIST_PWR_DOWN		(1 << 0)
222cd1678f9SMichael Hennerich 
223cd1678f9SMichael Hennerich /* AD9523_IO_UPDATE */
224cd1678f9SMichael Hennerich #define AD9523_IO_UPDATE_EN				(1 << 0)
225cd1678f9SMichael Hennerich 
226cd1678f9SMichael Hennerich /* AD9523_EEPROM_DATA_XFER_STATUS */
227cd1678f9SMichael Hennerich #define AD9523_EEPROM_DATA_XFER_IN_PROGRESS		(1 << 0)
228cd1678f9SMichael Hennerich 
229cd1678f9SMichael Hennerich /* AD9523_EEPROM_ERROR_READBACK */
230cd1678f9SMichael Hennerich #define AD9523_EEPROM_ERROR_READBACK_FAIL		(1 << 0)
231cd1678f9SMichael Hennerich 
232cd1678f9SMichael Hennerich /* AD9523_EEPROM_CTRL1 */
233cd1678f9SMichael Hennerich #define AD9523_EEPROM_CTRL1_SOFT_EEPROM			(1 << 1)
234cd1678f9SMichael Hennerich #define AD9523_EEPROM_CTRL1_EEPROM_WRITE_PROT_DIS	(1 << 0)
235cd1678f9SMichael Hennerich 
236cd1678f9SMichael Hennerich /* AD9523_EEPROM_CTRL2 */
237cd1678f9SMichael Hennerich #define AD9523_EEPROM_CTRL2_REG2EEPROM			(1 << 0)
238cd1678f9SMichael Hennerich 
239cd1678f9SMichael Hennerich #define AD9523_NUM_CHAN					14
240cd1678f9SMichael Hennerich #define AD9523_NUM_CHAN_ALT_CLK_SRC			10
241cd1678f9SMichael Hennerich 
242cd1678f9SMichael Hennerich /* Helpers to avoid excess line breaks */
243cd1678f9SMichael Hennerich #define AD_IFE(_pde, _a, _b) ((pdata->_pde) ? _a : _b)
244cd1678f9SMichael Hennerich #define AD_IF(_pde, _a) AD_IFE(_pde, _a, 0)
245cd1678f9SMichael Hennerich 
246cd1678f9SMichael Hennerich enum {
247cd1678f9SMichael Hennerich 	AD9523_STAT_PLL1_LD,
248cd1678f9SMichael Hennerich 	AD9523_STAT_PLL2_LD,
249cd1678f9SMichael Hennerich 	AD9523_STAT_REFA,
250cd1678f9SMichael Hennerich 	AD9523_STAT_REFB,
251cd1678f9SMichael Hennerich 	AD9523_STAT_REF_TEST,
252cd1678f9SMichael Hennerich 	AD9523_STAT_VCXO,
253cd1678f9SMichael Hennerich 	AD9523_STAT_PLL2_FB_CLK,
254cd1678f9SMichael Hennerich 	AD9523_STAT_PLL2_REF_CLK,
255cd1678f9SMichael Hennerich 	AD9523_SYNC,
256cd1678f9SMichael Hennerich 	AD9523_EEPROM,
257cd1678f9SMichael Hennerich };
258cd1678f9SMichael Hennerich 
259cd1678f9SMichael Hennerich enum {
260cd1678f9SMichael Hennerich 	AD9523_VCO1,
261cd1678f9SMichael Hennerich 	AD9523_VCO2,
262cd1678f9SMichael Hennerich 	AD9523_VCXO,
263cd1678f9SMichael Hennerich 	AD9523_NUM_CLK_SRC,
264cd1678f9SMichael Hennerich };
265cd1678f9SMichael Hennerich 
266cd1678f9SMichael Hennerich struct ad9523_state {
267cd1678f9SMichael Hennerich 	struct spi_device		*spi;
268cd1678f9SMichael Hennerich 	struct ad9523_platform_data	*pdata;
269cd1678f9SMichael Hennerich 	struct iio_chan_spec		ad9523_channels[AD9523_NUM_CHAN];
27064319757SMichael Hennerich 	struct gpio_desc		*pwrdown_gpio;
27164319757SMichael Hennerich 	struct gpio_desc		*reset_gpio;
27264319757SMichael Hennerich 	struct gpio_desc		*sync_gpio;
273cd1678f9SMichael Hennerich 
274cd1678f9SMichael Hennerich 	unsigned long		vcxo_freq;
275cd1678f9SMichael Hennerich 	unsigned long		vco_freq;
276cd1678f9SMichael Hennerich 	unsigned long		vco_out_freq[AD9523_NUM_CLK_SRC];
277cd1678f9SMichael Hennerich 	unsigned char		vco_out_map[AD9523_NUM_CHAN_ALT_CLK_SRC];
278cd1678f9SMichael Hennerich 
279cd1678f9SMichael Hennerich 	/*
28069f894c3SLars-Peter Clausen 	 * Lock for accessing device registers. Some operations require
28169f894c3SLars-Peter Clausen 	 * multiple consecutive R/W operations, during which the device
28269f894c3SLars-Peter Clausen 	 * shouldn't be interrupted.  The buffers are also shared across
28369f894c3SLars-Peter Clausen 	 * all operations so need to be protected on stand alone reads and
28469f894c3SLars-Peter Clausen 	 * writes.
28569f894c3SLars-Peter Clausen 	 */
28669f894c3SLars-Peter Clausen 	struct mutex		lock;
28769f894c3SLars-Peter Clausen 
28869f894c3SLars-Peter Clausen 	/*
2898ff2eb62SJonathan Cameron 	 * DMA (thus cache coherency maintenance) may require that
2908ff2eb62SJonathan Cameron 	 * transfer buffers live in their own cache lines.
291cd1678f9SMichael Hennerich 	 */
292cd1678f9SMichael Hennerich 	union {
293cd1678f9SMichael Hennerich 		__be32 d32;
294cd1678f9SMichael Hennerich 		u8 d8[4];
2958ff2eb62SJonathan Cameron 	} data[2] __aligned(IIO_DMA_MINALIGN);
296cd1678f9SMichael Hennerich };
297cd1678f9SMichael Hennerich 
ad9523_read(struct iio_dev * indio_dev,unsigned int addr)29898a52530SSlawomir Stepien static int ad9523_read(struct iio_dev *indio_dev, unsigned int addr)
299cd1678f9SMichael Hennerich {
300cd1678f9SMichael Hennerich 	struct ad9523_state *st = iio_priv(indio_dev);
301cd1678f9SMichael Hennerich 	int ret;
302cd1678f9SMichael Hennerich 
303cd1678f9SMichael Hennerich 	/* We encode the register size 1..3 bytes into the register address.
304cd1678f9SMichael Hennerich 	 * On transfer we get the size from the register datum, and make sure
305cd1678f9SMichael Hennerich 	 * the result is properly aligned.
306cd1678f9SMichael Hennerich 	 */
307cd1678f9SMichael Hennerich 
308cd1678f9SMichael Hennerich 	struct spi_transfer t[] = {
309cd1678f9SMichael Hennerich 		{
310cd1678f9SMichael Hennerich 			.tx_buf = &st->data[0].d8[2],
311cd1678f9SMichael Hennerich 			.len = 2,
312cd1678f9SMichael Hennerich 		}, {
313cd1678f9SMichael Hennerich 			.rx_buf = &st->data[1].d8[4 - AD9523_TRANSF_LEN(addr)],
314cd1678f9SMichael Hennerich 			.len = AD9523_TRANSF_LEN(addr),
315cd1678f9SMichael Hennerich 		},
316cd1678f9SMichael Hennerich 	};
317cd1678f9SMichael Hennerich 
318cd1678f9SMichael Hennerich 	st->data[0].d32 = cpu_to_be32(AD9523_READ |
319cd1678f9SMichael Hennerich 				      AD9523_CNT(AD9523_TRANSF_LEN(addr)) |
320cd1678f9SMichael Hennerich 				      AD9523_ADDR(addr));
321cd1678f9SMichael Hennerich 
32214543a00SLars-Peter Clausen 	ret = spi_sync_transfer(st->spi, t, ARRAY_SIZE(t));
323cd1678f9SMichael Hennerich 	if (ret < 0)
324cd1678f9SMichael Hennerich 		dev_err(&indio_dev->dev, "read failed (%d)", ret);
325cd1678f9SMichael Hennerich 	else
326cd1678f9SMichael Hennerich 		ret = be32_to_cpu(st->data[1].d32) & (0xFFFFFF >>
327cd1678f9SMichael Hennerich 				  (8 * (3 - AD9523_TRANSF_LEN(addr))));
328cd1678f9SMichael Hennerich 
329cd1678f9SMichael Hennerich 	return ret;
330cd1678f9SMichael Hennerich };
331cd1678f9SMichael Hennerich 
ad9523_write(struct iio_dev * indio_dev,unsigned int addr,unsigned int val)33298a52530SSlawomir Stepien static int ad9523_write(struct iio_dev *indio_dev,
33398a52530SSlawomir Stepien 		unsigned int addr, unsigned int val)
334cd1678f9SMichael Hennerich {
335cd1678f9SMichael Hennerich 	struct ad9523_state *st = iio_priv(indio_dev);
336cd1678f9SMichael Hennerich 	int ret;
337cd1678f9SMichael Hennerich 	struct spi_transfer t[] = {
338cd1678f9SMichael Hennerich 		{
339cd1678f9SMichael Hennerich 			.tx_buf = &st->data[0].d8[2],
340cd1678f9SMichael Hennerich 			.len = 2,
341cd1678f9SMichael Hennerich 		}, {
342cd1678f9SMichael Hennerich 			.tx_buf = &st->data[1].d8[4 - AD9523_TRANSF_LEN(addr)],
343cd1678f9SMichael Hennerich 			.len = AD9523_TRANSF_LEN(addr),
344cd1678f9SMichael Hennerich 		},
345cd1678f9SMichael Hennerich 	};
346cd1678f9SMichael Hennerich 
347cd1678f9SMichael Hennerich 	st->data[0].d32 = cpu_to_be32(AD9523_WRITE |
348cd1678f9SMichael Hennerich 				      AD9523_CNT(AD9523_TRANSF_LEN(addr)) |
349cd1678f9SMichael Hennerich 				      AD9523_ADDR(addr));
350cd1678f9SMichael Hennerich 	st->data[1].d32 = cpu_to_be32(val);
351cd1678f9SMichael Hennerich 
35214543a00SLars-Peter Clausen 	ret = spi_sync_transfer(st->spi, t, ARRAY_SIZE(t));
353cd1678f9SMichael Hennerich 
354cd1678f9SMichael Hennerich 	if (ret < 0)
355cd1678f9SMichael Hennerich 		dev_err(&indio_dev->dev, "write failed (%d)", ret);
356cd1678f9SMichael Hennerich 
357cd1678f9SMichael Hennerich 	return ret;
358cd1678f9SMichael Hennerich }
359cd1678f9SMichael Hennerich 
ad9523_io_update(struct iio_dev * indio_dev)360cd1678f9SMichael Hennerich static int ad9523_io_update(struct iio_dev *indio_dev)
361cd1678f9SMichael Hennerich {
362cd1678f9SMichael Hennerich 	return ad9523_write(indio_dev, AD9523_IO_UPDATE, AD9523_IO_UPDATE_EN);
363cd1678f9SMichael Hennerich }
364cd1678f9SMichael Hennerich 
ad9523_vco_out_map(struct iio_dev * indio_dev,unsigned int ch,unsigned int out)365cd1678f9SMichael Hennerich static int ad9523_vco_out_map(struct iio_dev *indio_dev,
36698a52530SSlawomir Stepien 			      unsigned int ch, unsigned int out)
367cd1678f9SMichael Hennerich {
368cd1678f9SMichael Hennerich 	struct ad9523_state *st = iio_priv(indio_dev);
369cd1678f9SMichael Hennerich 	int ret;
37098a52530SSlawomir Stepien 	unsigned int mask;
371cd1678f9SMichael Hennerich 
372cd1678f9SMichael Hennerich 	switch (ch) {
373cd1678f9SMichael Hennerich 	case 0 ... 3:
374cd1678f9SMichael Hennerich 		ret = ad9523_read(indio_dev, AD9523_PLL1_OUTPUT_CHANNEL_CTRL);
375cd1678f9SMichael Hennerich 		if (ret < 0)
376cd1678f9SMichael Hennerich 			break;
377cd1678f9SMichael Hennerich 		mask = AD9523_PLL1_OUTP_CH_CTRL_VCXO_SRC_SEL_CH0 << ch;
378cd1678f9SMichael Hennerich 		if (out) {
379cd1678f9SMichael Hennerich 			ret |= mask;
380cd1678f9SMichael Hennerich 			out = 2;
381cd1678f9SMichael Hennerich 		} else {
382cd1678f9SMichael Hennerich 			ret &= ~mask;
383cd1678f9SMichael Hennerich 		}
384cd1678f9SMichael Hennerich 		ret = ad9523_write(indio_dev,
385cd1678f9SMichael Hennerich 				   AD9523_PLL1_OUTPUT_CHANNEL_CTRL, ret);
386cd1678f9SMichael Hennerich 		break;
387cd1678f9SMichael Hennerich 	case 4 ... 6:
388cd1678f9SMichael Hennerich 		ret = ad9523_read(indio_dev, AD9523_PLL1_OUTPUT_CTRL);
389cd1678f9SMichael Hennerich 		if (ret < 0)
390cd1678f9SMichael Hennerich 			break;
391cd1678f9SMichael Hennerich 		mask = AD9523_PLL1_OUTP_CTRL_VCO_DIV_SEL_CH4_M2 << (ch - 4);
392cd1678f9SMichael Hennerich 		if (out)
393cd1678f9SMichael Hennerich 			ret |= mask;
394cd1678f9SMichael Hennerich 		else
395cd1678f9SMichael Hennerich 			ret &= ~mask;
396cd1678f9SMichael Hennerich 		ret = ad9523_write(indio_dev, AD9523_PLL1_OUTPUT_CTRL, ret);
397cd1678f9SMichael Hennerich 		break;
398cd1678f9SMichael Hennerich 	case 7 ... 9:
399cd1678f9SMichael Hennerich 		ret = ad9523_read(indio_dev, AD9523_PLL1_OUTPUT_CHANNEL_CTRL);
400cd1678f9SMichael Hennerich 		if (ret < 0)
401cd1678f9SMichael Hennerich 			break;
402cd1678f9SMichael Hennerich 		mask = AD9523_PLL1_OUTP_CH_CTRL_VCO_DIV_SEL_CH7_M2 << (ch - 7);
403cd1678f9SMichael Hennerich 		if (out)
404cd1678f9SMichael Hennerich 			ret |= mask;
405cd1678f9SMichael Hennerich 		else
406cd1678f9SMichael Hennerich 			ret &= ~mask;
407cd1678f9SMichael Hennerich 		ret = ad9523_write(indio_dev,
408cd1678f9SMichael Hennerich 				   AD9523_PLL1_OUTPUT_CHANNEL_CTRL, ret);
409cd1678f9SMichael Hennerich 		break;
410cd1678f9SMichael Hennerich 	default:
411cd1678f9SMichael Hennerich 		return 0;
412cd1678f9SMichael Hennerich 	}
413cd1678f9SMichael Hennerich 
414cd1678f9SMichael Hennerich 	st->vco_out_map[ch] = out;
415cd1678f9SMichael Hennerich 
416cd1678f9SMichael Hennerich 	return ret;
417cd1678f9SMichael Hennerich }
418cd1678f9SMichael Hennerich 
ad9523_set_clock_provider(struct iio_dev * indio_dev,unsigned int ch,unsigned long freq)419cd1678f9SMichael Hennerich static int ad9523_set_clock_provider(struct iio_dev *indio_dev,
42098a52530SSlawomir Stepien 			      unsigned int ch, unsigned long freq)
421cd1678f9SMichael Hennerich {
422cd1678f9SMichael Hennerich 	struct ad9523_state *st = iio_priv(indio_dev);
423cd1678f9SMichael Hennerich 	long tmp1, tmp2;
424cd1678f9SMichael Hennerich 	bool use_alt_clk_src;
425cd1678f9SMichael Hennerich 
426cd1678f9SMichael Hennerich 	switch (ch) {
427cd1678f9SMichael Hennerich 	case 0 ... 3:
428cd1678f9SMichael Hennerich 		use_alt_clk_src = (freq == st->vco_out_freq[AD9523_VCXO]);
429cd1678f9SMichael Hennerich 		break;
430cd1678f9SMichael Hennerich 	case 4 ... 9:
431cd1678f9SMichael Hennerich 		tmp1 = st->vco_out_freq[AD9523_VCO1] / freq;
432cd1678f9SMichael Hennerich 		tmp2 = st->vco_out_freq[AD9523_VCO2] / freq;
433cd1678f9SMichael Hennerich 		tmp1 *= freq;
434cd1678f9SMichael Hennerich 		tmp2 *= freq;
435cd1678f9SMichael Hennerich 		use_alt_clk_src = (abs(tmp1 - freq) > abs(tmp2 - freq));
436cd1678f9SMichael Hennerich 		break;
437cd1678f9SMichael Hennerich 	default:
438cd1678f9SMichael Hennerich 		/* Ch 10..14: No action required, return success */
439cd1678f9SMichael Hennerich 		return 0;
440cd1678f9SMichael Hennerich 	}
441cd1678f9SMichael Hennerich 
442cd1678f9SMichael Hennerich 	return ad9523_vco_out_map(indio_dev, ch, use_alt_clk_src);
443cd1678f9SMichael Hennerich }
444cd1678f9SMichael Hennerich 
ad9523_store_eeprom(struct iio_dev * indio_dev)445cd1678f9SMichael Hennerich static int ad9523_store_eeprom(struct iio_dev *indio_dev)
446cd1678f9SMichael Hennerich {
447cd1678f9SMichael Hennerich 	int ret, tmp;
448cd1678f9SMichael Hennerich 
449cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_EEPROM_CTRL1,
450cd1678f9SMichael Hennerich 			   AD9523_EEPROM_CTRL1_EEPROM_WRITE_PROT_DIS);
451cd1678f9SMichael Hennerich 	if (ret < 0)
452cd1678f9SMichael Hennerich 		return ret;
453cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_EEPROM_CTRL2,
454cd1678f9SMichael Hennerich 			   AD9523_EEPROM_CTRL2_REG2EEPROM);
455cd1678f9SMichael Hennerich 	if (ret < 0)
456cd1678f9SMichael Hennerich 		return ret;
457cd1678f9SMichael Hennerich 
458cd1678f9SMichael Hennerich 	tmp = 4;
459cd1678f9SMichael Hennerich 	do {
460e904ce7eSRoberta Dobrescu 		msleep(20);
461cd1678f9SMichael Hennerich 		ret = ad9523_read(indio_dev,
462cd1678f9SMichael Hennerich 				  AD9523_EEPROM_DATA_XFER_STATUS);
463cd1678f9SMichael Hennerich 		if (ret < 0)
464cd1678f9SMichael Hennerich 			return ret;
465cd1678f9SMichael Hennerich 	} while ((ret & AD9523_EEPROM_DATA_XFER_IN_PROGRESS) && tmp--);
466cd1678f9SMichael Hennerich 
467cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_EEPROM_CTRL1, 0);
468cd1678f9SMichael Hennerich 	if (ret < 0)
469cd1678f9SMichael Hennerich 		return ret;
470cd1678f9SMichael Hennerich 
471cd1678f9SMichael Hennerich 	ret = ad9523_read(indio_dev, AD9523_EEPROM_ERROR_READBACK);
472cd1678f9SMichael Hennerich 	if (ret < 0)
473cd1678f9SMichael Hennerich 		return ret;
474cd1678f9SMichael Hennerich 
475cd1678f9SMichael Hennerich 	if (ret & AD9523_EEPROM_ERROR_READBACK_FAIL) {
476cd1678f9SMichael Hennerich 		dev_err(&indio_dev->dev, "Verify EEPROM failed");
477cd1678f9SMichael Hennerich 		ret = -EIO;
478cd1678f9SMichael Hennerich 	}
479cd1678f9SMichael Hennerich 
480cd1678f9SMichael Hennerich 	return ret;
481cd1678f9SMichael Hennerich }
482cd1678f9SMichael Hennerich 
ad9523_sync(struct iio_dev * indio_dev)483cd1678f9SMichael Hennerich static int ad9523_sync(struct iio_dev *indio_dev)
484cd1678f9SMichael Hennerich {
485cd1678f9SMichael Hennerich 	int ret, tmp;
486cd1678f9SMichael Hennerich 
487cd1678f9SMichael Hennerich 	ret = ad9523_read(indio_dev, AD9523_STATUS_SIGNALS);
488cd1678f9SMichael Hennerich 	if (ret < 0)
489cd1678f9SMichael Hennerich 		return ret;
490cd1678f9SMichael Hennerich 
491cd1678f9SMichael Hennerich 	tmp = ret;
492cd1678f9SMichael Hennerich 	tmp |= AD9523_STATUS_SIGNALS_SYNC_MAN_CTRL;
493cd1678f9SMichael Hennerich 
494cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_STATUS_SIGNALS, tmp);
495cd1678f9SMichael Hennerich 	if (ret < 0)
496cd1678f9SMichael Hennerich 		return ret;
497cd1678f9SMichael Hennerich 
498cd1678f9SMichael Hennerich 	ad9523_io_update(indio_dev);
499cd1678f9SMichael Hennerich 	tmp &= ~AD9523_STATUS_SIGNALS_SYNC_MAN_CTRL;
500cd1678f9SMichael Hennerich 
501cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_STATUS_SIGNALS, tmp);
502cd1678f9SMichael Hennerich 	if (ret < 0)
503cd1678f9SMichael Hennerich 		return ret;
504cd1678f9SMichael Hennerich 
505cd1678f9SMichael Hennerich 	return ad9523_io_update(indio_dev);
506cd1678f9SMichael Hennerich }
507cd1678f9SMichael Hennerich 
ad9523_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t len)508cd1678f9SMichael Hennerich static ssize_t ad9523_store(struct device *dev,
509cd1678f9SMichael Hennerich 				struct device_attribute *attr,
510cd1678f9SMichael Hennerich 				const char *buf, size_t len)
511cd1678f9SMichael Hennerich {
512cd1678f9SMichael Hennerich 	struct iio_dev *indio_dev = dev_to_iio_dev(dev);
513cd1678f9SMichael Hennerich 	struct iio_dev_attr *this_attr = to_iio_dev_attr(attr);
51469f894c3SLars-Peter Clausen 	struct ad9523_state *st = iio_priv(indio_dev);
515cd1678f9SMichael Hennerich 	bool state;
516cd1678f9SMichael Hennerich 	int ret;
517cd1678f9SMichael Hennerich 
51874f582ecSLars-Peter Clausen 	ret = kstrtobool(buf, &state);
519cd1678f9SMichael Hennerich 	if (ret < 0)
520cd1678f9SMichael Hennerich 		return ret;
521cd1678f9SMichael Hennerich 
522cd1678f9SMichael Hennerich 	if (!state)
5239a5094caSLars-Peter Clausen 		return len;
524cd1678f9SMichael Hennerich 
52569f894c3SLars-Peter Clausen 	mutex_lock(&st->lock);
526cd1678f9SMichael Hennerich 	switch ((u32)this_attr->address) {
527cd1678f9SMichael Hennerich 	case AD9523_SYNC:
528cd1678f9SMichael Hennerich 		ret = ad9523_sync(indio_dev);
529cd1678f9SMichael Hennerich 		break;
530cd1678f9SMichael Hennerich 	case AD9523_EEPROM:
531cd1678f9SMichael Hennerich 		ret = ad9523_store_eeprom(indio_dev);
532cd1678f9SMichael Hennerich 		break;
533cd1678f9SMichael Hennerich 	default:
534cd1678f9SMichael Hennerich 		ret = -ENODEV;
535cd1678f9SMichael Hennerich 	}
53669f894c3SLars-Peter Clausen 	mutex_unlock(&st->lock);
537cd1678f9SMichael Hennerich 
538cd1678f9SMichael Hennerich 	return ret ? ret : len;
539cd1678f9SMichael Hennerich }
540cd1678f9SMichael Hennerich 
ad9523_show(struct device * dev,struct device_attribute * attr,char * buf)541cd1678f9SMichael Hennerich static ssize_t ad9523_show(struct device *dev,
542cd1678f9SMichael Hennerich 			struct device_attribute *attr,
543cd1678f9SMichael Hennerich 			char *buf)
544cd1678f9SMichael Hennerich {
545cd1678f9SMichael Hennerich 	struct iio_dev *indio_dev = dev_to_iio_dev(dev);
546cd1678f9SMichael Hennerich 	struct iio_dev_attr *this_attr = to_iio_dev_attr(attr);
54769f894c3SLars-Peter Clausen 	struct ad9523_state *st = iio_priv(indio_dev);
548cd1678f9SMichael Hennerich 	int ret;
549cd1678f9SMichael Hennerich 
55069f894c3SLars-Peter Clausen 	mutex_lock(&st->lock);
551cd1678f9SMichael Hennerich 	ret = ad9523_read(indio_dev, AD9523_READBACK_0);
552cd1678f9SMichael Hennerich 	if (ret >= 0) {
55348788715SLars-Peter Clausen 		ret = sysfs_emit(buf, "%d\n", !!(ret & (1 <<
554cd1678f9SMichael Hennerich 			(u32)this_attr->address)));
555cd1678f9SMichael Hennerich 	}
55669f894c3SLars-Peter Clausen 	mutex_unlock(&st->lock);
557cd1678f9SMichael Hennerich 
558cd1678f9SMichael Hennerich 	return ret;
559cd1678f9SMichael Hennerich }
560cd1678f9SMichael Hennerich 
561cd1678f9SMichael Hennerich static IIO_DEVICE_ATTR(pll1_locked, S_IRUGO,
562cd1678f9SMichael Hennerich 			ad9523_show,
563cd1678f9SMichael Hennerich 			NULL,
564cd1678f9SMichael Hennerich 			AD9523_STAT_PLL1_LD);
565cd1678f9SMichael Hennerich 
566cd1678f9SMichael Hennerich static IIO_DEVICE_ATTR(pll2_locked, S_IRUGO,
567cd1678f9SMichael Hennerich 			ad9523_show,
568cd1678f9SMichael Hennerich 			NULL,
569cd1678f9SMichael Hennerich 			AD9523_STAT_PLL2_LD);
570cd1678f9SMichael Hennerich 
571cd1678f9SMichael Hennerich static IIO_DEVICE_ATTR(pll1_reference_clk_a_present, S_IRUGO,
572cd1678f9SMichael Hennerich 			ad9523_show,
573cd1678f9SMichael Hennerich 			NULL,
574cd1678f9SMichael Hennerich 			AD9523_STAT_REFA);
575cd1678f9SMichael Hennerich 
576cd1678f9SMichael Hennerich static IIO_DEVICE_ATTR(pll1_reference_clk_b_present, S_IRUGO,
577cd1678f9SMichael Hennerich 			ad9523_show,
578cd1678f9SMichael Hennerich 			NULL,
579cd1678f9SMichael Hennerich 			AD9523_STAT_REFB);
580cd1678f9SMichael Hennerich 
581cd1678f9SMichael Hennerich static IIO_DEVICE_ATTR(pll1_reference_clk_test_present, S_IRUGO,
582cd1678f9SMichael Hennerich 			ad9523_show,
583cd1678f9SMichael Hennerich 			NULL,
584cd1678f9SMichael Hennerich 			AD9523_STAT_REF_TEST);
585cd1678f9SMichael Hennerich 
586cd1678f9SMichael Hennerich static IIO_DEVICE_ATTR(vcxo_clk_present, S_IRUGO,
587cd1678f9SMichael Hennerich 			ad9523_show,
588cd1678f9SMichael Hennerich 			NULL,
589cd1678f9SMichael Hennerich 			AD9523_STAT_VCXO);
590cd1678f9SMichael Hennerich 
591cd1678f9SMichael Hennerich static IIO_DEVICE_ATTR(pll2_feedback_clk_present, S_IRUGO,
592cd1678f9SMichael Hennerich 			ad9523_show,
593cd1678f9SMichael Hennerich 			NULL,
594cd1678f9SMichael Hennerich 			AD9523_STAT_PLL2_FB_CLK);
595cd1678f9SMichael Hennerich 
596cd1678f9SMichael Hennerich static IIO_DEVICE_ATTR(pll2_reference_clk_present, S_IRUGO,
597cd1678f9SMichael Hennerich 			ad9523_show,
598cd1678f9SMichael Hennerich 			NULL,
599cd1678f9SMichael Hennerich 			AD9523_STAT_PLL2_REF_CLK);
600cd1678f9SMichael Hennerich 
601cd1678f9SMichael Hennerich static IIO_DEVICE_ATTR(sync_dividers, S_IWUSR,
602cd1678f9SMichael Hennerich 			NULL,
603cd1678f9SMichael Hennerich 			ad9523_store,
604cd1678f9SMichael Hennerich 			AD9523_SYNC);
605cd1678f9SMichael Hennerich 
606cd1678f9SMichael Hennerich static IIO_DEVICE_ATTR(store_eeprom, S_IWUSR,
607cd1678f9SMichael Hennerich 			NULL,
608cd1678f9SMichael Hennerich 			ad9523_store,
609cd1678f9SMichael Hennerich 			AD9523_EEPROM);
610cd1678f9SMichael Hennerich 
611cd1678f9SMichael Hennerich static struct attribute *ad9523_attributes[] = {
612cd1678f9SMichael Hennerich 	&iio_dev_attr_sync_dividers.dev_attr.attr,
613cd1678f9SMichael Hennerich 	&iio_dev_attr_store_eeprom.dev_attr.attr,
614cd1678f9SMichael Hennerich 	&iio_dev_attr_pll2_feedback_clk_present.dev_attr.attr,
615cd1678f9SMichael Hennerich 	&iio_dev_attr_pll2_reference_clk_present.dev_attr.attr,
616cd1678f9SMichael Hennerich 	&iio_dev_attr_pll1_reference_clk_a_present.dev_attr.attr,
617cd1678f9SMichael Hennerich 	&iio_dev_attr_pll1_reference_clk_b_present.dev_attr.attr,
618cd1678f9SMichael Hennerich 	&iio_dev_attr_pll1_reference_clk_test_present.dev_attr.attr,
619cd1678f9SMichael Hennerich 	&iio_dev_attr_vcxo_clk_present.dev_attr.attr,
620cd1678f9SMichael Hennerich 	&iio_dev_attr_pll1_locked.dev_attr.attr,
621cd1678f9SMichael Hennerich 	&iio_dev_attr_pll2_locked.dev_attr.attr,
622cd1678f9SMichael Hennerich 	NULL,
623cd1678f9SMichael Hennerich };
624cd1678f9SMichael Hennerich 
625cd1678f9SMichael Hennerich static const struct attribute_group ad9523_attribute_group = {
626cd1678f9SMichael Hennerich 	.attrs = ad9523_attributes,
627cd1678f9SMichael Hennerich };
628cd1678f9SMichael Hennerich 
ad9523_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long m)629cd1678f9SMichael Hennerich static int ad9523_read_raw(struct iio_dev *indio_dev,
630cd1678f9SMichael Hennerich 			   struct iio_chan_spec const *chan,
631cd1678f9SMichael Hennerich 			   int *val,
632cd1678f9SMichael Hennerich 			   int *val2,
633cd1678f9SMichael Hennerich 			   long m)
634cd1678f9SMichael Hennerich {
635cd1678f9SMichael Hennerich 	struct ad9523_state *st = iio_priv(indio_dev);
63698a52530SSlawomir Stepien 	unsigned int code;
637cd1678f9SMichael Hennerich 	int ret;
638cd1678f9SMichael Hennerich 
63969f894c3SLars-Peter Clausen 	mutex_lock(&st->lock);
640cd1678f9SMichael Hennerich 	ret = ad9523_read(indio_dev, AD9523_CHANNEL_CLOCK_DIST(chan->channel));
64169f894c3SLars-Peter Clausen 	mutex_unlock(&st->lock);
642cd1678f9SMichael Hennerich 
643cd1678f9SMichael Hennerich 	if (ret < 0)
644cd1678f9SMichael Hennerich 		return ret;
645cd1678f9SMichael Hennerich 
646cd1678f9SMichael Hennerich 	switch (m) {
647cd1678f9SMichael Hennerich 	case IIO_CHAN_INFO_RAW:
648cd1678f9SMichael Hennerich 		*val = !(ret & AD9523_CLK_DIST_PWR_DOWN_EN);
649cd1678f9SMichael Hennerich 		return IIO_VAL_INT;
650cd1678f9SMichael Hennerich 	case IIO_CHAN_INFO_FREQUENCY:
651cd1678f9SMichael Hennerich 		*val = st->vco_out_freq[st->vco_out_map[chan->channel]] /
652cd1678f9SMichael Hennerich 			AD9523_CLK_DIST_DIV_REV(ret);
653cd1678f9SMichael Hennerich 		return IIO_VAL_INT;
654cd1678f9SMichael Hennerich 	case IIO_CHAN_INFO_PHASE:
655cd1678f9SMichael Hennerich 		code = (AD9523_CLK_DIST_DIV_PHASE_REV(ret) * 3141592) /
656cd1678f9SMichael Hennerich 			AD9523_CLK_DIST_DIV_REV(ret);
657cd1678f9SMichael Hennerich 		*val = code / 1000000;
6585a4e33c1SLars-Peter Clausen 		*val2 = code % 1000000;
659cd1678f9SMichael Hennerich 		return IIO_VAL_INT_PLUS_MICRO;
660cd1678f9SMichael Hennerich 	default:
661cd1678f9SMichael Hennerich 		return -EINVAL;
662cd1678f9SMichael Hennerich 	}
663cd1678f9SMichael Hennerich };
664cd1678f9SMichael Hennerich 
ad9523_write_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int val,int val2,long mask)665cd1678f9SMichael Hennerich static int ad9523_write_raw(struct iio_dev *indio_dev,
666cd1678f9SMichael Hennerich 			    struct iio_chan_spec const *chan,
667cd1678f9SMichael Hennerich 			    int val,
668cd1678f9SMichael Hennerich 			    int val2,
669cd1678f9SMichael Hennerich 			    long mask)
670cd1678f9SMichael Hennerich {
671cd1678f9SMichael Hennerich 	struct ad9523_state *st = iio_priv(indio_dev);
67298a52530SSlawomir Stepien 	unsigned int reg;
673cd1678f9SMichael Hennerich 	int ret, tmp, code;
674cd1678f9SMichael Hennerich 
67569f894c3SLars-Peter Clausen 	mutex_lock(&st->lock);
676cd1678f9SMichael Hennerich 	ret = ad9523_read(indio_dev, AD9523_CHANNEL_CLOCK_DIST(chan->channel));
677cd1678f9SMichael Hennerich 	if (ret < 0)
678cd1678f9SMichael Hennerich 		goto out;
679cd1678f9SMichael Hennerich 
680cd1678f9SMichael Hennerich 	reg = ret;
681cd1678f9SMichael Hennerich 
682cd1678f9SMichael Hennerich 	switch (mask) {
683cd1678f9SMichael Hennerich 	case IIO_CHAN_INFO_RAW:
684cd1678f9SMichael Hennerich 		if (val)
685cd1678f9SMichael Hennerich 			reg &= ~AD9523_CLK_DIST_PWR_DOWN_EN;
686cd1678f9SMichael Hennerich 		else
687cd1678f9SMichael Hennerich 			reg |= AD9523_CLK_DIST_PWR_DOWN_EN;
688cd1678f9SMichael Hennerich 		break;
689cd1678f9SMichael Hennerich 	case IIO_CHAN_INFO_FREQUENCY:
690cd1678f9SMichael Hennerich 		if (val <= 0) {
691cd1678f9SMichael Hennerich 			ret = -EINVAL;
692cd1678f9SMichael Hennerich 			goto out;
693cd1678f9SMichael Hennerich 		}
694cd1678f9SMichael Hennerich 		ret = ad9523_set_clock_provider(indio_dev, chan->channel, val);
695cd1678f9SMichael Hennerich 		if (ret < 0)
696cd1678f9SMichael Hennerich 			goto out;
697cd1678f9SMichael Hennerich 		tmp = st->vco_out_freq[st->vco_out_map[chan->channel]] / val;
698cd1678f9SMichael Hennerich 		tmp = clamp(tmp, 1, 1024);
699cd1678f9SMichael Hennerich 		reg &= ~(0x3FF << 8);
700cd1678f9SMichael Hennerich 		reg |= AD9523_CLK_DIST_DIV(tmp);
701cd1678f9SMichael Hennerich 		break;
702cd1678f9SMichael Hennerich 	case IIO_CHAN_INFO_PHASE:
703cd1678f9SMichael Hennerich 		code = val * 1000000 + val2 % 1000000;
704cd1678f9SMichael Hennerich 		tmp = (code * AD9523_CLK_DIST_DIV_REV(ret)) / 3141592;
705cd1678f9SMichael Hennerich 		tmp = clamp(tmp, 0, 63);
706cd1678f9SMichael Hennerich 		reg &= ~AD9523_CLK_DIST_DIV_PHASE(~0);
707cd1678f9SMichael Hennerich 		reg |= AD9523_CLK_DIST_DIV_PHASE(tmp);
708cd1678f9SMichael Hennerich 		break;
709cd1678f9SMichael Hennerich 	default:
710cd1678f9SMichael Hennerich 		ret = -EINVAL;
711cd1678f9SMichael Hennerich 		goto out;
712cd1678f9SMichael Hennerich 	}
713cd1678f9SMichael Hennerich 
714cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_CHANNEL_CLOCK_DIST(chan->channel),
715cd1678f9SMichael Hennerich 			   reg);
716cd1678f9SMichael Hennerich 	if (ret < 0)
717cd1678f9SMichael Hennerich 		goto out;
718cd1678f9SMichael Hennerich 
719cd1678f9SMichael Hennerich 	ad9523_io_update(indio_dev);
720cd1678f9SMichael Hennerich out:
72169f894c3SLars-Peter Clausen 	mutex_unlock(&st->lock);
722cd1678f9SMichael Hennerich 	return ret;
723cd1678f9SMichael Hennerich }
724cd1678f9SMichael Hennerich 
ad9523_reg_access(struct iio_dev * indio_dev,unsigned int reg,unsigned int writeval,unsigned int * readval)725cd1678f9SMichael Hennerich static int ad9523_reg_access(struct iio_dev *indio_dev,
72698a52530SSlawomir Stepien 			      unsigned int reg, unsigned int writeval,
72798a52530SSlawomir Stepien 			      unsigned int *readval)
728cd1678f9SMichael Hennerich {
72969f894c3SLars-Peter Clausen 	struct ad9523_state *st = iio_priv(indio_dev);
730cd1678f9SMichael Hennerich 	int ret;
731cd1678f9SMichael Hennerich 
73269f894c3SLars-Peter Clausen 	mutex_lock(&st->lock);
733cd1678f9SMichael Hennerich 	if (readval == NULL) {
734cd1678f9SMichael Hennerich 		ret = ad9523_write(indio_dev, reg | AD9523_R1B, writeval);
735cd1678f9SMichael Hennerich 		ad9523_io_update(indio_dev);
736cd1678f9SMichael Hennerich 	} else {
737cd1678f9SMichael Hennerich 		ret = ad9523_read(indio_dev, reg | AD9523_R1B);
738cd1678f9SMichael Hennerich 		if (ret < 0)
73917c88eb6SDan Carpenter 			goto out_unlock;
740cd1678f9SMichael Hennerich 		*readval = ret;
741cd1678f9SMichael Hennerich 		ret = 0;
742cd1678f9SMichael Hennerich 	}
74317c88eb6SDan Carpenter 
74417c88eb6SDan Carpenter out_unlock:
74569f894c3SLars-Peter Clausen 	mutex_unlock(&st->lock);
746cd1678f9SMichael Hennerich 
747cd1678f9SMichael Hennerich 	return ret;
748cd1678f9SMichael Hennerich }
749cd1678f9SMichael Hennerich 
750cd1678f9SMichael Hennerich static const struct iio_info ad9523_info = {
751cd1678f9SMichael Hennerich 	.read_raw = &ad9523_read_raw,
752cd1678f9SMichael Hennerich 	.write_raw = &ad9523_write_raw,
753cd1678f9SMichael Hennerich 	.debugfs_reg_access = &ad9523_reg_access,
754cd1678f9SMichael Hennerich 	.attrs = &ad9523_attribute_group,
755cd1678f9SMichael Hennerich };
756cd1678f9SMichael Hennerich 
ad9523_setup(struct iio_dev * indio_dev)757cd1678f9SMichael Hennerich static int ad9523_setup(struct iio_dev *indio_dev)
758cd1678f9SMichael Hennerich {
759cd1678f9SMichael Hennerich 	struct ad9523_state *st = iio_priv(indio_dev);
760cd1678f9SMichael Hennerich 	struct ad9523_platform_data *pdata = st->pdata;
761cd1678f9SMichael Hennerich 	struct ad9523_channel_spec *chan;
762cd1678f9SMichael Hennerich 	unsigned long active_mask = 0;
763cd1678f9SMichael Hennerich 	int ret, i;
764cd1678f9SMichael Hennerich 
765cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_SERIAL_PORT_CONFIG,
766cd1678f9SMichael Hennerich 			   AD9523_SER_CONF_SOFT_RESET |
767cd1678f9SMichael Hennerich 			  (st->spi->mode & SPI_3WIRE ? 0 :
768cd1678f9SMichael Hennerich 			  AD9523_SER_CONF_SDO_ACTIVE));
769cd1678f9SMichael Hennerich 	if (ret < 0)
770cd1678f9SMichael Hennerich 		return ret;
771cd1678f9SMichael Hennerich 
772cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_READBACK_CTRL,
773cd1678f9SMichael Hennerich 			  AD9523_READBACK_CTRL_READ_BUFFERED);
774cd1678f9SMichael Hennerich 	if (ret < 0)
775cd1678f9SMichael Hennerich 		return ret;
776cd1678f9SMichael Hennerich 
777cd1678f9SMichael Hennerich 	ret = ad9523_io_update(indio_dev);
778cd1678f9SMichael Hennerich 	if (ret < 0)
779cd1678f9SMichael Hennerich 		return ret;
780cd1678f9SMichael Hennerich 
781cd1678f9SMichael Hennerich 	/*
782cd1678f9SMichael Hennerich 	 * PLL1 Setup
783cd1678f9SMichael Hennerich 	 */
784cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_PLL1_REF_A_DIVIDER,
785cd1678f9SMichael Hennerich 		pdata->refa_r_div);
786cd1678f9SMichael Hennerich 	if (ret < 0)
787cd1678f9SMichael Hennerich 		return ret;
788cd1678f9SMichael Hennerich 
789cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_PLL1_REF_B_DIVIDER,
790cd1678f9SMichael Hennerich 		pdata->refb_r_div);
791cd1678f9SMichael Hennerich 	if (ret < 0)
792cd1678f9SMichael Hennerich 		return ret;
793cd1678f9SMichael Hennerich 
794cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_PLL1_FEEDBACK_DIVIDER,
795cd1678f9SMichael Hennerich 		pdata->pll1_feedback_div);
796cd1678f9SMichael Hennerich 	if (ret < 0)
797cd1678f9SMichael Hennerich 		return ret;
798cd1678f9SMichael Hennerich 
799cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_PLL1_CHARGE_PUMP_CTRL,
800cd1678f9SMichael Hennerich 		AD9523_PLL1_CHARGE_PUMP_CURRENT_nA(pdata->
801cd1678f9SMichael Hennerich 			pll1_charge_pump_current_nA) |
802cd1678f9SMichael Hennerich 		AD9523_PLL1_CHARGE_PUMP_MODE_NORMAL |
803cd1678f9SMichael Hennerich 		AD9523_PLL1_BACKLASH_PW_MIN);
804cd1678f9SMichael Hennerich 	if (ret < 0)
805cd1678f9SMichael Hennerich 		return ret;
806cd1678f9SMichael Hennerich 
807cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_PLL1_INPUT_RECEIVERS_CTRL,
808cd1678f9SMichael Hennerich 		AD_IF(refa_diff_rcv_en, AD9523_PLL1_REFA_RCV_EN) |
809cd1678f9SMichael Hennerich 		AD_IF(refb_diff_rcv_en, AD9523_PLL1_REFB_RCV_EN) |
810cd1678f9SMichael Hennerich 		AD_IF(osc_in_diff_en, AD9523_PLL1_OSC_IN_DIFF_EN) |
811cd1678f9SMichael Hennerich 		AD_IF(osc_in_cmos_neg_inp_en,
812cd1678f9SMichael Hennerich 		      AD9523_PLL1_OSC_IN_CMOS_NEG_INP_EN) |
813cd1678f9SMichael Hennerich 		AD_IF(refa_diff_rcv_en, AD9523_PLL1_REFA_DIFF_RCV_EN) |
814cd1678f9SMichael Hennerich 		AD_IF(refb_diff_rcv_en, AD9523_PLL1_REFB_DIFF_RCV_EN));
815cd1678f9SMichael Hennerich 	if (ret < 0)
816cd1678f9SMichael Hennerich 		return ret;
817cd1678f9SMichael Hennerich 
818cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_PLL1_REF_CTRL,
819cd1678f9SMichael Hennerich 		AD_IF(zd_in_diff_en, AD9523_PLL1_ZD_IN_DIFF_EN) |
820cd1678f9SMichael Hennerich 		AD_IF(zd_in_cmos_neg_inp_en,
821cd1678f9SMichael Hennerich 		      AD9523_PLL1_ZD_IN_CMOS_NEG_INP_EN) |
822cd1678f9SMichael Hennerich 		AD_IF(zero_delay_mode_internal_en,
823cd1678f9SMichael Hennerich 		      AD9523_PLL1_ZERO_DELAY_MODE_INT) |
824cd1678f9SMichael Hennerich 		AD_IF(osc_in_feedback_en, AD9523_PLL1_OSC_IN_PLL_FEEDBACK_EN) |
825cd1678f9SMichael Hennerich 		AD_IF(refa_cmos_neg_inp_en, AD9523_PLL1_REFA_CMOS_NEG_INP_EN) |
826cd1678f9SMichael Hennerich 		AD_IF(refb_cmos_neg_inp_en, AD9523_PLL1_REFB_CMOS_NEG_INP_EN));
827cd1678f9SMichael Hennerich 	if (ret < 0)
828cd1678f9SMichael Hennerich 		return ret;
829cd1678f9SMichael Hennerich 
830cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_PLL1_MISC_CTRL,
831cd1678f9SMichael Hennerich 		AD9523_PLL1_REFB_INDEP_DIV_CTRL_EN |
832cd1678f9SMichael Hennerich 		AD9523_PLL1_REF_MODE(pdata->ref_mode));
833cd1678f9SMichael Hennerich 	if (ret < 0)
834cd1678f9SMichael Hennerich 		return ret;
835cd1678f9SMichael Hennerich 
836cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_PLL1_LOOP_FILTER_CTRL,
837cd1678f9SMichael Hennerich 		AD9523_PLL1_LOOP_FILTER_RZERO(pdata->pll1_loop_filter_rzero));
838cd1678f9SMichael Hennerich 	if (ret < 0)
839cd1678f9SMichael Hennerich 		return ret;
840cd1678f9SMichael Hennerich 	/*
841cd1678f9SMichael Hennerich 	 * PLL2 Setup
842cd1678f9SMichael Hennerich 	 */
843cd1678f9SMichael Hennerich 
844cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_PLL2_CHARGE_PUMP,
845cd1678f9SMichael Hennerich 		AD9523_PLL2_CHARGE_PUMP_CURRENT_nA(pdata->
846cd1678f9SMichael Hennerich 			pll2_charge_pump_current_nA));
847cd1678f9SMichael Hennerich 	if (ret < 0)
848cd1678f9SMichael Hennerich 		return ret;
849cd1678f9SMichael Hennerich 
850cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_PLL2_FEEDBACK_DIVIDER_AB,
851cd1678f9SMichael Hennerich 		AD9523_PLL2_FB_NDIV_A_CNT(pdata->pll2_ndiv_a_cnt) |
852cd1678f9SMichael Hennerich 		AD9523_PLL2_FB_NDIV_B_CNT(pdata->pll2_ndiv_b_cnt));
853cd1678f9SMichael Hennerich 	if (ret < 0)
854cd1678f9SMichael Hennerich 		return ret;
855cd1678f9SMichael Hennerich 
856cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_PLL2_CTRL,
857cd1678f9SMichael Hennerich 		AD9523_PLL2_CHARGE_PUMP_MODE_NORMAL |
858cd1678f9SMichael Hennerich 		AD9523_PLL2_BACKLASH_CTRL_EN |
859cd1678f9SMichael Hennerich 		AD_IF(pll2_freq_doubler_en, AD9523_PLL2_FREQ_DOUBLER_EN));
860cd1678f9SMichael Hennerich 	if (ret < 0)
861cd1678f9SMichael Hennerich 		return ret;
862cd1678f9SMichael Hennerich 
8630d698a53SLars-Peter Clausen 	st->vco_freq = div_u64((unsigned long long)pdata->vcxo_freq *
8640d698a53SLars-Peter Clausen 			       (pdata->pll2_freq_doubler_en ? 2 : 1) *
8650d698a53SLars-Peter Clausen 			       AD9523_PLL2_FB_NDIV(pdata->pll2_ndiv_a_cnt,
8660d698a53SLars-Peter Clausen 						   pdata->pll2_ndiv_b_cnt),
8670d698a53SLars-Peter Clausen 			       pdata->pll2_r2_div);
868cd1678f9SMichael Hennerich 
869cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_PLL2_VCO_CTRL,
870cd1678f9SMichael Hennerich 		AD9523_PLL2_VCO_CALIBRATE);
871cd1678f9SMichael Hennerich 	if (ret < 0)
872cd1678f9SMichael Hennerich 		return ret;
873cd1678f9SMichael Hennerich 
874cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_PLL2_VCO_DIVIDER,
8755cd66239SLars-Peter Clausen 		AD9523_PLL2_VCO_DIV_M1(pdata->pll2_vco_div_m1) |
8765cd66239SLars-Peter Clausen 		AD9523_PLL2_VCO_DIV_M2(pdata->pll2_vco_div_m2) |
8775cd66239SLars-Peter Clausen 		AD_IFE(pll2_vco_div_m1, 0,
878cd1678f9SMichael Hennerich 		       AD9523_PLL2_VCO_DIV_M1_PWR_DOWN_EN) |
8795cd66239SLars-Peter Clausen 		AD_IFE(pll2_vco_div_m2, 0,
880cd1678f9SMichael Hennerich 		       AD9523_PLL2_VCO_DIV_M2_PWR_DOWN_EN));
881cd1678f9SMichael Hennerich 	if (ret < 0)
882cd1678f9SMichael Hennerich 		return ret;
883cd1678f9SMichael Hennerich 
8845cd66239SLars-Peter Clausen 	if (pdata->pll2_vco_div_m1)
885cd1678f9SMichael Hennerich 		st->vco_out_freq[AD9523_VCO1] =
8865cd66239SLars-Peter Clausen 			st->vco_freq / pdata->pll2_vco_div_m1;
887cd1678f9SMichael Hennerich 
8885cd66239SLars-Peter Clausen 	if (pdata->pll2_vco_div_m2)
889cd1678f9SMichael Hennerich 		st->vco_out_freq[AD9523_VCO2] =
8905cd66239SLars-Peter Clausen 			st->vco_freq / pdata->pll2_vco_div_m2;
891cd1678f9SMichael Hennerich 
892cd1678f9SMichael Hennerich 	st->vco_out_freq[AD9523_VCXO] = pdata->vcxo_freq;
893cd1678f9SMichael Hennerich 
894cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_PLL2_R2_DIVIDER,
895cd1678f9SMichael Hennerich 		AD9523_PLL2_R2_DIVIDER_VAL(pdata->pll2_r2_div));
896cd1678f9SMichael Hennerich 	if (ret < 0)
897cd1678f9SMichael Hennerich 		return ret;
898cd1678f9SMichael Hennerich 
899cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_PLL2_LOOP_FILTER_CTRL,
900cd1678f9SMichael Hennerich 		AD9523_PLL2_LOOP_FILTER_CPOLE1(pdata->cpole1) |
901cd1678f9SMichael Hennerich 		AD9523_PLL2_LOOP_FILTER_RZERO(pdata->rzero) |
902cd1678f9SMichael Hennerich 		AD9523_PLL2_LOOP_FILTER_RPOLE2(pdata->rpole2) |
903cd1678f9SMichael Hennerich 		AD_IF(rzero_bypass_en,
904cd1678f9SMichael Hennerich 		      AD9523_PLL2_LOOP_FILTER_RZERO_BYPASS_EN));
905cd1678f9SMichael Hennerich 	if (ret < 0)
906cd1678f9SMichael Hennerich 		return ret;
907cd1678f9SMichael Hennerich 
908cd1678f9SMichael Hennerich 	for (i = 0; i < pdata->num_channels; i++) {
909cd1678f9SMichael Hennerich 		chan = &pdata->channels[i];
910cd1678f9SMichael Hennerich 		if (chan->channel_num < AD9523_NUM_CHAN) {
911cd1678f9SMichael Hennerich 			__set_bit(chan->channel_num, &active_mask);
912cd1678f9SMichael Hennerich 			ret = ad9523_write(indio_dev,
913cd1678f9SMichael Hennerich 				AD9523_CHANNEL_CLOCK_DIST(chan->channel_num),
914cd1678f9SMichael Hennerich 				AD9523_CLK_DIST_DRIVER_MODE(chan->driver_mode) |
915cd1678f9SMichael Hennerich 				AD9523_CLK_DIST_DIV(chan->channel_divider) |
916cd1678f9SMichael Hennerich 				AD9523_CLK_DIST_DIV_PHASE(chan->divider_phase) |
917cd1678f9SMichael Hennerich 				(chan->sync_ignore_en ?
918cd1678f9SMichael Hennerich 					AD9523_CLK_DIST_IGNORE_SYNC_EN : 0) |
919cd1678f9SMichael Hennerich 				(chan->divider_output_invert_en ?
920cd1678f9SMichael Hennerich 					AD9523_CLK_DIST_INV_DIV_OUTPUT_EN : 0) |
921cd1678f9SMichael Hennerich 				(chan->low_power_mode_en ?
922cd1678f9SMichael Hennerich 					AD9523_CLK_DIST_LOW_PWR_MODE_EN : 0) |
923cd1678f9SMichael Hennerich 				(chan->output_dis ?
924cd1678f9SMichael Hennerich 					AD9523_CLK_DIST_PWR_DOWN_EN : 0));
925cd1678f9SMichael Hennerich 			if (ret < 0)
926cd1678f9SMichael Hennerich 				return ret;
927cd1678f9SMichael Hennerich 
928cd1678f9SMichael Hennerich 			ret = ad9523_vco_out_map(indio_dev, chan->channel_num,
929cd1678f9SMichael Hennerich 					   chan->use_alt_clock_src);
930cd1678f9SMichael Hennerich 			if (ret < 0)
931cd1678f9SMichael Hennerich 				return ret;
932cd1678f9SMichael Hennerich 
933cd1678f9SMichael Hennerich 			st->ad9523_channels[i].type = IIO_ALTVOLTAGE;
934cd1678f9SMichael Hennerich 			st->ad9523_channels[i].output = 1;
935cd1678f9SMichael Hennerich 			st->ad9523_channels[i].indexed = 1;
936cd1678f9SMichael Hennerich 			st->ad9523_channels[i].channel = chan->channel_num;
937cd1678f9SMichael Hennerich 			st->ad9523_channels[i].extend_name =
938cd1678f9SMichael Hennerich 				chan->extended_name;
939beacbaacSJonathan Cameron 			st->ad9523_channels[i].info_mask_separate =
940beacbaacSJonathan Cameron 				BIT(IIO_CHAN_INFO_RAW) |
941beacbaacSJonathan Cameron 				BIT(IIO_CHAN_INFO_PHASE) |
942beacbaacSJonathan Cameron 				BIT(IIO_CHAN_INFO_FREQUENCY);
943cd1678f9SMichael Hennerich 		}
944cd1678f9SMichael Hennerich 	}
945cd1678f9SMichael Hennerich 
946ae0b3773SKangjie Lu 	for_each_clear_bit(i, &active_mask, AD9523_NUM_CHAN) {
947ae0b3773SKangjie Lu 		ret = ad9523_write(indio_dev,
948cd1678f9SMichael Hennerich 			     AD9523_CHANNEL_CLOCK_DIST(i),
949cd1678f9SMichael Hennerich 			     AD9523_CLK_DIST_DRIVER_MODE(TRISTATE) |
950cd1678f9SMichael Hennerich 			     AD9523_CLK_DIST_PWR_DOWN_EN);
951ae0b3773SKangjie Lu 		if (ret < 0)
952ae0b3773SKangjie Lu 			return ret;
953ae0b3773SKangjie Lu 	}
954cd1678f9SMichael Hennerich 
955cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_POWER_DOWN_CTRL, 0);
956cd1678f9SMichael Hennerich 	if (ret < 0)
957cd1678f9SMichael Hennerich 		return ret;
958cd1678f9SMichael Hennerich 
959cd1678f9SMichael Hennerich 	ret = ad9523_write(indio_dev, AD9523_STATUS_SIGNALS,
960cd1678f9SMichael Hennerich 			   AD9523_STATUS_MONITOR_01_PLL12_LOCKED);
961cd1678f9SMichael Hennerich 	if (ret < 0)
962cd1678f9SMichael Hennerich 		return ret;
963cd1678f9SMichael Hennerich 
964cd1678f9SMichael Hennerich 	ret = ad9523_io_update(indio_dev);
965cd1678f9SMichael Hennerich 	if (ret < 0)
966cd1678f9SMichael Hennerich 		return ret;
967cd1678f9SMichael Hennerich 
968cd1678f9SMichael Hennerich 	return 0;
969cd1678f9SMichael Hennerich }
970cd1678f9SMichael Hennerich 
ad9523_probe(struct spi_device * spi)971fc52692cSGreg Kroah-Hartman static int ad9523_probe(struct spi_device *spi)
972cd1678f9SMichael Hennerich {
973cd1678f9SMichael Hennerich 	struct ad9523_platform_data *pdata = spi->dev.platform_data;
974cd1678f9SMichael Hennerich 	struct iio_dev *indio_dev;
975cd1678f9SMichael Hennerich 	struct ad9523_state *st;
976cd1678f9SMichael Hennerich 	int ret;
977cd1678f9SMichael Hennerich 
978cd1678f9SMichael Hennerich 	if (!pdata) {
979cd1678f9SMichael Hennerich 		dev_err(&spi->dev, "no platform data?\n");
980cd1678f9SMichael Hennerich 		return -EINVAL;
981cd1678f9SMichael Hennerich 	}
982cd1678f9SMichael Hennerich 
983b46400c6SSachin Kamat 	indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
984cd1678f9SMichael Hennerich 	if (indio_dev == NULL)
985cd1678f9SMichael Hennerich 		return -ENOMEM;
986cd1678f9SMichael Hennerich 
987cd1678f9SMichael Hennerich 	st = iio_priv(indio_dev);
988cd1678f9SMichael Hennerich 
98969f894c3SLars-Peter Clausen 	mutex_init(&st->lock);
99069f894c3SLars-Peter Clausen 
991*d86186a6SJonathan Cameron 	ret = devm_regulator_get_enable(&spi->dev, "vcc");
992cd1678f9SMichael Hennerich 	if (ret)
993b46400c6SSachin Kamat 		return ret;
994a5078012SAlexandru Ardelean 
99564319757SMichael Hennerich 	st->pwrdown_gpio = devm_gpiod_get_optional(&spi->dev, "powerdown",
99664319757SMichael Hennerich 		GPIOD_OUT_HIGH);
997a5078012SAlexandru Ardelean 	if (IS_ERR(st->pwrdown_gpio))
998a5078012SAlexandru Ardelean 		return PTR_ERR(st->pwrdown_gpio);
99964319757SMichael Hennerich 
100064319757SMichael Hennerich 	st->reset_gpio = devm_gpiod_get_optional(&spi->dev, "reset",
100164319757SMichael Hennerich 		GPIOD_OUT_LOW);
1002a5078012SAlexandru Ardelean 	if (IS_ERR(st->reset_gpio))
1003a5078012SAlexandru Ardelean 		return PTR_ERR(st->reset_gpio);
100464319757SMichael Hennerich 
100564319757SMichael Hennerich 	if (st->reset_gpio) {
100664319757SMichael Hennerich 		udelay(1);
100764319757SMichael Hennerich 		gpiod_direction_output(st->reset_gpio, 1);
100864319757SMichael Hennerich 	}
100964319757SMichael Hennerich 
101064319757SMichael Hennerich 	st->sync_gpio = devm_gpiod_get_optional(&spi->dev, "sync",
101164319757SMichael Hennerich 		GPIOD_OUT_HIGH);
1012a5078012SAlexandru Ardelean 	if (IS_ERR(st->sync_gpio))
1013a5078012SAlexandru Ardelean 		return PTR_ERR(st->sync_gpio);
101464319757SMichael Hennerich 
1015cd1678f9SMichael Hennerich 	spi_set_drvdata(spi, indio_dev);
1016cd1678f9SMichael Hennerich 	st->spi = spi;
1017cd1678f9SMichael Hennerich 	st->pdata = pdata;
1018cd1678f9SMichael Hennerich 
1019cd1678f9SMichael Hennerich 	indio_dev->name = (pdata->name[0] != 0) ? pdata->name :
1020cd1678f9SMichael Hennerich 			  spi_get_device_id(spi)->name;
1021cd1678f9SMichael Hennerich 	indio_dev->info = &ad9523_info;
1022cd1678f9SMichael Hennerich 	indio_dev->modes = INDIO_DIRECT_MODE;
1023cd1678f9SMichael Hennerich 	indio_dev->channels = st->ad9523_channels;
1024cd1678f9SMichael Hennerich 	indio_dev->num_channels = pdata->num_channels;
1025cd1678f9SMichael Hennerich 
1026cd1678f9SMichael Hennerich 	ret = ad9523_setup(indio_dev);
1027cd1678f9SMichael Hennerich 	if (ret < 0)
1028cd1678f9SMichael Hennerich 		return ret;
1029cd1678f9SMichael Hennerich 
1030a5078012SAlexandru Ardelean 	return devm_iio_device_register(&spi->dev, indio_dev);
1031cd1678f9SMichael Hennerich }
1032cd1678f9SMichael Hennerich 
1033cd1678f9SMichael Hennerich static const struct spi_device_id ad9523_id[] = {
1034cd1678f9SMichael Hennerich 	{"ad9523-1", 9523},
1035cd1678f9SMichael Hennerich 	{}
1036cd1678f9SMichael Hennerich };
1037cd1678f9SMichael Hennerich MODULE_DEVICE_TABLE(spi, ad9523_id);
1038cd1678f9SMichael Hennerich 
1039cd1678f9SMichael Hennerich static struct spi_driver ad9523_driver = {
1040cd1678f9SMichael Hennerich 	.driver = {
1041cd1678f9SMichael Hennerich 		.name	= "ad9523",
1042cd1678f9SMichael Hennerich 	},
1043cd1678f9SMichael Hennerich 	.probe		= ad9523_probe,
1044cd1678f9SMichael Hennerich 	.id_table	= ad9523_id,
1045cd1678f9SMichael Hennerich };
1046cd1678f9SMichael Hennerich module_spi_driver(ad9523_driver);
1047cd1678f9SMichael Hennerich 
10489920ed25SMichael Hennerich MODULE_AUTHOR("Michael Hennerich <michael.hennerich@analog.com>");
1049cd1678f9SMichael Hennerich MODULE_DESCRIPTION("Analog Devices AD9523 CLOCKDIST/PLL");
1050cd1678f9SMichael Hennerich MODULE_LICENSE("GPL v2");
1051