1dbdc025bSLars-Peter Clausen /* 2dbdc025bSLars-Peter Clausen * Analog devices AD5360, AD5361, AD5362, AD5363, AD5370, AD5371, AD5373 3dbdc025bSLars-Peter Clausen * multi-channel Digital to Analog Converters driver 4dbdc025bSLars-Peter Clausen * 5dbdc025bSLars-Peter Clausen * Copyright 2011 Analog Devices Inc. 6dbdc025bSLars-Peter Clausen * 7dbdc025bSLars-Peter Clausen * Licensed under the GPL-2. 8dbdc025bSLars-Peter Clausen */ 9dbdc025bSLars-Peter Clausen 10dbdc025bSLars-Peter Clausen #include <linux/device.h> 11dbdc025bSLars-Peter Clausen #include <linux/err.h> 12dbdc025bSLars-Peter Clausen #include <linux/module.h> 13dbdc025bSLars-Peter Clausen #include <linux/kernel.h> 14dbdc025bSLars-Peter Clausen #include <linux/spi/spi.h> 15dbdc025bSLars-Peter Clausen #include <linux/slab.h> 16dbdc025bSLars-Peter Clausen #include <linux/sysfs.h> 17dbdc025bSLars-Peter Clausen #include <linux/regulator/consumer.h> 18dbdc025bSLars-Peter Clausen 19dbdc025bSLars-Peter Clausen #include <linux/iio/iio.h> 20dbdc025bSLars-Peter Clausen #include <linux/iio/sysfs.h> 21dbdc025bSLars-Peter Clausen 22dbdc025bSLars-Peter Clausen #define AD5360_CMD(x) ((x) << 22) 23dbdc025bSLars-Peter Clausen #define AD5360_ADDR(x) ((x) << 16) 24dbdc025bSLars-Peter Clausen 25dbdc025bSLars-Peter Clausen #define AD5360_READBACK_TYPE(x) ((x) << 13) 26dbdc025bSLars-Peter Clausen #define AD5360_READBACK_ADDR(x) ((x) << 7) 27dbdc025bSLars-Peter Clausen 28dbdc025bSLars-Peter Clausen #define AD5360_CHAN_ADDR(chan) ((chan) + 0x8) 29dbdc025bSLars-Peter Clausen 30dbdc025bSLars-Peter Clausen #define AD5360_CMD_WRITE_DATA 0x3 31dbdc025bSLars-Peter Clausen #define AD5360_CMD_WRITE_OFFSET 0x2 32dbdc025bSLars-Peter Clausen #define AD5360_CMD_WRITE_GAIN 0x1 33dbdc025bSLars-Peter Clausen #define AD5360_CMD_SPECIAL_FUNCTION 0x0 34dbdc025bSLars-Peter Clausen 35dbdc025bSLars-Peter Clausen /* Special function register addresses */ 36dbdc025bSLars-Peter Clausen #define AD5360_REG_SF_NOP 0x0 37dbdc025bSLars-Peter Clausen #define AD5360_REG_SF_CTRL 0x1 38dbdc025bSLars-Peter Clausen #define AD5360_REG_SF_OFS(x) (0x2 + (x)) 39dbdc025bSLars-Peter Clausen #define AD5360_REG_SF_READBACK 0x5 40dbdc025bSLars-Peter Clausen 41dbdc025bSLars-Peter Clausen #define AD5360_SF_CTRL_PWR_DOWN BIT(0) 42dbdc025bSLars-Peter Clausen 43dbdc025bSLars-Peter Clausen #define AD5360_READBACK_X1A 0x0 44dbdc025bSLars-Peter Clausen #define AD5360_READBACK_X1B 0x1 45dbdc025bSLars-Peter Clausen #define AD5360_READBACK_OFFSET 0x2 46dbdc025bSLars-Peter Clausen #define AD5360_READBACK_GAIN 0x3 47dbdc025bSLars-Peter Clausen #define AD5360_READBACK_SF 0x4 48dbdc025bSLars-Peter Clausen 49dbdc025bSLars-Peter Clausen 50dbdc025bSLars-Peter Clausen /** 51dbdc025bSLars-Peter Clausen * struct ad5360_chip_info - chip specific information 52dbdc025bSLars-Peter Clausen * @channel_template: channel specification template 53dbdc025bSLars-Peter Clausen * @num_channels: number of channels 54dbdc025bSLars-Peter Clausen * @channels_per_group: number of channels per group 55dbdc025bSLars-Peter Clausen * @num_vrefs: number of vref supplies for the chip 56dbdc025bSLars-Peter Clausen */ 57dbdc025bSLars-Peter Clausen 58dbdc025bSLars-Peter Clausen struct ad5360_chip_info { 59dbdc025bSLars-Peter Clausen struct iio_chan_spec channel_template; 60dbdc025bSLars-Peter Clausen unsigned int num_channels; 61dbdc025bSLars-Peter Clausen unsigned int channels_per_group; 62dbdc025bSLars-Peter Clausen unsigned int num_vrefs; 63dbdc025bSLars-Peter Clausen }; 64dbdc025bSLars-Peter Clausen 65dbdc025bSLars-Peter Clausen /** 66dbdc025bSLars-Peter Clausen * struct ad5360_state - driver instance specific data 67dbdc025bSLars-Peter Clausen * @spi: spi_device 68dbdc025bSLars-Peter Clausen * @chip_info: chip model specific constants, available modes etc 69dbdc025bSLars-Peter Clausen * @vref_reg: vref supply regulators 70dbdc025bSLars-Peter Clausen * @ctrl: control register cache 71dbdc025bSLars-Peter Clausen * @data: spi transfer buffers 72dbdc025bSLars-Peter Clausen */ 73dbdc025bSLars-Peter Clausen 74dbdc025bSLars-Peter Clausen struct ad5360_state { 75dbdc025bSLars-Peter Clausen struct spi_device *spi; 76dbdc025bSLars-Peter Clausen const struct ad5360_chip_info *chip_info; 77dbdc025bSLars-Peter Clausen struct regulator_bulk_data vref_reg[3]; 78dbdc025bSLars-Peter Clausen unsigned int ctrl; 79dbdc025bSLars-Peter Clausen 80dbdc025bSLars-Peter Clausen /* 81dbdc025bSLars-Peter Clausen * DMA (thus cache coherency maintenance) requires the 82dbdc025bSLars-Peter Clausen * transfer buffers to live in their own cache lines. 83dbdc025bSLars-Peter Clausen */ 84dbdc025bSLars-Peter Clausen union { 85dbdc025bSLars-Peter Clausen __be32 d32; 86dbdc025bSLars-Peter Clausen u8 d8[4]; 87dbdc025bSLars-Peter Clausen } data[2] ____cacheline_aligned; 88dbdc025bSLars-Peter Clausen }; 89dbdc025bSLars-Peter Clausen 90dbdc025bSLars-Peter Clausen enum ad5360_type { 91dbdc025bSLars-Peter Clausen ID_AD5360, 92dbdc025bSLars-Peter Clausen ID_AD5361, 93dbdc025bSLars-Peter Clausen ID_AD5362, 94dbdc025bSLars-Peter Clausen ID_AD5363, 95dbdc025bSLars-Peter Clausen ID_AD5370, 96dbdc025bSLars-Peter Clausen ID_AD5371, 97dbdc025bSLars-Peter Clausen ID_AD5372, 98dbdc025bSLars-Peter Clausen ID_AD5373, 99dbdc025bSLars-Peter Clausen }; 100dbdc025bSLars-Peter Clausen 101dbdc025bSLars-Peter Clausen #define AD5360_CHANNEL(bits) { \ 102dbdc025bSLars-Peter Clausen .type = IIO_VOLTAGE, \ 103dbdc025bSLars-Peter Clausen .indexed = 1, \ 104dbdc025bSLars-Peter Clausen .output = 1, \ 1051727a301SJonathan Cameron .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \ 1061727a301SJonathan Cameron BIT(IIO_CHAN_INFO_SCALE) | \ 1071727a301SJonathan Cameron BIT(IIO_CHAN_INFO_OFFSET) | \ 1081727a301SJonathan Cameron BIT(IIO_CHAN_INFO_CALIBSCALE) | \ 1091727a301SJonathan Cameron BIT(IIO_CHAN_INFO_CALIBBIAS), \ 110*c865b537SJonathan Cameron .scan_type = { \ 111*c865b537SJonathan Cameron .sign = 'u', \ 112*c865b537SJonathan Cameron .realbits = (bits), \ 113*c865b537SJonathan Cameron .storagebits = 16, \ 114*c865b537SJonathan Cameron .shift = 16 - (bits), \ 115*c865b537SJonathan Cameron }, \ 116dbdc025bSLars-Peter Clausen } 117dbdc025bSLars-Peter Clausen 118dbdc025bSLars-Peter Clausen static const struct ad5360_chip_info ad5360_chip_info_tbl[] = { 119dbdc025bSLars-Peter Clausen [ID_AD5360] = { 120dbdc025bSLars-Peter Clausen .channel_template = AD5360_CHANNEL(16), 121dbdc025bSLars-Peter Clausen .num_channels = 16, 122dbdc025bSLars-Peter Clausen .channels_per_group = 8, 123dbdc025bSLars-Peter Clausen .num_vrefs = 2, 124dbdc025bSLars-Peter Clausen }, 125dbdc025bSLars-Peter Clausen [ID_AD5361] = { 126dbdc025bSLars-Peter Clausen .channel_template = AD5360_CHANNEL(14), 127dbdc025bSLars-Peter Clausen .num_channels = 16, 128dbdc025bSLars-Peter Clausen .channels_per_group = 8, 129dbdc025bSLars-Peter Clausen .num_vrefs = 2, 130dbdc025bSLars-Peter Clausen }, 131dbdc025bSLars-Peter Clausen [ID_AD5362] = { 132dbdc025bSLars-Peter Clausen .channel_template = AD5360_CHANNEL(16), 133dbdc025bSLars-Peter Clausen .num_channels = 8, 134dbdc025bSLars-Peter Clausen .channels_per_group = 4, 135dbdc025bSLars-Peter Clausen .num_vrefs = 2, 136dbdc025bSLars-Peter Clausen }, 137dbdc025bSLars-Peter Clausen [ID_AD5363] = { 138dbdc025bSLars-Peter Clausen .channel_template = AD5360_CHANNEL(14), 139dbdc025bSLars-Peter Clausen .num_channels = 8, 140dbdc025bSLars-Peter Clausen .channels_per_group = 4, 141dbdc025bSLars-Peter Clausen .num_vrefs = 2, 142dbdc025bSLars-Peter Clausen }, 143dbdc025bSLars-Peter Clausen [ID_AD5370] = { 144dbdc025bSLars-Peter Clausen .channel_template = AD5360_CHANNEL(16), 145dbdc025bSLars-Peter Clausen .num_channels = 40, 146dbdc025bSLars-Peter Clausen .channels_per_group = 8, 147dbdc025bSLars-Peter Clausen .num_vrefs = 2, 148dbdc025bSLars-Peter Clausen }, 149dbdc025bSLars-Peter Clausen [ID_AD5371] = { 150dbdc025bSLars-Peter Clausen .channel_template = AD5360_CHANNEL(14), 151dbdc025bSLars-Peter Clausen .num_channels = 40, 152dbdc025bSLars-Peter Clausen .channels_per_group = 8, 153dbdc025bSLars-Peter Clausen .num_vrefs = 3, 154dbdc025bSLars-Peter Clausen }, 155dbdc025bSLars-Peter Clausen [ID_AD5372] = { 156dbdc025bSLars-Peter Clausen .channel_template = AD5360_CHANNEL(16), 157dbdc025bSLars-Peter Clausen .num_channels = 32, 158dbdc025bSLars-Peter Clausen .channels_per_group = 8, 159dbdc025bSLars-Peter Clausen .num_vrefs = 2, 160dbdc025bSLars-Peter Clausen }, 161dbdc025bSLars-Peter Clausen [ID_AD5373] = { 162dbdc025bSLars-Peter Clausen .channel_template = AD5360_CHANNEL(14), 163dbdc025bSLars-Peter Clausen .num_channels = 32, 164dbdc025bSLars-Peter Clausen .channels_per_group = 8, 165dbdc025bSLars-Peter Clausen .num_vrefs = 2, 166dbdc025bSLars-Peter Clausen }, 167dbdc025bSLars-Peter Clausen }; 168dbdc025bSLars-Peter Clausen 169dbdc025bSLars-Peter Clausen static unsigned int ad5360_get_channel_vref_index(struct ad5360_state *st, 170dbdc025bSLars-Peter Clausen unsigned int channel) 171dbdc025bSLars-Peter Clausen { 172dbdc025bSLars-Peter Clausen unsigned int i; 173dbdc025bSLars-Peter Clausen 174dbdc025bSLars-Peter Clausen /* The first groups have their own vref, while the remaining groups 175dbdc025bSLars-Peter Clausen * share the last vref */ 176dbdc025bSLars-Peter Clausen i = channel / st->chip_info->channels_per_group; 177dbdc025bSLars-Peter Clausen if (i >= st->chip_info->num_vrefs) 178dbdc025bSLars-Peter Clausen i = st->chip_info->num_vrefs - 1; 179dbdc025bSLars-Peter Clausen 180dbdc025bSLars-Peter Clausen return i; 181dbdc025bSLars-Peter Clausen } 182dbdc025bSLars-Peter Clausen 183dbdc025bSLars-Peter Clausen static int ad5360_get_channel_vref(struct ad5360_state *st, 184dbdc025bSLars-Peter Clausen unsigned int channel) 185dbdc025bSLars-Peter Clausen { 186dbdc025bSLars-Peter Clausen unsigned int i = ad5360_get_channel_vref_index(st, channel); 187dbdc025bSLars-Peter Clausen 188dbdc025bSLars-Peter Clausen return regulator_get_voltage(st->vref_reg[i].consumer); 189dbdc025bSLars-Peter Clausen } 190dbdc025bSLars-Peter Clausen 191dbdc025bSLars-Peter Clausen 192dbdc025bSLars-Peter Clausen static int ad5360_write_unlocked(struct iio_dev *indio_dev, 193dbdc025bSLars-Peter Clausen unsigned int cmd, unsigned int addr, unsigned int val, 194dbdc025bSLars-Peter Clausen unsigned int shift) 195dbdc025bSLars-Peter Clausen { 196dbdc025bSLars-Peter Clausen struct ad5360_state *st = iio_priv(indio_dev); 197dbdc025bSLars-Peter Clausen 198dbdc025bSLars-Peter Clausen val <<= shift; 199dbdc025bSLars-Peter Clausen val |= AD5360_CMD(cmd) | AD5360_ADDR(addr); 200dbdc025bSLars-Peter Clausen st->data[0].d32 = cpu_to_be32(val); 201dbdc025bSLars-Peter Clausen 202dbdc025bSLars-Peter Clausen return spi_write(st->spi, &st->data[0].d8[1], 3); 203dbdc025bSLars-Peter Clausen } 204dbdc025bSLars-Peter Clausen 205dbdc025bSLars-Peter Clausen static int ad5360_write(struct iio_dev *indio_dev, unsigned int cmd, 206dbdc025bSLars-Peter Clausen unsigned int addr, unsigned int val, unsigned int shift) 207dbdc025bSLars-Peter Clausen { 208dbdc025bSLars-Peter Clausen int ret; 209dbdc025bSLars-Peter Clausen 210dbdc025bSLars-Peter Clausen mutex_lock(&indio_dev->mlock); 211dbdc025bSLars-Peter Clausen ret = ad5360_write_unlocked(indio_dev, cmd, addr, val, shift); 212dbdc025bSLars-Peter Clausen mutex_unlock(&indio_dev->mlock); 213dbdc025bSLars-Peter Clausen 214dbdc025bSLars-Peter Clausen return ret; 215dbdc025bSLars-Peter Clausen } 216dbdc025bSLars-Peter Clausen 217dbdc025bSLars-Peter Clausen static int ad5360_read(struct iio_dev *indio_dev, unsigned int type, 218dbdc025bSLars-Peter Clausen unsigned int addr) 219dbdc025bSLars-Peter Clausen { 220dbdc025bSLars-Peter Clausen struct ad5360_state *st = iio_priv(indio_dev); 221dbdc025bSLars-Peter Clausen int ret; 222dbdc025bSLars-Peter Clausen struct spi_transfer t[] = { 223dbdc025bSLars-Peter Clausen { 224dbdc025bSLars-Peter Clausen .tx_buf = &st->data[0].d8[1], 225dbdc025bSLars-Peter Clausen .len = 3, 226dbdc025bSLars-Peter Clausen .cs_change = 1, 227dbdc025bSLars-Peter Clausen }, { 228dbdc025bSLars-Peter Clausen .rx_buf = &st->data[1].d8[1], 229dbdc025bSLars-Peter Clausen .len = 3, 230dbdc025bSLars-Peter Clausen }, 231dbdc025bSLars-Peter Clausen }; 232dbdc025bSLars-Peter Clausen 233dbdc025bSLars-Peter Clausen mutex_lock(&indio_dev->mlock); 234dbdc025bSLars-Peter Clausen 235dbdc025bSLars-Peter Clausen st->data[0].d32 = cpu_to_be32(AD5360_CMD(AD5360_CMD_SPECIAL_FUNCTION) | 236dbdc025bSLars-Peter Clausen AD5360_ADDR(AD5360_REG_SF_READBACK) | 237dbdc025bSLars-Peter Clausen AD5360_READBACK_TYPE(type) | 238dbdc025bSLars-Peter Clausen AD5360_READBACK_ADDR(addr)); 239dbdc025bSLars-Peter Clausen 24014543a00SLars-Peter Clausen ret = spi_sync_transfer(st->spi, t, ARRAY_SIZE(t)); 241dbdc025bSLars-Peter Clausen if (ret >= 0) 242dbdc025bSLars-Peter Clausen ret = be32_to_cpu(st->data[1].d32) & 0xffff; 243dbdc025bSLars-Peter Clausen 244dbdc025bSLars-Peter Clausen mutex_unlock(&indio_dev->mlock); 245dbdc025bSLars-Peter Clausen 246dbdc025bSLars-Peter Clausen return ret; 247dbdc025bSLars-Peter Clausen } 248dbdc025bSLars-Peter Clausen 249dbdc025bSLars-Peter Clausen static ssize_t ad5360_read_dac_powerdown(struct device *dev, 250dbdc025bSLars-Peter Clausen struct device_attribute *attr, 251dbdc025bSLars-Peter Clausen char *buf) 252dbdc025bSLars-Peter Clausen { 253dbdc025bSLars-Peter Clausen struct iio_dev *indio_dev = dev_to_iio_dev(dev); 254dbdc025bSLars-Peter Clausen struct ad5360_state *st = iio_priv(indio_dev); 255dbdc025bSLars-Peter Clausen 256dbdc025bSLars-Peter Clausen return sprintf(buf, "%d\n", (bool)(st->ctrl & AD5360_SF_CTRL_PWR_DOWN)); 257dbdc025bSLars-Peter Clausen } 258dbdc025bSLars-Peter Clausen 259dbdc025bSLars-Peter Clausen static int ad5360_update_ctrl(struct iio_dev *indio_dev, unsigned int set, 260dbdc025bSLars-Peter Clausen unsigned int clr) 261dbdc025bSLars-Peter Clausen { 262dbdc025bSLars-Peter Clausen struct ad5360_state *st = iio_priv(indio_dev); 263dbdc025bSLars-Peter Clausen unsigned int ret; 264dbdc025bSLars-Peter Clausen 265dbdc025bSLars-Peter Clausen mutex_lock(&indio_dev->mlock); 266dbdc025bSLars-Peter Clausen 267dbdc025bSLars-Peter Clausen st->ctrl |= set; 268dbdc025bSLars-Peter Clausen st->ctrl &= ~clr; 269dbdc025bSLars-Peter Clausen 270dbdc025bSLars-Peter Clausen ret = ad5360_write_unlocked(indio_dev, AD5360_CMD_SPECIAL_FUNCTION, 271dbdc025bSLars-Peter Clausen AD5360_REG_SF_CTRL, st->ctrl, 0); 272dbdc025bSLars-Peter Clausen 273dbdc025bSLars-Peter Clausen mutex_unlock(&indio_dev->mlock); 274dbdc025bSLars-Peter Clausen 275dbdc025bSLars-Peter Clausen return ret; 276dbdc025bSLars-Peter Clausen } 277dbdc025bSLars-Peter Clausen 278dbdc025bSLars-Peter Clausen static ssize_t ad5360_write_dac_powerdown(struct device *dev, 279dbdc025bSLars-Peter Clausen struct device_attribute *attr, const char *buf, size_t len) 280dbdc025bSLars-Peter Clausen { 281dbdc025bSLars-Peter Clausen struct iio_dev *indio_dev = dev_to_iio_dev(dev); 282dbdc025bSLars-Peter Clausen bool pwr_down; 283dbdc025bSLars-Peter Clausen int ret; 284dbdc025bSLars-Peter Clausen 285dbdc025bSLars-Peter Clausen ret = strtobool(buf, &pwr_down); 286dbdc025bSLars-Peter Clausen if (ret) 287dbdc025bSLars-Peter Clausen return ret; 288dbdc025bSLars-Peter Clausen 289dbdc025bSLars-Peter Clausen if (pwr_down) 290dbdc025bSLars-Peter Clausen ret = ad5360_update_ctrl(indio_dev, AD5360_SF_CTRL_PWR_DOWN, 0); 291dbdc025bSLars-Peter Clausen else 292dbdc025bSLars-Peter Clausen ret = ad5360_update_ctrl(indio_dev, 0, AD5360_SF_CTRL_PWR_DOWN); 293dbdc025bSLars-Peter Clausen 294dbdc025bSLars-Peter Clausen return ret ? ret : len; 295dbdc025bSLars-Peter Clausen } 296dbdc025bSLars-Peter Clausen 297dbdc025bSLars-Peter Clausen static IIO_DEVICE_ATTR(out_voltage_powerdown, 298dbdc025bSLars-Peter Clausen S_IRUGO | S_IWUSR, 299dbdc025bSLars-Peter Clausen ad5360_read_dac_powerdown, 300dbdc025bSLars-Peter Clausen ad5360_write_dac_powerdown, 0); 301dbdc025bSLars-Peter Clausen 302dbdc025bSLars-Peter Clausen static struct attribute *ad5360_attributes[] = { 303dbdc025bSLars-Peter Clausen &iio_dev_attr_out_voltage_powerdown.dev_attr.attr, 304dbdc025bSLars-Peter Clausen NULL, 305dbdc025bSLars-Peter Clausen }; 306dbdc025bSLars-Peter Clausen 307dbdc025bSLars-Peter Clausen static const struct attribute_group ad5360_attribute_group = { 308dbdc025bSLars-Peter Clausen .attrs = ad5360_attributes, 309dbdc025bSLars-Peter Clausen }; 310dbdc025bSLars-Peter Clausen 311dbdc025bSLars-Peter Clausen static int ad5360_write_raw(struct iio_dev *indio_dev, 312dbdc025bSLars-Peter Clausen struct iio_chan_spec const *chan, 313dbdc025bSLars-Peter Clausen int val, 314dbdc025bSLars-Peter Clausen int val2, 315dbdc025bSLars-Peter Clausen long mask) 316dbdc025bSLars-Peter Clausen { 317dbdc025bSLars-Peter Clausen struct ad5360_state *st = iio_priv(indio_dev); 318dbdc025bSLars-Peter Clausen int max_val = (1 << chan->scan_type.realbits); 319dbdc025bSLars-Peter Clausen unsigned int ofs_index; 320dbdc025bSLars-Peter Clausen 321dbdc025bSLars-Peter Clausen switch (mask) { 322dbdc025bSLars-Peter Clausen case IIO_CHAN_INFO_RAW: 323dbdc025bSLars-Peter Clausen if (val >= max_val || val < 0) 324dbdc025bSLars-Peter Clausen return -EINVAL; 325dbdc025bSLars-Peter Clausen 326dbdc025bSLars-Peter Clausen return ad5360_write(indio_dev, AD5360_CMD_WRITE_DATA, 327dbdc025bSLars-Peter Clausen chan->address, val, chan->scan_type.shift); 328dbdc025bSLars-Peter Clausen 329dbdc025bSLars-Peter Clausen case IIO_CHAN_INFO_CALIBBIAS: 330dbdc025bSLars-Peter Clausen if (val >= max_val || val < 0) 331dbdc025bSLars-Peter Clausen return -EINVAL; 332dbdc025bSLars-Peter Clausen 333dbdc025bSLars-Peter Clausen return ad5360_write(indio_dev, AD5360_CMD_WRITE_OFFSET, 334dbdc025bSLars-Peter Clausen chan->address, val, chan->scan_type.shift); 335dbdc025bSLars-Peter Clausen 336dbdc025bSLars-Peter Clausen case IIO_CHAN_INFO_CALIBSCALE: 337dbdc025bSLars-Peter Clausen if (val >= max_val || val < 0) 338dbdc025bSLars-Peter Clausen return -EINVAL; 339dbdc025bSLars-Peter Clausen 340dbdc025bSLars-Peter Clausen return ad5360_write(indio_dev, AD5360_CMD_WRITE_GAIN, 341dbdc025bSLars-Peter Clausen chan->address, val, chan->scan_type.shift); 342dbdc025bSLars-Peter Clausen 343dbdc025bSLars-Peter Clausen case IIO_CHAN_INFO_OFFSET: 344dbdc025bSLars-Peter Clausen if (val <= -max_val || val > 0) 345dbdc025bSLars-Peter Clausen return -EINVAL; 346dbdc025bSLars-Peter Clausen 347dbdc025bSLars-Peter Clausen val = -val; 348dbdc025bSLars-Peter Clausen 349dbdc025bSLars-Peter Clausen /* offset is supposed to have the same scale as raw, but it 350dbdc025bSLars-Peter Clausen * is always 14bits wide, so on a chip where the raw value has 351dbdc025bSLars-Peter Clausen * more bits, we need to shift offset. */ 352dbdc025bSLars-Peter Clausen val >>= (chan->scan_type.realbits - 14); 353dbdc025bSLars-Peter Clausen 354dbdc025bSLars-Peter Clausen /* There is one DAC offset register per vref. Changing one 355dbdc025bSLars-Peter Clausen * channels offset will also change the offset for all other 356dbdc025bSLars-Peter Clausen * channels which share the same vref supply. */ 357dbdc025bSLars-Peter Clausen ofs_index = ad5360_get_channel_vref_index(st, chan->channel); 358dbdc025bSLars-Peter Clausen return ad5360_write(indio_dev, AD5360_CMD_SPECIAL_FUNCTION, 359dbdc025bSLars-Peter Clausen AD5360_REG_SF_OFS(ofs_index), val, 0); 360dbdc025bSLars-Peter Clausen default: 361dbdc025bSLars-Peter Clausen break; 362dbdc025bSLars-Peter Clausen } 363dbdc025bSLars-Peter Clausen 364dbdc025bSLars-Peter Clausen return -EINVAL; 365dbdc025bSLars-Peter Clausen } 366dbdc025bSLars-Peter Clausen 367dbdc025bSLars-Peter Clausen static int ad5360_read_raw(struct iio_dev *indio_dev, 368dbdc025bSLars-Peter Clausen struct iio_chan_spec const *chan, 369dbdc025bSLars-Peter Clausen int *val, 370dbdc025bSLars-Peter Clausen int *val2, 371dbdc025bSLars-Peter Clausen long m) 372dbdc025bSLars-Peter Clausen { 373dbdc025bSLars-Peter Clausen struct ad5360_state *st = iio_priv(indio_dev); 374dbdc025bSLars-Peter Clausen unsigned int ofs_index; 375dbdc025bSLars-Peter Clausen int scale_uv; 376dbdc025bSLars-Peter Clausen int ret; 377dbdc025bSLars-Peter Clausen 378dbdc025bSLars-Peter Clausen switch (m) { 379dbdc025bSLars-Peter Clausen case IIO_CHAN_INFO_RAW: 380dbdc025bSLars-Peter Clausen ret = ad5360_read(indio_dev, AD5360_READBACK_X1A, 381dbdc025bSLars-Peter Clausen chan->address); 382dbdc025bSLars-Peter Clausen if (ret < 0) 383dbdc025bSLars-Peter Clausen return ret; 384dbdc025bSLars-Peter Clausen *val = ret >> chan->scan_type.shift; 385dbdc025bSLars-Peter Clausen return IIO_VAL_INT; 386dbdc025bSLars-Peter Clausen case IIO_CHAN_INFO_SCALE: 387ca3bc8b6SLars-Peter Clausen scale_uv = ad5360_get_channel_vref(st, chan->channel); 388dbdc025bSLars-Peter Clausen if (scale_uv < 0) 389dbdc025bSLars-Peter Clausen return scale_uv; 390dbdc025bSLars-Peter Clausen 391ca3bc8b6SLars-Peter Clausen /* vout = 4 * vref * dac_code */ 392ca3bc8b6SLars-Peter Clausen *val = scale_uv * 4 / 1000; 393ca3bc8b6SLars-Peter Clausen *val2 = chan->scan_type.realbits; 394ca3bc8b6SLars-Peter Clausen return IIO_VAL_FRACTIONAL_LOG2; 395dbdc025bSLars-Peter Clausen case IIO_CHAN_INFO_CALIBBIAS: 396dbdc025bSLars-Peter Clausen ret = ad5360_read(indio_dev, AD5360_READBACK_OFFSET, 397dbdc025bSLars-Peter Clausen chan->address); 398dbdc025bSLars-Peter Clausen if (ret < 0) 399dbdc025bSLars-Peter Clausen return ret; 400dbdc025bSLars-Peter Clausen *val = ret; 401dbdc025bSLars-Peter Clausen return IIO_VAL_INT; 402dbdc025bSLars-Peter Clausen case IIO_CHAN_INFO_CALIBSCALE: 403dbdc025bSLars-Peter Clausen ret = ad5360_read(indio_dev, AD5360_READBACK_GAIN, 404dbdc025bSLars-Peter Clausen chan->address); 405dbdc025bSLars-Peter Clausen if (ret < 0) 406dbdc025bSLars-Peter Clausen return ret; 407dbdc025bSLars-Peter Clausen *val = ret; 408dbdc025bSLars-Peter Clausen return IIO_VAL_INT; 409dbdc025bSLars-Peter Clausen case IIO_CHAN_INFO_OFFSET: 410dbdc025bSLars-Peter Clausen ofs_index = ad5360_get_channel_vref_index(st, chan->channel); 411dbdc025bSLars-Peter Clausen ret = ad5360_read(indio_dev, AD5360_READBACK_SF, 412dbdc025bSLars-Peter Clausen AD5360_REG_SF_OFS(ofs_index)); 413dbdc025bSLars-Peter Clausen if (ret < 0) 414dbdc025bSLars-Peter Clausen return ret; 415dbdc025bSLars-Peter Clausen 416dbdc025bSLars-Peter Clausen ret <<= (chan->scan_type.realbits - 14); 417dbdc025bSLars-Peter Clausen *val = -ret; 418dbdc025bSLars-Peter Clausen return IIO_VAL_INT; 419dbdc025bSLars-Peter Clausen } 420dbdc025bSLars-Peter Clausen 421dbdc025bSLars-Peter Clausen return -EINVAL; 422dbdc025bSLars-Peter Clausen } 423dbdc025bSLars-Peter Clausen 424dbdc025bSLars-Peter Clausen static const struct iio_info ad5360_info = { 425dbdc025bSLars-Peter Clausen .read_raw = ad5360_read_raw, 426dbdc025bSLars-Peter Clausen .write_raw = ad5360_write_raw, 427dbdc025bSLars-Peter Clausen .attrs = &ad5360_attribute_group, 428dbdc025bSLars-Peter Clausen .driver_module = THIS_MODULE, 429dbdc025bSLars-Peter Clausen }; 430dbdc025bSLars-Peter Clausen 431dbdc025bSLars-Peter Clausen static const char * const ad5360_vref_name[] = { 432dbdc025bSLars-Peter Clausen "vref0", "vref1", "vref2" 433dbdc025bSLars-Peter Clausen }; 434dbdc025bSLars-Peter Clausen 435fc52692cSGreg Kroah-Hartman static int ad5360_alloc_channels(struct iio_dev *indio_dev) 436dbdc025bSLars-Peter Clausen { 437dbdc025bSLars-Peter Clausen struct ad5360_state *st = iio_priv(indio_dev); 438dbdc025bSLars-Peter Clausen struct iio_chan_spec *channels; 439dbdc025bSLars-Peter Clausen unsigned int i; 440dbdc025bSLars-Peter Clausen 441dbdc025bSLars-Peter Clausen channels = kcalloc(st->chip_info->num_channels, 442dbdc025bSLars-Peter Clausen sizeof(struct iio_chan_spec), GFP_KERNEL); 443dbdc025bSLars-Peter Clausen 444dbdc025bSLars-Peter Clausen if (!channels) 445dbdc025bSLars-Peter Clausen return -ENOMEM; 446dbdc025bSLars-Peter Clausen 447dbdc025bSLars-Peter Clausen for (i = 0; i < st->chip_info->num_channels; ++i) { 448dbdc025bSLars-Peter Clausen channels[i] = st->chip_info->channel_template; 449dbdc025bSLars-Peter Clausen channels[i].channel = i; 450dbdc025bSLars-Peter Clausen channels[i].address = AD5360_CHAN_ADDR(i); 451dbdc025bSLars-Peter Clausen } 452dbdc025bSLars-Peter Clausen 453dbdc025bSLars-Peter Clausen indio_dev->channels = channels; 454dbdc025bSLars-Peter Clausen 455dbdc025bSLars-Peter Clausen return 0; 456dbdc025bSLars-Peter Clausen } 457dbdc025bSLars-Peter Clausen 458fc52692cSGreg Kroah-Hartman static int ad5360_probe(struct spi_device *spi) 459dbdc025bSLars-Peter Clausen { 460dbdc025bSLars-Peter Clausen enum ad5360_type type = spi_get_device_id(spi)->driver_data; 461dbdc025bSLars-Peter Clausen struct iio_dev *indio_dev; 462dbdc025bSLars-Peter Clausen struct ad5360_state *st; 463dbdc025bSLars-Peter Clausen unsigned int i; 464dbdc025bSLars-Peter Clausen int ret; 465dbdc025bSLars-Peter Clausen 466400d36e6SSachin Kamat indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st)); 467dbdc025bSLars-Peter Clausen if (indio_dev == NULL) { 468dbdc025bSLars-Peter Clausen dev_err(&spi->dev, "Failed to allocate iio device\n"); 469dbdc025bSLars-Peter Clausen return -ENOMEM; 470dbdc025bSLars-Peter Clausen } 471dbdc025bSLars-Peter Clausen 472dbdc025bSLars-Peter Clausen st = iio_priv(indio_dev); 473dbdc025bSLars-Peter Clausen spi_set_drvdata(spi, indio_dev); 474dbdc025bSLars-Peter Clausen 475dbdc025bSLars-Peter Clausen st->chip_info = &ad5360_chip_info_tbl[type]; 476dbdc025bSLars-Peter Clausen st->spi = spi; 477dbdc025bSLars-Peter Clausen 478dbdc025bSLars-Peter Clausen indio_dev->dev.parent = &spi->dev; 479dbdc025bSLars-Peter Clausen indio_dev->name = spi_get_device_id(spi)->name; 480dbdc025bSLars-Peter Clausen indio_dev->info = &ad5360_info; 481dbdc025bSLars-Peter Clausen indio_dev->modes = INDIO_DIRECT_MODE; 482dbdc025bSLars-Peter Clausen indio_dev->num_channels = st->chip_info->num_channels; 483dbdc025bSLars-Peter Clausen 484dbdc025bSLars-Peter Clausen ret = ad5360_alloc_channels(indio_dev); 485dbdc025bSLars-Peter Clausen if (ret) { 486dbdc025bSLars-Peter Clausen dev_err(&spi->dev, "Failed to allocate channel spec: %d\n", ret); 487400d36e6SSachin Kamat return ret; 488dbdc025bSLars-Peter Clausen } 489dbdc025bSLars-Peter Clausen 490dbdc025bSLars-Peter Clausen for (i = 0; i < st->chip_info->num_vrefs; ++i) 491dbdc025bSLars-Peter Clausen st->vref_reg[i].supply = ad5360_vref_name[i]; 492dbdc025bSLars-Peter Clausen 493400d36e6SSachin Kamat ret = devm_regulator_bulk_get(&st->spi->dev, st->chip_info->num_vrefs, 494dbdc025bSLars-Peter Clausen st->vref_reg); 495dbdc025bSLars-Peter Clausen if (ret) { 496dbdc025bSLars-Peter Clausen dev_err(&spi->dev, "Failed to request vref regulators: %d\n", ret); 497dbdc025bSLars-Peter Clausen goto error_free_channels; 498dbdc025bSLars-Peter Clausen } 499dbdc025bSLars-Peter Clausen 500dbdc025bSLars-Peter Clausen ret = regulator_bulk_enable(st->chip_info->num_vrefs, st->vref_reg); 501dbdc025bSLars-Peter Clausen if (ret) { 502dbdc025bSLars-Peter Clausen dev_err(&spi->dev, "Failed to enable vref regulators: %d\n", ret); 503400d36e6SSachin Kamat goto error_free_channels; 504dbdc025bSLars-Peter Clausen } 505dbdc025bSLars-Peter Clausen 506dbdc025bSLars-Peter Clausen ret = iio_device_register(indio_dev); 507dbdc025bSLars-Peter Clausen if (ret) { 508dbdc025bSLars-Peter Clausen dev_err(&spi->dev, "Failed to register iio device: %d\n", ret); 509dbdc025bSLars-Peter Clausen goto error_disable_reg; 510dbdc025bSLars-Peter Clausen } 511dbdc025bSLars-Peter Clausen 512dbdc025bSLars-Peter Clausen return 0; 513dbdc025bSLars-Peter Clausen 514dbdc025bSLars-Peter Clausen error_disable_reg: 515dbdc025bSLars-Peter Clausen regulator_bulk_disable(st->chip_info->num_vrefs, st->vref_reg); 516dbdc025bSLars-Peter Clausen error_free_channels: 517dbdc025bSLars-Peter Clausen kfree(indio_dev->channels); 518dbdc025bSLars-Peter Clausen 519dbdc025bSLars-Peter Clausen return ret; 520dbdc025bSLars-Peter Clausen } 521dbdc025bSLars-Peter Clausen 522fc52692cSGreg Kroah-Hartman static int ad5360_remove(struct spi_device *spi) 523dbdc025bSLars-Peter Clausen { 524dbdc025bSLars-Peter Clausen struct iio_dev *indio_dev = spi_get_drvdata(spi); 525dbdc025bSLars-Peter Clausen struct ad5360_state *st = iio_priv(indio_dev); 526dbdc025bSLars-Peter Clausen 527dbdc025bSLars-Peter Clausen iio_device_unregister(indio_dev); 528dbdc025bSLars-Peter Clausen 529dbdc025bSLars-Peter Clausen kfree(indio_dev->channels); 530dbdc025bSLars-Peter Clausen 531dbdc025bSLars-Peter Clausen regulator_bulk_disable(st->chip_info->num_vrefs, st->vref_reg); 532dbdc025bSLars-Peter Clausen 533dbdc025bSLars-Peter Clausen return 0; 534dbdc025bSLars-Peter Clausen } 535dbdc025bSLars-Peter Clausen 536dbdc025bSLars-Peter Clausen static const struct spi_device_id ad5360_ids[] = { 537dbdc025bSLars-Peter Clausen { "ad5360", ID_AD5360 }, 538dbdc025bSLars-Peter Clausen { "ad5361", ID_AD5361 }, 539dbdc025bSLars-Peter Clausen { "ad5362", ID_AD5362 }, 540dbdc025bSLars-Peter Clausen { "ad5363", ID_AD5363 }, 541dbdc025bSLars-Peter Clausen { "ad5370", ID_AD5370 }, 542dbdc025bSLars-Peter Clausen { "ad5371", ID_AD5371 }, 543dbdc025bSLars-Peter Clausen { "ad5372", ID_AD5372 }, 544dbdc025bSLars-Peter Clausen { "ad5373", ID_AD5373 }, 545dbdc025bSLars-Peter Clausen {} 546dbdc025bSLars-Peter Clausen }; 547dbdc025bSLars-Peter Clausen MODULE_DEVICE_TABLE(spi, ad5360_ids); 548dbdc025bSLars-Peter Clausen 549dbdc025bSLars-Peter Clausen static struct spi_driver ad5360_driver = { 550dbdc025bSLars-Peter Clausen .driver = { 551dbdc025bSLars-Peter Clausen .name = "ad5360", 552dbdc025bSLars-Peter Clausen .owner = THIS_MODULE, 553dbdc025bSLars-Peter Clausen }, 554dbdc025bSLars-Peter Clausen .probe = ad5360_probe, 555fc52692cSGreg Kroah-Hartman .remove = ad5360_remove, 556dbdc025bSLars-Peter Clausen .id_table = ad5360_ids, 557dbdc025bSLars-Peter Clausen }; 558dbdc025bSLars-Peter Clausen module_spi_driver(ad5360_driver); 559dbdc025bSLars-Peter Clausen 560dbdc025bSLars-Peter Clausen MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>"); 561dbdc025bSLars-Peter Clausen MODULE_DESCRIPTION("Analog Devices AD5360/61/62/63/70/71/72/73 DAC"); 562dbdc025bSLars-Peter Clausen MODULE_LICENSE("GPL v2"); 563