1fda8d26eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2af8f651bSJonathan Cameron /*
3af8f651bSJonathan Cameron * ST SPEAr ADC driver
4af8f651bSJonathan Cameron *
5af8f651bSJonathan Cameron * Copyright 2012 Stefan Roese <sr@denx.de>
6af8f651bSJonathan Cameron */
7af8f651bSJonathan Cameron
8af8f651bSJonathan Cameron #include <linux/module.h>
9af8f651bSJonathan Cameron #include <linux/platform_device.h>
10af8f651bSJonathan Cameron #include <linux/interrupt.h>
11af8f651bSJonathan Cameron #include <linux/device.h>
12af8f651bSJonathan Cameron #include <linux/kernel.h>
13af8f651bSJonathan Cameron #include <linux/slab.h>
14af8f651bSJonathan Cameron #include <linux/io.h>
15af8f651bSJonathan Cameron #include <linux/clk.h>
16af8f651bSJonathan Cameron #include <linux/err.h>
17af8f651bSJonathan Cameron #include <linux/completion.h>
18af8f651bSJonathan Cameron #include <linux/of.h>
19af8f651bSJonathan Cameron #include <linux/of_address.h>
20af8f651bSJonathan Cameron
21af8f651bSJonathan Cameron #include <linux/iio/iio.h>
22af8f651bSJonathan Cameron #include <linux/iio/sysfs.h>
23af8f651bSJonathan Cameron
24af8f651bSJonathan Cameron /* SPEAR registers definitions */
25af8f651bSJonathan Cameron #define SPEAR600_ADC_SCAN_RATE_LO(x) ((x) & 0xFFFF)
26af8f651bSJonathan Cameron #define SPEAR600_ADC_SCAN_RATE_HI(x) (((x) >> 0x10) & 0xFFFF)
27af8f651bSJonathan Cameron #define SPEAR_ADC_CLK_LOW(x) (((x) & 0xf) << 0)
28af8f651bSJonathan Cameron #define SPEAR_ADC_CLK_HIGH(x) (((x) & 0xf) << 4)
29af8f651bSJonathan Cameron
30af8f651bSJonathan Cameron /* Bit definitions for SPEAR_ADC_STATUS */
31af8f651bSJonathan Cameron #define SPEAR_ADC_STATUS_START_CONVERSION BIT(0)
32af8f651bSJonathan Cameron #define SPEAR_ADC_STATUS_CHANNEL_NUM(x) ((x) << 1)
33af8f651bSJonathan Cameron #define SPEAR_ADC_STATUS_ADC_ENABLE BIT(4)
34af8f651bSJonathan Cameron #define SPEAR_ADC_STATUS_AVG_SAMPLE(x) ((x) << 5)
35af8f651bSJonathan Cameron #define SPEAR_ADC_STATUS_VREF_INTERNAL BIT(9)
36af8f651bSJonathan Cameron
37af8f651bSJonathan Cameron #define SPEAR_ADC_DATA_MASK 0x03ff
38af8f651bSJonathan Cameron #define SPEAR_ADC_DATA_BITS 10
39af8f651bSJonathan Cameron
40af8f651bSJonathan Cameron #define SPEAR_ADC_MOD_NAME "spear-adc"
41af8f651bSJonathan Cameron
42af8f651bSJonathan Cameron #define SPEAR_ADC_CHANNEL_NUM 8
43af8f651bSJonathan Cameron
44af8f651bSJonathan Cameron #define SPEAR_ADC_CLK_MIN 2500000
45af8f651bSJonathan Cameron #define SPEAR_ADC_CLK_MAX 20000000
46af8f651bSJonathan Cameron
47af8f651bSJonathan Cameron struct adc_regs_spear3xx {
48af8f651bSJonathan Cameron u32 status;
49af8f651bSJonathan Cameron u32 average;
50af8f651bSJonathan Cameron u32 scan_rate;
51af8f651bSJonathan Cameron u32 clk; /* Not avail for 1340 & 1310 */
52af8f651bSJonathan Cameron u32 ch_ctrl[SPEAR_ADC_CHANNEL_NUM];
53af8f651bSJonathan Cameron u32 ch_data[SPEAR_ADC_CHANNEL_NUM];
54af8f651bSJonathan Cameron };
55af8f651bSJonathan Cameron
56af8f651bSJonathan Cameron struct chan_data {
57af8f651bSJonathan Cameron u32 lsb;
58af8f651bSJonathan Cameron u32 msb;
59af8f651bSJonathan Cameron };
60af8f651bSJonathan Cameron
61af8f651bSJonathan Cameron struct adc_regs_spear6xx {
62af8f651bSJonathan Cameron u32 status;
63af8f651bSJonathan Cameron u32 pad[2];
64af8f651bSJonathan Cameron u32 clk;
65af8f651bSJonathan Cameron u32 ch_ctrl[SPEAR_ADC_CHANNEL_NUM];
66af8f651bSJonathan Cameron struct chan_data ch_data[SPEAR_ADC_CHANNEL_NUM];
67af8f651bSJonathan Cameron u32 scan_rate_lo;
68af8f651bSJonathan Cameron u32 scan_rate_hi;
69af8f651bSJonathan Cameron struct chan_data average;
70af8f651bSJonathan Cameron };
71af8f651bSJonathan Cameron
72af8f651bSJonathan Cameron struct spear_adc_state {
73af8f651bSJonathan Cameron struct device_node *np;
74af8f651bSJonathan Cameron struct adc_regs_spear3xx __iomem *adc_base_spear3xx;
75af8f651bSJonathan Cameron struct adc_regs_spear6xx __iomem *adc_base_spear6xx;
76af8f651bSJonathan Cameron struct clk *clk;
77af8f651bSJonathan Cameron struct completion completion;
7831e2d42aSSergiu Cuciurean /*
7931e2d42aSSergiu Cuciurean * Lock to protect the device state during a potential concurrent
8031e2d42aSSergiu Cuciurean * read access from userspace. Reading a raw value requires a sequence
8131e2d42aSSergiu Cuciurean * of register writes, then a wait for a completion callback,
8231e2d42aSSergiu Cuciurean * and finally a register read, during which userspace could issue
8331e2d42aSSergiu Cuciurean * another read request. This lock protects a read access from
8431e2d42aSSergiu Cuciurean * ocurring before another one has finished.
8531e2d42aSSergiu Cuciurean */
8631e2d42aSSergiu Cuciurean struct mutex lock;
87af8f651bSJonathan Cameron u32 current_clk;
88af8f651bSJonathan Cameron u32 sampling_freq;
89af8f651bSJonathan Cameron u32 avg_samples;
90af8f651bSJonathan Cameron u32 vref_external;
91af8f651bSJonathan Cameron u32 value;
92af8f651bSJonathan Cameron };
93af8f651bSJonathan Cameron
94af8f651bSJonathan Cameron /*
95af8f651bSJonathan Cameron * Functions to access some SPEAr ADC register. Abstracted into
96af8f651bSJonathan Cameron * static inline functions, because of different register offsets
97af8f651bSJonathan Cameron * on different SoC variants (SPEAr300 vs SPEAr600 etc).
98af8f651bSJonathan Cameron */
spear_adc_set_status(struct spear_adc_state * st,u32 val)99af8f651bSJonathan Cameron static void spear_adc_set_status(struct spear_adc_state *st, u32 val)
100af8f651bSJonathan Cameron {
101af8f651bSJonathan Cameron __raw_writel(val, &st->adc_base_spear6xx->status);
102af8f651bSJonathan Cameron }
103af8f651bSJonathan Cameron
spear_adc_set_clk(struct spear_adc_state * st,u32 val)104af8f651bSJonathan Cameron static void spear_adc_set_clk(struct spear_adc_state *st, u32 val)
105af8f651bSJonathan Cameron {
106af8f651bSJonathan Cameron u32 clk_high, clk_low, count;
107af8f651bSJonathan Cameron u32 apb_clk = clk_get_rate(st->clk);
108af8f651bSJonathan Cameron
109af8f651bSJonathan Cameron count = DIV_ROUND_UP(apb_clk, val);
110af8f651bSJonathan Cameron clk_low = count / 2;
111af8f651bSJonathan Cameron clk_high = count - clk_low;
112af8f651bSJonathan Cameron st->current_clk = apb_clk / count;
113af8f651bSJonathan Cameron
114af8f651bSJonathan Cameron __raw_writel(SPEAR_ADC_CLK_LOW(clk_low) | SPEAR_ADC_CLK_HIGH(clk_high),
115af8f651bSJonathan Cameron &st->adc_base_spear6xx->clk);
116af8f651bSJonathan Cameron }
117af8f651bSJonathan Cameron
spear_adc_set_ctrl(struct spear_adc_state * st,int n,u32 val)118af8f651bSJonathan Cameron static void spear_adc_set_ctrl(struct spear_adc_state *st, int n,
119af8f651bSJonathan Cameron u32 val)
120af8f651bSJonathan Cameron {
121af8f651bSJonathan Cameron __raw_writel(val, &st->adc_base_spear6xx->ch_ctrl[n]);
122af8f651bSJonathan Cameron }
123af8f651bSJonathan Cameron
spear_adc_get_average(struct spear_adc_state * st)124af8f651bSJonathan Cameron static u32 spear_adc_get_average(struct spear_adc_state *st)
125af8f651bSJonathan Cameron {
126af8f651bSJonathan Cameron if (of_device_is_compatible(st->np, "st,spear600-adc")) {
127af8f651bSJonathan Cameron return __raw_readl(&st->adc_base_spear6xx->average.msb) &
128af8f651bSJonathan Cameron SPEAR_ADC_DATA_MASK;
129af8f651bSJonathan Cameron } else {
130af8f651bSJonathan Cameron return __raw_readl(&st->adc_base_spear3xx->average) &
131af8f651bSJonathan Cameron SPEAR_ADC_DATA_MASK;
132af8f651bSJonathan Cameron }
133af8f651bSJonathan Cameron }
134af8f651bSJonathan Cameron
spear_adc_set_scanrate(struct spear_adc_state * st,u32 rate)135af8f651bSJonathan Cameron static void spear_adc_set_scanrate(struct spear_adc_state *st, u32 rate)
136af8f651bSJonathan Cameron {
137af8f651bSJonathan Cameron if (of_device_is_compatible(st->np, "st,spear600-adc")) {
138af8f651bSJonathan Cameron __raw_writel(SPEAR600_ADC_SCAN_RATE_LO(rate),
139af8f651bSJonathan Cameron &st->adc_base_spear6xx->scan_rate_lo);
140af8f651bSJonathan Cameron __raw_writel(SPEAR600_ADC_SCAN_RATE_HI(rate),
141af8f651bSJonathan Cameron &st->adc_base_spear6xx->scan_rate_hi);
142af8f651bSJonathan Cameron } else {
143af8f651bSJonathan Cameron __raw_writel(rate, &st->adc_base_spear3xx->scan_rate);
144af8f651bSJonathan Cameron }
145af8f651bSJonathan Cameron }
146af8f651bSJonathan Cameron
spear_adc_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)147af8f651bSJonathan Cameron static int spear_adc_read_raw(struct iio_dev *indio_dev,
148af8f651bSJonathan Cameron struct iio_chan_spec const *chan,
149af8f651bSJonathan Cameron int *val,
150af8f651bSJonathan Cameron int *val2,
151af8f651bSJonathan Cameron long mask)
152af8f651bSJonathan Cameron {
153af8f651bSJonathan Cameron struct spear_adc_state *st = iio_priv(indio_dev);
154af8f651bSJonathan Cameron u32 status;
155af8f651bSJonathan Cameron
156af8f651bSJonathan Cameron switch (mask) {
157af8f651bSJonathan Cameron case IIO_CHAN_INFO_RAW:
15831e2d42aSSergiu Cuciurean mutex_lock(&st->lock);
159af8f651bSJonathan Cameron
160af8f651bSJonathan Cameron status = SPEAR_ADC_STATUS_CHANNEL_NUM(chan->channel) |
161af8f651bSJonathan Cameron SPEAR_ADC_STATUS_AVG_SAMPLE(st->avg_samples) |
162af8f651bSJonathan Cameron SPEAR_ADC_STATUS_START_CONVERSION |
163af8f651bSJonathan Cameron SPEAR_ADC_STATUS_ADC_ENABLE;
164af8f651bSJonathan Cameron if (st->vref_external == 0)
165af8f651bSJonathan Cameron status |= SPEAR_ADC_STATUS_VREF_INTERNAL;
166af8f651bSJonathan Cameron
167af8f651bSJonathan Cameron spear_adc_set_status(st, status);
168af8f651bSJonathan Cameron wait_for_completion(&st->completion); /* set by ISR */
169af8f651bSJonathan Cameron *val = st->value;
170af8f651bSJonathan Cameron
17131e2d42aSSergiu Cuciurean mutex_unlock(&st->lock);
172af8f651bSJonathan Cameron
173af8f651bSJonathan Cameron return IIO_VAL_INT;
174af8f651bSJonathan Cameron
175af8f651bSJonathan Cameron case IIO_CHAN_INFO_SCALE:
176af8f651bSJonathan Cameron *val = st->vref_external;
177af8f651bSJonathan Cameron *val2 = SPEAR_ADC_DATA_BITS;
178af8f651bSJonathan Cameron return IIO_VAL_FRACTIONAL_LOG2;
179af8f651bSJonathan Cameron case IIO_CHAN_INFO_SAMP_FREQ:
180af8f651bSJonathan Cameron *val = st->current_clk;
181af8f651bSJonathan Cameron return IIO_VAL_INT;
182af8f651bSJonathan Cameron }
183af8f651bSJonathan Cameron
184af8f651bSJonathan Cameron return -EINVAL;
185af8f651bSJonathan Cameron }
186af8f651bSJonathan Cameron
spear_adc_write_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int val,int val2,long mask)187af8f651bSJonathan Cameron static int spear_adc_write_raw(struct iio_dev *indio_dev,
188af8f651bSJonathan Cameron struct iio_chan_spec const *chan,
189af8f651bSJonathan Cameron int val,
190af8f651bSJonathan Cameron int val2,
191af8f651bSJonathan Cameron long mask)
192af8f651bSJonathan Cameron {
193af8f651bSJonathan Cameron struct spear_adc_state *st = iio_priv(indio_dev);
194af8f651bSJonathan Cameron int ret = 0;
195af8f651bSJonathan Cameron
196af8f651bSJonathan Cameron if (mask != IIO_CHAN_INFO_SAMP_FREQ)
197af8f651bSJonathan Cameron return -EINVAL;
198af8f651bSJonathan Cameron
19931e2d42aSSergiu Cuciurean mutex_lock(&st->lock);
200af8f651bSJonathan Cameron
201af8f651bSJonathan Cameron if ((val < SPEAR_ADC_CLK_MIN) ||
202af8f651bSJonathan Cameron (val > SPEAR_ADC_CLK_MAX) ||
203af8f651bSJonathan Cameron (val2 != 0)) {
204af8f651bSJonathan Cameron ret = -EINVAL;
205af8f651bSJonathan Cameron goto out;
206af8f651bSJonathan Cameron }
207af8f651bSJonathan Cameron
208af8f651bSJonathan Cameron spear_adc_set_clk(st, val);
209af8f651bSJonathan Cameron
210af8f651bSJonathan Cameron out:
21131e2d42aSSergiu Cuciurean mutex_unlock(&st->lock);
212af8f651bSJonathan Cameron return ret;
213af8f651bSJonathan Cameron }
214af8f651bSJonathan Cameron
215af8f651bSJonathan Cameron #define SPEAR_ADC_CHAN(idx) { \
216af8f651bSJonathan Cameron .type = IIO_VOLTAGE, \
217af8f651bSJonathan Cameron .indexed = 1, \
218af8f651bSJonathan Cameron .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
219af8f651bSJonathan Cameron .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
220af8f651bSJonathan Cameron .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SAMP_FREQ),\
221af8f651bSJonathan Cameron .channel = idx, \
222af8f651bSJonathan Cameron }
223af8f651bSJonathan Cameron
224af8f651bSJonathan Cameron static const struct iio_chan_spec spear_adc_iio_channels[] = {
225af8f651bSJonathan Cameron SPEAR_ADC_CHAN(0),
226af8f651bSJonathan Cameron SPEAR_ADC_CHAN(1),
227af8f651bSJonathan Cameron SPEAR_ADC_CHAN(2),
228af8f651bSJonathan Cameron SPEAR_ADC_CHAN(3),
229af8f651bSJonathan Cameron SPEAR_ADC_CHAN(4),
230af8f651bSJonathan Cameron SPEAR_ADC_CHAN(5),
231af8f651bSJonathan Cameron SPEAR_ADC_CHAN(6),
232af8f651bSJonathan Cameron SPEAR_ADC_CHAN(7),
233af8f651bSJonathan Cameron };
234af8f651bSJonathan Cameron
spear_adc_isr(int irq,void * dev_id)235af8f651bSJonathan Cameron static irqreturn_t spear_adc_isr(int irq, void *dev_id)
236af8f651bSJonathan Cameron {
237af8f651bSJonathan Cameron struct spear_adc_state *st = dev_id;
238af8f651bSJonathan Cameron
239af8f651bSJonathan Cameron /* Read value to clear IRQ */
240af8f651bSJonathan Cameron st->value = spear_adc_get_average(st);
241af8f651bSJonathan Cameron complete(&st->completion);
242af8f651bSJonathan Cameron
243af8f651bSJonathan Cameron return IRQ_HANDLED;
244af8f651bSJonathan Cameron }
245af8f651bSJonathan Cameron
spear_adc_configure(struct spear_adc_state * st)246af8f651bSJonathan Cameron static int spear_adc_configure(struct spear_adc_state *st)
247af8f651bSJonathan Cameron {
248af8f651bSJonathan Cameron int i;
249af8f651bSJonathan Cameron
250af8f651bSJonathan Cameron /* Reset ADC core */
251af8f651bSJonathan Cameron spear_adc_set_status(st, 0);
252af8f651bSJonathan Cameron __raw_writel(0, &st->adc_base_spear6xx->clk);
253af8f651bSJonathan Cameron for (i = 0; i < 8; i++)
254af8f651bSJonathan Cameron spear_adc_set_ctrl(st, i, 0);
255af8f651bSJonathan Cameron spear_adc_set_scanrate(st, 0);
256af8f651bSJonathan Cameron
257af8f651bSJonathan Cameron spear_adc_set_clk(st, st->sampling_freq);
258af8f651bSJonathan Cameron
259af8f651bSJonathan Cameron return 0;
260af8f651bSJonathan Cameron }
261af8f651bSJonathan Cameron
262af8f651bSJonathan Cameron static const struct iio_info spear_adc_info = {
263af8f651bSJonathan Cameron .read_raw = &spear_adc_read_raw,
264af8f651bSJonathan Cameron .write_raw = &spear_adc_write_raw,
265af8f651bSJonathan Cameron };
266af8f651bSJonathan Cameron
spear_adc_probe(struct platform_device * pdev)267af8f651bSJonathan Cameron static int spear_adc_probe(struct platform_device *pdev)
268af8f651bSJonathan Cameron {
269af8f651bSJonathan Cameron struct device_node *np = pdev->dev.of_node;
270af8f651bSJonathan Cameron struct device *dev = &pdev->dev;
271af8f651bSJonathan Cameron struct spear_adc_state *st;
272af8f651bSJonathan Cameron struct iio_dev *indio_dev = NULL;
273af8f651bSJonathan Cameron int ret = -ENODEV;
274af8f651bSJonathan Cameron int irq;
275af8f651bSJonathan Cameron
276af8f651bSJonathan Cameron indio_dev = devm_iio_device_alloc(dev, sizeof(struct spear_adc_state));
277af8f651bSJonathan Cameron if (!indio_dev) {
278af8f651bSJonathan Cameron dev_err(dev, "failed allocating iio device\n");
279af8f651bSJonathan Cameron return -ENOMEM;
280af8f651bSJonathan Cameron }
281af8f651bSJonathan Cameron
282af8f651bSJonathan Cameron st = iio_priv(indio_dev);
28331e2d42aSSergiu Cuciurean
28431e2d42aSSergiu Cuciurean mutex_init(&st->lock);
28531e2d42aSSergiu Cuciurean
286af8f651bSJonathan Cameron st->np = np;
287af8f651bSJonathan Cameron
288af8f651bSJonathan Cameron /*
289af8f651bSJonathan Cameron * SPEAr600 has a different register layout than other SPEAr SoC's
290af8f651bSJonathan Cameron * (e.g. SPEAr3xx). Let's provide two register base addresses
291af8f651bSJonathan Cameron * to support multi-arch kernels.
292af8f651bSJonathan Cameron */
293e8ad7865SJonathan Cameron st->adc_base_spear6xx = devm_platform_ioremap_resource(pdev, 0);
294af8f651bSJonathan Cameron if (IS_ERR(st->adc_base_spear6xx))
295af8f651bSJonathan Cameron return PTR_ERR(st->adc_base_spear6xx);
296af8f651bSJonathan Cameron
297af8f651bSJonathan Cameron st->adc_base_spear3xx =
298af8f651bSJonathan Cameron (struct adc_regs_spear3xx __iomem *)st->adc_base_spear6xx;
299af8f651bSJonathan Cameron
300af8f651bSJonathan Cameron st->clk = devm_clk_get(dev, NULL);
301af8f651bSJonathan Cameron if (IS_ERR(st->clk)) {
302af8f651bSJonathan Cameron dev_err(dev, "failed getting clock\n");
303af8f651bSJonathan Cameron return PTR_ERR(st->clk);
304af8f651bSJonathan Cameron }
305af8f651bSJonathan Cameron
306af8f651bSJonathan Cameron ret = clk_prepare_enable(st->clk);
307af8f651bSJonathan Cameron if (ret) {
308af8f651bSJonathan Cameron dev_err(dev, "failed enabling clock\n");
309af8f651bSJonathan Cameron return ret;
310af8f651bSJonathan Cameron }
311af8f651bSJonathan Cameron
312af8f651bSJonathan Cameron irq = platform_get_irq(pdev, 0);
313*c09ddcddSRuan Jinjie if (irq < 0) {
314*c09ddcddSRuan Jinjie ret = irq;
315af8f651bSJonathan Cameron goto errout2;
316af8f651bSJonathan Cameron }
317af8f651bSJonathan Cameron
318af8f651bSJonathan Cameron ret = devm_request_irq(dev, irq, spear_adc_isr, 0, SPEAR_ADC_MOD_NAME,
319af8f651bSJonathan Cameron st);
320af8f651bSJonathan Cameron if (ret < 0) {
321af8f651bSJonathan Cameron dev_err(dev, "failed requesting interrupt\n");
322af8f651bSJonathan Cameron goto errout2;
323af8f651bSJonathan Cameron }
324af8f651bSJonathan Cameron
325af8f651bSJonathan Cameron if (of_property_read_u32(np, "sampling-frequency",
326af8f651bSJonathan Cameron &st->sampling_freq)) {
327af8f651bSJonathan Cameron dev_err(dev, "sampling-frequency missing in DT\n");
328af8f651bSJonathan Cameron ret = -EINVAL;
329af8f651bSJonathan Cameron goto errout2;
330af8f651bSJonathan Cameron }
331af8f651bSJonathan Cameron
332af8f651bSJonathan Cameron /*
333af8f651bSJonathan Cameron * Optional avg_samples defaults to 0, resulting in single data
334af8f651bSJonathan Cameron * conversion
335af8f651bSJonathan Cameron */
336af8f651bSJonathan Cameron of_property_read_u32(np, "average-samples", &st->avg_samples);
337af8f651bSJonathan Cameron
338af8f651bSJonathan Cameron /*
339af8f651bSJonathan Cameron * Optional vref_external defaults to 0, resulting in internal vref
340af8f651bSJonathan Cameron * selection
341af8f651bSJonathan Cameron */
342af8f651bSJonathan Cameron of_property_read_u32(np, "vref-external", &st->vref_external);
343af8f651bSJonathan Cameron
344af8f651bSJonathan Cameron spear_adc_configure(st);
345af8f651bSJonathan Cameron
346af8f651bSJonathan Cameron platform_set_drvdata(pdev, indio_dev);
347af8f651bSJonathan Cameron
348af8f651bSJonathan Cameron init_completion(&st->completion);
349af8f651bSJonathan Cameron
350af8f651bSJonathan Cameron indio_dev->name = SPEAR_ADC_MOD_NAME;
351af8f651bSJonathan Cameron indio_dev->info = &spear_adc_info;
352af8f651bSJonathan Cameron indio_dev->modes = INDIO_DIRECT_MODE;
353af8f651bSJonathan Cameron indio_dev->channels = spear_adc_iio_channels;
354af8f651bSJonathan Cameron indio_dev->num_channels = ARRAY_SIZE(spear_adc_iio_channels);
355af8f651bSJonathan Cameron
356af8f651bSJonathan Cameron ret = iio_device_register(indio_dev);
357af8f651bSJonathan Cameron if (ret)
358af8f651bSJonathan Cameron goto errout2;
359af8f651bSJonathan Cameron
360af8f651bSJonathan Cameron dev_info(dev, "SPEAR ADC driver loaded, IRQ %d\n", irq);
361af8f651bSJonathan Cameron
362af8f651bSJonathan Cameron return 0;
363af8f651bSJonathan Cameron
364af8f651bSJonathan Cameron errout2:
365af8f651bSJonathan Cameron clk_disable_unprepare(st->clk);
366af8f651bSJonathan Cameron return ret;
367af8f651bSJonathan Cameron }
368af8f651bSJonathan Cameron
spear_adc_remove(struct platform_device * pdev)369af8f651bSJonathan Cameron static int spear_adc_remove(struct platform_device *pdev)
370af8f651bSJonathan Cameron {
371af8f651bSJonathan Cameron struct iio_dev *indio_dev = platform_get_drvdata(pdev);
372af8f651bSJonathan Cameron struct spear_adc_state *st = iio_priv(indio_dev);
373af8f651bSJonathan Cameron
374af8f651bSJonathan Cameron iio_device_unregister(indio_dev);
375af8f651bSJonathan Cameron clk_disable_unprepare(st->clk);
376af8f651bSJonathan Cameron
377af8f651bSJonathan Cameron return 0;
378af8f651bSJonathan Cameron }
379af8f651bSJonathan Cameron
380af8f651bSJonathan Cameron #ifdef CONFIG_OF
381af8f651bSJonathan Cameron static const struct of_device_id spear_adc_dt_ids[] = {
382af8f651bSJonathan Cameron { .compatible = "st,spear600-adc", },
383af8f651bSJonathan Cameron { /* sentinel */ }
384af8f651bSJonathan Cameron };
385af8f651bSJonathan Cameron MODULE_DEVICE_TABLE(of, spear_adc_dt_ids);
386af8f651bSJonathan Cameron #endif
387af8f651bSJonathan Cameron
388af8f651bSJonathan Cameron static struct platform_driver spear_adc_driver = {
389af8f651bSJonathan Cameron .probe = spear_adc_probe,
390af8f651bSJonathan Cameron .remove = spear_adc_remove,
391af8f651bSJonathan Cameron .driver = {
392af8f651bSJonathan Cameron .name = SPEAR_ADC_MOD_NAME,
393af8f651bSJonathan Cameron .of_match_table = of_match_ptr(spear_adc_dt_ids),
394af8f651bSJonathan Cameron },
395af8f651bSJonathan Cameron };
396af8f651bSJonathan Cameron
397af8f651bSJonathan Cameron module_platform_driver(spear_adc_driver);
398af8f651bSJonathan Cameron
399af8f651bSJonathan Cameron MODULE_AUTHOR("Stefan Roese <sr@denx.de>");
400af8f651bSJonathan Cameron MODULE_DESCRIPTION("SPEAr ADC driver");
401af8f651bSJonathan Cameron MODULE_LICENSE("GPL");
402