xref: /openbmc/linux/drivers/i2c/busses/i2c-synquacer.c (revision fac59652993f075d57860769c99045b3ca18780d)
10d676a6cSArd Biesheuvel // SPDX-License-Identifier: GPL-2.0
20d676a6cSArd Biesheuvel /*
30d676a6cSArd Biesheuvel  * Copyright (C) 2012 FUJITSU SEMICONDUCTOR LIMITED
40d676a6cSArd Biesheuvel  */
50d676a6cSArd Biesheuvel 
60d676a6cSArd Biesheuvel #include <linux/acpi.h>
70d676a6cSArd Biesheuvel #include <linux/clk.h>
80d676a6cSArd Biesheuvel #include <linux/delay.h>
90d676a6cSArd Biesheuvel #include <linux/device.h>
100d676a6cSArd Biesheuvel #include <linux/err.h>
110d676a6cSArd Biesheuvel #include <linux/errno.h>
120d676a6cSArd Biesheuvel #include <linux/i2c.h>
130d676a6cSArd Biesheuvel #include <linux/interrupt.h>
140d676a6cSArd Biesheuvel #include <linux/io.h>
150d676a6cSArd Biesheuvel #include <linux/kernel.h>
160d676a6cSArd Biesheuvel #include <linux/module.h>
170d676a6cSArd Biesheuvel #include <linux/platform_device.h>
180d676a6cSArd Biesheuvel #include <linux/sched.h>
190d676a6cSArd Biesheuvel #include <linux/slab.h>
200d676a6cSArd Biesheuvel #include <linux/spinlock.h>
210d676a6cSArd Biesheuvel 
220d676a6cSArd Biesheuvel #define WAIT_PCLK(n, rate)	\
230d676a6cSArd Biesheuvel 	ndelay(DIV_ROUND_UP(DIV_ROUND_UP(1000000000, rate), n) + 10)
240d676a6cSArd Biesheuvel 
250d676a6cSArd Biesheuvel /* I2C register address definitions */
260d676a6cSArd Biesheuvel #define SYNQUACER_I2C_REG_BSR		(0x00 << 2) // Bus Status
270d676a6cSArd Biesheuvel #define SYNQUACER_I2C_REG_BCR		(0x01 << 2) // Bus Control
280d676a6cSArd Biesheuvel #define SYNQUACER_I2C_REG_CCR		(0x02 << 2) // Clock Control
290d676a6cSArd Biesheuvel #define SYNQUACER_I2C_REG_ADR		(0x03 << 2) // Address
300d676a6cSArd Biesheuvel #define SYNQUACER_I2C_REG_DAR		(0x04 << 2) // Data
310d676a6cSArd Biesheuvel #define SYNQUACER_I2C_REG_CSR		(0x05 << 2) // Expansion CS
320d676a6cSArd Biesheuvel #define SYNQUACER_I2C_REG_FSR		(0x06 << 2) // Bus Clock Freq
330d676a6cSArd Biesheuvel #define SYNQUACER_I2C_REG_BC2R		(0x07 << 2) // Bus Control 2
340d676a6cSArd Biesheuvel 
350d676a6cSArd Biesheuvel /* I2C register bit definitions */
360d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BSR_FBT		BIT(0)	// First Byte Transfer
370d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BSR_GCA		BIT(1)	// General Call Address
380d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BSR_AAS		BIT(2)	// Address as Slave
390d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BSR_TRX		BIT(3)	// Transfer/Receive
400d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BSR_LRB		BIT(4)	// Last Received Bit
410d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BSR_AL		BIT(5)	// Arbitration Lost
420d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BSR_RSC		BIT(6)	// Repeated Start Cond.
430d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BSR_BB		BIT(7)	// Bus Busy
440d676a6cSArd Biesheuvel 
450d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BCR_INT		BIT(0)	// Interrupt
460d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BCR_INTE		BIT(1)	// Interrupt Enable
470d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BCR_GCAA		BIT(2)	// Gen. Call Access Ack.
480d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BCR_ACK		BIT(3)	// Acknowledge
490d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BCR_MSS		BIT(4)	// Master Slave Select
500d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BCR_SCC		BIT(5)	// Start Condition Cont.
510d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BCR_BEIE		BIT(6)	// Bus Error Int Enable
520d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BCR_BER		BIT(7)	// Bus Error
530d676a6cSArd Biesheuvel 
540d676a6cSArd Biesheuvel #define SYNQUACER_I2C_CCR_CS_MASK	(0x1f)	// CCR Clock Period Sel.
550d676a6cSArd Biesheuvel #define SYNQUACER_I2C_CCR_EN		BIT(5)	// Enable
560d676a6cSArd Biesheuvel #define SYNQUACER_I2C_CCR_FM		BIT(6)	// Speed Mode Select
570d676a6cSArd Biesheuvel 
580d676a6cSArd Biesheuvel #define SYNQUACER_I2C_CSR_CS_MASK	(0x3f)	// CSR Clock Period Sel.
590d676a6cSArd Biesheuvel 
600d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BC2R_SCLL		BIT(0)	// SCL Low Drive
610d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BC2R_SDAL		BIT(1)	// SDA Low Drive
620d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BC2R_SCLS		BIT(4)	// SCL Status
630d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BC2R_SDAS		BIT(5)	// SDA Status
640d676a6cSArd Biesheuvel 
650d676a6cSArd Biesheuvel /* PCLK frequency */
660d676a6cSArd Biesheuvel #define SYNQUACER_I2C_BUS_CLK_FR(rate)	(((rate) / 20000000) + 1)
670d676a6cSArd Biesheuvel 
680d676a6cSArd Biesheuvel /* STANDARD MODE frequency */
690d676a6cSArd Biesheuvel #define SYNQUACER_I2C_CLK_MASTER_STD(rate)			\
7090224e64SAndy Shevchenko 	DIV_ROUND_UP(DIV_ROUND_UP((rate), I2C_MAX_STANDARD_MODE_FREQ) - 2, 2)
710d676a6cSArd Biesheuvel /* FAST MODE frequency */
720d676a6cSArd Biesheuvel #define SYNQUACER_I2C_CLK_MASTER_FAST(rate)			\
7390224e64SAndy Shevchenko 	DIV_ROUND_UP((DIV_ROUND_UP((rate), I2C_MAX_FAST_MODE_FREQ) - 2) * 2, 3)
740d676a6cSArd Biesheuvel 
750d676a6cSArd Biesheuvel /* (clkrate <= 18000000) */
760d676a6cSArd Biesheuvel /* calculate the value of CS bits in CCR register on standard mode */
770d676a6cSArd Biesheuvel #define SYNQUACER_I2C_CCR_CS_STD_MAX_18M(rate)			\
780d676a6cSArd Biesheuvel 	   ((SYNQUACER_I2C_CLK_MASTER_STD(rate) - 65)		\
790d676a6cSArd Biesheuvel 					& SYNQUACER_I2C_CCR_CS_MASK)
800d676a6cSArd Biesheuvel 
810d676a6cSArd Biesheuvel /* calculate the value of CS bits in CSR register on standard mode */
820d676a6cSArd Biesheuvel #define SYNQUACER_I2C_CSR_CS_STD_MAX_18M(rate)		0x00
830d676a6cSArd Biesheuvel 
840d676a6cSArd Biesheuvel /* calculate the value of CS bits in CCR register on fast mode */
850d676a6cSArd Biesheuvel #define SYNQUACER_I2C_CCR_CS_FAST_MAX_18M(rate)			\
860d676a6cSArd Biesheuvel 	   ((SYNQUACER_I2C_CLK_MASTER_FAST(rate) - 1)		\
870d676a6cSArd Biesheuvel 					& SYNQUACER_I2C_CCR_CS_MASK)
880d676a6cSArd Biesheuvel 
890d676a6cSArd Biesheuvel /* calculate the value of CS bits in CSR register on fast mode */
900d676a6cSArd Biesheuvel #define SYNQUACER_I2C_CSR_CS_FAST_MAX_18M(rate)		0x00
910d676a6cSArd Biesheuvel 
920d676a6cSArd Biesheuvel /* (clkrate > 18000000) */
930d676a6cSArd Biesheuvel /* calculate the value of CS bits in CCR register on standard mode */
940d676a6cSArd Biesheuvel #define SYNQUACER_I2C_CCR_CS_STD_MIN_18M(rate)			\
950d676a6cSArd Biesheuvel 	   ((SYNQUACER_I2C_CLK_MASTER_STD(rate) - 1)		\
960d676a6cSArd Biesheuvel 					& SYNQUACER_I2C_CCR_CS_MASK)
970d676a6cSArd Biesheuvel 
980d676a6cSArd Biesheuvel /* calculate the value of CS bits in CSR register on standard mode */
990d676a6cSArd Biesheuvel #define SYNQUACER_I2C_CSR_CS_STD_MIN_18M(rate)			\
1000d676a6cSArd Biesheuvel 	   (((SYNQUACER_I2C_CLK_MASTER_STD(rate) - 1) >> 5)	\
1010d676a6cSArd Biesheuvel 					& SYNQUACER_I2C_CSR_CS_MASK)
1020d676a6cSArd Biesheuvel 
1030d676a6cSArd Biesheuvel /* calculate the value of CS bits in CCR register on fast mode */
1040d676a6cSArd Biesheuvel #define SYNQUACER_I2C_CCR_CS_FAST_MIN_18M(rate)			\
1050d676a6cSArd Biesheuvel 	   ((SYNQUACER_I2C_CLK_MASTER_FAST(rate) - 1)		\
1060d676a6cSArd Biesheuvel 					& SYNQUACER_I2C_CCR_CS_MASK)
1070d676a6cSArd Biesheuvel 
1080d676a6cSArd Biesheuvel /* calculate the value of CS bits in CSR register on fast mode */
1090d676a6cSArd Biesheuvel #define SYNQUACER_I2C_CSR_CS_FAST_MIN_18M(rate)			\
1100d676a6cSArd Biesheuvel 	   (((SYNQUACER_I2C_CLK_MASTER_FAST(rate) - 1) >> 5)	\
1110d676a6cSArd Biesheuvel 					& SYNQUACER_I2C_CSR_CS_MASK)
1120d676a6cSArd Biesheuvel 
1130d676a6cSArd Biesheuvel /* min I2C clock frequency 14M */
1140d676a6cSArd Biesheuvel #define SYNQUACER_I2C_MIN_CLK_RATE	(14 * 1000000)
1150d676a6cSArd Biesheuvel /* max I2C clock frequency 200M */
1160d676a6cSArd Biesheuvel #define SYNQUACER_I2C_MAX_CLK_RATE	(200 * 1000000)
1170d676a6cSArd Biesheuvel /* I2C clock frequency 18M */
1180d676a6cSArd Biesheuvel #define SYNQUACER_I2C_CLK_RATE_18M	(18 * 1000000)
1190d676a6cSArd Biesheuvel 
1200d676a6cSArd Biesheuvel #define SYNQUACER_I2C_SPEED_FM		400	// Fast Mode
1210d676a6cSArd Biesheuvel #define SYNQUACER_I2C_SPEED_SM		100	// Standard Mode
1220d676a6cSArd Biesheuvel 
1230d676a6cSArd Biesheuvel enum i2c_state {
1240d676a6cSArd Biesheuvel 	STATE_IDLE,
1250d676a6cSArd Biesheuvel 	STATE_START,
1260d676a6cSArd Biesheuvel 	STATE_READ,
1270d676a6cSArd Biesheuvel 	STATE_WRITE
1280d676a6cSArd Biesheuvel };
1290d676a6cSArd Biesheuvel 
1300d676a6cSArd Biesheuvel struct synquacer_i2c {
1310d676a6cSArd Biesheuvel 	struct completion	completion;
1320d676a6cSArd Biesheuvel 
1330d676a6cSArd Biesheuvel 	struct i2c_msg		*msg;
1340d676a6cSArd Biesheuvel 	u32			msg_num;
1350d676a6cSArd Biesheuvel 	u32			msg_idx;
1360d676a6cSArd Biesheuvel 	u32			msg_ptr;
1370d676a6cSArd Biesheuvel 
1380d676a6cSArd Biesheuvel 	int			irq;
1390d676a6cSArd Biesheuvel 	struct device		*dev;
1400d676a6cSArd Biesheuvel 	void __iomem		*base;
1410d676a6cSArd Biesheuvel 	u32			pclkrate;
1420d676a6cSArd Biesheuvel 	u32			speed_khz;
1430d676a6cSArd Biesheuvel 	u32			timeout_ms;
1440d676a6cSArd Biesheuvel 	enum i2c_state		state;
1450d676a6cSArd Biesheuvel 	struct i2c_adapter	adapter;
1460d676a6cSArd Biesheuvel };
1470d676a6cSArd Biesheuvel 
is_lastmsg(struct synquacer_i2c * i2c)1480d676a6cSArd Biesheuvel static inline int is_lastmsg(struct synquacer_i2c *i2c)
1490d676a6cSArd Biesheuvel {
1500d676a6cSArd Biesheuvel 	return i2c->msg_idx >= (i2c->msg_num - 1);
1510d676a6cSArd Biesheuvel }
1520d676a6cSArd Biesheuvel 
is_msglast(struct synquacer_i2c * i2c)1530d676a6cSArd Biesheuvel static inline int is_msglast(struct synquacer_i2c *i2c)
1540d676a6cSArd Biesheuvel {
1550d676a6cSArd Biesheuvel 	return i2c->msg_ptr == (i2c->msg->len - 1);
1560d676a6cSArd Biesheuvel }
1570d676a6cSArd Biesheuvel 
is_msgend(struct synquacer_i2c * i2c)1580d676a6cSArd Biesheuvel static inline int is_msgend(struct synquacer_i2c *i2c)
1590d676a6cSArd Biesheuvel {
1600d676a6cSArd Biesheuvel 	return i2c->msg_ptr >= i2c->msg->len;
1610d676a6cSArd Biesheuvel }
1620d676a6cSArd Biesheuvel 
calc_timeout_ms(struct synquacer_i2c * i2c,struct i2c_msg * msgs,int num)1630d676a6cSArd Biesheuvel static inline unsigned long calc_timeout_ms(struct synquacer_i2c *i2c,
1640d676a6cSArd Biesheuvel 					    struct i2c_msg *msgs,
1650d676a6cSArd Biesheuvel 					    int num)
1660d676a6cSArd Biesheuvel {
1670d676a6cSArd Biesheuvel 	unsigned long bit_count = 0;
1680d676a6cSArd Biesheuvel 	int i;
1690d676a6cSArd Biesheuvel 
1700d676a6cSArd Biesheuvel 	for (i = 0; i < num; i++, msgs++)
1710d676a6cSArd Biesheuvel 		bit_count += msgs->len;
1720d676a6cSArd Biesheuvel 
1730d676a6cSArd Biesheuvel 	return DIV_ROUND_UP((bit_count * 9 + num * 10) * 3, 200) + 10;
1740d676a6cSArd Biesheuvel }
1750d676a6cSArd Biesheuvel 
synquacer_i2c_stop(struct synquacer_i2c * i2c,int ret)1760d676a6cSArd Biesheuvel static void synquacer_i2c_stop(struct synquacer_i2c *i2c, int ret)
1770d676a6cSArd Biesheuvel {
1780d676a6cSArd Biesheuvel 	/*
1790d676a6cSArd Biesheuvel 	 * clear IRQ (INT=0, BER=0)
1800d676a6cSArd Biesheuvel 	 * set Stop Condition (MSS=0)
1810d676a6cSArd Biesheuvel 	 * Interrupt Disable
1820d676a6cSArd Biesheuvel 	 */
1830d676a6cSArd Biesheuvel 	writeb(0, i2c->base + SYNQUACER_I2C_REG_BCR);
1840d676a6cSArd Biesheuvel 
1850d676a6cSArd Biesheuvel 	i2c->state = STATE_IDLE;
1860d676a6cSArd Biesheuvel 
1870d676a6cSArd Biesheuvel 	i2c->msg_ptr = 0;
1880d676a6cSArd Biesheuvel 	i2c->msg = NULL;
1890d676a6cSArd Biesheuvel 	i2c->msg_idx++;
1900d676a6cSArd Biesheuvel 	i2c->msg_num = 0;
1910d676a6cSArd Biesheuvel 	if (ret)
1920d676a6cSArd Biesheuvel 		i2c->msg_idx = ret;
1930d676a6cSArd Biesheuvel 
1940d676a6cSArd Biesheuvel 	complete(&i2c->completion);
1950d676a6cSArd Biesheuvel }
1960d676a6cSArd Biesheuvel 
synquacer_i2c_hw_init(struct synquacer_i2c * i2c)1970d676a6cSArd Biesheuvel static void synquacer_i2c_hw_init(struct synquacer_i2c *i2c)
1980d676a6cSArd Biesheuvel {
1990d676a6cSArd Biesheuvel 	unsigned char ccr_cs, csr_cs;
2000d676a6cSArd Biesheuvel 	u32 rt = i2c->pclkrate;
2010d676a6cSArd Biesheuvel 
2020d676a6cSArd Biesheuvel 	/* Set own Address */
2030d676a6cSArd Biesheuvel 	writeb(0, i2c->base + SYNQUACER_I2C_REG_ADR);
2040d676a6cSArd Biesheuvel 
2050d676a6cSArd Biesheuvel 	/* Set PCLK frequency */
2060d676a6cSArd Biesheuvel 	writeb(SYNQUACER_I2C_BUS_CLK_FR(i2c->pclkrate),
2070d676a6cSArd Biesheuvel 	       i2c->base + SYNQUACER_I2C_REG_FSR);
2080d676a6cSArd Biesheuvel 
2090d676a6cSArd Biesheuvel 	switch (i2c->speed_khz) {
2100d676a6cSArd Biesheuvel 	case SYNQUACER_I2C_SPEED_FM:
2110d676a6cSArd Biesheuvel 		if (i2c->pclkrate <= SYNQUACER_I2C_CLK_RATE_18M) {
2120d676a6cSArd Biesheuvel 			ccr_cs = SYNQUACER_I2C_CCR_CS_FAST_MAX_18M(rt);
2130d676a6cSArd Biesheuvel 			csr_cs = SYNQUACER_I2C_CSR_CS_FAST_MAX_18M(rt);
2140d676a6cSArd Biesheuvel 		} else {
2150d676a6cSArd Biesheuvel 			ccr_cs = SYNQUACER_I2C_CCR_CS_FAST_MIN_18M(rt);
2160d676a6cSArd Biesheuvel 			csr_cs = SYNQUACER_I2C_CSR_CS_FAST_MIN_18M(rt);
2170d676a6cSArd Biesheuvel 		}
2180d676a6cSArd Biesheuvel 
2190d676a6cSArd Biesheuvel 		/* Set Clock and enable, Set fast mode */
2200d676a6cSArd Biesheuvel 		writeb(ccr_cs | SYNQUACER_I2C_CCR_FM |
2210d676a6cSArd Biesheuvel 		       SYNQUACER_I2C_CCR_EN,
2220d676a6cSArd Biesheuvel 		       i2c->base + SYNQUACER_I2C_REG_CCR);
2230d676a6cSArd Biesheuvel 		writeb(csr_cs, i2c->base + SYNQUACER_I2C_REG_CSR);
2240d676a6cSArd Biesheuvel 		break;
2250d676a6cSArd Biesheuvel 	case SYNQUACER_I2C_SPEED_SM:
2260d676a6cSArd Biesheuvel 		if (i2c->pclkrate <= SYNQUACER_I2C_CLK_RATE_18M) {
2270d676a6cSArd Biesheuvel 			ccr_cs = SYNQUACER_I2C_CCR_CS_STD_MAX_18M(rt);
2280d676a6cSArd Biesheuvel 			csr_cs = SYNQUACER_I2C_CSR_CS_STD_MAX_18M(rt);
2290d676a6cSArd Biesheuvel 		} else {
2300d676a6cSArd Biesheuvel 			ccr_cs = SYNQUACER_I2C_CCR_CS_STD_MIN_18M(rt);
2310d676a6cSArd Biesheuvel 			csr_cs = SYNQUACER_I2C_CSR_CS_STD_MIN_18M(rt);
2320d676a6cSArd Biesheuvel 		}
2330d676a6cSArd Biesheuvel 
2340d676a6cSArd Biesheuvel 		/* Set Clock and enable, Set standard mode */
2350d676a6cSArd Biesheuvel 		writeb(ccr_cs | SYNQUACER_I2C_CCR_EN,
2360d676a6cSArd Biesheuvel 		      i2c->base + SYNQUACER_I2C_REG_CCR);
2370d676a6cSArd Biesheuvel 		writeb(csr_cs, i2c->base + SYNQUACER_I2C_REG_CSR);
2380d676a6cSArd Biesheuvel 		break;
2390d676a6cSArd Biesheuvel 	default:
2400d676a6cSArd Biesheuvel 		WARN_ON(1);
2410d676a6cSArd Biesheuvel 	}
2420d676a6cSArd Biesheuvel 
2430d676a6cSArd Biesheuvel 	/* clear IRQ (INT=0, BER=0), Interrupt Disable */
2440d676a6cSArd Biesheuvel 	writeb(0, i2c->base + SYNQUACER_I2C_REG_BCR);
2450d676a6cSArd Biesheuvel 	writeb(0, i2c->base + SYNQUACER_I2C_REG_BC2R);
2460d676a6cSArd Biesheuvel }
2470d676a6cSArd Biesheuvel 
synquacer_i2c_hw_reset(struct synquacer_i2c * i2c)2480d676a6cSArd Biesheuvel static void synquacer_i2c_hw_reset(struct synquacer_i2c *i2c)
2490d676a6cSArd Biesheuvel {
2500d676a6cSArd Biesheuvel 	/* Disable clock */
2510d676a6cSArd Biesheuvel 	writeb(0, i2c->base + SYNQUACER_I2C_REG_CCR);
2520d676a6cSArd Biesheuvel 	writeb(0, i2c->base + SYNQUACER_I2C_REG_CSR);
2530d676a6cSArd Biesheuvel 
2540d676a6cSArd Biesheuvel 	WAIT_PCLK(100, i2c->pclkrate);
2550d676a6cSArd Biesheuvel }
2560d676a6cSArd Biesheuvel 
synquacer_i2c_master_start(struct synquacer_i2c * i2c,struct i2c_msg * pmsg)2570d676a6cSArd Biesheuvel static int synquacer_i2c_master_start(struct synquacer_i2c *i2c,
2580d676a6cSArd Biesheuvel 				      struct i2c_msg *pmsg)
2590d676a6cSArd Biesheuvel {
2600d676a6cSArd Biesheuvel 	unsigned char bsr, bcr;
2610d676a6cSArd Biesheuvel 
2620d676a6cSArd Biesheuvel 	writeb(i2c_8bit_addr_from_msg(pmsg), i2c->base + SYNQUACER_I2C_REG_DAR);
2630d676a6cSArd Biesheuvel 
2640d676a6cSArd Biesheuvel 	dev_dbg(i2c->dev, "slave:0x%02x\n", pmsg->addr);
2650d676a6cSArd Biesheuvel 
2660d676a6cSArd Biesheuvel 	/* Generate Start Condition */
2670d676a6cSArd Biesheuvel 	bsr = readb(i2c->base + SYNQUACER_I2C_REG_BSR);
2680d676a6cSArd Biesheuvel 	bcr = readb(i2c->base + SYNQUACER_I2C_REG_BCR);
2690d676a6cSArd Biesheuvel 	dev_dbg(i2c->dev, "bsr:0x%02x, bcr:0x%02x\n", bsr, bcr);
2700d676a6cSArd Biesheuvel 
2710d676a6cSArd Biesheuvel 	if ((bsr & SYNQUACER_I2C_BSR_BB) &&
2720d676a6cSArd Biesheuvel 	    !(bcr & SYNQUACER_I2C_BCR_MSS)) {
2730d676a6cSArd Biesheuvel 		dev_dbg(i2c->dev, "bus is busy");
2740d676a6cSArd Biesheuvel 		return -EBUSY;
2750d676a6cSArd Biesheuvel 	}
2760d676a6cSArd Biesheuvel 
2770d676a6cSArd Biesheuvel 	if (bsr & SYNQUACER_I2C_BSR_BB) { /* Bus is busy */
2780d676a6cSArd Biesheuvel 		dev_dbg(i2c->dev, "Continuous Start");
2790d676a6cSArd Biesheuvel 		writeb(bcr | SYNQUACER_I2C_BCR_SCC,
2800d676a6cSArd Biesheuvel 		       i2c->base + SYNQUACER_I2C_REG_BCR);
2810d676a6cSArd Biesheuvel 	} else {
2820d676a6cSArd Biesheuvel 		if (bcr & SYNQUACER_I2C_BCR_MSS) {
2830d676a6cSArd Biesheuvel 			dev_dbg(i2c->dev, "not in master mode");
2840d676a6cSArd Biesheuvel 			return -EAGAIN;
2850d676a6cSArd Biesheuvel 		}
2860d676a6cSArd Biesheuvel 		dev_dbg(i2c->dev, "Start Condition");
2870d676a6cSArd Biesheuvel 		/* Start Condition + Enable Interrupts */
2880d676a6cSArd Biesheuvel 		writeb(bcr | SYNQUACER_I2C_BCR_MSS |
2890d676a6cSArd Biesheuvel 		       SYNQUACER_I2C_BCR_INTE | SYNQUACER_I2C_BCR_BEIE,
2900d676a6cSArd Biesheuvel 		       i2c->base + SYNQUACER_I2C_REG_BCR);
2910d676a6cSArd Biesheuvel 	}
2920d676a6cSArd Biesheuvel 
2930d676a6cSArd Biesheuvel 	WAIT_PCLK(10, i2c->pclkrate);
2940d676a6cSArd Biesheuvel 
2950d676a6cSArd Biesheuvel 	/* get BSR & BCR registers */
2960d676a6cSArd Biesheuvel 	bsr = readb(i2c->base + SYNQUACER_I2C_REG_BSR);
2970d676a6cSArd Biesheuvel 	bcr = readb(i2c->base + SYNQUACER_I2C_REG_BCR);
2980d676a6cSArd Biesheuvel 	dev_dbg(i2c->dev, "bsr:0x%02x, bcr:0x%02x\n", bsr, bcr);
2990d676a6cSArd Biesheuvel 
3000d676a6cSArd Biesheuvel 	if ((bsr & SYNQUACER_I2C_BSR_AL) ||
3010d676a6cSArd Biesheuvel 	    !(bcr & SYNQUACER_I2C_BCR_MSS)) {
3020d676a6cSArd Biesheuvel 		dev_dbg(i2c->dev, "arbitration lost\n");
3030d676a6cSArd Biesheuvel 		return -EAGAIN;
3040d676a6cSArd Biesheuvel 	}
3050d676a6cSArd Biesheuvel 
3060d676a6cSArd Biesheuvel 	return 0;
3070d676a6cSArd Biesheuvel }
3080d676a6cSArd Biesheuvel 
synquacer_i2c_doxfer(struct synquacer_i2c * i2c,struct i2c_msg * msgs,int num)3090d676a6cSArd Biesheuvel static int synquacer_i2c_doxfer(struct synquacer_i2c *i2c,
3100d676a6cSArd Biesheuvel 				struct i2c_msg *msgs, int num)
3110d676a6cSArd Biesheuvel {
3120d676a6cSArd Biesheuvel 	unsigned char bsr;
3130d676a6cSArd Biesheuvel 	unsigned long timeout;
3140d676a6cSArd Biesheuvel 	int ret;
3150d676a6cSArd Biesheuvel 
3160d676a6cSArd Biesheuvel 	synquacer_i2c_hw_init(i2c);
3170d676a6cSArd Biesheuvel 	bsr = readb(i2c->base + SYNQUACER_I2C_REG_BSR);
3180d676a6cSArd Biesheuvel 	if (bsr & SYNQUACER_I2C_BSR_BB) {
3190d676a6cSArd Biesheuvel 		dev_err(i2c->dev, "cannot get bus (bus busy)\n");
3200d676a6cSArd Biesheuvel 		return -EBUSY;
3210d676a6cSArd Biesheuvel 	}
3220d676a6cSArd Biesheuvel 
3230d676a6cSArd Biesheuvel 	reinit_completion(&i2c->completion);
3240d676a6cSArd Biesheuvel 
3250d676a6cSArd Biesheuvel 	i2c->msg = msgs;
3260d676a6cSArd Biesheuvel 	i2c->msg_num = num;
3270d676a6cSArd Biesheuvel 	i2c->msg_ptr = 0;
3280d676a6cSArd Biesheuvel 	i2c->msg_idx = 0;
3290d676a6cSArd Biesheuvel 	i2c->state = STATE_START;
3300d676a6cSArd Biesheuvel 
3310d676a6cSArd Biesheuvel 	ret = synquacer_i2c_master_start(i2c, i2c->msg);
3320d676a6cSArd Biesheuvel 	if (ret < 0) {
3330d676a6cSArd Biesheuvel 		dev_dbg(i2c->dev, "Address failed: (%d)\n", ret);
3340d676a6cSArd Biesheuvel 		return ret;
3350d676a6cSArd Biesheuvel 	}
3360d676a6cSArd Biesheuvel 
3370d676a6cSArd Biesheuvel 	timeout = wait_for_completion_timeout(&i2c->completion,
3380d676a6cSArd Biesheuvel 					msecs_to_jiffies(i2c->timeout_ms));
3390d676a6cSArd Biesheuvel 	if (timeout == 0) {
3400d676a6cSArd Biesheuvel 		dev_dbg(i2c->dev, "timeout\n");
3410d676a6cSArd Biesheuvel 		return -EAGAIN;
3420d676a6cSArd Biesheuvel 	}
3430d676a6cSArd Biesheuvel 
3440d676a6cSArd Biesheuvel 	ret = i2c->msg_idx;
3450d676a6cSArd Biesheuvel 	if (ret != num) {
3460d676a6cSArd Biesheuvel 		dev_dbg(i2c->dev, "incomplete xfer (%d)\n", ret);
3470d676a6cSArd Biesheuvel 		return -EAGAIN;
3480d676a6cSArd Biesheuvel 	}
3490d676a6cSArd Biesheuvel 
3500d676a6cSArd Biesheuvel 	/* wait 2 clock periods to ensure the stop has been through the bus */
3510d676a6cSArd Biesheuvel 	udelay(DIV_ROUND_UP(2 * 1000, i2c->speed_khz));
3520d676a6cSArd Biesheuvel 
353ff937890SMasahisa Kojima 	return ret;
3540d676a6cSArd Biesheuvel }
3550d676a6cSArd Biesheuvel 
synquacer_i2c_isr(int irq,void * dev_id)3560d676a6cSArd Biesheuvel static irqreturn_t synquacer_i2c_isr(int irq, void *dev_id)
3570d676a6cSArd Biesheuvel {
3580d676a6cSArd Biesheuvel 	struct synquacer_i2c *i2c = dev_id;
3590d676a6cSArd Biesheuvel 
3600d676a6cSArd Biesheuvel 	unsigned char byte;
3610d676a6cSArd Biesheuvel 	unsigned char bsr, bcr;
3620d676a6cSArd Biesheuvel 	int ret;
3630d676a6cSArd Biesheuvel 
3640d676a6cSArd Biesheuvel 	bcr = readb(i2c->base + SYNQUACER_I2C_REG_BCR);
3650d676a6cSArd Biesheuvel 	bsr = readb(i2c->base + SYNQUACER_I2C_REG_BSR);
3660d676a6cSArd Biesheuvel 	dev_dbg(i2c->dev, "bsr:0x%02x, bcr:0x%02x\n", bsr, bcr);
3670d676a6cSArd Biesheuvel 
3680d676a6cSArd Biesheuvel 	if (bcr & SYNQUACER_I2C_BCR_BER) {
3690d676a6cSArd Biesheuvel 		dev_err(i2c->dev, "bus error\n");
3700d676a6cSArd Biesheuvel 		synquacer_i2c_stop(i2c, -EAGAIN);
3710d676a6cSArd Biesheuvel 		goto out;
3720d676a6cSArd Biesheuvel 	}
3730d676a6cSArd Biesheuvel 	if ((bsr & SYNQUACER_I2C_BSR_AL) ||
3740d676a6cSArd Biesheuvel 	    !(bcr & SYNQUACER_I2C_BCR_MSS)) {
3750d676a6cSArd Biesheuvel 		dev_dbg(i2c->dev, "arbitration lost\n");
3760d676a6cSArd Biesheuvel 		synquacer_i2c_stop(i2c, -EAGAIN);
3770d676a6cSArd Biesheuvel 		goto out;
3780d676a6cSArd Biesheuvel 	}
3790d676a6cSArd Biesheuvel 
3800d676a6cSArd Biesheuvel 	switch (i2c->state) {
3810d676a6cSArd Biesheuvel 	case STATE_START:
3820d676a6cSArd Biesheuvel 		if (bsr & SYNQUACER_I2C_BSR_LRB) {
3830d676a6cSArd Biesheuvel 			dev_dbg(i2c->dev, "ack was not received\n");
3840d676a6cSArd Biesheuvel 			synquacer_i2c_stop(i2c, -EAGAIN);
3850d676a6cSArd Biesheuvel 			goto out;
3860d676a6cSArd Biesheuvel 		}
3870d676a6cSArd Biesheuvel 
3880d676a6cSArd Biesheuvel 		if (i2c->msg->flags & I2C_M_RD)
3890d676a6cSArd Biesheuvel 			i2c->state = STATE_READ;
3900d676a6cSArd Biesheuvel 		else
3910d676a6cSArd Biesheuvel 			i2c->state = STATE_WRITE;
3920d676a6cSArd Biesheuvel 
3930d676a6cSArd Biesheuvel 		if (is_lastmsg(i2c) && i2c->msg->len == 0) {
3940d676a6cSArd Biesheuvel 			synquacer_i2c_stop(i2c, 0);
3950d676a6cSArd Biesheuvel 			goto out;
3960d676a6cSArd Biesheuvel 		}
3970d676a6cSArd Biesheuvel 
3980d676a6cSArd Biesheuvel 		if (i2c->state == STATE_READ)
3990d676a6cSArd Biesheuvel 			goto prepare_read;
4004db7e178SGustavo A. R. Silva 		fallthrough;
4010d676a6cSArd Biesheuvel 
4020d676a6cSArd Biesheuvel 	case STATE_WRITE:
4030d676a6cSArd Biesheuvel 		if (bsr & SYNQUACER_I2C_BSR_LRB) {
4040d676a6cSArd Biesheuvel 			dev_dbg(i2c->dev, "WRITE: No Ack\n");
4050d676a6cSArd Biesheuvel 			synquacer_i2c_stop(i2c, -EAGAIN);
4060d676a6cSArd Biesheuvel 			goto out;
4070d676a6cSArd Biesheuvel 		}
4080d676a6cSArd Biesheuvel 
4090d676a6cSArd Biesheuvel 		if (!is_msgend(i2c)) {
4100d676a6cSArd Biesheuvel 			writeb(i2c->msg->buf[i2c->msg_ptr++],
4110d676a6cSArd Biesheuvel 			       i2c->base + SYNQUACER_I2C_REG_DAR);
4120d676a6cSArd Biesheuvel 
4130d676a6cSArd Biesheuvel 			/* clear IRQ, and continue */
4140d676a6cSArd Biesheuvel 			writeb(SYNQUACER_I2C_BCR_BEIE |
4150d676a6cSArd Biesheuvel 			       SYNQUACER_I2C_BCR_MSS |
4160d676a6cSArd Biesheuvel 			       SYNQUACER_I2C_BCR_INTE,
4170d676a6cSArd Biesheuvel 			       i2c->base + SYNQUACER_I2C_REG_BCR);
4180d676a6cSArd Biesheuvel 			break;
4190d676a6cSArd Biesheuvel 		}
4200d676a6cSArd Biesheuvel 		if (is_lastmsg(i2c)) {
4210d676a6cSArd Biesheuvel 			synquacer_i2c_stop(i2c, 0);
4220d676a6cSArd Biesheuvel 			break;
4230d676a6cSArd Biesheuvel 		}
4240d676a6cSArd Biesheuvel 		dev_dbg(i2c->dev, "WRITE: Next Message\n");
4250d676a6cSArd Biesheuvel 
4260d676a6cSArd Biesheuvel 		i2c->msg_ptr = 0;
4270d676a6cSArd Biesheuvel 		i2c->msg_idx++;
4280d676a6cSArd Biesheuvel 		i2c->msg++;
4290d676a6cSArd Biesheuvel 
4300d676a6cSArd Biesheuvel 		/* send the new start */
4310d676a6cSArd Biesheuvel 		ret = synquacer_i2c_master_start(i2c, i2c->msg);
4320d676a6cSArd Biesheuvel 		if (ret < 0) {
4330d676a6cSArd Biesheuvel 			dev_dbg(i2c->dev, "restart error (%d)\n", ret);
4340d676a6cSArd Biesheuvel 			synquacer_i2c_stop(i2c, -EAGAIN);
4350d676a6cSArd Biesheuvel 			break;
4360d676a6cSArd Biesheuvel 		}
4370d676a6cSArd Biesheuvel 		i2c->state = STATE_START;
4380d676a6cSArd Biesheuvel 		break;
4390d676a6cSArd Biesheuvel 
4400d676a6cSArd Biesheuvel 	case STATE_READ:
4410d676a6cSArd Biesheuvel 		byte = readb(i2c->base + SYNQUACER_I2C_REG_DAR);
4420d676a6cSArd Biesheuvel 		if (!(bsr & SYNQUACER_I2C_BSR_FBT)) /* data */
4430d676a6cSArd Biesheuvel 			i2c->msg->buf[i2c->msg_ptr++] = byte;
4440d676a6cSArd Biesheuvel 		else /* address */
4450d676a6cSArd Biesheuvel 			dev_dbg(i2c->dev, "address:0x%02x. ignore it.\n", byte);
4460d676a6cSArd Biesheuvel 
4470d676a6cSArd Biesheuvel prepare_read:
4480d676a6cSArd Biesheuvel 		if (is_msglast(i2c)) {
4490d676a6cSArd Biesheuvel 			writeb(SYNQUACER_I2C_BCR_MSS |
4500d676a6cSArd Biesheuvel 			       SYNQUACER_I2C_BCR_BEIE |
4510d676a6cSArd Biesheuvel 			       SYNQUACER_I2C_BCR_INTE,
4520d676a6cSArd Biesheuvel 			       i2c->base + SYNQUACER_I2C_REG_BCR);
4530d676a6cSArd Biesheuvel 			break;
4540d676a6cSArd Biesheuvel 		}
4550d676a6cSArd Biesheuvel 		if (!is_msgend(i2c)) {
4560d676a6cSArd Biesheuvel 			writeb(SYNQUACER_I2C_BCR_MSS |
4570d676a6cSArd Biesheuvel 			       SYNQUACER_I2C_BCR_BEIE |
4580d676a6cSArd Biesheuvel 			       SYNQUACER_I2C_BCR_INTE |
4590d676a6cSArd Biesheuvel 			       SYNQUACER_I2C_BCR_ACK,
4600d676a6cSArd Biesheuvel 			       i2c->base + SYNQUACER_I2C_REG_BCR);
4610d676a6cSArd Biesheuvel 			break;
4620d676a6cSArd Biesheuvel 		}
4630d676a6cSArd Biesheuvel 		if (is_lastmsg(i2c)) {
4640d676a6cSArd Biesheuvel 			/* last message, send stop and complete */
4650d676a6cSArd Biesheuvel 			dev_dbg(i2c->dev, "READ: Send Stop\n");
4660d676a6cSArd Biesheuvel 			synquacer_i2c_stop(i2c, 0);
4670d676a6cSArd Biesheuvel 			break;
4680d676a6cSArd Biesheuvel 		}
4690d676a6cSArd Biesheuvel 		dev_dbg(i2c->dev, "READ: Next Transfer\n");
4700d676a6cSArd Biesheuvel 
4710d676a6cSArd Biesheuvel 		i2c->msg_ptr = 0;
4720d676a6cSArd Biesheuvel 		i2c->msg_idx++;
4730d676a6cSArd Biesheuvel 		i2c->msg++;
4740d676a6cSArd Biesheuvel 
4750d676a6cSArd Biesheuvel 		ret = synquacer_i2c_master_start(i2c, i2c->msg);
4760d676a6cSArd Biesheuvel 		if (ret < 0) {
4770d676a6cSArd Biesheuvel 			dev_dbg(i2c->dev, "restart error (%d)\n", ret);
4780d676a6cSArd Biesheuvel 			synquacer_i2c_stop(i2c, -EAGAIN);
4790d676a6cSArd Biesheuvel 		} else {
4800d676a6cSArd Biesheuvel 			i2c->state = STATE_START;
4810d676a6cSArd Biesheuvel 		}
4820d676a6cSArd Biesheuvel 		break;
4830d676a6cSArd Biesheuvel 	default:
4840d676a6cSArd Biesheuvel 		dev_err(i2c->dev, "called in err STATE (%d)\n", i2c->state);
4850d676a6cSArd Biesheuvel 		break;
4860d676a6cSArd Biesheuvel 	}
4870d676a6cSArd Biesheuvel 
4880d676a6cSArd Biesheuvel out:
4890d676a6cSArd Biesheuvel 	WAIT_PCLK(10, i2c->pclkrate);
4900d676a6cSArd Biesheuvel 	return IRQ_HANDLED;
4910d676a6cSArd Biesheuvel }
4920d676a6cSArd Biesheuvel 
synquacer_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)4930d676a6cSArd Biesheuvel static int synquacer_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
4940d676a6cSArd Biesheuvel 			      int num)
4950d676a6cSArd Biesheuvel {
4960d676a6cSArd Biesheuvel 	struct synquacer_i2c *i2c;
4970d676a6cSArd Biesheuvel 	int retry;
4980d676a6cSArd Biesheuvel 	int ret;
4990d676a6cSArd Biesheuvel 
5000d676a6cSArd Biesheuvel 	i2c = i2c_get_adapdata(adap);
5010d676a6cSArd Biesheuvel 	i2c->timeout_ms = calc_timeout_ms(i2c, msgs, num);
5020d676a6cSArd Biesheuvel 
5030d676a6cSArd Biesheuvel 	dev_dbg(i2c->dev, "calculated timeout %d ms\n", i2c->timeout_ms);
5040d676a6cSArd Biesheuvel 
5055e87270bSPeter Rosin 	for (retry = 0; retry <= adap->retries; retry++) {
5060d676a6cSArd Biesheuvel 		ret = synquacer_i2c_doxfer(i2c, msgs, num);
5070d676a6cSArd Biesheuvel 		if (ret != -EAGAIN)
5080d676a6cSArd Biesheuvel 			return ret;
5090d676a6cSArd Biesheuvel 
5100d676a6cSArd Biesheuvel 		dev_dbg(i2c->dev, "Retrying transmission (%d)\n", retry);
5110d676a6cSArd Biesheuvel 
5120d676a6cSArd Biesheuvel 		synquacer_i2c_hw_reset(i2c);
5130d676a6cSArd Biesheuvel 	}
5140d676a6cSArd Biesheuvel 	return -EIO;
5150d676a6cSArd Biesheuvel }
5160d676a6cSArd Biesheuvel 
synquacer_i2c_functionality(struct i2c_adapter * adap)5170d676a6cSArd Biesheuvel static u32 synquacer_i2c_functionality(struct i2c_adapter *adap)
5180d676a6cSArd Biesheuvel {
5190d676a6cSArd Biesheuvel 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
5200d676a6cSArd Biesheuvel }
5210d676a6cSArd Biesheuvel 
5220d676a6cSArd Biesheuvel static const struct i2c_algorithm synquacer_i2c_algo = {
5230d676a6cSArd Biesheuvel 	.master_xfer	= synquacer_i2c_xfer,
5240d676a6cSArd Biesheuvel 	.functionality	= synquacer_i2c_functionality,
5250d676a6cSArd Biesheuvel };
5260d676a6cSArd Biesheuvel 
5277077ad2eSNishka Dasgupta static const struct i2c_adapter synquacer_i2c_ops = {
5280d676a6cSArd Biesheuvel 	.owner		= THIS_MODULE,
5290d676a6cSArd Biesheuvel 	.name		= "synquacer_i2c-adapter",
5300d676a6cSArd Biesheuvel 	.algo		= &synquacer_i2c_algo,
5310d676a6cSArd Biesheuvel 	.retries	= 5,
5320d676a6cSArd Biesheuvel };
5330d676a6cSArd Biesheuvel 
synquacer_i2c_probe(struct platform_device * pdev)5340d676a6cSArd Biesheuvel static int synquacer_i2c_probe(struct platform_device *pdev)
5350d676a6cSArd Biesheuvel {
5360d676a6cSArd Biesheuvel 	struct synquacer_i2c *i2c;
5376109f531SChristophe JAILLET 	struct clk *pclk;
5380d676a6cSArd Biesheuvel 	u32 bus_speed;
5390d676a6cSArd Biesheuvel 	int ret;
5400d676a6cSArd Biesheuvel 
5410d676a6cSArd Biesheuvel 	i2c = devm_kzalloc(&pdev->dev, sizeof(*i2c), GFP_KERNEL);
5420d676a6cSArd Biesheuvel 	if (!i2c)
5430d676a6cSArd Biesheuvel 		return -ENOMEM;
5440d676a6cSArd Biesheuvel 
5450d676a6cSArd Biesheuvel 	bus_speed = i2c_acpi_find_bus_speed(&pdev->dev);
5460d676a6cSArd Biesheuvel 	if (!bus_speed)
5470d676a6cSArd Biesheuvel 		device_property_read_u32(&pdev->dev, "clock-frequency",
5480d676a6cSArd Biesheuvel 					 &bus_speed);
5490d676a6cSArd Biesheuvel 
5500d676a6cSArd Biesheuvel 	device_property_read_u32(&pdev->dev, "socionext,pclk-rate",
5510d676a6cSArd Biesheuvel 				 &i2c->pclkrate);
5520d676a6cSArd Biesheuvel 
553*c7e0da74SArd Biesheuvel 	pclk = devm_clk_get_optional_enabled(&pdev->dev, "pclk");
5546109f531SChristophe JAILLET 	if (IS_ERR(pclk))
5556109f531SChristophe JAILLET 		return dev_err_probe(&pdev->dev, PTR_ERR(pclk),
556cd99864eSChristophe JAILLET 				     "failed to get and enable clock\n");
5570d676a6cSArd Biesheuvel 
558*c7e0da74SArd Biesheuvel 	if (pclk)
5596109f531SChristophe JAILLET 		i2c->pclkrate = clk_get_rate(pclk);
5600d676a6cSArd Biesheuvel 
5610d676a6cSArd Biesheuvel 	if (i2c->pclkrate < SYNQUACER_I2C_MIN_CLK_RATE ||
5627a34bab2SLiao Chang 	    i2c->pclkrate > SYNQUACER_I2C_MAX_CLK_RATE)
5637a34bab2SLiao Chang 		return dev_err_probe(&pdev->dev, -EINVAL,
5647a34bab2SLiao Chang 				     "PCLK missing or out of range (%d)\n",
5650d676a6cSArd Biesheuvel 				     i2c->pclkrate);
5660d676a6cSArd Biesheuvel 
567e0442d76SDejin Zheng 	i2c->base = devm_platform_ioremap_resource(pdev, 0);
5680d676a6cSArd Biesheuvel 	if (IS_ERR(i2c->base))
5690d676a6cSArd Biesheuvel 		return PTR_ERR(i2c->base);
5700d676a6cSArd Biesheuvel 
5710d676a6cSArd Biesheuvel 	i2c->irq = platform_get_irq(pdev, 0);
572e42688edSDejin Zheng 	if (i2c->irq < 0)
5738d744da2SSergey Shtylyov 		return i2c->irq;
5740d676a6cSArd Biesheuvel 
5750d676a6cSArd Biesheuvel 	ret = devm_request_irq(&pdev->dev, i2c->irq, synquacer_i2c_isr,
5760d676a6cSArd Biesheuvel 			       0, dev_name(&pdev->dev), i2c);
5777a34bab2SLiao Chang 	if (ret < 0)
5787a34bab2SLiao Chang 		return dev_err_probe(&pdev->dev, ret, "cannot claim IRQ %d\n", i2c->irq);
5790d676a6cSArd Biesheuvel 
5800d676a6cSArd Biesheuvel 	i2c->state = STATE_IDLE;
5810d676a6cSArd Biesheuvel 	i2c->dev = &pdev->dev;
5820d676a6cSArd Biesheuvel 	i2c->adapter = synquacer_i2c_ops;
5830d676a6cSArd Biesheuvel 	i2c_set_adapdata(&i2c->adapter, i2c);
5840d676a6cSArd Biesheuvel 	i2c->adapter.dev.parent = &pdev->dev;
58595e0cf3cSArd Biesheuvel 	i2c->adapter.dev.of_node = pdev->dev.of_node;
58695e0cf3cSArd Biesheuvel 	ACPI_COMPANION_SET(&i2c->adapter.dev, ACPI_COMPANION(&pdev->dev));
5870d676a6cSArd Biesheuvel 	i2c->adapter.nr = pdev->id;
5880d676a6cSArd Biesheuvel 	init_completion(&i2c->completion);
5890d676a6cSArd Biesheuvel 
59090224e64SAndy Shevchenko 	if (bus_speed < I2C_MAX_FAST_MODE_FREQ)
5910d676a6cSArd Biesheuvel 		i2c->speed_khz = SYNQUACER_I2C_SPEED_SM;
5920d676a6cSArd Biesheuvel 	else
5930d676a6cSArd Biesheuvel 		i2c->speed_khz = SYNQUACER_I2C_SPEED_FM;
5940d676a6cSArd Biesheuvel 
5950d676a6cSArd Biesheuvel 	synquacer_i2c_hw_init(i2c);
5960d676a6cSArd Biesheuvel 
5970d676a6cSArd Biesheuvel 	ret = i2c_add_numbered_adapter(&i2c->adapter);
5987a34bab2SLiao Chang 	if (ret)
5997a34bab2SLiao Chang 		return dev_err_probe(&pdev->dev, ret, "failed to add bus to i2c core\n");
6000d676a6cSArd Biesheuvel 
6010d676a6cSArd Biesheuvel 	platform_set_drvdata(pdev, i2c);
6020d676a6cSArd Biesheuvel 
6030d676a6cSArd Biesheuvel 	dev_info(&pdev->dev, "%s: synquacer_i2c adapter\n",
6040d676a6cSArd Biesheuvel 		 dev_name(&i2c->adapter.dev));
6050d676a6cSArd Biesheuvel 
6060d676a6cSArd Biesheuvel 	return 0;
6070d676a6cSArd Biesheuvel }
6080d676a6cSArd Biesheuvel 
synquacer_i2c_remove(struct platform_device * pdev)609e190a0c3SUwe Kleine-König static void synquacer_i2c_remove(struct platform_device *pdev)
6100d676a6cSArd Biesheuvel {
6110d676a6cSArd Biesheuvel 	struct synquacer_i2c *i2c = platform_get_drvdata(pdev);
6120d676a6cSArd Biesheuvel 
6130d676a6cSArd Biesheuvel 	i2c_del_adapter(&i2c->adapter);
6140d676a6cSArd Biesheuvel };
6150d676a6cSArd Biesheuvel 
61679a17250SKrzysztof Kozlowski static const struct of_device_id synquacer_i2c_dt_ids[] __maybe_unused = {
6170d676a6cSArd Biesheuvel 	{ .compatible = "socionext,synquacer-i2c" },
6180d676a6cSArd Biesheuvel 	{ /* sentinel */ }
6190d676a6cSArd Biesheuvel };
6200d676a6cSArd Biesheuvel MODULE_DEVICE_TABLE(of, synquacer_i2c_dt_ids);
6210d676a6cSArd Biesheuvel 
6220d676a6cSArd Biesheuvel #ifdef CONFIG_ACPI
6230d676a6cSArd Biesheuvel static const struct acpi_device_id synquacer_i2c_acpi_ids[] = {
6240d676a6cSArd Biesheuvel 	{ "SCX0003" },
6250d676a6cSArd Biesheuvel 	{ /* sentinel */ }
6260d676a6cSArd Biesheuvel };
6270d676a6cSArd Biesheuvel MODULE_DEVICE_TABLE(acpi, synquacer_i2c_acpi_ids);
6280d676a6cSArd Biesheuvel #endif
6290d676a6cSArd Biesheuvel 
6300d676a6cSArd Biesheuvel static struct platform_driver synquacer_i2c_driver = {
6310d676a6cSArd Biesheuvel 	.probe	= synquacer_i2c_probe,
632e190a0c3SUwe Kleine-König 	.remove_new = synquacer_i2c_remove,
6330d676a6cSArd Biesheuvel 	.driver	= {
6340d676a6cSArd Biesheuvel 		.name = "synquacer_i2c",
6350d676a6cSArd Biesheuvel 		.of_match_table = of_match_ptr(synquacer_i2c_dt_ids),
6360d676a6cSArd Biesheuvel 		.acpi_match_table = ACPI_PTR(synquacer_i2c_acpi_ids),
6370d676a6cSArd Biesheuvel 	},
6380d676a6cSArd Biesheuvel };
6390d676a6cSArd Biesheuvel module_platform_driver(synquacer_i2c_driver);
6400d676a6cSArd Biesheuvel 
6410d676a6cSArd Biesheuvel MODULE_AUTHOR("Fujitsu Semiconductor Ltd");
6420d676a6cSArd Biesheuvel MODULE_DESCRIPTION("Socionext SynQuacer I2C Driver");
6430d676a6cSArd Biesheuvel MODULE_LICENSE("GPL v2");
644