xref: /openbmc/linux/drivers/i2c/busses/i2c-sprd.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
18b9ec071SBaolin Wang /*
28b9ec071SBaolin Wang  * Copyright (C) 2017 Spreadtrum Communications Inc.
38b9ec071SBaolin Wang  *
48b9ec071SBaolin Wang  * SPDX-License-Identifier: (GPL-2.0+ OR MIT)
58b9ec071SBaolin Wang  */
68b9ec071SBaolin Wang 
78b9ec071SBaolin Wang #include <linux/clk.h>
88b9ec071SBaolin Wang #include <linux/delay.h>
98b9ec071SBaolin Wang #include <linux/err.h>
108b9ec071SBaolin Wang #include <linux/io.h>
118b9ec071SBaolin Wang #include <linux/i2c.h>
128b9ec071SBaolin Wang #include <linux/init.h>
138b9ec071SBaolin Wang #include <linux/interrupt.h>
148b9ec071SBaolin Wang #include <linux/kernel.h>
154d7802aaSBaolin Wang #include <linux/module.h>
168b9ec071SBaolin Wang #include <linux/of.h>
178b9ec071SBaolin Wang #include <linux/platform_device.h>
188b9ec071SBaolin Wang #include <linux/pm_runtime.h>
198b9ec071SBaolin Wang 
208b9ec071SBaolin Wang #define I2C_CTL			0x00
218b9ec071SBaolin Wang #define I2C_ADDR_CFG		0x04
228b9ec071SBaolin Wang #define I2C_COUNT		0x08
238b9ec071SBaolin Wang #define I2C_RX			0x0c
248b9ec071SBaolin Wang #define I2C_TX			0x10
258b9ec071SBaolin Wang #define I2C_STATUS		0x14
268b9ec071SBaolin Wang #define I2C_HSMODE_CFG		0x18
278b9ec071SBaolin Wang #define I2C_VERSION		0x1c
288b9ec071SBaolin Wang #define ADDR_DVD0		0x20
298b9ec071SBaolin Wang #define ADDR_DVD1		0x24
308b9ec071SBaolin Wang #define ADDR_STA0_DVD		0x28
318b9ec071SBaolin Wang #define ADDR_RST		0x2c
328b9ec071SBaolin Wang 
338b9ec071SBaolin Wang /* I2C_CTL */
348b9ec071SBaolin Wang #define STP_EN			BIT(20)
358b9ec071SBaolin Wang #define FIFO_AF_LVL_MASK	GENMASK(19, 16)
368b9ec071SBaolin Wang #define FIFO_AF_LVL		16
378b9ec071SBaolin Wang #define FIFO_AE_LVL_MASK	GENMASK(15, 12)
388b9ec071SBaolin Wang #define FIFO_AE_LVL		12
398b9ec071SBaolin Wang #define I2C_DMA_EN		BIT(11)
408b9ec071SBaolin Wang #define FULL_INTEN		BIT(10)
418b9ec071SBaolin Wang #define EMPTY_INTEN		BIT(9)
428b9ec071SBaolin Wang #define I2C_DVD_OPT		BIT(8)
438b9ec071SBaolin Wang #define I2C_OUT_OPT		BIT(7)
448b9ec071SBaolin Wang #define I2C_TRIM_OPT		BIT(6)
458b9ec071SBaolin Wang #define I2C_HS_MODE		BIT(4)
468b9ec071SBaolin Wang #define I2C_MODE		BIT(3)
478b9ec071SBaolin Wang #define I2C_EN			BIT(2)
488b9ec071SBaolin Wang #define I2C_INT_EN		BIT(1)
498b9ec071SBaolin Wang #define I2C_START		BIT(0)
508b9ec071SBaolin Wang 
518b9ec071SBaolin Wang /* I2C_STATUS */
528b9ec071SBaolin Wang #define SDA_IN			BIT(21)
538b9ec071SBaolin Wang #define SCL_IN			BIT(20)
548b9ec071SBaolin Wang #define FIFO_FULL		BIT(4)
558b9ec071SBaolin Wang #define FIFO_EMPTY		BIT(3)
568b9ec071SBaolin Wang #define I2C_INT			BIT(2)
578b9ec071SBaolin Wang #define I2C_RX_ACK		BIT(1)
588b9ec071SBaolin Wang #define I2C_BUSY		BIT(0)
598b9ec071SBaolin Wang 
608b9ec071SBaolin Wang /* ADDR_RST */
618b9ec071SBaolin Wang #define I2C_RST			BIT(0)
628b9ec071SBaolin Wang 
638b9ec071SBaolin Wang #define I2C_FIFO_DEEP		12
648b9ec071SBaolin Wang #define I2C_FIFO_FULL_THLD	15
658b9ec071SBaolin Wang #define I2C_FIFO_EMPTY_THLD	4
668b9ec071SBaolin Wang #define I2C_DATA_STEP		8
678b9ec071SBaolin Wang #define I2C_ADDR_DVD0_CALC(high, low)	\
688b9ec071SBaolin Wang 	((((high) & GENMASK(15, 0)) << 16) | ((low) & GENMASK(15, 0)))
698b9ec071SBaolin Wang #define I2C_ADDR_DVD1_CALC(high, low)	\
708b9ec071SBaolin Wang 	(((high) & GENMASK(31, 16)) | (((low) & GENMASK(31, 16)) >> 16))
718b9ec071SBaolin Wang 
728b9ec071SBaolin Wang /* timeout (ms) for pm runtime autosuspend */
738b9ec071SBaolin Wang #define SPRD_I2C_PM_TIMEOUT	1000
740b884fe7SChunyan Zhang /* timeout (ms) for transfer message */
750b884fe7SChunyan Zhang #define I2C_XFER_TIMEOUT	1000
768b9ec071SBaolin Wang 
778b9ec071SBaolin Wang /* SPRD i2c data structure */
788b9ec071SBaolin Wang struct sprd_i2c {
798b9ec071SBaolin Wang 	struct i2c_adapter adap;
808b9ec071SBaolin Wang 	struct device *dev;
818b9ec071SBaolin Wang 	void __iomem *base;
828b9ec071SBaolin Wang 	struct i2c_msg *msg;
838b9ec071SBaolin Wang 	struct clk *clk;
848b9ec071SBaolin Wang 	u32 src_clk;
858b9ec071SBaolin Wang 	u32 bus_freq;
868b9ec071SBaolin Wang 	struct completion complete;
878b9ec071SBaolin Wang 	u8 *buf;
888b9ec071SBaolin Wang 	u32 count;
898b9ec071SBaolin Wang 	int irq;
908b9ec071SBaolin Wang 	int err;
918b9ec071SBaolin Wang };
928b9ec071SBaolin Wang 
sprd_i2c_set_count(struct sprd_i2c * i2c_dev,u32 count)938b9ec071SBaolin Wang static void sprd_i2c_set_count(struct sprd_i2c *i2c_dev, u32 count)
948b9ec071SBaolin Wang {
958b9ec071SBaolin Wang 	writel(count, i2c_dev->base + I2C_COUNT);
968b9ec071SBaolin Wang }
978b9ec071SBaolin Wang 
sprd_i2c_send_stop(struct sprd_i2c * i2c_dev,int stop)988b9ec071SBaolin Wang static void sprd_i2c_send_stop(struct sprd_i2c *i2c_dev, int stop)
998b9ec071SBaolin Wang {
1008b9ec071SBaolin Wang 	u32 tmp = readl(i2c_dev->base + I2C_CTL);
1018b9ec071SBaolin Wang 
1028b9ec071SBaolin Wang 	if (stop)
1038b9ec071SBaolin Wang 		writel(tmp & ~STP_EN, i2c_dev->base + I2C_CTL);
1048b9ec071SBaolin Wang 	else
1058b9ec071SBaolin Wang 		writel(tmp | STP_EN, i2c_dev->base + I2C_CTL);
1068b9ec071SBaolin Wang }
1078b9ec071SBaolin Wang 
sprd_i2c_clear_start(struct sprd_i2c * i2c_dev)1088b9ec071SBaolin Wang static void sprd_i2c_clear_start(struct sprd_i2c *i2c_dev)
1098b9ec071SBaolin Wang {
1108b9ec071SBaolin Wang 	u32 tmp = readl(i2c_dev->base + I2C_CTL);
1118b9ec071SBaolin Wang 
1128b9ec071SBaolin Wang 	writel(tmp & ~I2C_START, i2c_dev->base + I2C_CTL);
1138b9ec071SBaolin Wang }
1148b9ec071SBaolin Wang 
sprd_i2c_clear_ack(struct sprd_i2c * i2c_dev)1158b9ec071SBaolin Wang static void sprd_i2c_clear_ack(struct sprd_i2c *i2c_dev)
1168b9ec071SBaolin Wang {
1178b9ec071SBaolin Wang 	u32 tmp = readl(i2c_dev->base + I2C_STATUS);
1188b9ec071SBaolin Wang 
1198b9ec071SBaolin Wang 	writel(tmp & ~I2C_RX_ACK, i2c_dev->base + I2C_STATUS);
1208b9ec071SBaolin Wang }
1218b9ec071SBaolin Wang 
sprd_i2c_clear_irq(struct sprd_i2c * i2c_dev)1228b9ec071SBaolin Wang static void sprd_i2c_clear_irq(struct sprd_i2c *i2c_dev)
1238b9ec071SBaolin Wang {
1248b9ec071SBaolin Wang 	u32 tmp = readl(i2c_dev->base + I2C_STATUS);
1258b9ec071SBaolin Wang 
1268b9ec071SBaolin Wang 	writel(tmp & ~I2C_INT, i2c_dev->base + I2C_STATUS);
1278b9ec071SBaolin Wang }
1288b9ec071SBaolin Wang 
sprd_i2c_reset_fifo(struct sprd_i2c * i2c_dev)1298b9ec071SBaolin Wang static void sprd_i2c_reset_fifo(struct sprd_i2c *i2c_dev)
1308b9ec071SBaolin Wang {
1318b9ec071SBaolin Wang 	writel(I2C_RST, i2c_dev->base + ADDR_RST);
1328b9ec071SBaolin Wang }
1338b9ec071SBaolin Wang 
sprd_i2c_set_devaddr(struct sprd_i2c * i2c_dev,struct i2c_msg * m)1348b9ec071SBaolin Wang static void sprd_i2c_set_devaddr(struct sprd_i2c *i2c_dev, struct i2c_msg *m)
1358b9ec071SBaolin Wang {
1368b9ec071SBaolin Wang 	writel(m->addr << 1, i2c_dev->base + I2C_ADDR_CFG);
1378b9ec071SBaolin Wang }
1388b9ec071SBaolin Wang 
sprd_i2c_write_bytes(struct sprd_i2c * i2c_dev,u8 * buf,u32 len)1398b9ec071SBaolin Wang static void sprd_i2c_write_bytes(struct sprd_i2c *i2c_dev, u8 *buf, u32 len)
1408b9ec071SBaolin Wang {
1418b9ec071SBaolin Wang 	u32 i;
1428b9ec071SBaolin Wang 
1438b9ec071SBaolin Wang 	for (i = 0; i < len; i++)
1448b9ec071SBaolin Wang 		writeb(buf[i], i2c_dev->base + I2C_TX);
1458b9ec071SBaolin Wang }
1468b9ec071SBaolin Wang 
sprd_i2c_read_bytes(struct sprd_i2c * i2c_dev,u8 * buf,u32 len)1478b9ec071SBaolin Wang static void sprd_i2c_read_bytes(struct sprd_i2c *i2c_dev, u8 *buf, u32 len)
1488b9ec071SBaolin Wang {
1498b9ec071SBaolin Wang 	u32 i;
1508b9ec071SBaolin Wang 
1518b9ec071SBaolin Wang 	for (i = 0; i < len; i++)
1528b9ec071SBaolin Wang 		buf[i] = readb(i2c_dev->base + I2C_RX);
1538b9ec071SBaolin Wang }
1548b9ec071SBaolin Wang 
sprd_i2c_set_full_thld(struct sprd_i2c * i2c_dev,u32 full_thld)1558b9ec071SBaolin Wang static void sprd_i2c_set_full_thld(struct sprd_i2c *i2c_dev, u32 full_thld)
1568b9ec071SBaolin Wang {
1578b9ec071SBaolin Wang 	u32 tmp = readl(i2c_dev->base + I2C_CTL);
1588b9ec071SBaolin Wang 
1598b9ec071SBaolin Wang 	tmp &= ~FIFO_AF_LVL_MASK;
1608b9ec071SBaolin Wang 	tmp |= full_thld << FIFO_AF_LVL;
1618b9ec071SBaolin Wang 	writel(tmp, i2c_dev->base + I2C_CTL);
1628b9ec071SBaolin Wang };
1638b9ec071SBaolin Wang 
sprd_i2c_set_empty_thld(struct sprd_i2c * i2c_dev,u32 empty_thld)1648b9ec071SBaolin Wang static void sprd_i2c_set_empty_thld(struct sprd_i2c *i2c_dev, u32 empty_thld)
1658b9ec071SBaolin Wang {
1668b9ec071SBaolin Wang 	u32 tmp = readl(i2c_dev->base + I2C_CTL);
1678b9ec071SBaolin Wang 
1688b9ec071SBaolin Wang 	tmp &= ~FIFO_AE_LVL_MASK;
1698b9ec071SBaolin Wang 	tmp |= empty_thld << FIFO_AE_LVL;
1708b9ec071SBaolin Wang 	writel(tmp, i2c_dev->base + I2C_CTL);
1718b9ec071SBaolin Wang };
1728b9ec071SBaolin Wang 
sprd_i2c_set_fifo_full_int(struct sprd_i2c * i2c_dev,int enable)1738b9ec071SBaolin Wang static void sprd_i2c_set_fifo_full_int(struct sprd_i2c *i2c_dev, int enable)
1748b9ec071SBaolin Wang {
1758b9ec071SBaolin Wang 	u32 tmp = readl(i2c_dev->base + I2C_CTL);
1768b9ec071SBaolin Wang 
1778b9ec071SBaolin Wang 	if (enable)
1788b9ec071SBaolin Wang 		tmp |= FULL_INTEN;
1798b9ec071SBaolin Wang 	else
1808b9ec071SBaolin Wang 		tmp &= ~FULL_INTEN;
1818b9ec071SBaolin Wang 
1828b9ec071SBaolin Wang 	writel(tmp, i2c_dev->base + I2C_CTL);
1838b9ec071SBaolin Wang };
1848b9ec071SBaolin Wang 
sprd_i2c_set_fifo_empty_int(struct sprd_i2c * i2c_dev,int enable)1858b9ec071SBaolin Wang static void sprd_i2c_set_fifo_empty_int(struct sprd_i2c *i2c_dev, int enable)
1868b9ec071SBaolin Wang {
1878b9ec071SBaolin Wang 	u32 tmp = readl(i2c_dev->base + I2C_CTL);
1888b9ec071SBaolin Wang 
1898b9ec071SBaolin Wang 	if (enable)
1908b9ec071SBaolin Wang 		tmp |= EMPTY_INTEN;
1918b9ec071SBaolin Wang 	else
1928b9ec071SBaolin Wang 		tmp &= ~EMPTY_INTEN;
1938b9ec071SBaolin Wang 
1948b9ec071SBaolin Wang 	writel(tmp, i2c_dev->base + I2C_CTL);
1958b9ec071SBaolin Wang };
1968b9ec071SBaolin Wang 
sprd_i2c_opt_start(struct sprd_i2c * i2c_dev)1978b9ec071SBaolin Wang static void sprd_i2c_opt_start(struct sprd_i2c *i2c_dev)
1988b9ec071SBaolin Wang {
1998b9ec071SBaolin Wang 	u32 tmp = readl(i2c_dev->base + I2C_CTL);
2008b9ec071SBaolin Wang 
2018b9ec071SBaolin Wang 	writel(tmp | I2C_START, i2c_dev->base + I2C_CTL);
2028b9ec071SBaolin Wang }
2038b9ec071SBaolin Wang 
sprd_i2c_opt_mode(struct sprd_i2c * i2c_dev,int rw)2048b9ec071SBaolin Wang static void sprd_i2c_opt_mode(struct sprd_i2c *i2c_dev, int rw)
2058b9ec071SBaolin Wang {
2068b9ec071SBaolin Wang 	u32 cmd = readl(i2c_dev->base + I2C_CTL) & ~I2C_MODE;
2078b9ec071SBaolin Wang 
2088b9ec071SBaolin Wang 	writel(cmd | rw << 3, i2c_dev->base + I2C_CTL);
2098b9ec071SBaolin Wang }
2108b9ec071SBaolin Wang 
sprd_i2c_data_transfer(struct sprd_i2c * i2c_dev)2118b9ec071SBaolin Wang static void sprd_i2c_data_transfer(struct sprd_i2c *i2c_dev)
2128b9ec071SBaolin Wang {
2138b9ec071SBaolin Wang 	u32 i2c_count = i2c_dev->count;
2148b9ec071SBaolin Wang 	u32 need_tran = i2c_count <= I2C_FIFO_DEEP ? i2c_count : I2C_FIFO_DEEP;
2158b9ec071SBaolin Wang 	struct i2c_msg *msg = i2c_dev->msg;
2168b9ec071SBaolin Wang 
2178b9ec071SBaolin Wang 	if (msg->flags & I2C_M_RD) {
2188b9ec071SBaolin Wang 		sprd_i2c_read_bytes(i2c_dev, i2c_dev->buf, I2C_FIFO_FULL_THLD);
2198b9ec071SBaolin Wang 		i2c_dev->count -= I2C_FIFO_FULL_THLD;
2208b9ec071SBaolin Wang 		i2c_dev->buf += I2C_FIFO_FULL_THLD;
2218b9ec071SBaolin Wang 
2228b9ec071SBaolin Wang 		/*
2238b9ec071SBaolin Wang 		 * If the read data count is larger than rx fifo full threshold,
2248b9ec071SBaolin Wang 		 * we should enable the rx fifo full interrupt to read data
2258b9ec071SBaolin Wang 		 * again.
2268b9ec071SBaolin Wang 		 */
2278b9ec071SBaolin Wang 		if (i2c_dev->count >= I2C_FIFO_FULL_THLD)
2288b9ec071SBaolin Wang 			sprd_i2c_set_fifo_full_int(i2c_dev, 1);
2298b9ec071SBaolin Wang 	} else {
2308b9ec071SBaolin Wang 		sprd_i2c_write_bytes(i2c_dev, i2c_dev->buf, need_tran);
2318b9ec071SBaolin Wang 		i2c_dev->buf += need_tran;
2328b9ec071SBaolin Wang 		i2c_dev->count -= need_tran;
2338b9ec071SBaolin Wang 
2348b9ec071SBaolin Wang 		/*
2358b9ec071SBaolin Wang 		 * If the write data count is arger than tx fifo depth which
2368b9ec071SBaolin Wang 		 * means we can not write all data in one time, then we should
2378b9ec071SBaolin Wang 		 * enable the tx fifo empty interrupt to write again.
2388b9ec071SBaolin Wang 		 */
2398b9ec071SBaolin Wang 		if (i2c_count > I2C_FIFO_DEEP)
2408b9ec071SBaolin Wang 			sprd_i2c_set_fifo_empty_int(i2c_dev, 1);
2418b9ec071SBaolin Wang 	}
2428b9ec071SBaolin Wang }
2438b9ec071SBaolin Wang 
sprd_i2c_handle_msg(struct i2c_adapter * i2c_adap,struct i2c_msg * msg,bool is_last_msg)2448b9ec071SBaolin Wang static int sprd_i2c_handle_msg(struct i2c_adapter *i2c_adap,
2458b9ec071SBaolin Wang 			       struct i2c_msg *msg, bool is_last_msg)
2468b9ec071SBaolin Wang {
2478b9ec071SBaolin Wang 	struct sprd_i2c *i2c_dev = i2c_adap->algo_data;
2480b884fe7SChunyan Zhang 	unsigned long time_left;
2498b9ec071SBaolin Wang 
2508b9ec071SBaolin Wang 	i2c_dev->msg = msg;
2518b9ec071SBaolin Wang 	i2c_dev->buf = msg->buf;
2528b9ec071SBaolin Wang 	i2c_dev->count = msg->len;
2538b9ec071SBaolin Wang 
2548b9ec071SBaolin Wang 	reinit_completion(&i2c_dev->complete);
2558b9ec071SBaolin Wang 	sprd_i2c_reset_fifo(i2c_dev);
2568b9ec071SBaolin Wang 	sprd_i2c_set_devaddr(i2c_dev, msg);
2578b9ec071SBaolin Wang 	sprd_i2c_set_count(i2c_dev, msg->len);
2588b9ec071SBaolin Wang 
2598b9ec071SBaolin Wang 	if (msg->flags & I2C_M_RD) {
2608b9ec071SBaolin Wang 		sprd_i2c_opt_mode(i2c_dev, 1);
2618b9ec071SBaolin Wang 		sprd_i2c_send_stop(i2c_dev, 1);
2628b9ec071SBaolin Wang 	} else {
2638b9ec071SBaolin Wang 		sprd_i2c_opt_mode(i2c_dev, 0);
2648b9ec071SBaolin Wang 		sprd_i2c_send_stop(i2c_dev, !!is_last_msg);
2658b9ec071SBaolin Wang 	}
2668b9ec071SBaolin Wang 
2678b9ec071SBaolin Wang 	/*
2688b9ec071SBaolin Wang 	 * We should enable rx fifo full interrupt to get data when receiving
2698b9ec071SBaolin Wang 	 * full data.
2708b9ec071SBaolin Wang 	 */
2718b9ec071SBaolin Wang 	if (msg->flags & I2C_M_RD)
2728b9ec071SBaolin Wang 		sprd_i2c_set_fifo_full_int(i2c_dev, 1);
2738b9ec071SBaolin Wang 	else
2748b9ec071SBaolin Wang 		sprd_i2c_data_transfer(i2c_dev);
2758b9ec071SBaolin Wang 
2768b9ec071SBaolin Wang 	sprd_i2c_opt_start(i2c_dev);
2778b9ec071SBaolin Wang 
2780b884fe7SChunyan Zhang 	time_left = wait_for_completion_timeout(&i2c_dev->complete,
2790b884fe7SChunyan Zhang 				msecs_to_jiffies(I2C_XFER_TIMEOUT));
2800b884fe7SChunyan Zhang 	if (!time_left)
2810b884fe7SChunyan Zhang 		return -ETIMEDOUT;
2828b9ec071SBaolin Wang 
2838b9ec071SBaolin Wang 	return i2c_dev->err;
2848b9ec071SBaolin Wang }
2858b9ec071SBaolin Wang 
sprd_i2c_master_xfer(struct i2c_adapter * i2c_adap,struct i2c_msg * msgs,int num)2868b9ec071SBaolin Wang static int sprd_i2c_master_xfer(struct i2c_adapter *i2c_adap,
2878b9ec071SBaolin Wang 				struct i2c_msg *msgs, int num)
2888b9ec071SBaolin Wang {
2898b9ec071SBaolin Wang 	struct sprd_i2c *i2c_dev = i2c_adap->algo_data;
2908b9ec071SBaolin Wang 	int im, ret;
2918b9ec071SBaolin Wang 
2923a4f3264SQinglang Miao 	ret = pm_runtime_resume_and_get(i2c_dev->dev);
2938b9ec071SBaolin Wang 	if (ret < 0)
2948b9ec071SBaolin Wang 		return ret;
2958b9ec071SBaolin Wang 
2968b9ec071SBaolin Wang 	for (im = 0; im < num - 1; im++) {
2978b9ec071SBaolin Wang 		ret = sprd_i2c_handle_msg(i2c_adap, &msgs[im], 0);
2988b9ec071SBaolin Wang 		if (ret)
2998b9ec071SBaolin Wang 			goto err_msg;
3008b9ec071SBaolin Wang 	}
3018b9ec071SBaolin Wang 
3028b9ec071SBaolin Wang 	ret = sprd_i2c_handle_msg(i2c_adap, &msgs[im++], 1);
3038b9ec071SBaolin Wang 
3048b9ec071SBaolin Wang err_msg:
3058b9ec071SBaolin Wang 	pm_runtime_mark_last_busy(i2c_dev->dev);
3068b9ec071SBaolin Wang 	pm_runtime_put_autosuspend(i2c_dev->dev);
3078b9ec071SBaolin Wang 
3088b9ec071SBaolin Wang 	return ret < 0 ? ret : im;
3098b9ec071SBaolin Wang }
3108b9ec071SBaolin Wang 
sprd_i2c_func(struct i2c_adapter * adap)3118b9ec071SBaolin Wang static u32 sprd_i2c_func(struct i2c_adapter *adap)
3128b9ec071SBaolin Wang {
3138b9ec071SBaolin Wang 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
3148b9ec071SBaolin Wang }
3158b9ec071SBaolin Wang 
3168b9ec071SBaolin Wang static const struct i2c_algorithm sprd_i2c_algo = {
3178b9ec071SBaolin Wang 	.master_xfer = sprd_i2c_master_xfer,
3188b9ec071SBaolin Wang 	.functionality = sprd_i2c_func,
3198b9ec071SBaolin Wang };
3208b9ec071SBaolin Wang 
sprd_i2c_set_clk(struct sprd_i2c * i2c_dev,u32 freq)3218b9ec071SBaolin Wang static void sprd_i2c_set_clk(struct sprd_i2c *i2c_dev, u32 freq)
3228b9ec071SBaolin Wang {
3238b9ec071SBaolin Wang 	u32 apb_clk = i2c_dev->src_clk;
3248b9ec071SBaolin Wang 	/*
3258b9ec071SBaolin Wang 	 * From I2C databook, the prescale calculation formula:
3268b9ec071SBaolin Wang 	 * prescale = freq_i2c / (4 * freq_scl) - 1;
3278b9ec071SBaolin Wang 	 */
3288b9ec071SBaolin Wang 	u32 i2c_dvd = apb_clk / (4 * freq) - 1;
3298b9ec071SBaolin Wang 	/*
3308b9ec071SBaolin Wang 	 * From I2C databook, the high period of SCL clock is recommended as
3318b9ec071SBaolin Wang 	 * 40% (2/5), and the low period of SCL clock is recommended as 60%
3328b9ec071SBaolin Wang 	 * (3/5), then the formula should be:
3338b9ec071SBaolin Wang 	 * high = (prescale * 2 * 2) / 5
3348b9ec071SBaolin Wang 	 * low = (prescale * 2 * 3) / 5
3358b9ec071SBaolin Wang 	 */
3368b9ec071SBaolin Wang 	u32 high = ((i2c_dvd << 1) * 2) / 5;
3378b9ec071SBaolin Wang 	u32 low = ((i2c_dvd << 1) * 3) / 5;
3388b9ec071SBaolin Wang 	u32 div0 = I2C_ADDR_DVD0_CALC(high, low);
3398b9ec071SBaolin Wang 	u32 div1 = I2C_ADDR_DVD1_CALC(high, low);
3408b9ec071SBaolin Wang 
3418b9ec071SBaolin Wang 	writel(div0, i2c_dev->base + ADDR_DVD0);
3428b9ec071SBaolin Wang 	writel(div1, i2c_dev->base + ADDR_DVD1);
3438b9ec071SBaolin Wang 
3448b9ec071SBaolin Wang 	/* Start hold timing = hold time(us) * source clock */
34590224e64SAndy Shevchenko 	if (freq == I2C_MAX_FAST_MODE_FREQ)
3468b9ec071SBaolin Wang 		writel((6 * apb_clk) / 10000000, i2c_dev->base + ADDR_STA0_DVD);
34790224e64SAndy Shevchenko 	else if (freq == I2C_MAX_STANDARD_MODE_FREQ)
3488b9ec071SBaolin Wang 		writel((4 * apb_clk) / 1000000, i2c_dev->base + ADDR_STA0_DVD);
3498b9ec071SBaolin Wang }
3508b9ec071SBaolin Wang 
sprd_i2c_enable(struct sprd_i2c * i2c_dev)3518b9ec071SBaolin Wang static void sprd_i2c_enable(struct sprd_i2c *i2c_dev)
3528b9ec071SBaolin Wang {
3538b9ec071SBaolin Wang 	u32 tmp = I2C_DVD_OPT;
3548b9ec071SBaolin Wang 
3558b9ec071SBaolin Wang 	writel(tmp, i2c_dev->base + I2C_CTL);
3568b9ec071SBaolin Wang 
3578b9ec071SBaolin Wang 	sprd_i2c_set_full_thld(i2c_dev, I2C_FIFO_FULL_THLD);
3588b9ec071SBaolin Wang 	sprd_i2c_set_empty_thld(i2c_dev, I2C_FIFO_EMPTY_THLD);
3598b9ec071SBaolin Wang 
3608b9ec071SBaolin Wang 	sprd_i2c_set_clk(i2c_dev, i2c_dev->bus_freq);
3618b9ec071SBaolin Wang 	sprd_i2c_reset_fifo(i2c_dev);
3628b9ec071SBaolin Wang 	sprd_i2c_clear_irq(i2c_dev);
3638b9ec071SBaolin Wang 
3648b9ec071SBaolin Wang 	tmp = readl(i2c_dev->base + I2C_CTL);
3658b9ec071SBaolin Wang 	writel(tmp | I2C_EN | I2C_INT_EN, i2c_dev->base + I2C_CTL);
3668b9ec071SBaolin Wang }
3678b9ec071SBaolin Wang 
sprd_i2c_isr_thread(int irq,void * dev_id)3688b9ec071SBaolin Wang static irqreturn_t sprd_i2c_isr_thread(int irq, void *dev_id)
3698b9ec071SBaolin Wang {
3708b9ec071SBaolin Wang 	struct sprd_i2c *i2c_dev = dev_id;
3718b9ec071SBaolin Wang 	struct i2c_msg *msg = i2c_dev->msg;
3728b9ec071SBaolin Wang 	bool ack = !(readl(i2c_dev->base + I2C_STATUS) & I2C_RX_ACK);
3738b9ec071SBaolin Wang 	u32 i2c_tran;
3748b9ec071SBaolin Wang 
3758b9ec071SBaolin Wang 	if (msg->flags & I2C_M_RD)
3768b9ec071SBaolin Wang 		i2c_tran = i2c_dev->count >= I2C_FIFO_FULL_THLD;
3778b9ec071SBaolin Wang 	else
3782a010461SBaolin Wang 		i2c_tran = i2c_dev->count;
3798b9ec071SBaolin Wang 
3808b9ec071SBaolin Wang 	/*
3818b9ec071SBaolin Wang 	 * If we got one ACK from slave when writing data, and we did not
3828b9ec071SBaolin Wang 	 * finish this transmission (i2c_tran is not zero), then we should
3838b9ec071SBaolin Wang 	 * continue to write data.
3848b9ec071SBaolin Wang 	 *
3858b9ec071SBaolin Wang 	 * For reading data, ack is always true, if i2c_tran is not 0 which
3868b9ec071SBaolin Wang 	 * means we still need to contine to read data from slave.
3878b9ec071SBaolin Wang 	 */
3888b9ec071SBaolin Wang 	if (i2c_tran && ack) {
3898b9ec071SBaolin Wang 		sprd_i2c_data_transfer(i2c_dev);
3908b9ec071SBaolin Wang 		return IRQ_HANDLED;
3918b9ec071SBaolin Wang 	}
3928b9ec071SBaolin Wang 
3938b9ec071SBaolin Wang 	i2c_dev->err = 0;
3948b9ec071SBaolin Wang 
3958b9ec071SBaolin Wang 	/*
3968b9ec071SBaolin Wang 	 * If we did not get one ACK from slave when writing data, we should
3978b9ec071SBaolin Wang 	 * return -EIO to notify users.
3988b9ec071SBaolin Wang 	 */
3998b9ec071SBaolin Wang 	if (!ack)
4008b9ec071SBaolin Wang 		i2c_dev->err = -EIO;
4018b9ec071SBaolin Wang 	else if (msg->flags & I2C_M_RD && i2c_dev->count)
4028b9ec071SBaolin Wang 		sprd_i2c_read_bytes(i2c_dev, i2c_dev->buf, i2c_dev->count);
4038b9ec071SBaolin Wang 
4048b9ec071SBaolin Wang 	/* Transmission is done and clear ack and start operation */
4058b9ec071SBaolin Wang 	sprd_i2c_clear_ack(i2c_dev);
4068b9ec071SBaolin Wang 	sprd_i2c_clear_start(i2c_dev);
4078b9ec071SBaolin Wang 	complete(&i2c_dev->complete);
4088b9ec071SBaolin Wang 
4098b9ec071SBaolin Wang 	return IRQ_HANDLED;
4108b9ec071SBaolin Wang }
4118b9ec071SBaolin Wang 
sprd_i2c_isr(int irq,void * dev_id)4128b9ec071SBaolin Wang static irqreturn_t sprd_i2c_isr(int irq, void *dev_id)
4138b9ec071SBaolin Wang {
4148b9ec071SBaolin Wang 	struct sprd_i2c *i2c_dev = dev_id;
4158b9ec071SBaolin Wang 	struct i2c_msg *msg = i2c_dev->msg;
4168b9ec071SBaolin Wang 	bool ack = !(readl(i2c_dev->base + I2C_STATUS) & I2C_RX_ACK);
4178b9ec071SBaolin Wang 	u32 i2c_tran;
4188b9ec071SBaolin Wang 
4198b9ec071SBaolin Wang 	if (msg->flags & I2C_M_RD)
4208b9ec071SBaolin Wang 		i2c_tran = i2c_dev->count >= I2C_FIFO_FULL_THLD;
4218b9ec071SBaolin Wang 	else
4222a010461SBaolin Wang 		i2c_tran = i2c_dev->count;
4238b9ec071SBaolin Wang 
4248b9ec071SBaolin Wang 	/*
4258b9ec071SBaolin Wang 	 * If we did not get one ACK from slave when writing data, then we
4268b9ec071SBaolin Wang 	 * should finish this transmission since we got some errors.
4278b9ec071SBaolin Wang 	 *
4288b9ec071SBaolin Wang 	 * When writing data, if i2c_tran == 0 which means we have writen
4298b9ec071SBaolin Wang 	 * done all data, then we can finish this transmission.
4308b9ec071SBaolin Wang 	 *
4318b9ec071SBaolin Wang 	 * When reading data, if conut < rx fifo full threshold, which
4328b9ec071SBaolin Wang 	 * means we can read all data in one time, then we can finish this
4338b9ec071SBaolin Wang 	 * transmission too.
4348b9ec071SBaolin Wang 	 */
4358b9ec071SBaolin Wang 	if (!i2c_tran || !ack) {
4368b9ec071SBaolin Wang 		sprd_i2c_clear_start(i2c_dev);
4378b9ec071SBaolin Wang 		sprd_i2c_clear_irq(i2c_dev);
4388b9ec071SBaolin Wang 	}
4398b9ec071SBaolin Wang 
4408b9ec071SBaolin Wang 	sprd_i2c_set_fifo_empty_int(i2c_dev, 0);
4418b9ec071SBaolin Wang 	sprd_i2c_set_fifo_full_int(i2c_dev, 0);
4428b9ec071SBaolin Wang 
4438b9ec071SBaolin Wang 	return IRQ_WAKE_THREAD;
4448b9ec071SBaolin Wang }
4458b9ec071SBaolin Wang 
sprd_i2c_clk_init(struct sprd_i2c * i2c_dev)4468b9ec071SBaolin Wang static int sprd_i2c_clk_init(struct sprd_i2c *i2c_dev)
4478b9ec071SBaolin Wang {
4488b9ec071SBaolin Wang 	struct clk *clk_i2c, *clk_parent;
4498b9ec071SBaolin Wang 
4508b9ec071SBaolin Wang 	clk_i2c = devm_clk_get(i2c_dev->dev, "i2c");
4518b9ec071SBaolin Wang 	if (IS_ERR(clk_i2c)) {
4528b9ec071SBaolin Wang 		dev_warn(i2c_dev->dev, "i2c%d can't get the i2c clock\n",
4538b9ec071SBaolin Wang 			 i2c_dev->adap.nr);
4548b9ec071SBaolin Wang 		clk_i2c = NULL;
4558b9ec071SBaolin Wang 	}
4568b9ec071SBaolin Wang 
4578b9ec071SBaolin Wang 	clk_parent = devm_clk_get(i2c_dev->dev, "source");
4588b9ec071SBaolin Wang 	if (IS_ERR(clk_parent)) {
4598b9ec071SBaolin Wang 		dev_warn(i2c_dev->dev, "i2c%d can't get the source clock\n",
4608b9ec071SBaolin Wang 			 i2c_dev->adap.nr);
4618b9ec071SBaolin Wang 		clk_parent = NULL;
4628b9ec071SBaolin Wang 	}
4638b9ec071SBaolin Wang 
4648b9ec071SBaolin Wang 	if (clk_set_parent(clk_i2c, clk_parent))
4658b9ec071SBaolin Wang 		i2c_dev->src_clk = clk_get_rate(clk_i2c);
4668b9ec071SBaolin Wang 	else
4678b9ec071SBaolin Wang 		i2c_dev->src_clk = 26000000;
4688b9ec071SBaolin Wang 
4698b9ec071SBaolin Wang 	dev_dbg(i2c_dev->dev, "i2c%d set source clock is %d\n",
4708b9ec071SBaolin Wang 		i2c_dev->adap.nr, i2c_dev->src_clk);
4718b9ec071SBaolin Wang 
4728b9ec071SBaolin Wang 	i2c_dev->clk = devm_clk_get(i2c_dev->dev, "enable");
4738b9ec071SBaolin Wang 	if (IS_ERR(i2c_dev->clk)) {
474bbeb6b6cSBaolin Wang 		dev_err(i2c_dev->dev, "i2c%d can't get the enable clock\n",
4758b9ec071SBaolin Wang 			i2c_dev->adap.nr);
476bbeb6b6cSBaolin Wang 		return PTR_ERR(i2c_dev->clk);
4778b9ec071SBaolin Wang 	}
4788b9ec071SBaolin Wang 
4798b9ec071SBaolin Wang 	return 0;
4808b9ec071SBaolin Wang }
4818b9ec071SBaolin Wang 
sprd_i2c_probe(struct platform_device * pdev)4828b9ec071SBaolin Wang static int sprd_i2c_probe(struct platform_device *pdev)
4838b9ec071SBaolin Wang {
4848b9ec071SBaolin Wang 	struct device *dev = &pdev->dev;
4858b9ec071SBaolin Wang 	struct sprd_i2c *i2c_dev;
4868b9ec071SBaolin Wang 	u32 prop;
4878b9ec071SBaolin Wang 	int ret;
4888b9ec071SBaolin Wang 
4898b9ec071SBaolin Wang 	pdev->id = of_alias_get_id(dev->of_node, "i2c");
4908b9ec071SBaolin Wang 
4918b9ec071SBaolin Wang 	i2c_dev = devm_kzalloc(dev, sizeof(struct sprd_i2c), GFP_KERNEL);
4928b9ec071SBaolin Wang 	if (!i2c_dev)
4938b9ec071SBaolin Wang 		return -ENOMEM;
4948b9ec071SBaolin Wang 
4953c2588faSBaolin Wang 	i2c_dev->base = devm_platform_ioremap_resource(pdev, 0);
4968b9ec071SBaolin Wang 	if (IS_ERR(i2c_dev->base))
4978b9ec071SBaolin Wang 		return PTR_ERR(i2c_dev->base);
4988b9ec071SBaolin Wang 
4998b9ec071SBaolin Wang 	i2c_dev->irq = platform_get_irq(pdev, 0);
500e42688edSDejin Zheng 	if (i2c_dev->irq < 0)
5018b9ec071SBaolin Wang 		return i2c_dev->irq;
5028b9ec071SBaolin Wang 
5038b9ec071SBaolin Wang 	i2c_set_adapdata(&i2c_dev->adap, i2c_dev);
5048b9ec071SBaolin Wang 	init_completion(&i2c_dev->complete);
5058b9ec071SBaolin Wang 	snprintf(i2c_dev->adap.name, sizeof(i2c_dev->adap.name),
5068b9ec071SBaolin Wang 		 "%s", "sprd-i2c");
5078b9ec071SBaolin Wang 
50890224e64SAndy Shevchenko 	i2c_dev->bus_freq = I2C_MAX_STANDARD_MODE_FREQ;
5098b9ec071SBaolin Wang 	i2c_dev->adap.owner = THIS_MODULE;
5108b9ec071SBaolin Wang 	i2c_dev->dev = dev;
5118b9ec071SBaolin Wang 	i2c_dev->adap.retries = 3;
5128b9ec071SBaolin Wang 	i2c_dev->adap.algo = &sprd_i2c_algo;
5138b9ec071SBaolin Wang 	i2c_dev->adap.algo_data = i2c_dev;
5148b9ec071SBaolin Wang 	i2c_dev->adap.dev.parent = dev;
5158b9ec071SBaolin Wang 	i2c_dev->adap.nr = pdev->id;
5168b9ec071SBaolin Wang 	i2c_dev->adap.dev.of_node = dev->of_node;
5178b9ec071SBaolin Wang 
5188b9ec071SBaolin Wang 	if (!of_property_read_u32(dev->of_node, "clock-frequency", &prop))
5198b9ec071SBaolin Wang 		i2c_dev->bus_freq = prop;
5208b9ec071SBaolin Wang 
5218b9ec071SBaolin Wang 	/* We only support 100k and 400k now, otherwise will return error. */
52290224e64SAndy Shevchenko 	if (i2c_dev->bus_freq != I2C_MAX_STANDARD_MODE_FREQ &&
52390224e64SAndy Shevchenko 	    i2c_dev->bus_freq != I2C_MAX_FAST_MODE_FREQ)
5248b9ec071SBaolin Wang 		return -EINVAL;
5258b9ec071SBaolin Wang 
526bbeb6b6cSBaolin Wang 	ret = sprd_i2c_clk_init(i2c_dev);
527bbeb6b6cSBaolin Wang 	if (ret)
528bbeb6b6cSBaolin Wang 		return ret;
529bbeb6b6cSBaolin Wang 
5308b9ec071SBaolin Wang 	platform_set_drvdata(pdev, i2c_dev);
5318b9ec071SBaolin Wang 
5328b9ec071SBaolin Wang 	ret = clk_prepare_enable(i2c_dev->clk);
5338b9ec071SBaolin Wang 	if (ret)
5348b9ec071SBaolin Wang 		return ret;
5358b9ec071SBaolin Wang 
5368b9ec071SBaolin Wang 	sprd_i2c_enable(i2c_dev);
5378b9ec071SBaolin Wang 
5388b9ec071SBaolin Wang 	pm_runtime_set_autosuspend_delay(i2c_dev->dev, SPRD_I2C_PM_TIMEOUT);
5398b9ec071SBaolin Wang 	pm_runtime_use_autosuspend(i2c_dev->dev);
5408b9ec071SBaolin Wang 	pm_runtime_set_active(i2c_dev->dev);
5418b9ec071SBaolin Wang 	pm_runtime_enable(i2c_dev->dev);
5428b9ec071SBaolin Wang 
5438b9ec071SBaolin Wang 	ret = pm_runtime_get_sync(i2c_dev->dev);
5448b9ec071SBaolin Wang 	if (ret < 0)
5458b9ec071SBaolin Wang 		goto err_rpm_put;
5468b9ec071SBaolin Wang 
5478b9ec071SBaolin Wang 	ret = devm_request_threaded_irq(dev, i2c_dev->irq,
5488b9ec071SBaolin Wang 		sprd_i2c_isr, sprd_i2c_isr_thread,
5498b9ec071SBaolin Wang 		IRQF_NO_SUSPEND | IRQF_ONESHOT,
5508b9ec071SBaolin Wang 		pdev->name, i2c_dev);
5518b9ec071SBaolin Wang 	if (ret) {
5528b9ec071SBaolin Wang 		dev_err(&pdev->dev, "failed to request irq %d\n", i2c_dev->irq);
5538b9ec071SBaolin Wang 		goto err_rpm_put;
5548b9ec071SBaolin Wang 	}
5558b9ec071SBaolin Wang 
5568b9ec071SBaolin Wang 	ret = i2c_add_numbered_adapter(&i2c_dev->adap);
5578b9ec071SBaolin Wang 	if (ret) {
5588b9ec071SBaolin Wang 		dev_err(&pdev->dev, "add adapter failed\n");
5598b9ec071SBaolin Wang 		goto err_rpm_put;
5608b9ec071SBaolin Wang 	}
5618b9ec071SBaolin Wang 
5628b9ec071SBaolin Wang 	pm_runtime_mark_last_busy(i2c_dev->dev);
5638b9ec071SBaolin Wang 	pm_runtime_put_autosuspend(i2c_dev->dev);
5648b9ec071SBaolin Wang 	return 0;
5658b9ec071SBaolin Wang 
5668b9ec071SBaolin Wang err_rpm_put:
5678b9ec071SBaolin Wang 	pm_runtime_put_noidle(i2c_dev->dev);
5688b9ec071SBaolin Wang 	pm_runtime_disable(i2c_dev->dev);
5698b9ec071SBaolin Wang 	clk_disable_unprepare(i2c_dev->clk);
5708b9ec071SBaolin Wang 	return ret;
5718b9ec071SBaolin Wang }
5728b9ec071SBaolin Wang 
sprd_i2c_remove(struct platform_device * pdev)5738b9ec071SBaolin Wang static int sprd_i2c_remove(struct platform_device *pdev)
5748b9ec071SBaolin Wang {
5758b9ec071SBaolin Wang 	struct sprd_i2c *i2c_dev = platform_get_drvdata(pdev);
5768b9ec071SBaolin Wang 	int ret;
5778b9ec071SBaolin Wang 
578*ca0aa17fSUwe Kleine-König 	ret = pm_runtime_get_sync(i2c_dev->dev);
5798b9ec071SBaolin Wang 	if (ret < 0)
580*ca0aa17fSUwe Kleine-König 		dev_err(&pdev->dev, "Failed to resume device (%pe)\n", ERR_PTR(ret));
5818b9ec071SBaolin Wang 
5828b9ec071SBaolin Wang 	i2c_del_adapter(&i2c_dev->adap);
583*ca0aa17fSUwe Kleine-König 
584*ca0aa17fSUwe Kleine-König 	if (ret >= 0)
5858b9ec071SBaolin Wang 		clk_disable_unprepare(i2c_dev->clk);
5868b9ec071SBaolin Wang 
5878b9ec071SBaolin Wang 	pm_runtime_put_noidle(i2c_dev->dev);
5888b9ec071SBaolin Wang 	pm_runtime_disable(i2c_dev->dev);
5898b9ec071SBaolin Wang 
5908b9ec071SBaolin Wang 	return 0;
5918b9ec071SBaolin Wang }
5928b9ec071SBaolin Wang 
sprd_i2c_suspend_noirq(struct device * dev)5937b6b6998SWolfram Sang static int __maybe_unused sprd_i2c_suspend_noirq(struct device *dev)
5948b9ec071SBaolin Wang {
5957b6b6998SWolfram Sang 	struct sprd_i2c *i2c_dev = dev_get_drvdata(dev);
596da33aa03SBaolin Wang 
5975a7b81ffSWolfram Sang 	i2c_mark_adapter_suspended(&i2c_dev->adap);
5987b6b6998SWolfram Sang 	return pm_runtime_force_suspend(dev);
5998b9ec071SBaolin Wang }
6008b9ec071SBaolin Wang 
sprd_i2c_resume_noirq(struct device * dev)6017b6b6998SWolfram Sang static int __maybe_unused sprd_i2c_resume_noirq(struct device *dev)
6028b9ec071SBaolin Wang {
6037b6b6998SWolfram Sang 	struct sprd_i2c *i2c_dev = dev_get_drvdata(dev);
604da33aa03SBaolin Wang 
6055a7b81ffSWolfram Sang 	i2c_mark_adapter_resumed(&i2c_dev->adap);
6067b6b6998SWolfram Sang 	return pm_runtime_force_resume(dev);
6078b9ec071SBaolin Wang }
6088b9ec071SBaolin Wang 
sprd_i2c_runtime_suspend(struct device * dev)6097b6b6998SWolfram Sang static int __maybe_unused sprd_i2c_runtime_suspend(struct device *dev)
6108b9ec071SBaolin Wang {
6117b6b6998SWolfram Sang 	struct sprd_i2c *i2c_dev = dev_get_drvdata(dev);
6128b9ec071SBaolin Wang 
6138b9ec071SBaolin Wang 	clk_disable_unprepare(i2c_dev->clk);
6148b9ec071SBaolin Wang 
6158b9ec071SBaolin Wang 	return 0;
6168b9ec071SBaolin Wang }
6178b9ec071SBaolin Wang 
sprd_i2c_runtime_resume(struct device * dev)6187b6b6998SWolfram Sang static int __maybe_unused sprd_i2c_runtime_resume(struct device *dev)
6198b9ec071SBaolin Wang {
6207b6b6998SWolfram Sang 	struct sprd_i2c *i2c_dev = dev_get_drvdata(dev);
6218b9ec071SBaolin Wang 	int ret;
6228b9ec071SBaolin Wang 
6238b9ec071SBaolin Wang 	ret = clk_prepare_enable(i2c_dev->clk);
6248b9ec071SBaolin Wang 	if (ret)
6258b9ec071SBaolin Wang 		return ret;
6268b9ec071SBaolin Wang 
6278b9ec071SBaolin Wang 	sprd_i2c_enable(i2c_dev);
6288b9ec071SBaolin Wang 
6298b9ec071SBaolin Wang 	return 0;
6308b9ec071SBaolin Wang }
6318b9ec071SBaolin Wang 
6328b9ec071SBaolin Wang static const struct dev_pm_ops sprd_i2c_pm_ops = {
6338b9ec071SBaolin Wang 	SET_RUNTIME_PM_OPS(sprd_i2c_runtime_suspend,
6348b9ec071SBaolin Wang 			   sprd_i2c_runtime_resume, NULL)
6358b9ec071SBaolin Wang 
6368b9ec071SBaolin Wang 	SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(sprd_i2c_suspend_noirq,
6378b9ec071SBaolin Wang 				      sprd_i2c_resume_noirq)
6388b9ec071SBaolin Wang };
6398b9ec071SBaolin Wang 
6408b9ec071SBaolin Wang static const struct of_device_id sprd_i2c_of_match[] = {
6418b9ec071SBaolin Wang 	{ .compatible = "sprd,sc9860-i2c", },
642a91aee52SThomas Meyer 	{},
6438b9ec071SBaolin Wang };
644d5c1d606SBixuan Cui MODULE_DEVICE_TABLE(of, sprd_i2c_of_match);
6458b9ec071SBaolin Wang 
6468b9ec071SBaolin Wang static struct platform_driver sprd_i2c_driver = {
6478b9ec071SBaolin Wang 	.probe = sprd_i2c_probe,
6488b9ec071SBaolin Wang 	.remove = sprd_i2c_remove,
6498b9ec071SBaolin Wang 	.driver = {
6508b9ec071SBaolin Wang 		   .name = "sprd-i2c",
6518b9ec071SBaolin Wang 		   .of_match_table = sprd_i2c_of_match,
6528b9ec071SBaolin Wang 		   .pm = &sprd_i2c_pm_ops,
6538b9ec071SBaolin Wang 	},
6548b9ec071SBaolin Wang };
6558b9ec071SBaolin Wang 
6564d7802aaSBaolin Wang module_platform_driver(sprd_i2c_driver);
6574d7802aaSBaolin Wang 
6584d7802aaSBaolin Wang MODULE_DESCRIPTION("Spreadtrum I2C master controller driver");
6594d7802aaSBaolin Wang MODULE_LICENSE("GPL v2");
660