xref: /openbmc/linux/drivers/i2c/busses/i2c-piix4.c (revision fbafbd51bff52cb3a920fd98d4dae2a78dd433d0)
1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds     Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and
41da177e4SLinus Torvalds     Philip Edelbrock <phil@netroedge.com>
51da177e4SLinus Torvalds 
61da177e4SLinus Torvalds */
71da177e4SLinus Torvalds 
81da177e4SLinus Torvalds /*
91da177e4SLinus Torvalds    Supports:
101da177e4SLinus Torvalds 	Intel PIIX4, 440MX
11506a8b6cSFlavio Leitner 	Serverworks OSB4, CSB5, CSB6, HT-1000, HT-1100
122a2f7404SAndrew Armenia 	ATI IXP200, IXP300, IXP400, SB600, SB700/SP5100, SB800
13032f708bSShane Huang 	AMD Hudson-2, ML, CZ
1424beb83aSPu Wen 	Hygon CZ
151da177e4SLinus Torvalds 	SMSC Victory66
161da177e4SLinus Torvalds 
172a2f7404SAndrew Armenia    Note: we assume there can only be one device, with one or more
182a2f7404SAndrew Armenia    SMBus interfaces.
192fee61d2SChristian Fetzer    The device can register multiple i2c_adapters (up to PIIX4_MAX_ADAPTERS).
202fee61d2SChristian Fetzer    For devices supporting multiple ports the i2c_adapter should provide
212fee61d2SChristian Fetzer    an i2c_algorithm to access them.
221da177e4SLinus Torvalds */
231da177e4SLinus Torvalds 
241da177e4SLinus Torvalds #include <linux/module.h>
251da177e4SLinus Torvalds #include <linux/moduleparam.h>
261da177e4SLinus Torvalds #include <linux/pci.h>
271da177e4SLinus Torvalds #include <linux/kernel.h>
281da177e4SLinus Torvalds #include <linux/delay.h>
291da177e4SLinus Torvalds #include <linux/stddef.h>
301da177e4SLinus Torvalds #include <linux/ioport.h>
311da177e4SLinus Torvalds #include <linux/i2c.h>
32c415b303SDaniel J Blueman #include <linux/slab.h>
331da177e4SLinus Torvalds #include <linux/dmi.h>
3454fb4a05SJean Delvare #include <linux/acpi.h>
3521782180SH Hartley Sweeten #include <linux/io.h>
361da177e4SLinus Torvalds 
371da177e4SLinus Torvalds 
381da177e4SLinus Torvalds /* PIIX4 SMBus address offsets */
391da177e4SLinus Torvalds #define SMBHSTSTS	(0 + piix4_smba)
401da177e4SLinus Torvalds #define SMBHSLVSTS	(1 + piix4_smba)
411da177e4SLinus Torvalds #define SMBHSTCNT	(2 + piix4_smba)
421da177e4SLinus Torvalds #define SMBHSTCMD	(3 + piix4_smba)
431da177e4SLinus Torvalds #define SMBHSTADD	(4 + piix4_smba)
441da177e4SLinus Torvalds #define SMBHSTDAT0	(5 + piix4_smba)
451da177e4SLinus Torvalds #define SMBHSTDAT1	(6 + piix4_smba)
461da177e4SLinus Torvalds #define SMBBLKDAT	(7 + piix4_smba)
471da177e4SLinus Torvalds #define SMBSLVCNT	(8 + piix4_smba)
481da177e4SLinus Torvalds #define SMBSHDWCMD	(9 + piix4_smba)
491da177e4SLinus Torvalds #define SMBSLVEVT	(0xA + piix4_smba)
501da177e4SLinus Torvalds #define SMBSLVDAT	(0xC + piix4_smba)
511da177e4SLinus Torvalds 
521da177e4SLinus Torvalds /* count for request_region */
53f43128c7SRicardo Ribalda #define SMBIOSIZE	9
541da177e4SLinus Torvalds 
551da177e4SLinus Torvalds /* PCI Address Constants */
561da177e4SLinus Torvalds #define SMBBA		0x090
571da177e4SLinus Torvalds #define SMBHSTCFG	0x0D2
581da177e4SLinus Torvalds #define SMBSLVC		0x0D3
591da177e4SLinus Torvalds #define SMBSHDW1	0x0D4
601da177e4SLinus Torvalds #define SMBSHDW2	0x0D5
611da177e4SLinus Torvalds #define SMBREV		0x0D6
621da177e4SLinus Torvalds 
631da177e4SLinus Torvalds /* Other settings */
641da177e4SLinus Torvalds #define MAX_TIMEOUT	500
651da177e4SLinus Torvalds #define  ENABLE_INT9	0
661da177e4SLinus Torvalds 
671da177e4SLinus Torvalds /* PIIX4 constants */
681da177e4SLinus Torvalds #define PIIX4_QUICK		0x00
691da177e4SLinus Torvalds #define PIIX4_BYTE		0x04
701da177e4SLinus Torvalds #define PIIX4_BYTE_DATA		0x08
711da177e4SLinus Torvalds #define PIIX4_WORD_DATA		0x0C
721da177e4SLinus Torvalds #define PIIX4_BLOCK_DATA	0x14
731da177e4SLinus Torvalds 
74ca2061e1SChristian Fetzer /* Multi-port constants */
75ca2061e1SChristian Fetzer #define PIIX4_MAX_ADAPTERS	4
76528d53a1SJean Delvare #define HUDSON2_MAIN_PORTS	2 /* HUDSON2, KERNCZ reserves ports 3, 4 */
77ca2061e1SChristian Fetzer 
782fee61d2SChristian Fetzer /* SB800 constants */
792fee61d2SChristian Fetzer #define SB800_PIIX4_SMB_IDX		0xcd6
8093102cb4STerry Bowman #define SB800_PIIX4_SMB_MAP_SIZE	2
812fee61d2SChristian Fetzer 
8288fa2dfbSRicardo Ribalda Delgado #define KERNCZ_IMC_IDX			0x3e
8388fa2dfbSRicardo Ribalda Delgado #define KERNCZ_IMC_DATA			0x3f
8488fa2dfbSRicardo Ribalda Delgado 
856befa3fdSJean Delvare /*
866befa3fdSJean Delvare  * SB800 port is selected by bits 2:1 of the smb_en register (0x2c)
876befa3fdSJean Delvare  * or the smb_sel register (0x2e), depending on bit 0 of register 0x2f.
886befa3fdSJean Delvare  * Hudson-2/Bolton port is always selected by bits 2:1 of register 0x2f.
896befa3fdSJean Delvare  */
902fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX		0x2c
916befa3fdSJean Delvare #define SB800_PIIX4_PORT_IDX_ALT	0x2e
926befa3fdSJean Delvare #define SB800_PIIX4_PORT_IDX_SEL	0x2f
932fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX_MASK	0x06
940fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_SHIFT	1
950fe16195SGuenter Roeck 
96c7c06a15SAndrew Cooks /* On kerncz and Hudson2, SmBus0Sel is at bit 20:19 of PMx00 DecodeEn */
970fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_KERNCZ		0x02
980fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_MASK_KERNCZ	0x18
990fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ	3
1002fee61d2SChristian Fetzer 
1011da177e4SLinus Torvalds /* insmod parameters */
1021da177e4SLinus Torvalds 
1031da177e4SLinus Torvalds /* If force is set to anything different from 0, we forcibly enable the
1041da177e4SLinus Torvalds    PIIX4. DANGEROUS! */
10560507095SJean Delvare static int force;
1061da177e4SLinus Torvalds module_param (force, int, 0);
1071da177e4SLinus Torvalds MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!");
1081da177e4SLinus Torvalds 
1091da177e4SLinus Torvalds /* If force_addr is set to anything different from 0, we forcibly enable
1101da177e4SLinus Torvalds    the PIIX4 at the given address. VERY DANGEROUS! */
11160507095SJean Delvare static int force_addr;
112c78babccSDavid Howells module_param_hw(force_addr, int, ioport, 0);
1131da177e4SLinus Torvalds MODULE_PARM_DESC(force_addr,
1141da177e4SLinus Torvalds 		 "Forcibly enable the PIIX4 at the given address. "
1151da177e4SLinus Torvalds 		 "EXTREMELY DANGEROUS!");
1161da177e4SLinus Torvalds 
117b1c1759cSDavid Milburn static int srvrworks_csb5_delay;
118d6072f84SJean Delvare static struct pci_driver piix4_driver;
1191da177e4SLinus Torvalds 
1200b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_blacklist[] = {
121c2fc54fcSJean Delvare 	{
122c2fc54fcSJean Delvare 		.ident = "Sapphire AM2RD790",
123c2fc54fcSJean Delvare 		.matches = {
124c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."),
125c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"),
126c2fc54fcSJean Delvare 		},
127c2fc54fcSJean Delvare 	},
128c2fc54fcSJean Delvare 	{
129c2fc54fcSJean Delvare 		.ident = "DFI Lanparty UT 790FX",
130c2fc54fcSJean Delvare 		.matches = {
131c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."),
132c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"),
133c2fc54fcSJean Delvare 		},
134c2fc54fcSJean Delvare 	},
135c2fc54fcSJean Delvare 	{ }
136c2fc54fcSJean Delvare };
137c2fc54fcSJean Delvare 
138c2fc54fcSJean Delvare /* The IBM entry is in a separate table because we only check it
139c2fc54fcSJean Delvare    on Intel-based systems */
1400b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_ibm[] = {
1411da177e4SLinus Torvalds 	{
1421da177e4SLinus Torvalds 		.ident = "IBM",
1431da177e4SLinus Torvalds 		.matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), },
1441da177e4SLinus Torvalds 	},
1451da177e4SLinus Torvalds 	{ },
1461da177e4SLinus Torvalds };
1471da177e4SLinus Torvalds 
1486befa3fdSJean Delvare /*
1496befa3fdSJean Delvare  * SB800 globals
1506befa3fdSJean Delvare  */
1516befa3fdSJean Delvare static u8 piix4_port_sel_sb800;
1520fe16195SGuenter Roeck static u8 piix4_port_mask_sb800;
1530fe16195SGuenter Roeck static u8 piix4_port_shift_sb800;
154725d2e3fSChristian Fetzer static const char *piix4_main_port_names_sb800[PIIX4_MAX_ADAPTERS] = {
15552795f6fSJean Delvare 	" port 0", " port 2", " port 3", " port 4"
156725d2e3fSChristian Fetzer };
15752795f6fSJean Delvare static const char *piix4_aux_port_name_sb800 = " port 1";
158725d2e3fSChristian Fetzer 
15914a8086dSAndrew Armenia struct i2c_piix4_adapdata {
16014a8086dSAndrew Armenia 	unsigned short smba;
1612fee61d2SChristian Fetzer 
1622fee61d2SChristian Fetzer 	/* SB800 */
1632fee61d2SChristian Fetzer 	bool sb800_main;
16488fa2dfbSRicardo Ribalda Delgado 	bool notify_imc;
16533f5ccc3SJean Delvare 	u8 port;		/* Port number, shifted */
16614a8086dSAndrew Armenia };
16714a8086dSAndrew Armenia 
168a3325d22STerry Bowman static int piix4_sb800_region_request(struct device *dev)
169a3325d22STerry Bowman {
170a3325d22STerry Bowman 	if (!request_muxed_region(SB800_PIIX4_SMB_IDX, SB800_PIIX4_SMB_MAP_SIZE,
171a3325d22STerry Bowman 				  "sb800_piix4_smb")) {
172a3325d22STerry Bowman 		dev_err(dev,
173a3325d22STerry Bowman 			"SMBus base address index region 0x%x already in use.\n",
174a3325d22STerry Bowman 			SB800_PIIX4_SMB_IDX);
175a3325d22STerry Bowman 		return -EBUSY;
176a3325d22STerry Bowman 	}
177a3325d22STerry Bowman 
178a3325d22STerry Bowman 	return 0;
179a3325d22STerry Bowman }
180a3325d22STerry Bowman 
181a3325d22STerry Bowman static void piix4_sb800_region_release(struct device *dev)
182a3325d22STerry Bowman {
183a3325d22STerry Bowman 	release_region(SB800_PIIX4_SMB_IDX, SB800_PIIX4_SMB_MAP_SIZE);
184a3325d22STerry Bowman }
185a3325d22STerry Bowman 
1860b255e92SBill Pemberton static int piix4_setup(struct pci_dev *PIIX4_dev,
1871da177e4SLinus Torvalds 		       const struct pci_device_id *id)
1881da177e4SLinus Torvalds {
1891da177e4SLinus Torvalds 	unsigned char temp;
19014a8086dSAndrew Armenia 	unsigned short piix4_smba;
1911da177e4SLinus Torvalds 
192b1c1759cSDavid Milburn 	if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) &&
193b1c1759cSDavid Milburn 	    (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5))
194b1c1759cSDavid Milburn 		srvrworks_csb5_delay = 1;
195b1c1759cSDavid Milburn 
196c2fc54fcSJean Delvare 	/* On some motherboards, it was reported that accessing the SMBus
197c2fc54fcSJean Delvare 	   caused severe hardware problems */
198c2fc54fcSJean Delvare 	if (dmi_check_system(piix4_dmi_blacklist)) {
199c2fc54fcSJean Delvare 		dev_err(&PIIX4_dev->dev,
200c2fc54fcSJean Delvare 			"Accessing the SMBus on this system is unsafe!\n");
201c2fc54fcSJean Delvare 		return -EPERM;
202c2fc54fcSJean Delvare 	}
203c2fc54fcSJean Delvare 
2041da177e4SLinus Torvalds 	/* Don't access SMBus on IBM systems which get corrupted eeproms */
205c2fc54fcSJean Delvare 	if (dmi_check_system(piix4_dmi_ibm) &&
2061da177e4SLinus Torvalds 			PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) {
207f9ba6c04SJean Delvare 		dev_err(&PIIX4_dev->dev, "IBM system detected; this module "
2081da177e4SLinus Torvalds 			"may corrupt your serial eeprom! Refusing to load "
2091da177e4SLinus Torvalds 			"module!\n");
2101da177e4SLinus Torvalds 		return -EPERM;
2111da177e4SLinus Torvalds 	}
2121da177e4SLinus Torvalds 
2131da177e4SLinus Torvalds 	/* Determine the address of the SMBus areas */
2141da177e4SLinus Torvalds 	if (force_addr) {
2151da177e4SLinus Torvalds 		piix4_smba = force_addr & 0xfff0;
2161da177e4SLinus Torvalds 		force = 0;
2171da177e4SLinus Torvalds 	} else {
2181da177e4SLinus Torvalds 		pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba);
2191da177e4SLinus Torvalds 		piix4_smba &= 0xfff0;
2201da177e4SLinus Torvalds 		if(piix4_smba == 0) {
221fa63cd56SJean Delvare 			dev_err(&PIIX4_dev->dev, "SMBus base address "
2221da177e4SLinus Torvalds 				"uninitialized - upgrade BIOS or use "
2231da177e4SLinus Torvalds 				"force_addr=0xaddr\n");
2241da177e4SLinus Torvalds 			return -ENODEV;
2251da177e4SLinus Torvalds 		}
2261da177e4SLinus Torvalds 	}
2271da177e4SLinus Torvalds 
22854fb4a05SJean Delvare 	if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
22918669eabSJean Delvare 		return -ENODEV;
23054fb4a05SJean Delvare 
231d6072f84SJean Delvare 	if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
232fa63cd56SJean Delvare 		dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n",
2331da177e4SLinus Torvalds 			piix4_smba);
234fa63cd56SJean Delvare 		return -EBUSY;
2351da177e4SLinus Torvalds 	}
2361da177e4SLinus Torvalds 
2371da177e4SLinus Torvalds 	pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp);
2381da177e4SLinus Torvalds 
2391da177e4SLinus Torvalds 	/* If force_addr is set, we program the new address here. Just to make
2401da177e4SLinus Torvalds 	   sure, we disable the PIIX4 first. */
2411da177e4SLinus Torvalds 	if (force_addr) {
2421da177e4SLinus Torvalds 		pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe);
2431da177e4SLinus Torvalds 		pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba);
2441da177e4SLinus Torvalds 		pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01);
2451da177e4SLinus Torvalds 		dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to "
2461da177e4SLinus Torvalds 			"new address %04x!\n", piix4_smba);
2471da177e4SLinus Torvalds 	} else if ((temp & 1) == 0) {
2481da177e4SLinus Torvalds 		if (force) {
2491da177e4SLinus Torvalds 			/* This should never need to be done, but has been
2501da177e4SLinus Torvalds 			 * noted that many Dell machines have the SMBus
2511da177e4SLinus Torvalds 			 * interface on the PIIX4 disabled!? NOTE: This assumes
2521da177e4SLinus Torvalds 			 * I/O space and other allocations WERE done by the
2531da177e4SLinus Torvalds 			 * Bios!  Don't complain if your hardware does weird
2541da177e4SLinus Torvalds 			 * things after enabling this. :') Check for Bios
2551da177e4SLinus Torvalds 			 * updates before resorting to this.
2561da177e4SLinus Torvalds 			 */
2571da177e4SLinus Torvalds 			pci_write_config_byte(PIIX4_dev, SMBHSTCFG,
2581da177e4SLinus Torvalds 					      temp | 1);
2598117e41eSJoe Perches 			dev_notice(&PIIX4_dev->dev,
2608117e41eSJoe Perches 				   "WARNING: SMBus interface has been FORCEFULLY ENABLED!\n");
2611da177e4SLinus Torvalds 		} else {
2621da177e4SLinus Torvalds 			dev_err(&PIIX4_dev->dev,
26366f8a8ffSJean Delvare 				"SMBus Host Controller not enabled!\n");
2641da177e4SLinus Torvalds 			release_region(piix4_smba, SMBIOSIZE);
2651da177e4SLinus Torvalds 			return -ENODEV;
2661da177e4SLinus Torvalds 		}
2671da177e4SLinus Torvalds 	}
2681da177e4SLinus Torvalds 
26954aaa1caSRudolf Marek 	if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2))
27066f8a8ffSJean Delvare 		dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n");
2711da177e4SLinus Torvalds 	else if ((temp & 0x0E) == 0)
27266f8a8ffSJean Delvare 		dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n");
2731da177e4SLinus Torvalds 	else
2741da177e4SLinus Torvalds 		dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration "
2751da177e4SLinus Torvalds 			"(or code out of date)!\n");
2761da177e4SLinus Torvalds 
2771da177e4SLinus Torvalds 	pci_read_config_byte(PIIX4_dev, SMBREV, &temp);
278fa63cd56SJean Delvare 	dev_info(&PIIX4_dev->dev,
279fa63cd56SJean Delvare 		 "SMBus Host Controller at 0x%x, revision %d\n",
280fa63cd56SJean Delvare 		 piix4_smba, temp);
2811da177e4SLinus Torvalds 
28214a8086dSAndrew Armenia 	return piix4_smba;
2831da177e4SLinus Torvalds }
2841da177e4SLinus Torvalds 
2850a59a24eSTerry Bowman static int piix4_setup_sb800_smba(struct pci_dev *PIIX4_dev,
2860a59a24eSTerry Bowman 				  u8 smb_en,
2870a59a24eSTerry Bowman 				  u8 aux,
2880a59a24eSTerry Bowman 				  u8 *smb_en_status,
2890a59a24eSTerry Bowman 				  unsigned short *piix4_smba)
2900a59a24eSTerry Bowman {
2910a59a24eSTerry Bowman 	u8 smba_en_lo;
2920a59a24eSTerry Bowman 	u8 smba_en_hi;
2930a59a24eSTerry Bowman 	int retval;
2940a59a24eSTerry Bowman 
2950a59a24eSTerry Bowman 	retval = piix4_sb800_region_request(&PIIX4_dev->dev);
2960a59a24eSTerry Bowman 	if (retval)
2970a59a24eSTerry Bowman 		return retval;
2980a59a24eSTerry Bowman 
2990a59a24eSTerry Bowman 	outb_p(smb_en, SB800_PIIX4_SMB_IDX);
3000a59a24eSTerry Bowman 	smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1);
3010a59a24eSTerry Bowman 	outb_p(smb_en + 1, SB800_PIIX4_SMB_IDX);
3020a59a24eSTerry Bowman 	smba_en_hi = inb_p(SB800_PIIX4_SMB_IDX + 1);
3030a59a24eSTerry Bowman 
3040a59a24eSTerry Bowman 	piix4_sb800_region_release(&PIIX4_dev->dev);
3050a59a24eSTerry Bowman 
3060a59a24eSTerry Bowman 	if (!smb_en) {
3070a59a24eSTerry Bowman 		*smb_en_status = smba_en_lo & 0x10;
3080a59a24eSTerry Bowman 		*piix4_smba = smba_en_hi << 8;
3090a59a24eSTerry Bowman 		if (aux)
3100a59a24eSTerry Bowman 			*piix4_smba |= 0x20;
3110a59a24eSTerry Bowman 	} else {
3120a59a24eSTerry Bowman 		*smb_en_status = smba_en_lo & 0x01;
3130a59a24eSTerry Bowman 		*piix4_smba = ((smba_en_hi << 8) | smba_en_lo) & 0xffe0;
3140a59a24eSTerry Bowman 	}
3150a59a24eSTerry Bowman 
3160a59a24eSTerry Bowman 	if (!*smb_en_status) {
3170a59a24eSTerry Bowman 		dev_err(&PIIX4_dev->dev,
3180a59a24eSTerry Bowman 			"SMBus Host Controller not enabled!\n");
3190a59a24eSTerry Bowman 		return -ENODEV;
3200a59a24eSTerry Bowman 	}
3210a59a24eSTerry Bowman 
3220a59a24eSTerry Bowman 	return 0;
3230a59a24eSTerry Bowman }
3240a59a24eSTerry Bowman 
3250b255e92SBill Pemberton static int piix4_setup_sb800(struct pci_dev *PIIX4_dev,
326a94dd00fSRudolf Marek 			     const struct pci_device_id *id, u8 aux)
32787e1960eSShane Huang {
32814a8086dSAndrew Armenia 	unsigned short piix4_smba;
3290a59a24eSTerry Bowman 	u8 smb_en, smb_en_status, port_sel;
330032f708bSShane Huang 	u8 i2ccfg, i2ccfg_offset = 0x10;
331a3325d22STerry Bowman 	int retval;
33287e1960eSShane Huang 
3333806e94bSCrane Cai 	/* SB800 and later SMBus does not support forcing address */
33487e1960eSShane Huang 	if (force || force_addr) {
3353806e94bSCrane Cai 		dev_err(&PIIX4_dev->dev, "SMBus does not support "
33687e1960eSShane Huang 			"forcing address!\n");
33787e1960eSShane Huang 		return -EINVAL;
33887e1960eSShane Huang 	}
33987e1960eSShane Huang 
34087e1960eSShane Huang 	/* Determine the address of the SMBus areas */
341032f708bSShane Huang 	if ((PIIX4_dev->vendor == PCI_VENDOR_ID_AMD &&
342032f708bSShane Huang 	     PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS &&
343032f708bSShane Huang 	     PIIX4_dev->revision >= 0x41) ||
344032f708bSShane Huang 	    (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD &&
345bcb29994SVincent Wan 	     PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS &&
34624beb83aSPu Wen 	     PIIX4_dev->revision >= 0x49) ||
34724beb83aSPu Wen 	    (PIIX4_dev->vendor == PCI_VENDOR_ID_HYGON &&
34824beb83aSPu Wen 	     PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS))
349032f708bSShane Huang 		smb_en = 0x00;
350032f708bSShane Huang 	else
351a94dd00fSRudolf Marek 		smb_en = (aux) ? 0x28 : 0x2c;
352a94dd00fSRudolf Marek 
3530a59a24eSTerry Bowman 	retval = piix4_setup_sb800_smba(PIIX4_dev, smb_en, aux, &smb_en_status,
3540a59a24eSTerry Bowman 					&piix4_smba);
3550a59a24eSTerry Bowman 
356a3325d22STerry Bowman 	if (retval)
357a3325d22STerry Bowman 		return retval;
35804b6fcabSGuenter Roeck 
35987e1960eSShane Huang 	if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
36018669eabSJean Delvare 		return -ENODEV;
36187e1960eSShane Huang 
36287e1960eSShane Huang 	if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
36387e1960eSShane Huang 		dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n",
36487e1960eSShane Huang 			piix4_smba);
36587e1960eSShane Huang 		return -EBUSY;
36687e1960eSShane Huang 	}
36787e1960eSShane Huang 
368a94dd00fSRudolf Marek 	/* Aux SMBus does not support IRQ information */
369a94dd00fSRudolf Marek 	if (aux) {
370a94dd00fSRudolf Marek 		dev_info(&PIIX4_dev->dev,
37185fd0fe6SShane Huang 			 "Auxiliary SMBus Host Controller at 0x%x\n",
37285fd0fe6SShane Huang 			 piix4_smba);
373a94dd00fSRudolf Marek 		return piix4_smba;
374a94dd00fSRudolf Marek 	}
375a94dd00fSRudolf Marek 
37687e1960eSShane Huang 	/* Request the SMBus I2C bus config region */
37787e1960eSShane Huang 	if (!request_region(piix4_smba + i2ccfg_offset, 1, "i2ccfg")) {
37887e1960eSShane Huang 		dev_err(&PIIX4_dev->dev, "SMBus I2C bus config region "
37987e1960eSShane Huang 			"0x%x already in use!\n", piix4_smba + i2ccfg_offset);
38087e1960eSShane Huang 		release_region(piix4_smba, SMBIOSIZE);
38187e1960eSShane Huang 		return -EBUSY;
38287e1960eSShane Huang 	}
38387e1960eSShane Huang 	i2ccfg = inb_p(piix4_smba + i2ccfg_offset);
38487e1960eSShane Huang 	release_region(piix4_smba + i2ccfg_offset, 1);
38587e1960eSShane Huang 
38687e1960eSShane Huang 	if (i2ccfg & 1)
38766f8a8ffSJean Delvare 		dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n");
38887e1960eSShane Huang 	else
38966f8a8ffSJean Delvare 		dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n");
39087e1960eSShane Huang 
39187e1960eSShane Huang 	dev_info(&PIIX4_dev->dev,
39287e1960eSShane Huang 		 "SMBus Host Controller at 0x%x, revision %d\n",
39387e1960eSShane Huang 		 piix4_smba, i2ccfg >> 4);
39487e1960eSShane Huang 
3956befa3fdSJean Delvare 	/* Find which register is used for port selection */
39624beb83aSPu Wen 	if (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD ||
39724beb83aSPu Wen 	    PIIX4_dev->vendor == PCI_VENDOR_ID_HYGON) {
398c7c06a15SAndrew Cooks 		if (PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS ||
399c7c06a15SAndrew Cooks 		    (PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS &&
400c7c06a15SAndrew Cooks 		     PIIX4_dev->revision >= 0x1F)) {
4010fe16195SGuenter Roeck 			piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_KERNCZ;
4020fe16195SGuenter Roeck 			piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK_KERNCZ;
4030fe16195SGuenter Roeck 			piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ;
404c7c06a15SAndrew Cooks 		} else {
4056befa3fdSJean Delvare 			piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_ALT;
4060fe16195SGuenter Roeck 			piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK;
4070fe16195SGuenter Roeck 			piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT;
4080fe16195SGuenter Roeck 		}
4096befa3fdSJean Delvare 	} else {
410a3325d22STerry Bowman 		retval = piix4_sb800_region_request(&PIIX4_dev->dev);
411a3325d22STerry Bowman 		if (retval) {
41204b6fcabSGuenter Roeck 			release_region(piix4_smba, SMBIOSIZE);
413a3325d22STerry Bowman 			return retval;
41404b6fcabSGuenter Roeck 		}
41504b6fcabSGuenter Roeck 
4166befa3fdSJean Delvare 		outb_p(SB800_PIIX4_PORT_IDX_SEL, SB800_PIIX4_SMB_IDX);
4176befa3fdSJean Delvare 		port_sel = inb_p(SB800_PIIX4_SMB_IDX + 1);
4186befa3fdSJean Delvare 		piix4_port_sel_sb800 = (port_sel & 0x01) ?
4196befa3fdSJean Delvare 				       SB800_PIIX4_PORT_IDX_ALT :
4206befa3fdSJean Delvare 				       SB800_PIIX4_PORT_IDX;
4210fe16195SGuenter Roeck 		piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK;
4220fe16195SGuenter Roeck 		piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT;
423a3325d22STerry Bowman 		piix4_sb800_region_release(&PIIX4_dev->dev);
4246befa3fdSJean Delvare 	}
4256befa3fdSJean Delvare 
4266befa3fdSJean Delvare 	dev_info(&PIIX4_dev->dev,
4276befa3fdSJean Delvare 		 "Using register 0x%02x for SMBus port selection\n",
4286befa3fdSJean Delvare 		 (unsigned int)piix4_port_sel_sb800);
4296befa3fdSJean Delvare 
43014a8086dSAndrew Armenia 	return piix4_smba;
43187e1960eSShane Huang }
43287e1960eSShane Huang 
4330b255e92SBill Pemberton static int piix4_setup_aux(struct pci_dev *PIIX4_dev,
4342a2f7404SAndrew Armenia 			   const struct pci_device_id *id,
4352a2f7404SAndrew Armenia 			   unsigned short base_reg_addr)
4362a2f7404SAndrew Armenia {
4372a2f7404SAndrew Armenia 	/* Set up auxiliary SMBus controllers found on some
4382a2f7404SAndrew Armenia 	 * AMD chipsets e.g. SP5100 (SB700 derivative) */
4392a2f7404SAndrew Armenia 
4402a2f7404SAndrew Armenia 	unsigned short piix4_smba;
4412a2f7404SAndrew Armenia 
4422a2f7404SAndrew Armenia 	/* Read address of auxiliary SMBus controller */
4432a2f7404SAndrew Armenia 	pci_read_config_word(PIIX4_dev, base_reg_addr, &piix4_smba);
4442a2f7404SAndrew Armenia 	if ((piix4_smba & 1) == 0) {
4452a2f7404SAndrew Armenia 		dev_dbg(&PIIX4_dev->dev,
4462a2f7404SAndrew Armenia 			"Auxiliary SMBus controller not enabled\n");
4472a2f7404SAndrew Armenia 		return -ENODEV;
4482a2f7404SAndrew Armenia 	}
4492a2f7404SAndrew Armenia 
4502a2f7404SAndrew Armenia 	piix4_smba &= 0xfff0;
4512a2f7404SAndrew Armenia 	if (piix4_smba == 0) {
4522a2f7404SAndrew Armenia 		dev_dbg(&PIIX4_dev->dev,
4532a2f7404SAndrew Armenia 			"Auxiliary SMBus base address uninitialized\n");
4542a2f7404SAndrew Armenia 		return -ENODEV;
4552a2f7404SAndrew Armenia 	}
4562a2f7404SAndrew Armenia 
4572a2f7404SAndrew Armenia 	if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
4582a2f7404SAndrew Armenia 		return -ENODEV;
4592a2f7404SAndrew Armenia 
4602a2f7404SAndrew Armenia 	if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
4612a2f7404SAndrew Armenia 		dev_err(&PIIX4_dev->dev, "Auxiliary SMBus region 0x%x "
4622a2f7404SAndrew Armenia 			"already in use!\n", piix4_smba);
4632a2f7404SAndrew Armenia 		return -EBUSY;
4642a2f7404SAndrew Armenia 	}
4652a2f7404SAndrew Armenia 
4662a2f7404SAndrew Armenia 	dev_info(&PIIX4_dev->dev,
4672a2f7404SAndrew Armenia 		 "Auxiliary SMBus Host Controller at 0x%x\n",
4682a2f7404SAndrew Armenia 		 piix4_smba);
4692a2f7404SAndrew Armenia 
4702a2f7404SAndrew Armenia 	return piix4_smba;
4712a2f7404SAndrew Armenia }
4722a2f7404SAndrew Armenia 
473e154bf6fSAndrew Armenia static int piix4_transaction(struct i2c_adapter *piix4_adapter)
4741da177e4SLinus Torvalds {
475e154bf6fSAndrew Armenia 	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(piix4_adapter);
476e154bf6fSAndrew Armenia 	unsigned short piix4_smba = adapdata->smba;
4771da177e4SLinus Torvalds 	int temp;
4781da177e4SLinus Torvalds 	int result = 0;
4791da177e4SLinus Torvalds 	int timeout = 0;
4801da177e4SLinus Torvalds 
481e154bf6fSAndrew Armenia 	dev_dbg(&piix4_adapter->dev, "Transaction (pre): CNT=%02x, CMD=%02x, "
4821da177e4SLinus Torvalds 		"ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
4831da177e4SLinus Torvalds 		inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
4841da177e4SLinus Torvalds 		inb_p(SMBHSTDAT1));
4851da177e4SLinus Torvalds 
4861da177e4SLinus Torvalds 	/* Make sure the SMBus host is ready to start transmitting */
4871da177e4SLinus Torvalds 	if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
488e154bf6fSAndrew Armenia 		dev_dbg(&piix4_adapter->dev, "SMBus busy (%02x). "
4891da177e4SLinus Torvalds 			"Resetting...\n", temp);
4901da177e4SLinus Torvalds 		outb_p(temp, SMBHSTSTS);
4911da177e4SLinus Torvalds 		if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
492e154bf6fSAndrew Armenia 			dev_err(&piix4_adapter->dev, "Failed! (%02x)\n", temp);
49397140342SDavid Brownell 			return -EBUSY;
4941da177e4SLinus Torvalds 		} else {
495e154bf6fSAndrew Armenia 			dev_dbg(&piix4_adapter->dev, "Successful!\n");
4961da177e4SLinus Torvalds 		}
4971da177e4SLinus Torvalds 	}
4981da177e4SLinus Torvalds 
4991da177e4SLinus Torvalds 	/* start the transaction by setting bit 6 */
5001da177e4SLinus Torvalds 	outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT);
5011da177e4SLinus Torvalds 
5021da177e4SLinus Torvalds 	/* We will always wait for a fraction of a second! (See PIIX4 docs errata) */
503b1c1759cSDavid Milburn 	if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */
5040e89b2feSGuenter Roeck 		usleep_range(2000, 2100);
505b1c1759cSDavid Milburn 	else
5060e89b2feSGuenter Roeck 		usleep_range(250, 500);
507b1c1759cSDavid Milburn 
508b6a31950SRoel Kluin 	while ((++timeout < MAX_TIMEOUT) &&
509b1c1759cSDavid Milburn 	       ((temp = inb_p(SMBHSTSTS)) & 0x01))
5100e89b2feSGuenter Roeck 		usleep_range(250, 500);
5111da177e4SLinus Torvalds 
5121da177e4SLinus Torvalds 	/* If the SMBus is still busy, we give up */
513b6a31950SRoel Kluin 	if (timeout == MAX_TIMEOUT) {
514e154bf6fSAndrew Armenia 		dev_err(&piix4_adapter->dev, "SMBus Timeout!\n");
51597140342SDavid Brownell 		result = -ETIMEDOUT;
5161da177e4SLinus Torvalds 	}
5171da177e4SLinus Torvalds 
5181da177e4SLinus Torvalds 	if (temp & 0x10) {
51997140342SDavid Brownell 		result = -EIO;
520e154bf6fSAndrew Armenia 		dev_err(&piix4_adapter->dev, "Error: Failed bus transaction\n");
5211da177e4SLinus Torvalds 	}
5221da177e4SLinus Torvalds 
5231da177e4SLinus Torvalds 	if (temp & 0x08) {
52497140342SDavid Brownell 		result = -EIO;
525e154bf6fSAndrew Armenia 		dev_dbg(&piix4_adapter->dev, "Bus collision! SMBus may be "
5261da177e4SLinus Torvalds 			"locked until next hard reset. (sorry!)\n");
5271da177e4SLinus Torvalds 		/* Clock stops and slave is stuck in mid-transmission */
5281da177e4SLinus Torvalds 	}
5291da177e4SLinus Torvalds 
5301da177e4SLinus Torvalds 	if (temp & 0x04) {
53197140342SDavid Brownell 		result = -ENXIO;
532e154bf6fSAndrew Armenia 		dev_dbg(&piix4_adapter->dev, "Error: no response!\n");
5331da177e4SLinus Torvalds 	}
5341da177e4SLinus Torvalds 
5351da177e4SLinus Torvalds 	if (inb_p(SMBHSTSTS) != 0x00)
5361da177e4SLinus Torvalds 		outb_p(inb(SMBHSTSTS), SMBHSTSTS);
5371da177e4SLinus Torvalds 
5381da177e4SLinus Torvalds 	if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
539e154bf6fSAndrew Armenia 		dev_err(&piix4_adapter->dev, "Failed reset at end of "
5401da177e4SLinus Torvalds 			"transaction (%02x)\n", temp);
5411da177e4SLinus Torvalds 	}
542e154bf6fSAndrew Armenia 	dev_dbg(&piix4_adapter->dev, "Transaction (post): CNT=%02x, CMD=%02x, "
5431da177e4SLinus Torvalds 		"ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
5441da177e4SLinus Torvalds 		inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
5451da177e4SLinus Torvalds 		inb_p(SMBHSTDAT1));
5461da177e4SLinus Torvalds 	return result;
5471da177e4SLinus Torvalds }
5481da177e4SLinus Torvalds 
54997140342SDavid Brownell /* Return negative errno on error. */
5501da177e4SLinus Torvalds static s32 piix4_access(struct i2c_adapter * adap, u16 addr,
5511da177e4SLinus Torvalds 		 unsigned short flags, char read_write,
5521da177e4SLinus Torvalds 		 u8 command, int size, union i2c_smbus_data * data)
5531da177e4SLinus Torvalds {
55414a8086dSAndrew Armenia 	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
55514a8086dSAndrew Armenia 	unsigned short piix4_smba = adapdata->smba;
5561da177e4SLinus Torvalds 	int i, len;
55797140342SDavid Brownell 	int status;
5581da177e4SLinus Torvalds 
5591da177e4SLinus Torvalds 	switch (size) {
5601da177e4SLinus Torvalds 	case I2C_SMBUS_QUICK:
561fa63cd56SJean Delvare 		outb_p((addr << 1) | read_write,
5621da177e4SLinus Torvalds 		       SMBHSTADD);
5631da177e4SLinus Torvalds 		size = PIIX4_QUICK;
5641da177e4SLinus Torvalds 		break;
5651da177e4SLinus Torvalds 	case I2C_SMBUS_BYTE:
566fa63cd56SJean Delvare 		outb_p((addr << 1) | read_write,
5671da177e4SLinus Torvalds 		       SMBHSTADD);
5681da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE)
5691da177e4SLinus Torvalds 			outb_p(command, SMBHSTCMD);
5701da177e4SLinus Torvalds 		size = PIIX4_BYTE;
5711da177e4SLinus Torvalds 		break;
5721da177e4SLinus Torvalds 	case I2C_SMBUS_BYTE_DATA:
573fa63cd56SJean Delvare 		outb_p((addr << 1) | read_write,
5741da177e4SLinus Torvalds 		       SMBHSTADD);
5751da177e4SLinus Torvalds 		outb_p(command, SMBHSTCMD);
5761da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE)
5771da177e4SLinus Torvalds 			outb_p(data->byte, SMBHSTDAT0);
5781da177e4SLinus Torvalds 		size = PIIX4_BYTE_DATA;
5791da177e4SLinus Torvalds 		break;
5801da177e4SLinus Torvalds 	case I2C_SMBUS_WORD_DATA:
581fa63cd56SJean Delvare 		outb_p((addr << 1) | read_write,
5821da177e4SLinus Torvalds 		       SMBHSTADD);
5831da177e4SLinus Torvalds 		outb_p(command, SMBHSTCMD);
5841da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE) {
5851da177e4SLinus Torvalds 			outb_p(data->word & 0xff, SMBHSTDAT0);
5861da177e4SLinus Torvalds 			outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1);
5871da177e4SLinus Torvalds 		}
5881da177e4SLinus Torvalds 		size = PIIX4_WORD_DATA;
5891da177e4SLinus Torvalds 		break;
5901da177e4SLinus Torvalds 	case I2C_SMBUS_BLOCK_DATA:
591fa63cd56SJean Delvare 		outb_p((addr << 1) | read_write,
5921da177e4SLinus Torvalds 		       SMBHSTADD);
5931da177e4SLinus Torvalds 		outb_p(command, SMBHSTCMD);
5941da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE) {
5951da177e4SLinus Torvalds 			len = data->block[0];
596fa63cd56SJean Delvare 			if (len == 0 || len > I2C_SMBUS_BLOCK_MAX)
597fa63cd56SJean Delvare 				return -EINVAL;
5981da177e4SLinus Torvalds 			outb_p(len, SMBHSTDAT0);
599d7a4c763SWolfram Sang 			inb_p(SMBHSTCNT);	/* Reset SMBBLKDAT */
6001da177e4SLinus Torvalds 			for (i = 1; i <= len; i++)
6011da177e4SLinus Torvalds 				outb_p(data->block[i], SMBBLKDAT);
6021da177e4SLinus Torvalds 		}
6031da177e4SLinus Torvalds 		size = PIIX4_BLOCK_DATA;
6041da177e4SLinus Torvalds 		break;
605ac7fc4fbSJean Delvare 	default:
606ac7fc4fbSJean Delvare 		dev_warn(&adap->dev, "Unsupported transaction %d\n", size);
607ac7fc4fbSJean Delvare 		return -EOPNOTSUPP;
6081da177e4SLinus Torvalds 	}
6091da177e4SLinus Torvalds 
6101da177e4SLinus Torvalds 	outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT);
6111da177e4SLinus Torvalds 
612e154bf6fSAndrew Armenia 	status = piix4_transaction(adap);
61397140342SDavid Brownell 	if (status)
61497140342SDavid Brownell 		return status;
6151da177e4SLinus Torvalds 
6161da177e4SLinus Torvalds 	if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK))
6171da177e4SLinus Torvalds 		return 0;
6181da177e4SLinus Torvalds 
6191da177e4SLinus Torvalds 
6201da177e4SLinus Torvalds 	switch (size) {
6213578a075SJean Delvare 	case PIIX4_BYTE:
6221da177e4SLinus Torvalds 	case PIIX4_BYTE_DATA:
6231da177e4SLinus Torvalds 		data->byte = inb_p(SMBHSTDAT0);
6241da177e4SLinus Torvalds 		break;
6251da177e4SLinus Torvalds 	case PIIX4_WORD_DATA:
6261da177e4SLinus Torvalds 		data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8);
6271da177e4SLinus Torvalds 		break;
6281da177e4SLinus Torvalds 	case PIIX4_BLOCK_DATA:
6291da177e4SLinus Torvalds 		data->block[0] = inb_p(SMBHSTDAT0);
630fa63cd56SJean Delvare 		if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX)
631fa63cd56SJean Delvare 			return -EPROTO;
632d7a4c763SWolfram Sang 		inb_p(SMBHSTCNT);	/* Reset SMBBLKDAT */
6331da177e4SLinus Torvalds 		for (i = 1; i <= data->block[0]; i++)
6341da177e4SLinus Torvalds 			data->block[i] = inb_p(SMBBLKDAT);
6351da177e4SLinus Torvalds 		break;
6361da177e4SLinus Torvalds 	}
6371da177e4SLinus Torvalds 	return 0;
6381da177e4SLinus Torvalds }
6391da177e4SLinus Torvalds 
64088fa2dfbSRicardo Ribalda Delgado static uint8_t piix4_imc_read(uint8_t idx)
64188fa2dfbSRicardo Ribalda Delgado {
64288fa2dfbSRicardo Ribalda Delgado 	outb_p(idx, KERNCZ_IMC_IDX);
64388fa2dfbSRicardo Ribalda Delgado 	return inb_p(KERNCZ_IMC_DATA);
64488fa2dfbSRicardo Ribalda Delgado }
64588fa2dfbSRicardo Ribalda Delgado 
64688fa2dfbSRicardo Ribalda Delgado static void piix4_imc_write(uint8_t idx, uint8_t value)
64788fa2dfbSRicardo Ribalda Delgado {
64888fa2dfbSRicardo Ribalda Delgado 	outb_p(idx, KERNCZ_IMC_IDX);
64988fa2dfbSRicardo Ribalda Delgado 	outb_p(value, KERNCZ_IMC_DATA);
65088fa2dfbSRicardo Ribalda Delgado }
65188fa2dfbSRicardo Ribalda Delgado 
65288fa2dfbSRicardo Ribalda Delgado static int piix4_imc_sleep(void)
65388fa2dfbSRicardo Ribalda Delgado {
65488fa2dfbSRicardo Ribalda Delgado 	int timeout = MAX_TIMEOUT;
65588fa2dfbSRicardo Ribalda Delgado 
65688fa2dfbSRicardo Ribalda Delgado 	if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc"))
65788fa2dfbSRicardo Ribalda Delgado 		return -EBUSY;
65888fa2dfbSRicardo Ribalda Delgado 
65988fa2dfbSRicardo Ribalda Delgado 	/* clear response register */
66088fa2dfbSRicardo Ribalda Delgado 	piix4_imc_write(0x82, 0x00);
66188fa2dfbSRicardo Ribalda Delgado 	/* request ownership flag */
66288fa2dfbSRicardo Ribalda Delgado 	piix4_imc_write(0x83, 0xB4);
66388fa2dfbSRicardo Ribalda Delgado 	/* kick off IMC Mailbox command 96 */
66488fa2dfbSRicardo Ribalda Delgado 	piix4_imc_write(0x80, 0x96);
66588fa2dfbSRicardo Ribalda Delgado 
66688fa2dfbSRicardo Ribalda Delgado 	while (timeout--) {
66788fa2dfbSRicardo Ribalda Delgado 		if (piix4_imc_read(0x82) == 0xfa) {
66888fa2dfbSRicardo Ribalda Delgado 			release_region(KERNCZ_IMC_IDX, 2);
66988fa2dfbSRicardo Ribalda Delgado 			return 0;
67088fa2dfbSRicardo Ribalda Delgado 		}
67188fa2dfbSRicardo Ribalda Delgado 		usleep_range(1000, 2000);
67288fa2dfbSRicardo Ribalda Delgado 	}
67388fa2dfbSRicardo Ribalda Delgado 
67488fa2dfbSRicardo Ribalda Delgado 	release_region(KERNCZ_IMC_IDX, 2);
67588fa2dfbSRicardo Ribalda Delgado 	return -ETIMEDOUT;
67688fa2dfbSRicardo Ribalda Delgado }
67788fa2dfbSRicardo Ribalda Delgado 
67888fa2dfbSRicardo Ribalda Delgado static void piix4_imc_wakeup(void)
67988fa2dfbSRicardo Ribalda Delgado {
68088fa2dfbSRicardo Ribalda Delgado 	int timeout = MAX_TIMEOUT;
68188fa2dfbSRicardo Ribalda Delgado 
68288fa2dfbSRicardo Ribalda Delgado 	if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc"))
68388fa2dfbSRicardo Ribalda Delgado 		return;
68488fa2dfbSRicardo Ribalda Delgado 
68588fa2dfbSRicardo Ribalda Delgado 	/* clear response register */
68688fa2dfbSRicardo Ribalda Delgado 	piix4_imc_write(0x82, 0x00);
68788fa2dfbSRicardo Ribalda Delgado 	/* release ownership flag */
68888fa2dfbSRicardo Ribalda Delgado 	piix4_imc_write(0x83, 0xB5);
68988fa2dfbSRicardo Ribalda Delgado 	/* kick off IMC Mailbox command 96 */
69088fa2dfbSRicardo Ribalda Delgado 	piix4_imc_write(0x80, 0x96);
69188fa2dfbSRicardo Ribalda Delgado 
69288fa2dfbSRicardo Ribalda Delgado 	while (timeout--) {
69388fa2dfbSRicardo Ribalda Delgado 		if (piix4_imc_read(0x82) == 0xfa)
69488fa2dfbSRicardo Ribalda Delgado 			break;
69588fa2dfbSRicardo Ribalda Delgado 		usleep_range(1000, 2000);
69688fa2dfbSRicardo Ribalda Delgado 	}
69788fa2dfbSRicardo Ribalda Delgado 
69888fa2dfbSRicardo Ribalda Delgado 	release_region(KERNCZ_IMC_IDX, 2);
69988fa2dfbSRicardo Ribalda Delgado }
70088fa2dfbSRicardo Ribalda Delgado 
701*fbafbd51STerry Bowman static int piix4_sb800_port_sel(u8 port)
702*fbafbd51STerry Bowman {
703*fbafbd51STerry Bowman 	u8 smba_en_lo, val;
704*fbafbd51STerry Bowman 
705*fbafbd51STerry Bowman 	outb_p(piix4_port_sel_sb800, SB800_PIIX4_SMB_IDX);
706*fbafbd51STerry Bowman 	smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1);
707*fbafbd51STerry Bowman 
708*fbafbd51STerry Bowman 	val = (smba_en_lo & ~piix4_port_mask_sb800) | port;
709*fbafbd51STerry Bowman 	if (smba_en_lo != val)
710*fbafbd51STerry Bowman 		outb_p(val, SB800_PIIX4_SMB_IDX + 1);
711*fbafbd51STerry Bowman 
712*fbafbd51STerry Bowman 	return (smba_en_lo & piix4_port_mask_sb800);
713*fbafbd51STerry Bowman }
714*fbafbd51STerry Bowman 
7152fee61d2SChristian Fetzer /*
7162fee61d2SChristian Fetzer  * Handles access to multiple SMBus ports on the SB800.
7172fee61d2SChristian Fetzer  * The port is selected by bits 2:1 of the smb_en register (0x2c).
7182fee61d2SChristian Fetzer  * Returns negative errno on error.
7192fee61d2SChristian Fetzer  *
7202fee61d2SChristian Fetzer  * Note: The selected port must be returned to the initial selection to avoid
7212fee61d2SChristian Fetzer  * problems on certain systems.
7222fee61d2SChristian Fetzer  */
7232fee61d2SChristian Fetzer static s32 piix4_access_sb800(struct i2c_adapter *adap, u16 addr,
7242fee61d2SChristian Fetzer 		 unsigned short flags, char read_write,
7252fee61d2SChristian Fetzer 		 u8 command, int size, union i2c_smbus_data *data)
7262fee61d2SChristian Fetzer {
7272fee61d2SChristian Fetzer 	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
728701dc207SRicardo Ribalda 	unsigned short piix4_smba = adapdata->smba;
729701dc207SRicardo Ribalda 	int retries = MAX_TIMEOUT;
730701dc207SRicardo Ribalda 	int smbslvcnt;
731*fbafbd51STerry Bowman 	u8 prev_port;
7322fee61d2SChristian Fetzer 	int retval;
7332fee61d2SChristian Fetzer 
734a3325d22STerry Bowman 	retval = piix4_sb800_region_request(&adap->dev);
735a3325d22STerry Bowman 	if (retval)
736a3325d22STerry Bowman 		return retval;
737bbb27fc3SRicardo Ribalda 
738701dc207SRicardo Ribalda 	/* Request the SMBUS semaphore, avoid conflicts with the IMC */
739701dc207SRicardo Ribalda 	smbslvcnt  = inb_p(SMBSLVCNT);
740701dc207SRicardo Ribalda 	do {
741701dc207SRicardo Ribalda 		outb_p(smbslvcnt | 0x10, SMBSLVCNT);
742701dc207SRicardo Ribalda 
743701dc207SRicardo Ribalda 		/* Check the semaphore status */
744701dc207SRicardo Ribalda 		smbslvcnt  = inb_p(SMBSLVCNT);
745701dc207SRicardo Ribalda 		if (smbslvcnt & 0x10)
746701dc207SRicardo Ribalda 			break;
747701dc207SRicardo Ribalda 
748701dc207SRicardo Ribalda 		usleep_range(1000, 2000);
749701dc207SRicardo Ribalda 	} while (--retries);
750701dc207SRicardo Ribalda 	/* SMBus is still owned by the IMC, we give up */
751bbb27fc3SRicardo Ribalda 	if (!retries) {
75204b6fcabSGuenter Roeck 		retval = -EBUSY;
75304b6fcabSGuenter Roeck 		goto release;
754bbb27fc3SRicardo Ribalda 	}
7552fee61d2SChristian Fetzer 
75688fa2dfbSRicardo Ribalda Delgado 	/*
75788fa2dfbSRicardo Ribalda Delgado 	 * Notify the IMC (Integrated Micro Controller) if required.
75888fa2dfbSRicardo Ribalda Delgado 	 * Among other responsibilities, the IMC is in charge of monitoring
75988fa2dfbSRicardo Ribalda Delgado 	 * the System fans and temperature sensors, and act accordingly.
76088fa2dfbSRicardo Ribalda Delgado 	 * All this is done through SMBus and can/will collide
76188fa2dfbSRicardo Ribalda Delgado 	 * with our transactions if they are long (BLOCK_DATA).
76288fa2dfbSRicardo Ribalda Delgado 	 * Therefore we need to request the ownership flag during those
76388fa2dfbSRicardo Ribalda Delgado 	 * transactions.
76488fa2dfbSRicardo Ribalda Delgado 	 */
76588fa2dfbSRicardo Ribalda Delgado 	if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc) {
76688fa2dfbSRicardo Ribalda Delgado 		int ret;
76788fa2dfbSRicardo Ribalda Delgado 
76888fa2dfbSRicardo Ribalda Delgado 		ret = piix4_imc_sleep();
76988fa2dfbSRicardo Ribalda Delgado 		switch (ret) {
77088fa2dfbSRicardo Ribalda Delgado 		case -EBUSY:
77188fa2dfbSRicardo Ribalda Delgado 			dev_warn(&adap->dev,
77288fa2dfbSRicardo Ribalda Delgado 				 "IMC base address index region 0x%x already in use.\n",
77388fa2dfbSRicardo Ribalda Delgado 				 KERNCZ_IMC_IDX);
77488fa2dfbSRicardo Ribalda Delgado 			break;
77588fa2dfbSRicardo Ribalda Delgado 		case -ETIMEDOUT:
77688fa2dfbSRicardo Ribalda Delgado 			dev_warn(&adap->dev,
77788fa2dfbSRicardo Ribalda Delgado 				 "Failed to communicate with the IMC.\n");
77888fa2dfbSRicardo Ribalda Delgado 			break;
77988fa2dfbSRicardo Ribalda Delgado 		default:
78088fa2dfbSRicardo Ribalda Delgado 			break;
78188fa2dfbSRicardo Ribalda Delgado 		}
78288fa2dfbSRicardo Ribalda Delgado 
78388fa2dfbSRicardo Ribalda Delgado 		/* If IMC communication fails do not retry */
78488fa2dfbSRicardo Ribalda Delgado 		if (ret) {
78588fa2dfbSRicardo Ribalda Delgado 			dev_warn(&adap->dev,
78688fa2dfbSRicardo Ribalda Delgado 				 "Continuing without IMC notification.\n");
78788fa2dfbSRicardo Ribalda Delgado 			adapdata->notify_imc = false;
78888fa2dfbSRicardo Ribalda Delgado 		}
78988fa2dfbSRicardo Ribalda Delgado 	}
79088fa2dfbSRicardo Ribalda Delgado 
791*fbafbd51STerry Bowman 	prev_port = piix4_sb800_port_sel(adapdata->port);
7922fee61d2SChristian Fetzer 
7932fee61d2SChristian Fetzer 	retval = piix4_access(adap, addr, flags, read_write,
7942fee61d2SChristian Fetzer 			      command, size, data);
7952fee61d2SChristian Fetzer 
796*fbafbd51STerry Bowman 	piix4_sb800_port_sel(prev_port);
7972fee61d2SChristian Fetzer 
798701dc207SRicardo Ribalda 	/* Release the semaphore */
799701dc207SRicardo Ribalda 	outb_p(smbslvcnt | 0x20, SMBSLVCNT);
800701dc207SRicardo Ribalda 
80188fa2dfbSRicardo Ribalda Delgado 	if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc)
80288fa2dfbSRicardo Ribalda Delgado 		piix4_imc_wakeup();
80388fa2dfbSRicardo Ribalda Delgado 
80404b6fcabSGuenter Roeck release:
805a3325d22STerry Bowman 	piix4_sb800_region_release(&adap->dev);
8062fee61d2SChristian Fetzer 	return retval;
8072fee61d2SChristian Fetzer }
8082fee61d2SChristian Fetzer 
8091da177e4SLinus Torvalds static u32 piix4_func(struct i2c_adapter *adapter)
8101da177e4SLinus Torvalds {
8111da177e4SLinus Torvalds 	return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
8121da177e4SLinus Torvalds 	    I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
8131da177e4SLinus Torvalds 	    I2C_FUNC_SMBUS_BLOCK_DATA;
8141da177e4SLinus Torvalds }
8151da177e4SLinus Torvalds 
8168f9082c5SJean Delvare static const struct i2c_algorithm smbus_algorithm = {
8171da177e4SLinus Torvalds 	.smbus_xfer	= piix4_access,
8181da177e4SLinus Torvalds 	.functionality	= piix4_func,
8191da177e4SLinus Torvalds };
8201da177e4SLinus Torvalds 
8212fee61d2SChristian Fetzer static const struct i2c_algorithm piix4_smbus_algorithm_sb800 = {
8222fee61d2SChristian Fetzer 	.smbus_xfer	= piix4_access_sb800,
8232fee61d2SChristian Fetzer 	.functionality	= piix4_func,
8242fee61d2SChristian Fetzer };
8252fee61d2SChristian Fetzer 
826392debf1SJingoo Han static const struct pci_device_id piix4_ids[] = {
8279b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) },
8289b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) },
8299b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) },
8309b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) },
8319b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) },
8329b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) },
8339b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) },
8343806e94bSCrane Cai 	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) },
835bcb29994SVincent Wan 	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) },
83624beb83aSPu Wen 	{ PCI_DEVICE(PCI_VENDOR_ID_HYGON, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) },
8379b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
8389b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_OSB4) },
8399b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
8409b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_CSB5) },
8419b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
8429b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_CSB6) },
8439b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
8449b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_HT1000SB) },
845506a8b6cSFlavio Leitner 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
846506a8b6cSFlavio Leitner 		     PCI_DEVICE_ID_SERVERWORKS_HT1100LD) },
8471da177e4SLinus Torvalds 	{ 0, }
8481da177e4SLinus Torvalds };
8491da177e4SLinus Torvalds 
8501da177e4SLinus Torvalds MODULE_DEVICE_TABLE (pci, piix4_ids);
8511da177e4SLinus Torvalds 
852ca2061e1SChristian Fetzer static struct i2c_adapter *piix4_main_adapters[PIIX4_MAX_ADAPTERS];
8532a2f7404SAndrew Armenia static struct i2c_adapter *piix4_aux_adapter;
854528d53a1SJean Delvare static int piix4_adapter_count;
855e154bf6fSAndrew Armenia 
8560b255e92SBill Pemberton static int piix4_add_adapter(struct pci_dev *dev, unsigned short smba,
85788fa2dfbSRicardo Ribalda Delgado 			     bool sb800_main, u8 port, bool notify_imc,
8580183eb8bSJean Delvare 			     u8 hw_port_nr, const char *name,
8590183eb8bSJean Delvare 			     struct i2c_adapter **padap)
860e154bf6fSAndrew Armenia {
861e154bf6fSAndrew Armenia 	struct i2c_adapter *adap;
862e154bf6fSAndrew Armenia 	struct i2c_piix4_adapdata *adapdata;
863e154bf6fSAndrew Armenia 	int retval;
864e154bf6fSAndrew Armenia 
865e154bf6fSAndrew Armenia 	adap = kzalloc(sizeof(*adap), GFP_KERNEL);
866e154bf6fSAndrew Armenia 	if (adap == NULL) {
867e154bf6fSAndrew Armenia 		release_region(smba, SMBIOSIZE);
868e154bf6fSAndrew Armenia 		return -ENOMEM;
869e154bf6fSAndrew Armenia 	}
870e154bf6fSAndrew Armenia 
871e154bf6fSAndrew Armenia 	adap->owner = THIS_MODULE;
872e154bf6fSAndrew Armenia 	adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
87383c60158SJean Delvare 	adap->algo = sb800_main ? &piix4_smbus_algorithm_sb800
87483c60158SJean Delvare 				: &smbus_algorithm;
875e154bf6fSAndrew Armenia 
876e154bf6fSAndrew Armenia 	adapdata = kzalloc(sizeof(*adapdata), GFP_KERNEL);
877e154bf6fSAndrew Armenia 	if (adapdata == NULL) {
878e154bf6fSAndrew Armenia 		kfree(adap);
879e154bf6fSAndrew Armenia 		release_region(smba, SMBIOSIZE);
880e154bf6fSAndrew Armenia 		return -ENOMEM;
881e154bf6fSAndrew Armenia 	}
882e154bf6fSAndrew Armenia 
883e154bf6fSAndrew Armenia 	adapdata->smba = smba;
88483c60158SJean Delvare 	adapdata->sb800_main = sb800_main;
8850fe16195SGuenter Roeck 	adapdata->port = port << piix4_port_shift_sb800;
88688fa2dfbSRicardo Ribalda Delgado 	adapdata->notify_imc = notify_imc;
887e154bf6fSAndrew Armenia 
888e154bf6fSAndrew Armenia 	/* set up the sysfs linkage to our parent device */
889e154bf6fSAndrew Armenia 	adap->dev.parent = &dev->dev;
890e154bf6fSAndrew Armenia 
8910183eb8bSJean Delvare 	if (has_acpi_companion(&dev->dev)) {
8920183eb8bSJean Delvare 		acpi_preset_companion(&adap->dev,
8930183eb8bSJean Delvare 				      ACPI_COMPANION(&dev->dev),
8940183eb8bSJean Delvare 				      hw_port_nr);
8950183eb8bSJean Delvare 	}
8960183eb8bSJean Delvare 
897e154bf6fSAndrew Armenia 	snprintf(adap->name, sizeof(adap->name),
898725d2e3fSChristian Fetzer 		"SMBus PIIX4 adapter%s at %04x", name, smba);
899e154bf6fSAndrew Armenia 
900e154bf6fSAndrew Armenia 	i2c_set_adapdata(adap, adapdata);
901e154bf6fSAndrew Armenia 
902e154bf6fSAndrew Armenia 	retval = i2c_add_adapter(adap);
903e154bf6fSAndrew Armenia 	if (retval) {
904e154bf6fSAndrew Armenia 		kfree(adapdata);
905e154bf6fSAndrew Armenia 		kfree(adap);
906e154bf6fSAndrew Armenia 		release_region(smba, SMBIOSIZE);
907e154bf6fSAndrew Armenia 		return retval;
908e154bf6fSAndrew Armenia 	}
909e154bf6fSAndrew Armenia 
910e154bf6fSAndrew Armenia 	*padap = adap;
911e154bf6fSAndrew Armenia 	return 0;
912e154bf6fSAndrew Armenia }
913e154bf6fSAndrew Armenia 
91488fa2dfbSRicardo Ribalda Delgado static int piix4_add_adapters_sb800(struct pci_dev *dev, unsigned short smba,
91588fa2dfbSRicardo Ribalda Delgado 				    bool notify_imc)
9162fee61d2SChristian Fetzer {
9172fee61d2SChristian Fetzer 	struct i2c_piix4_adapdata *adapdata;
9182fee61d2SChristian Fetzer 	int port;
9192fee61d2SChristian Fetzer 	int retval;
9202fee61d2SChristian Fetzer 
921528d53a1SJean Delvare 	if (dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS ||
922528d53a1SJean Delvare 	    (dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS &&
923528d53a1SJean Delvare 	     dev->revision >= 0x1F)) {
924528d53a1SJean Delvare 		piix4_adapter_count = HUDSON2_MAIN_PORTS;
925528d53a1SJean Delvare 	} else {
926528d53a1SJean Delvare 		piix4_adapter_count = PIIX4_MAX_ADAPTERS;
927528d53a1SJean Delvare 	}
928528d53a1SJean Delvare 
929528d53a1SJean Delvare 	for (port = 0; port < piix4_adapter_count; port++) {
9300183eb8bSJean Delvare 		u8 hw_port_nr = port == 0 ? 0 : port + 1;
9310183eb8bSJean Delvare 
93288fa2dfbSRicardo Ribalda Delgado 		retval = piix4_add_adapter(dev, smba, true, port, notify_imc,
9330183eb8bSJean Delvare 					   hw_port_nr,
934725d2e3fSChristian Fetzer 					   piix4_main_port_names_sb800[port],
9352fee61d2SChristian Fetzer 					   &piix4_main_adapters[port]);
9362fee61d2SChristian Fetzer 		if (retval < 0)
9372fee61d2SChristian Fetzer 			goto error;
9382fee61d2SChristian Fetzer 	}
9392fee61d2SChristian Fetzer 
9402fee61d2SChristian Fetzer 	return retval;
9412fee61d2SChristian Fetzer 
9422fee61d2SChristian Fetzer error:
9432fee61d2SChristian Fetzer 	dev_err(&dev->dev,
9442fee61d2SChristian Fetzer 		"Error setting up SB800 adapters. Unregistering!\n");
9452fee61d2SChristian Fetzer 	while (--port >= 0) {
9462fee61d2SChristian Fetzer 		adapdata = i2c_get_adapdata(piix4_main_adapters[port]);
9472fee61d2SChristian Fetzer 		if (adapdata->smba) {
9482fee61d2SChristian Fetzer 			i2c_del_adapter(piix4_main_adapters[port]);
9492fee61d2SChristian Fetzer 			kfree(adapdata);
9502fee61d2SChristian Fetzer 			kfree(piix4_main_adapters[port]);
9512fee61d2SChristian Fetzer 			piix4_main_adapters[port] = NULL;
9522fee61d2SChristian Fetzer 		}
9532fee61d2SChristian Fetzer 	}
9542fee61d2SChristian Fetzer 
9552fee61d2SChristian Fetzer 	return retval;
9562fee61d2SChristian Fetzer }
9572fee61d2SChristian Fetzer 
9580b255e92SBill Pemberton static int piix4_probe(struct pci_dev *dev, const struct pci_device_id *id)
9591da177e4SLinus Torvalds {
9601da177e4SLinus Torvalds 	int retval;
96152795f6fSJean Delvare 	bool is_sb800 = false;
9621da177e4SLinus Torvalds 
96376b3e28fSCrane Cai 	if ((dev->vendor == PCI_VENDOR_ID_ATI &&
96476b3e28fSCrane Cai 	     dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS &&
96576b3e28fSCrane Cai 	     dev->revision >= 0x40) ||
96624beb83aSPu Wen 	    dev->vendor == PCI_VENDOR_ID_AMD ||
96724beb83aSPu Wen 	    dev->vendor == PCI_VENDOR_ID_HYGON) {
96888fa2dfbSRicardo Ribalda Delgado 		bool notify_imc = false;
96952795f6fSJean Delvare 		is_sb800 = true;
97052795f6fSJean Delvare 
97124beb83aSPu Wen 		if ((dev->vendor == PCI_VENDOR_ID_AMD ||
97224beb83aSPu Wen 		     dev->vendor == PCI_VENDOR_ID_HYGON) &&
97388fa2dfbSRicardo Ribalda Delgado 		    dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) {
97488fa2dfbSRicardo Ribalda Delgado 			u8 imc;
97588fa2dfbSRicardo Ribalda Delgado 
97688fa2dfbSRicardo Ribalda Delgado 			/*
97788fa2dfbSRicardo Ribalda Delgado 			 * Detect if IMC is active or not, this method is
97888fa2dfbSRicardo Ribalda Delgado 			 * described on coreboot's AMD IMC notes
97988fa2dfbSRicardo Ribalda Delgado 			 */
98088fa2dfbSRicardo Ribalda Delgado 			pci_bus_read_config_byte(dev->bus, PCI_DEVFN(0x14, 3),
98188fa2dfbSRicardo Ribalda Delgado 						 0x40, &imc);
98288fa2dfbSRicardo Ribalda Delgado 			if (imc & 0x80)
98388fa2dfbSRicardo Ribalda Delgado 				notify_imc = true;
98488fa2dfbSRicardo Ribalda Delgado 		}
98588fa2dfbSRicardo Ribalda Delgado 
98687e1960eSShane Huang 		/* base address location etc changed in SB800 */
987a94dd00fSRudolf Marek 		retval = piix4_setup_sb800(dev, id, 0);
98804b6fcabSGuenter Roeck 		if (retval < 0)
9892fee61d2SChristian Fetzer 			return retval;
99087e1960eSShane Huang 
9912fee61d2SChristian Fetzer 		/*
9922fee61d2SChristian Fetzer 		 * Try to register multiplexed main SMBus adapter,
9932fee61d2SChristian Fetzer 		 * give up if we can't
9942fee61d2SChristian Fetzer 		 */
99588fa2dfbSRicardo Ribalda Delgado 		retval = piix4_add_adapters_sb800(dev, retval, notify_imc);
99604b6fcabSGuenter Roeck 		if (retval < 0)
9972fee61d2SChristian Fetzer 			return retval;
9982fee61d2SChristian Fetzer 	} else {
9992fee61d2SChristian Fetzer 		retval = piix4_setup(dev, id);
100014a8086dSAndrew Armenia 		if (retval < 0)
10011da177e4SLinus Torvalds 			return retval;
10021da177e4SLinus Torvalds 
10032a2f7404SAndrew Armenia 		/* Try to register main SMBus adapter, give up if we can't */
10040183eb8bSJean Delvare 		retval = piix4_add_adapter(dev, retval, false, 0, false, 0,
10050183eb8bSJean Delvare 					   "", &piix4_main_adapters[0]);
10062a2f7404SAndrew Armenia 		if (retval < 0)
10072a2f7404SAndrew Armenia 			return retval;
10082fee61d2SChristian Fetzer 	}
10092a2f7404SAndrew Armenia 
10102a2f7404SAndrew Armenia 	/* Check for auxiliary SMBus on some AMD chipsets */
1011a94dd00fSRudolf Marek 	retval = -ENODEV;
1012a94dd00fSRudolf Marek 
10132a2f7404SAndrew Armenia 	if (dev->vendor == PCI_VENDOR_ID_ATI &&
1014a94dd00fSRudolf Marek 	    dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS) {
1015a94dd00fSRudolf Marek 		if (dev->revision < 0x40) {
10162a2f7404SAndrew Armenia 			retval = piix4_setup_aux(dev, id, 0x58);
1017a94dd00fSRudolf Marek 		} else {
1018a94dd00fSRudolf Marek 			/* SB800 added aux bus too */
1019a94dd00fSRudolf Marek 			retval = piix4_setup_sb800(dev, id, 1);
1020a94dd00fSRudolf Marek 		}
1021a94dd00fSRudolf Marek 	}
1022a94dd00fSRudolf Marek 
1023a94dd00fSRudolf Marek 	if (dev->vendor == PCI_VENDOR_ID_AMD &&
1024f27237c1SAdam Honse 	    (dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS ||
1025f27237c1SAdam Honse 	     dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS)) {
1026a94dd00fSRudolf Marek 		retval = piix4_setup_sb800(dev, id, 1);
1027a94dd00fSRudolf Marek 	}
1028a94dd00fSRudolf Marek 
10292a2f7404SAndrew Armenia 	if (retval > 0) {
10302a2f7404SAndrew Armenia 		/* Try to add the aux adapter if it exists,
10312a2f7404SAndrew Armenia 		 * piix4_add_adapter will clean up if this fails */
10320183eb8bSJean Delvare 		piix4_add_adapter(dev, retval, false, 0, false, 1,
103352795f6fSJean Delvare 				  is_sb800 ? piix4_aux_port_name_sb800 : "",
1034725d2e3fSChristian Fetzer 				  &piix4_aux_adapter);
10352a2f7404SAndrew Armenia 	}
10362a2f7404SAndrew Armenia 
10372a2f7404SAndrew Armenia 	return 0;
10381da177e4SLinus Torvalds }
10391da177e4SLinus Torvalds 
10400b255e92SBill Pemberton static void piix4_adap_remove(struct i2c_adapter *adap)
104114a8086dSAndrew Armenia {
104214a8086dSAndrew Armenia 	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
104314a8086dSAndrew Armenia 
104414a8086dSAndrew Armenia 	if (adapdata->smba) {
104514a8086dSAndrew Armenia 		i2c_del_adapter(adap);
104604b6fcabSGuenter Roeck 		if (adapdata->port == (0 << piix4_port_shift_sb800))
104714a8086dSAndrew Armenia 			release_region(adapdata->smba, SMBIOSIZE);
1048e154bf6fSAndrew Armenia 		kfree(adapdata);
1049e154bf6fSAndrew Armenia 		kfree(adap);
105014a8086dSAndrew Armenia 	}
105114a8086dSAndrew Armenia }
105214a8086dSAndrew Armenia 
10530b255e92SBill Pemberton static void piix4_remove(struct pci_dev *dev)
10541da177e4SLinus Torvalds {
1055528d53a1SJean Delvare 	int port = piix4_adapter_count;
1056ca2061e1SChristian Fetzer 
1057ca2061e1SChristian Fetzer 	while (--port >= 0) {
1058ca2061e1SChristian Fetzer 		if (piix4_main_adapters[port]) {
1059ca2061e1SChristian Fetzer 			piix4_adap_remove(piix4_main_adapters[port]);
1060ca2061e1SChristian Fetzer 			piix4_main_adapters[port] = NULL;
1061ca2061e1SChristian Fetzer 		}
1062e154bf6fSAndrew Armenia 	}
10632a2f7404SAndrew Armenia 
10642a2f7404SAndrew Armenia 	if (piix4_aux_adapter) {
10652a2f7404SAndrew Armenia 		piix4_adap_remove(piix4_aux_adapter);
10662a2f7404SAndrew Armenia 		piix4_aux_adapter = NULL;
10672a2f7404SAndrew Armenia 	}
10681da177e4SLinus Torvalds }
10691da177e4SLinus Torvalds 
10701da177e4SLinus Torvalds static struct pci_driver piix4_driver = {
10711da177e4SLinus Torvalds 	.name		= "piix4_smbus",
10721da177e4SLinus Torvalds 	.id_table	= piix4_ids,
10731da177e4SLinus Torvalds 	.probe		= piix4_probe,
10740b255e92SBill Pemberton 	.remove		= piix4_remove,
10751da177e4SLinus Torvalds };
10761da177e4SLinus Torvalds 
107756f21788SAxel Lin module_pci_driver(piix4_driver);
10781da177e4SLinus Torvalds 
1079f80531c8SJarkko Nikula MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl>");
1080f80531c8SJarkko Nikula MODULE_AUTHOR("Philip Edelbrock <phil@netroedge.com>");
10811da177e4SLinus Torvalds MODULE_DESCRIPTION("PIIX4 SMBus driver");
10821da177e4SLinus Torvalds MODULE_LICENSE("GPL");
1083