11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and 31da177e4SLinus Torvalds Philip Edelbrock <phil@netroedge.com> 41da177e4SLinus Torvalds 51da177e4SLinus Torvalds This program is free software; you can redistribute it and/or modify 61da177e4SLinus Torvalds it under the terms of the GNU General Public License as published by 71da177e4SLinus Torvalds the Free Software Foundation; either version 2 of the License, or 81da177e4SLinus Torvalds (at your option) any later version. 91da177e4SLinus Torvalds 101da177e4SLinus Torvalds This program is distributed in the hope that it will be useful, 111da177e4SLinus Torvalds but WITHOUT ANY WARRANTY; without even the implied warranty of 121da177e4SLinus Torvalds MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 131da177e4SLinus Torvalds GNU General Public License for more details. 141da177e4SLinus Torvalds */ 151da177e4SLinus Torvalds 161da177e4SLinus Torvalds /* 171da177e4SLinus Torvalds Supports: 181da177e4SLinus Torvalds Intel PIIX4, 440MX 19506a8b6cSFlavio Leitner Serverworks OSB4, CSB5, CSB6, HT-1000, HT-1100 202a2f7404SAndrew Armenia ATI IXP200, IXP300, IXP400, SB600, SB700/SP5100, SB800 21032f708bSShane Huang AMD Hudson-2, ML, CZ 221da177e4SLinus Torvalds SMSC Victory66 231da177e4SLinus Torvalds 242a2f7404SAndrew Armenia Note: we assume there can only be one device, with one or more 252a2f7404SAndrew Armenia SMBus interfaces. 262fee61d2SChristian Fetzer The device can register multiple i2c_adapters (up to PIIX4_MAX_ADAPTERS). 272fee61d2SChristian Fetzer For devices supporting multiple ports the i2c_adapter should provide 282fee61d2SChristian Fetzer an i2c_algorithm to access them. 291da177e4SLinus Torvalds */ 301da177e4SLinus Torvalds 311da177e4SLinus Torvalds #include <linux/module.h> 321da177e4SLinus Torvalds #include <linux/moduleparam.h> 331da177e4SLinus Torvalds #include <linux/pci.h> 341da177e4SLinus Torvalds #include <linux/kernel.h> 351da177e4SLinus Torvalds #include <linux/delay.h> 361da177e4SLinus Torvalds #include <linux/stddef.h> 371da177e4SLinus Torvalds #include <linux/ioport.h> 381da177e4SLinus Torvalds #include <linux/i2c.h> 39c415b303SDaniel J Blueman #include <linux/slab.h> 401da177e4SLinus Torvalds #include <linux/dmi.h> 4154fb4a05SJean Delvare #include <linux/acpi.h> 4221782180SH Hartley Sweeten #include <linux/io.h> 432fee61d2SChristian Fetzer #include <linux/mutex.h> 441da177e4SLinus Torvalds 451da177e4SLinus Torvalds 461da177e4SLinus Torvalds /* PIIX4 SMBus address offsets */ 471da177e4SLinus Torvalds #define SMBHSTSTS (0 + piix4_smba) 481da177e4SLinus Torvalds #define SMBHSLVSTS (1 + piix4_smba) 491da177e4SLinus Torvalds #define SMBHSTCNT (2 + piix4_smba) 501da177e4SLinus Torvalds #define SMBHSTCMD (3 + piix4_smba) 511da177e4SLinus Torvalds #define SMBHSTADD (4 + piix4_smba) 521da177e4SLinus Torvalds #define SMBHSTDAT0 (5 + piix4_smba) 531da177e4SLinus Torvalds #define SMBHSTDAT1 (6 + piix4_smba) 541da177e4SLinus Torvalds #define SMBBLKDAT (7 + piix4_smba) 551da177e4SLinus Torvalds #define SMBSLVCNT (8 + piix4_smba) 561da177e4SLinus Torvalds #define SMBSHDWCMD (9 + piix4_smba) 571da177e4SLinus Torvalds #define SMBSLVEVT (0xA + piix4_smba) 581da177e4SLinus Torvalds #define SMBSLVDAT (0xC + piix4_smba) 591da177e4SLinus Torvalds 601da177e4SLinus Torvalds /* count for request_region */ 611da177e4SLinus Torvalds #define SMBIOSIZE 8 621da177e4SLinus Torvalds 631da177e4SLinus Torvalds /* PCI Address Constants */ 641da177e4SLinus Torvalds #define SMBBA 0x090 651da177e4SLinus Torvalds #define SMBHSTCFG 0x0D2 661da177e4SLinus Torvalds #define SMBSLVC 0x0D3 671da177e4SLinus Torvalds #define SMBSHDW1 0x0D4 681da177e4SLinus Torvalds #define SMBSHDW2 0x0D5 691da177e4SLinus Torvalds #define SMBREV 0x0D6 701da177e4SLinus Torvalds 711da177e4SLinus Torvalds /* Other settings */ 721da177e4SLinus Torvalds #define MAX_TIMEOUT 500 731da177e4SLinus Torvalds #define ENABLE_INT9 0 741da177e4SLinus Torvalds 751da177e4SLinus Torvalds /* PIIX4 constants */ 761da177e4SLinus Torvalds #define PIIX4_QUICK 0x00 771da177e4SLinus Torvalds #define PIIX4_BYTE 0x04 781da177e4SLinus Torvalds #define PIIX4_BYTE_DATA 0x08 791da177e4SLinus Torvalds #define PIIX4_WORD_DATA 0x0C 801da177e4SLinus Torvalds #define PIIX4_BLOCK_DATA 0x14 811da177e4SLinus Torvalds 82ca2061e1SChristian Fetzer /* Multi-port constants */ 83ca2061e1SChristian Fetzer #define PIIX4_MAX_ADAPTERS 4 84ca2061e1SChristian Fetzer 852fee61d2SChristian Fetzer /* SB800 constants */ 862fee61d2SChristian Fetzer #define SB800_PIIX4_SMB_IDX 0xcd6 872fee61d2SChristian Fetzer 882fee61d2SChristian Fetzer /* SB800 port is selected by bits 2:1 of the smb_en register (0x2c) */ 892fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX 0x2c 902fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX_MASK 0x06 912fee61d2SChristian Fetzer 921da177e4SLinus Torvalds /* insmod parameters */ 931da177e4SLinus Torvalds 941da177e4SLinus Torvalds /* If force is set to anything different from 0, we forcibly enable the 951da177e4SLinus Torvalds PIIX4. DANGEROUS! */ 9660507095SJean Delvare static int force; 971da177e4SLinus Torvalds module_param (force, int, 0); 981da177e4SLinus Torvalds MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!"); 991da177e4SLinus Torvalds 1001da177e4SLinus Torvalds /* If force_addr is set to anything different from 0, we forcibly enable 1011da177e4SLinus Torvalds the PIIX4 at the given address. VERY DANGEROUS! */ 10260507095SJean Delvare static int force_addr; 1031da177e4SLinus Torvalds module_param (force_addr, int, 0); 1041da177e4SLinus Torvalds MODULE_PARM_DESC(force_addr, 1051da177e4SLinus Torvalds "Forcibly enable the PIIX4 at the given address. " 1061da177e4SLinus Torvalds "EXTREMELY DANGEROUS!"); 1071da177e4SLinus Torvalds 108b1c1759cSDavid Milburn static int srvrworks_csb5_delay; 109d6072f84SJean Delvare static struct pci_driver piix4_driver; 1101da177e4SLinus Torvalds 1110b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_blacklist[] = { 112c2fc54fcSJean Delvare { 113c2fc54fcSJean Delvare .ident = "Sapphire AM2RD790", 114c2fc54fcSJean Delvare .matches = { 115c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."), 116c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"), 117c2fc54fcSJean Delvare }, 118c2fc54fcSJean Delvare }, 119c2fc54fcSJean Delvare { 120c2fc54fcSJean Delvare .ident = "DFI Lanparty UT 790FX", 121c2fc54fcSJean Delvare .matches = { 122c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."), 123c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"), 124c2fc54fcSJean Delvare }, 125c2fc54fcSJean Delvare }, 126c2fc54fcSJean Delvare { } 127c2fc54fcSJean Delvare }; 128c2fc54fcSJean Delvare 129c2fc54fcSJean Delvare /* The IBM entry is in a separate table because we only check it 130c2fc54fcSJean Delvare on Intel-based systems */ 1310b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_ibm[] = { 1321da177e4SLinus Torvalds { 1331da177e4SLinus Torvalds .ident = "IBM", 1341da177e4SLinus Torvalds .matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), }, 1351da177e4SLinus Torvalds }, 1361da177e4SLinus Torvalds { }, 1371da177e4SLinus Torvalds }; 1381da177e4SLinus Torvalds 139725d2e3fSChristian Fetzer /* SB800 globals */ 140725d2e3fSChristian Fetzer static const char *piix4_main_port_names_sb800[PIIX4_MAX_ADAPTERS] = { 141725d2e3fSChristian Fetzer "SDA0", "SDA2", "SDA3", "SDA4" 142725d2e3fSChristian Fetzer }; 143725d2e3fSChristian Fetzer static const char *piix4_aux_port_name_sb800 = "SDA1"; 144725d2e3fSChristian Fetzer 14514a8086dSAndrew Armenia struct i2c_piix4_adapdata { 14614a8086dSAndrew Armenia unsigned short smba; 1472fee61d2SChristian Fetzer 1482fee61d2SChristian Fetzer /* SB800 */ 1492fee61d2SChristian Fetzer bool sb800_main; 1502fee61d2SChristian Fetzer unsigned short port; 1512fee61d2SChristian Fetzer struct mutex *mutex; 15214a8086dSAndrew Armenia }; 15314a8086dSAndrew Armenia 1540b255e92SBill Pemberton static int piix4_setup(struct pci_dev *PIIX4_dev, 1551da177e4SLinus Torvalds const struct pci_device_id *id) 1561da177e4SLinus Torvalds { 1571da177e4SLinus Torvalds unsigned char temp; 15814a8086dSAndrew Armenia unsigned short piix4_smba; 1591da177e4SLinus Torvalds 160b1c1759cSDavid Milburn if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) && 161b1c1759cSDavid Milburn (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5)) 162b1c1759cSDavid Milburn srvrworks_csb5_delay = 1; 163b1c1759cSDavid Milburn 164c2fc54fcSJean Delvare /* On some motherboards, it was reported that accessing the SMBus 165c2fc54fcSJean Delvare caused severe hardware problems */ 166c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_blacklist)) { 167c2fc54fcSJean Delvare dev_err(&PIIX4_dev->dev, 168c2fc54fcSJean Delvare "Accessing the SMBus on this system is unsafe!\n"); 169c2fc54fcSJean Delvare return -EPERM; 170c2fc54fcSJean Delvare } 171c2fc54fcSJean Delvare 1721da177e4SLinus Torvalds /* Don't access SMBus on IBM systems which get corrupted eeproms */ 173c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_ibm) && 1741da177e4SLinus Torvalds PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) { 175f9ba6c04SJean Delvare dev_err(&PIIX4_dev->dev, "IBM system detected; this module " 1761da177e4SLinus Torvalds "may corrupt your serial eeprom! Refusing to load " 1771da177e4SLinus Torvalds "module!\n"); 1781da177e4SLinus Torvalds return -EPERM; 1791da177e4SLinus Torvalds } 1801da177e4SLinus Torvalds 1811da177e4SLinus Torvalds /* Determine the address of the SMBus areas */ 1821da177e4SLinus Torvalds if (force_addr) { 1831da177e4SLinus Torvalds piix4_smba = force_addr & 0xfff0; 1841da177e4SLinus Torvalds force = 0; 1851da177e4SLinus Torvalds } else { 1861da177e4SLinus Torvalds pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba); 1871da177e4SLinus Torvalds piix4_smba &= 0xfff0; 1881da177e4SLinus Torvalds if(piix4_smba == 0) { 189fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus base address " 1901da177e4SLinus Torvalds "uninitialized - upgrade BIOS or use " 1911da177e4SLinus Torvalds "force_addr=0xaddr\n"); 1921da177e4SLinus Torvalds return -ENODEV; 1931da177e4SLinus Torvalds } 1941da177e4SLinus Torvalds } 1951da177e4SLinus Torvalds 19654fb4a05SJean Delvare if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 19718669eabSJean Delvare return -ENODEV; 19854fb4a05SJean Delvare 199d6072f84SJean Delvare if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 200fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 2011da177e4SLinus Torvalds piix4_smba); 202fa63cd56SJean Delvare return -EBUSY; 2031da177e4SLinus Torvalds } 2041da177e4SLinus Torvalds 2051da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp); 2061da177e4SLinus Torvalds 2071da177e4SLinus Torvalds /* If force_addr is set, we program the new address here. Just to make 2081da177e4SLinus Torvalds sure, we disable the PIIX4 first. */ 2091da177e4SLinus Torvalds if (force_addr) { 2101da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe); 2111da177e4SLinus Torvalds pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba); 2121da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01); 2131da177e4SLinus Torvalds dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to " 2141da177e4SLinus Torvalds "new address %04x!\n", piix4_smba); 2151da177e4SLinus Torvalds } else if ((temp & 1) == 0) { 2161da177e4SLinus Torvalds if (force) { 2171da177e4SLinus Torvalds /* This should never need to be done, but has been 2181da177e4SLinus Torvalds * noted that many Dell machines have the SMBus 2191da177e4SLinus Torvalds * interface on the PIIX4 disabled!? NOTE: This assumes 2201da177e4SLinus Torvalds * I/O space and other allocations WERE done by the 2211da177e4SLinus Torvalds * Bios! Don't complain if your hardware does weird 2221da177e4SLinus Torvalds * things after enabling this. :') Check for Bios 2231da177e4SLinus Torvalds * updates before resorting to this. 2241da177e4SLinus Torvalds */ 2251da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, 2261da177e4SLinus Torvalds temp | 1); 2278117e41eSJoe Perches dev_notice(&PIIX4_dev->dev, 2288117e41eSJoe Perches "WARNING: SMBus interface has been FORCEFULLY ENABLED!\n"); 2291da177e4SLinus Torvalds } else { 2301da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, 23166f8a8ffSJean Delvare "SMBus Host Controller not enabled!\n"); 2321da177e4SLinus Torvalds release_region(piix4_smba, SMBIOSIZE); 2331da177e4SLinus Torvalds return -ENODEV; 2341da177e4SLinus Torvalds } 2351da177e4SLinus Torvalds } 2361da177e4SLinus Torvalds 23754aaa1caSRudolf Marek if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2)) 23866f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n"); 2391da177e4SLinus Torvalds else if ((temp & 0x0E) == 0) 24066f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n"); 2411da177e4SLinus Torvalds else 2421da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration " 2431da177e4SLinus Torvalds "(or code out of date)!\n"); 2441da177e4SLinus Torvalds 2451da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBREV, &temp); 246fa63cd56SJean Delvare dev_info(&PIIX4_dev->dev, 247fa63cd56SJean Delvare "SMBus Host Controller at 0x%x, revision %d\n", 248fa63cd56SJean Delvare piix4_smba, temp); 2491da177e4SLinus Torvalds 25014a8086dSAndrew Armenia return piix4_smba; 2511da177e4SLinus Torvalds } 2521da177e4SLinus Torvalds 2530b255e92SBill Pemberton static int piix4_setup_sb800(struct pci_dev *PIIX4_dev, 254a94dd00fSRudolf Marek const struct pci_device_id *id, u8 aux) 25587e1960eSShane Huang { 25614a8086dSAndrew Armenia unsigned short piix4_smba; 257032f708bSShane Huang u8 smba_en_lo, smba_en_hi, smb_en, smb_en_status; 258032f708bSShane Huang u8 i2ccfg, i2ccfg_offset = 0x10; 25987e1960eSShane Huang 2603806e94bSCrane Cai /* SB800 and later SMBus does not support forcing address */ 26187e1960eSShane Huang if (force || force_addr) { 2623806e94bSCrane Cai dev_err(&PIIX4_dev->dev, "SMBus does not support " 26387e1960eSShane Huang "forcing address!\n"); 26487e1960eSShane Huang return -EINVAL; 26587e1960eSShane Huang } 26687e1960eSShane Huang 26787e1960eSShane Huang /* Determine the address of the SMBus areas */ 268032f708bSShane Huang if ((PIIX4_dev->vendor == PCI_VENDOR_ID_AMD && 269032f708bSShane Huang PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS && 270032f708bSShane Huang PIIX4_dev->revision >= 0x41) || 271032f708bSShane Huang (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD && 272bcb29994SVincent Wan PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS && 273032f708bSShane Huang PIIX4_dev->revision >= 0x49)) 274032f708bSShane Huang smb_en = 0x00; 275032f708bSShane Huang else 276a94dd00fSRudolf Marek smb_en = (aux) ? 0x28 : 0x2c; 277a94dd00fSRudolf Marek 2782fee61d2SChristian Fetzer outb_p(smb_en, SB800_PIIX4_SMB_IDX); 2792fee61d2SChristian Fetzer smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1); 2802fee61d2SChristian Fetzer outb_p(smb_en + 1, SB800_PIIX4_SMB_IDX); 2812fee61d2SChristian Fetzer smba_en_hi = inb_p(SB800_PIIX4_SMB_IDX + 1); 28287e1960eSShane Huang 283032f708bSShane Huang if (!smb_en) { 284032f708bSShane Huang smb_en_status = smba_en_lo & 0x10; 285032f708bSShane Huang piix4_smba = smba_en_hi << 8; 286032f708bSShane Huang if (aux) 287032f708bSShane Huang piix4_smba |= 0x20; 288032f708bSShane Huang } else { 289032f708bSShane Huang smb_en_status = smba_en_lo & 0x01; 290032f708bSShane Huang piix4_smba = ((smba_en_hi << 8) | smba_en_lo) & 0xffe0; 291032f708bSShane Huang } 292032f708bSShane Huang 293032f708bSShane Huang if (!smb_en_status) { 29487e1960eSShane Huang dev_err(&PIIX4_dev->dev, 29566f8a8ffSJean Delvare "SMBus Host Controller not enabled!\n"); 29687e1960eSShane Huang return -ENODEV; 29787e1960eSShane Huang } 29887e1960eSShane Huang 29987e1960eSShane Huang if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 30018669eabSJean Delvare return -ENODEV; 30187e1960eSShane Huang 30287e1960eSShane Huang if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 30387e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 30487e1960eSShane Huang piix4_smba); 30587e1960eSShane Huang return -EBUSY; 30687e1960eSShane Huang } 30787e1960eSShane Huang 308a94dd00fSRudolf Marek /* Aux SMBus does not support IRQ information */ 309a94dd00fSRudolf Marek if (aux) { 310a94dd00fSRudolf Marek dev_info(&PIIX4_dev->dev, 31185fd0fe6SShane Huang "Auxiliary SMBus Host Controller at 0x%x\n", 31285fd0fe6SShane Huang piix4_smba); 313a94dd00fSRudolf Marek return piix4_smba; 314a94dd00fSRudolf Marek } 315a94dd00fSRudolf Marek 31687e1960eSShane Huang /* Request the SMBus I2C bus config region */ 31787e1960eSShane Huang if (!request_region(piix4_smba + i2ccfg_offset, 1, "i2ccfg")) { 31887e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus I2C bus config region " 31987e1960eSShane Huang "0x%x already in use!\n", piix4_smba + i2ccfg_offset); 32087e1960eSShane Huang release_region(piix4_smba, SMBIOSIZE); 32187e1960eSShane Huang return -EBUSY; 32287e1960eSShane Huang } 32387e1960eSShane Huang i2ccfg = inb_p(piix4_smba + i2ccfg_offset); 32487e1960eSShane Huang release_region(piix4_smba + i2ccfg_offset, 1); 32587e1960eSShane Huang 32687e1960eSShane Huang if (i2ccfg & 1) 32766f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n"); 32887e1960eSShane Huang else 32966f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n"); 33087e1960eSShane Huang 33187e1960eSShane Huang dev_info(&PIIX4_dev->dev, 33287e1960eSShane Huang "SMBus Host Controller at 0x%x, revision %d\n", 33387e1960eSShane Huang piix4_smba, i2ccfg >> 4); 33487e1960eSShane Huang 33514a8086dSAndrew Armenia return piix4_smba; 33687e1960eSShane Huang } 33787e1960eSShane Huang 3380b255e92SBill Pemberton static int piix4_setup_aux(struct pci_dev *PIIX4_dev, 3392a2f7404SAndrew Armenia const struct pci_device_id *id, 3402a2f7404SAndrew Armenia unsigned short base_reg_addr) 3412a2f7404SAndrew Armenia { 3422a2f7404SAndrew Armenia /* Set up auxiliary SMBus controllers found on some 3432a2f7404SAndrew Armenia * AMD chipsets e.g. SP5100 (SB700 derivative) */ 3442a2f7404SAndrew Armenia 3452a2f7404SAndrew Armenia unsigned short piix4_smba; 3462a2f7404SAndrew Armenia 3472a2f7404SAndrew Armenia /* Read address of auxiliary SMBus controller */ 3482a2f7404SAndrew Armenia pci_read_config_word(PIIX4_dev, base_reg_addr, &piix4_smba); 3492a2f7404SAndrew Armenia if ((piix4_smba & 1) == 0) { 3502a2f7404SAndrew Armenia dev_dbg(&PIIX4_dev->dev, 3512a2f7404SAndrew Armenia "Auxiliary SMBus controller not enabled\n"); 3522a2f7404SAndrew Armenia return -ENODEV; 3532a2f7404SAndrew Armenia } 3542a2f7404SAndrew Armenia 3552a2f7404SAndrew Armenia piix4_smba &= 0xfff0; 3562a2f7404SAndrew Armenia if (piix4_smba == 0) { 3572a2f7404SAndrew Armenia dev_dbg(&PIIX4_dev->dev, 3582a2f7404SAndrew Armenia "Auxiliary SMBus base address uninitialized\n"); 3592a2f7404SAndrew Armenia return -ENODEV; 3602a2f7404SAndrew Armenia } 3612a2f7404SAndrew Armenia 3622a2f7404SAndrew Armenia if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 3632a2f7404SAndrew Armenia return -ENODEV; 3642a2f7404SAndrew Armenia 3652a2f7404SAndrew Armenia if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 3662a2f7404SAndrew Armenia dev_err(&PIIX4_dev->dev, "Auxiliary SMBus region 0x%x " 3672a2f7404SAndrew Armenia "already in use!\n", piix4_smba); 3682a2f7404SAndrew Armenia return -EBUSY; 3692a2f7404SAndrew Armenia } 3702a2f7404SAndrew Armenia 3712a2f7404SAndrew Armenia dev_info(&PIIX4_dev->dev, 3722a2f7404SAndrew Armenia "Auxiliary SMBus Host Controller at 0x%x\n", 3732a2f7404SAndrew Armenia piix4_smba); 3742a2f7404SAndrew Armenia 3752a2f7404SAndrew Armenia return piix4_smba; 3762a2f7404SAndrew Armenia } 3772a2f7404SAndrew Armenia 378e154bf6fSAndrew Armenia static int piix4_transaction(struct i2c_adapter *piix4_adapter) 3791da177e4SLinus Torvalds { 380e154bf6fSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(piix4_adapter); 381e154bf6fSAndrew Armenia unsigned short piix4_smba = adapdata->smba; 3821da177e4SLinus Torvalds int temp; 3831da177e4SLinus Torvalds int result = 0; 3841da177e4SLinus Torvalds int timeout = 0; 3851da177e4SLinus Torvalds 386e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Transaction (pre): CNT=%02x, CMD=%02x, " 3871da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 3881da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 3891da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 3901da177e4SLinus Torvalds 3911da177e4SLinus Torvalds /* Make sure the SMBus host is ready to start transmitting */ 3921da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 393e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "SMBus busy (%02x). " 3941da177e4SLinus Torvalds "Resetting...\n", temp); 3951da177e4SLinus Torvalds outb_p(temp, SMBHSTSTS); 3961da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 397e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Failed! (%02x)\n", temp); 39897140342SDavid Brownell return -EBUSY; 3991da177e4SLinus Torvalds } else { 400e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Successful!\n"); 4011da177e4SLinus Torvalds } 4021da177e4SLinus Torvalds } 4031da177e4SLinus Torvalds 4041da177e4SLinus Torvalds /* start the transaction by setting bit 6 */ 4051da177e4SLinus Torvalds outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT); 4061da177e4SLinus Torvalds 4071da177e4SLinus Torvalds /* We will always wait for a fraction of a second! (See PIIX4 docs errata) */ 408b1c1759cSDavid Milburn if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */ 409b1c1759cSDavid Milburn msleep(2); 410b1c1759cSDavid Milburn else 4111da177e4SLinus Torvalds msleep(1); 412b1c1759cSDavid Milburn 413b6a31950SRoel Kluin while ((++timeout < MAX_TIMEOUT) && 414b1c1759cSDavid Milburn ((temp = inb_p(SMBHSTSTS)) & 0x01)) 415b1c1759cSDavid Milburn msleep(1); 4161da177e4SLinus Torvalds 4171da177e4SLinus Torvalds /* If the SMBus is still busy, we give up */ 418b6a31950SRoel Kluin if (timeout == MAX_TIMEOUT) { 419e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "SMBus Timeout!\n"); 42097140342SDavid Brownell result = -ETIMEDOUT; 4211da177e4SLinus Torvalds } 4221da177e4SLinus Torvalds 4231da177e4SLinus Torvalds if (temp & 0x10) { 42497140342SDavid Brownell result = -EIO; 425e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Error: Failed bus transaction\n"); 4261da177e4SLinus Torvalds } 4271da177e4SLinus Torvalds 4281da177e4SLinus Torvalds if (temp & 0x08) { 42997140342SDavid Brownell result = -EIO; 430e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Bus collision! SMBus may be " 4311da177e4SLinus Torvalds "locked until next hard reset. (sorry!)\n"); 4321da177e4SLinus Torvalds /* Clock stops and slave is stuck in mid-transmission */ 4331da177e4SLinus Torvalds } 4341da177e4SLinus Torvalds 4351da177e4SLinus Torvalds if (temp & 0x04) { 43697140342SDavid Brownell result = -ENXIO; 437e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Error: no response!\n"); 4381da177e4SLinus Torvalds } 4391da177e4SLinus Torvalds 4401da177e4SLinus Torvalds if (inb_p(SMBHSTSTS) != 0x00) 4411da177e4SLinus Torvalds outb_p(inb(SMBHSTSTS), SMBHSTSTS); 4421da177e4SLinus Torvalds 4431da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 444e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Failed reset at end of " 4451da177e4SLinus Torvalds "transaction (%02x)\n", temp); 4461da177e4SLinus Torvalds } 447e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Transaction (post): CNT=%02x, CMD=%02x, " 4481da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 4491da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 4501da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 4511da177e4SLinus Torvalds return result; 4521da177e4SLinus Torvalds } 4531da177e4SLinus Torvalds 45497140342SDavid Brownell /* Return negative errno on error. */ 4551da177e4SLinus Torvalds static s32 piix4_access(struct i2c_adapter * adap, u16 addr, 4561da177e4SLinus Torvalds unsigned short flags, char read_write, 4571da177e4SLinus Torvalds u8 command, int size, union i2c_smbus_data * data) 4581da177e4SLinus Torvalds { 45914a8086dSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 46014a8086dSAndrew Armenia unsigned short piix4_smba = adapdata->smba; 4611da177e4SLinus Torvalds int i, len; 46297140342SDavid Brownell int status; 4631da177e4SLinus Torvalds 4641da177e4SLinus Torvalds switch (size) { 4651da177e4SLinus Torvalds case I2C_SMBUS_QUICK: 466fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4671da177e4SLinus Torvalds SMBHSTADD); 4681da177e4SLinus Torvalds size = PIIX4_QUICK; 4691da177e4SLinus Torvalds break; 4701da177e4SLinus Torvalds case I2C_SMBUS_BYTE: 471fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4721da177e4SLinus Torvalds SMBHSTADD); 4731da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 4741da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4751da177e4SLinus Torvalds size = PIIX4_BYTE; 4761da177e4SLinus Torvalds break; 4771da177e4SLinus Torvalds case I2C_SMBUS_BYTE_DATA: 478fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4791da177e4SLinus Torvalds SMBHSTADD); 4801da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4811da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 4821da177e4SLinus Torvalds outb_p(data->byte, SMBHSTDAT0); 4831da177e4SLinus Torvalds size = PIIX4_BYTE_DATA; 4841da177e4SLinus Torvalds break; 4851da177e4SLinus Torvalds case I2C_SMBUS_WORD_DATA: 486fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4871da177e4SLinus Torvalds SMBHSTADD); 4881da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4891da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 4901da177e4SLinus Torvalds outb_p(data->word & 0xff, SMBHSTDAT0); 4911da177e4SLinus Torvalds outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1); 4921da177e4SLinus Torvalds } 4931da177e4SLinus Torvalds size = PIIX4_WORD_DATA; 4941da177e4SLinus Torvalds break; 4951da177e4SLinus Torvalds case I2C_SMBUS_BLOCK_DATA: 496fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4971da177e4SLinus Torvalds SMBHSTADD); 4981da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4991da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 5001da177e4SLinus Torvalds len = data->block[0]; 501fa63cd56SJean Delvare if (len == 0 || len > I2C_SMBUS_BLOCK_MAX) 502fa63cd56SJean Delvare return -EINVAL; 5031da177e4SLinus Torvalds outb_p(len, SMBHSTDAT0); 504*d7a4c763SWolfram Sang inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 5051da177e4SLinus Torvalds for (i = 1; i <= len; i++) 5061da177e4SLinus Torvalds outb_p(data->block[i], SMBBLKDAT); 5071da177e4SLinus Torvalds } 5081da177e4SLinus Torvalds size = PIIX4_BLOCK_DATA; 5091da177e4SLinus Torvalds break; 510ac7fc4fbSJean Delvare default: 511ac7fc4fbSJean Delvare dev_warn(&adap->dev, "Unsupported transaction %d\n", size); 512ac7fc4fbSJean Delvare return -EOPNOTSUPP; 5131da177e4SLinus Torvalds } 5141da177e4SLinus Torvalds 5151da177e4SLinus Torvalds outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT); 5161da177e4SLinus Torvalds 517e154bf6fSAndrew Armenia status = piix4_transaction(adap); 51897140342SDavid Brownell if (status) 51997140342SDavid Brownell return status; 5201da177e4SLinus Torvalds 5211da177e4SLinus Torvalds if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK)) 5221da177e4SLinus Torvalds return 0; 5231da177e4SLinus Torvalds 5241da177e4SLinus Torvalds 5251da177e4SLinus Torvalds switch (size) { 5263578a075SJean Delvare case PIIX4_BYTE: 5271da177e4SLinus Torvalds case PIIX4_BYTE_DATA: 5281da177e4SLinus Torvalds data->byte = inb_p(SMBHSTDAT0); 5291da177e4SLinus Torvalds break; 5301da177e4SLinus Torvalds case PIIX4_WORD_DATA: 5311da177e4SLinus Torvalds data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8); 5321da177e4SLinus Torvalds break; 5331da177e4SLinus Torvalds case PIIX4_BLOCK_DATA: 5341da177e4SLinus Torvalds data->block[0] = inb_p(SMBHSTDAT0); 535fa63cd56SJean Delvare if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX) 536fa63cd56SJean Delvare return -EPROTO; 537*d7a4c763SWolfram Sang inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 5381da177e4SLinus Torvalds for (i = 1; i <= data->block[0]; i++) 5391da177e4SLinus Torvalds data->block[i] = inb_p(SMBBLKDAT); 5401da177e4SLinus Torvalds break; 5411da177e4SLinus Torvalds } 5421da177e4SLinus Torvalds return 0; 5431da177e4SLinus Torvalds } 5441da177e4SLinus Torvalds 5452fee61d2SChristian Fetzer /* 5462fee61d2SChristian Fetzer * Handles access to multiple SMBus ports on the SB800. 5472fee61d2SChristian Fetzer * The port is selected by bits 2:1 of the smb_en register (0x2c). 5482fee61d2SChristian Fetzer * Returns negative errno on error. 5492fee61d2SChristian Fetzer * 5502fee61d2SChristian Fetzer * Note: The selected port must be returned to the initial selection to avoid 5512fee61d2SChristian Fetzer * problems on certain systems. 5522fee61d2SChristian Fetzer */ 5532fee61d2SChristian Fetzer static s32 piix4_access_sb800(struct i2c_adapter *adap, u16 addr, 5542fee61d2SChristian Fetzer unsigned short flags, char read_write, 5552fee61d2SChristian Fetzer u8 command, int size, union i2c_smbus_data *data) 5562fee61d2SChristian Fetzer { 5572fee61d2SChristian Fetzer struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 5582fee61d2SChristian Fetzer u8 smba_en_lo; 5592fee61d2SChristian Fetzer u8 port; 5602fee61d2SChristian Fetzer int retval; 5612fee61d2SChristian Fetzer 5622fee61d2SChristian Fetzer mutex_lock(adapdata->mutex); 5632fee61d2SChristian Fetzer 5642fee61d2SChristian Fetzer outb_p(SB800_PIIX4_PORT_IDX, SB800_PIIX4_SMB_IDX); 5652fee61d2SChristian Fetzer smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1); 5662fee61d2SChristian Fetzer 5672fee61d2SChristian Fetzer port = adapdata->port; 5682fee61d2SChristian Fetzer if ((smba_en_lo & SB800_PIIX4_PORT_IDX_MASK) != (port << 1)) 5692fee61d2SChristian Fetzer outb_p((smba_en_lo & ~SB800_PIIX4_PORT_IDX_MASK) | (port << 1), 5702fee61d2SChristian Fetzer SB800_PIIX4_SMB_IDX + 1); 5712fee61d2SChristian Fetzer 5722fee61d2SChristian Fetzer retval = piix4_access(adap, addr, flags, read_write, 5732fee61d2SChristian Fetzer command, size, data); 5742fee61d2SChristian Fetzer 5752fee61d2SChristian Fetzer outb_p(smba_en_lo, SB800_PIIX4_SMB_IDX + 1); 5762fee61d2SChristian Fetzer 5772fee61d2SChristian Fetzer mutex_unlock(adapdata->mutex); 5782fee61d2SChristian Fetzer 5792fee61d2SChristian Fetzer return retval; 5802fee61d2SChristian Fetzer } 5812fee61d2SChristian Fetzer 5821da177e4SLinus Torvalds static u32 piix4_func(struct i2c_adapter *adapter) 5831da177e4SLinus Torvalds { 5841da177e4SLinus Torvalds return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE | 5851da177e4SLinus Torvalds I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA | 5861da177e4SLinus Torvalds I2C_FUNC_SMBUS_BLOCK_DATA; 5871da177e4SLinus Torvalds } 5881da177e4SLinus Torvalds 5898f9082c5SJean Delvare static const struct i2c_algorithm smbus_algorithm = { 5901da177e4SLinus Torvalds .smbus_xfer = piix4_access, 5911da177e4SLinus Torvalds .functionality = piix4_func, 5921da177e4SLinus Torvalds }; 5931da177e4SLinus Torvalds 5942fee61d2SChristian Fetzer static const struct i2c_algorithm piix4_smbus_algorithm_sb800 = { 5952fee61d2SChristian Fetzer .smbus_xfer = piix4_access_sb800, 5962fee61d2SChristian Fetzer .functionality = piix4_func, 5972fee61d2SChristian Fetzer }; 5982fee61d2SChristian Fetzer 599392debf1SJingoo Han static const struct pci_device_id piix4_ids[] = { 6009b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) }, 6019b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) }, 6029b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) }, 6039b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) }, 6049b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) }, 6059b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) }, 6069b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) }, 6073806e94bSCrane Cai { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) }, 608bcb29994SVincent Wan { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) }, 6099b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 6109b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_OSB4) }, 6119b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 6129b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB5) }, 6139b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 6149b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB6) }, 6159b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 6169b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_HT1000SB) }, 617506a8b6cSFlavio Leitner { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 618506a8b6cSFlavio Leitner PCI_DEVICE_ID_SERVERWORKS_HT1100LD) }, 6191da177e4SLinus Torvalds { 0, } 6201da177e4SLinus Torvalds }; 6211da177e4SLinus Torvalds 6221da177e4SLinus Torvalds MODULE_DEVICE_TABLE (pci, piix4_ids); 6231da177e4SLinus Torvalds 624ca2061e1SChristian Fetzer static struct i2c_adapter *piix4_main_adapters[PIIX4_MAX_ADAPTERS]; 6252a2f7404SAndrew Armenia static struct i2c_adapter *piix4_aux_adapter; 626e154bf6fSAndrew Armenia 6270b255e92SBill Pemberton static int piix4_add_adapter(struct pci_dev *dev, unsigned short smba, 628725d2e3fSChristian Fetzer const char *name, struct i2c_adapter **padap) 629e154bf6fSAndrew Armenia { 630e154bf6fSAndrew Armenia struct i2c_adapter *adap; 631e154bf6fSAndrew Armenia struct i2c_piix4_adapdata *adapdata; 632e154bf6fSAndrew Armenia int retval; 633e154bf6fSAndrew Armenia 634e154bf6fSAndrew Armenia adap = kzalloc(sizeof(*adap), GFP_KERNEL); 635e154bf6fSAndrew Armenia if (adap == NULL) { 636e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 637e154bf6fSAndrew Armenia return -ENOMEM; 638e154bf6fSAndrew Armenia } 639e154bf6fSAndrew Armenia 640e154bf6fSAndrew Armenia adap->owner = THIS_MODULE; 641e154bf6fSAndrew Armenia adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD; 642e154bf6fSAndrew Armenia adap->algo = &smbus_algorithm; 643e154bf6fSAndrew Armenia 644e154bf6fSAndrew Armenia adapdata = kzalloc(sizeof(*adapdata), GFP_KERNEL); 645e154bf6fSAndrew Armenia if (adapdata == NULL) { 646e154bf6fSAndrew Armenia kfree(adap); 647e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 648e154bf6fSAndrew Armenia return -ENOMEM; 649e154bf6fSAndrew Armenia } 650e154bf6fSAndrew Armenia 651e154bf6fSAndrew Armenia adapdata->smba = smba; 652e154bf6fSAndrew Armenia 653e154bf6fSAndrew Armenia /* set up the sysfs linkage to our parent device */ 654e154bf6fSAndrew Armenia adap->dev.parent = &dev->dev; 655e154bf6fSAndrew Armenia 656e154bf6fSAndrew Armenia snprintf(adap->name, sizeof(adap->name), 657725d2e3fSChristian Fetzer "SMBus PIIX4 adapter %s at %04x", name, smba); 658e154bf6fSAndrew Armenia 659e154bf6fSAndrew Armenia i2c_set_adapdata(adap, adapdata); 660e154bf6fSAndrew Armenia 661e154bf6fSAndrew Armenia retval = i2c_add_adapter(adap); 662e154bf6fSAndrew Armenia if (retval) { 663e154bf6fSAndrew Armenia dev_err(&dev->dev, "Couldn't register adapter!\n"); 664e154bf6fSAndrew Armenia kfree(adapdata); 665e154bf6fSAndrew Armenia kfree(adap); 666e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 667e154bf6fSAndrew Armenia return retval; 668e154bf6fSAndrew Armenia } 669e154bf6fSAndrew Armenia 670e154bf6fSAndrew Armenia *padap = adap; 671e154bf6fSAndrew Armenia return 0; 672e154bf6fSAndrew Armenia } 673e154bf6fSAndrew Armenia 6742fee61d2SChristian Fetzer static int piix4_add_adapters_sb800(struct pci_dev *dev, unsigned short smba) 6752fee61d2SChristian Fetzer { 6762fee61d2SChristian Fetzer struct mutex *mutex; 6772fee61d2SChristian Fetzer struct i2c_piix4_adapdata *adapdata; 6782fee61d2SChristian Fetzer int port; 6792fee61d2SChristian Fetzer int retval; 6802fee61d2SChristian Fetzer 6812fee61d2SChristian Fetzer mutex = kzalloc(sizeof(*mutex), GFP_KERNEL); 6822fee61d2SChristian Fetzer if (mutex == NULL) 6832fee61d2SChristian Fetzer return -ENOMEM; 6842fee61d2SChristian Fetzer 6852fee61d2SChristian Fetzer mutex_init(mutex); 6862fee61d2SChristian Fetzer 6872fee61d2SChristian Fetzer for (port = 0; port < PIIX4_MAX_ADAPTERS; port++) { 6882fee61d2SChristian Fetzer retval = piix4_add_adapter(dev, smba, 689725d2e3fSChristian Fetzer piix4_main_port_names_sb800[port], 6902fee61d2SChristian Fetzer &piix4_main_adapters[port]); 6912fee61d2SChristian Fetzer if (retval < 0) 6922fee61d2SChristian Fetzer goto error; 6932fee61d2SChristian Fetzer 6942fee61d2SChristian Fetzer piix4_main_adapters[port]->algo = &piix4_smbus_algorithm_sb800; 6952fee61d2SChristian Fetzer 6962fee61d2SChristian Fetzer adapdata = i2c_get_adapdata(piix4_main_adapters[port]); 6972fee61d2SChristian Fetzer adapdata->sb800_main = true; 6982fee61d2SChristian Fetzer adapdata->port = port; 6992fee61d2SChristian Fetzer adapdata->mutex = mutex; 7002fee61d2SChristian Fetzer } 7012fee61d2SChristian Fetzer 7022fee61d2SChristian Fetzer return retval; 7032fee61d2SChristian Fetzer 7042fee61d2SChristian Fetzer error: 7052fee61d2SChristian Fetzer dev_err(&dev->dev, 7062fee61d2SChristian Fetzer "Error setting up SB800 adapters. Unregistering!\n"); 7072fee61d2SChristian Fetzer while (--port >= 0) { 7082fee61d2SChristian Fetzer adapdata = i2c_get_adapdata(piix4_main_adapters[port]); 7092fee61d2SChristian Fetzer if (adapdata->smba) { 7102fee61d2SChristian Fetzer i2c_del_adapter(piix4_main_adapters[port]); 7112fee61d2SChristian Fetzer kfree(adapdata); 7122fee61d2SChristian Fetzer kfree(piix4_main_adapters[port]); 7132fee61d2SChristian Fetzer piix4_main_adapters[port] = NULL; 7142fee61d2SChristian Fetzer } 7152fee61d2SChristian Fetzer } 7162fee61d2SChristian Fetzer 7172fee61d2SChristian Fetzer kfree(mutex); 7182fee61d2SChristian Fetzer 7192fee61d2SChristian Fetzer return retval; 7202fee61d2SChristian Fetzer } 7212fee61d2SChristian Fetzer 7220b255e92SBill Pemberton static int piix4_probe(struct pci_dev *dev, const struct pci_device_id *id) 7231da177e4SLinus Torvalds { 7241da177e4SLinus Torvalds int retval; 7251da177e4SLinus Torvalds 72676b3e28fSCrane Cai if ((dev->vendor == PCI_VENDOR_ID_ATI && 72776b3e28fSCrane Cai dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS && 72876b3e28fSCrane Cai dev->revision >= 0x40) || 7292fee61d2SChristian Fetzer dev->vendor == PCI_VENDOR_ID_AMD) { 7302fee61d2SChristian Fetzer if (!request_region(SB800_PIIX4_SMB_IDX, 2, "smba_idx")) { 7312fee61d2SChristian Fetzer dev_err(&dev->dev, 7322fee61d2SChristian Fetzer "SMBus base address index region 0x%x already in use!\n", 7332fee61d2SChristian Fetzer SB800_PIIX4_SMB_IDX); 7342fee61d2SChristian Fetzer return -EBUSY; 7352fee61d2SChristian Fetzer } 7362fee61d2SChristian Fetzer 73787e1960eSShane Huang /* base address location etc changed in SB800 */ 738a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 0); 7392fee61d2SChristian Fetzer if (retval < 0) { 7402fee61d2SChristian Fetzer release_region(SB800_PIIX4_SMB_IDX, 2); 7412fee61d2SChristian Fetzer return retval; 7422fee61d2SChristian Fetzer } 74387e1960eSShane Huang 7442fee61d2SChristian Fetzer /* 7452fee61d2SChristian Fetzer * Try to register multiplexed main SMBus adapter, 7462fee61d2SChristian Fetzer * give up if we can't 7472fee61d2SChristian Fetzer */ 7482fee61d2SChristian Fetzer retval = piix4_add_adapters_sb800(dev, retval); 7492fee61d2SChristian Fetzer if (retval < 0) { 7502fee61d2SChristian Fetzer release_region(SB800_PIIX4_SMB_IDX, 2); 7512fee61d2SChristian Fetzer return retval; 7522fee61d2SChristian Fetzer } 7532fee61d2SChristian Fetzer } else { 7542fee61d2SChristian Fetzer retval = piix4_setup(dev, id); 75514a8086dSAndrew Armenia if (retval < 0) 7561da177e4SLinus Torvalds return retval; 7571da177e4SLinus Torvalds 7582a2f7404SAndrew Armenia /* Try to register main SMBus adapter, give up if we can't */ 759725d2e3fSChristian Fetzer retval = piix4_add_adapter(dev, retval, "main", 7602fee61d2SChristian Fetzer &piix4_main_adapters[0]); 7612a2f7404SAndrew Armenia if (retval < 0) 7622a2f7404SAndrew Armenia return retval; 7632fee61d2SChristian Fetzer } 7642a2f7404SAndrew Armenia 7652a2f7404SAndrew Armenia /* Check for auxiliary SMBus on some AMD chipsets */ 766a94dd00fSRudolf Marek retval = -ENODEV; 767a94dd00fSRudolf Marek 7682a2f7404SAndrew Armenia if (dev->vendor == PCI_VENDOR_ID_ATI && 769a94dd00fSRudolf Marek dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS) { 770a94dd00fSRudolf Marek if (dev->revision < 0x40) { 7712a2f7404SAndrew Armenia retval = piix4_setup_aux(dev, id, 0x58); 772a94dd00fSRudolf Marek } else { 773a94dd00fSRudolf Marek /* SB800 added aux bus too */ 774a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 1); 775a94dd00fSRudolf Marek } 776a94dd00fSRudolf Marek } 777a94dd00fSRudolf Marek 778a94dd00fSRudolf Marek if (dev->vendor == PCI_VENDOR_ID_AMD && 779a94dd00fSRudolf Marek dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) { 780a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 1); 781a94dd00fSRudolf Marek } 782a94dd00fSRudolf Marek 7832a2f7404SAndrew Armenia if (retval > 0) { 7842a2f7404SAndrew Armenia /* Try to add the aux adapter if it exists, 7852a2f7404SAndrew Armenia * piix4_add_adapter will clean up if this fails */ 786725d2e3fSChristian Fetzer piix4_add_adapter(dev, retval, piix4_aux_port_name_sb800, 787725d2e3fSChristian Fetzer &piix4_aux_adapter); 7882a2f7404SAndrew Armenia } 7892a2f7404SAndrew Armenia 7902a2f7404SAndrew Armenia return 0; 7911da177e4SLinus Torvalds } 7921da177e4SLinus Torvalds 7930b255e92SBill Pemberton static void piix4_adap_remove(struct i2c_adapter *adap) 79414a8086dSAndrew Armenia { 79514a8086dSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 79614a8086dSAndrew Armenia 79714a8086dSAndrew Armenia if (adapdata->smba) { 79814a8086dSAndrew Armenia i2c_del_adapter(adap); 7992fee61d2SChristian Fetzer if (adapdata->port == 0) { 80014a8086dSAndrew Armenia release_region(adapdata->smba, SMBIOSIZE); 8012fee61d2SChristian Fetzer if (adapdata->sb800_main) { 8022fee61d2SChristian Fetzer kfree(adapdata->mutex); 8032fee61d2SChristian Fetzer release_region(SB800_PIIX4_SMB_IDX, 2); 8042fee61d2SChristian Fetzer } 8052fee61d2SChristian Fetzer } 806e154bf6fSAndrew Armenia kfree(adapdata); 807e154bf6fSAndrew Armenia kfree(adap); 80814a8086dSAndrew Armenia } 80914a8086dSAndrew Armenia } 81014a8086dSAndrew Armenia 8110b255e92SBill Pemberton static void piix4_remove(struct pci_dev *dev) 8121da177e4SLinus Torvalds { 813ca2061e1SChristian Fetzer int port = PIIX4_MAX_ADAPTERS; 814ca2061e1SChristian Fetzer 815ca2061e1SChristian Fetzer while (--port >= 0) { 816ca2061e1SChristian Fetzer if (piix4_main_adapters[port]) { 817ca2061e1SChristian Fetzer piix4_adap_remove(piix4_main_adapters[port]); 818ca2061e1SChristian Fetzer piix4_main_adapters[port] = NULL; 819ca2061e1SChristian Fetzer } 820e154bf6fSAndrew Armenia } 8212a2f7404SAndrew Armenia 8222a2f7404SAndrew Armenia if (piix4_aux_adapter) { 8232a2f7404SAndrew Armenia piix4_adap_remove(piix4_aux_adapter); 8242a2f7404SAndrew Armenia piix4_aux_adapter = NULL; 8252a2f7404SAndrew Armenia } 8261da177e4SLinus Torvalds } 8271da177e4SLinus Torvalds 8281da177e4SLinus Torvalds static struct pci_driver piix4_driver = { 8291da177e4SLinus Torvalds .name = "piix4_smbus", 8301da177e4SLinus Torvalds .id_table = piix4_ids, 8311da177e4SLinus Torvalds .probe = piix4_probe, 8320b255e92SBill Pemberton .remove = piix4_remove, 8331da177e4SLinus Torvalds }; 8341da177e4SLinus Torvalds 83556f21788SAxel Lin module_pci_driver(piix4_driver); 8361da177e4SLinus Torvalds 8371da177e4SLinus Torvalds MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl> and " 8381da177e4SLinus Torvalds "Philip Edelbrock <phil@netroedge.com>"); 8391da177e4SLinus Torvalds MODULE_DESCRIPTION("PIIX4 SMBus driver"); 8401da177e4SLinus Torvalds MODULE_LICENSE("GPL"); 841