xref: /openbmc/linux/drivers/i2c/busses/i2c-piix4.c (revision c2fc54fcd340cbee47510aa84c346aab3440ba09)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds     piix4.c - Part of lm_sensors, Linux kernel modules for hardware
31da177e4SLinus Torvalds               monitoring
41da177e4SLinus Torvalds     Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and
51da177e4SLinus Torvalds     Philip Edelbrock <phil@netroedge.com>
61da177e4SLinus Torvalds 
71da177e4SLinus Torvalds     This program is free software; you can redistribute it and/or modify
81da177e4SLinus Torvalds     it under the terms of the GNU General Public License as published by
91da177e4SLinus Torvalds     the Free Software Foundation; either version 2 of the License, or
101da177e4SLinus Torvalds     (at your option) any later version.
111da177e4SLinus Torvalds 
121da177e4SLinus Torvalds     This program is distributed in the hope that it will be useful,
131da177e4SLinus Torvalds     but WITHOUT ANY WARRANTY; without even the implied warranty of
141da177e4SLinus Torvalds     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
151da177e4SLinus Torvalds     GNU General Public License for more details.
161da177e4SLinus Torvalds 
171da177e4SLinus Torvalds     You should have received a copy of the GNU General Public License
181da177e4SLinus Torvalds     along with this program; if not, write to the Free Software
191da177e4SLinus Torvalds     Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
201da177e4SLinus Torvalds */
211da177e4SLinus Torvalds 
221da177e4SLinus Torvalds /*
231da177e4SLinus Torvalds    Supports:
241da177e4SLinus Torvalds 	Intel PIIX4, 440MX
255f7ea3c5SMartin Devera 	Serverworks OSB4, CSB5, CSB6, HT-1000
2660693e5aSShane Huang 	ATI IXP200, IXP300, IXP400, SB600, SB700, SB800
271da177e4SLinus Torvalds 	SMSC Victory66
281da177e4SLinus Torvalds 
291da177e4SLinus Torvalds    Note: we assume there can only be one device, with one SMBus interface.
301da177e4SLinus Torvalds */
311da177e4SLinus Torvalds 
321da177e4SLinus Torvalds #include <linux/module.h>
331da177e4SLinus Torvalds #include <linux/moduleparam.h>
341da177e4SLinus Torvalds #include <linux/pci.h>
351da177e4SLinus Torvalds #include <linux/kernel.h>
361da177e4SLinus Torvalds #include <linux/delay.h>
371da177e4SLinus Torvalds #include <linux/stddef.h>
381da177e4SLinus Torvalds #include <linux/ioport.h>
391da177e4SLinus Torvalds #include <linux/i2c.h>
401da177e4SLinus Torvalds #include <linux/init.h>
411da177e4SLinus Torvalds #include <linux/dmi.h>
421da177e4SLinus Torvalds #include <asm/io.h>
431da177e4SLinus Torvalds 
441da177e4SLinus Torvalds 
451da177e4SLinus Torvalds struct sd {
461da177e4SLinus Torvalds 	const unsigned short mfr;
471da177e4SLinus Torvalds 	const unsigned short dev;
481da177e4SLinus Torvalds 	const unsigned char fn;
491da177e4SLinus Torvalds 	const char *name;
501da177e4SLinus Torvalds };
511da177e4SLinus Torvalds 
521da177e4SLinus Torvalds /* PIIX4 SMBus address offsets */
531da177e4SLinus Torvalds #define SMBHSTSTS	(0 + piix4_smba)
541da177e4SLinus Torvalds #define SMBHSLVSTS	(1 + piix4_smba)
551da177e4SLinus Torvalds #define SMBHSTCNT	(2 + piix4_smba)
561da177e4SLinus Torvalds #define SMBHSTCMD	(3 + piix4_smba)
571da177e4SLinus Torvalds #define SMBHSTADD	(4 + piix4_smba)
581da177e4SLinus Torvalds #define SMBHSTDAT0	(5 + piix4_smba)
591da177e4SLinus Torvalds #define SMBHSTDAT1	(6 + piix4_smba)
601da177e4SLinus Torvalds #define SMBBLKDAT	(7 + piix4_smba)
611da177e4SLinus Torvalds #define SMBSLVCNT	(8 + piix4_smba)
621da177e4SLinus Torvalds #define SMBSHDWCMD	(9 + piix4_smba)
631da177e4SLinus Torvalds #define SMBSLVEVT	(0xA + piix4_smba)
641da177e4SLinus Torvalds #define SMBSLVDAT	(0xC + piix4_smba)
651da177e4SLinus Torvalds 
661da177e4SLinus Torvalds /* count for request_region */
671da177e4SLinus Torvalds #define SMBIOSIZE	8
681da177e4SLinus Torvalds 
691da177e4SLinus Torvalds /* PCI Address Constants */
701da177e4SLinus Torvalds #define SMBBA		0x090
711da177e4SLinus Torvalds #define SMBHSTCFG	0x0D2
721da177e4SLinus Torvalds #define SMBSLVC		0x0D3
731da177e4SLinus Torvalds #define SMBSHDW1	0x0D4
741da177e4SLinus Torvalds #define SMBSHDW2	0x0D5
751da177e4SLinus Torvalds #define SMBREV		0x0D6
761da177e4SLinus Torvalds 
771da177e4SLinus Torvalds /* Other settings */
781da177e4SLinus Torvalds #define MAX_TIMEOUT	500
791da177e4SLinus Torvalds #define  ENABLE_INT9	0
801da177e4SLinus Torvalds 
811da177e4SLinus Torvalds /* PIIX4 constants */
821da177e4SLinus Torvalds #define PIIX4_QUICK		0x00
831da177e4SLinus Torvalds #define PIIX4_BYTE		0x04
841da177e4SLinus Torvalds #define PIIX4_BYTE_DATA		0x08
851da177e4SLinus Torvalds #define PIIX4_WORD_DATA		0x0C
861da177e4SLinus Torvalds #define PIIX4_BLOCK_DATA	0x14
871da177e4SLinus Torvalds 
881da177e4SLinus Torvalds /* insmod parameters */
891da177e4SLinus Torvalds 
901da177e4SLinus Torvalds /* If force is set to anything different from 0, we forcibly enable the
911da177e4SLinus Torvalds    PIIX4. DANGEROUS! */
9260507095SJean Delvare static int force;
931da177e4SLinus Torvalds module_param (force, int, 0);
941da177e4SLinus Torvalds MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!");
951da177e4SLinus Torvalds 
961da177e4SLinus Torvalds /* If force_addr is set to anything different from 0, we forcibly enable
971da177e4SLinus Torvalds    the PIIX4 at the given address. VERY DANGEROUS! */
9860507095SJean Delvare static int force_addr;
991da177e4SLinus Torvalds module_param (force_addr, int, 0);
1001da177e4SLinus Torvalds MODULE_PARM_DESC(force_addr,
1011da177e4SLinus Torvalds 		 "Forcibly enable the PIIX4 at the given address. "
1021da177e4SLinus Torvalds 		 "EXTREMELY DANGEROUS!");
1031da177e4SLinus Torvalds 
1041da177e4SLinus Torvalds static int piix4_transaction(void);
1051da177e4SLinus Torvalds 
10660507095SJean Delvare static unsigned short piix4_smba;
107b1c1759cSDavid Milburn static int srvrworks_csb5_delay;
108d6072f84SJean Delvare static struct pci_driver piix4_driver;
1091da177e4SLinus Torvalds static struct i2c_adapter piix4_adapter;
1101da177e4SLinus Torvalds 
111*c2fc54fcSJean Delvare static struct dmi_system_id __devinitdata piix4_dmi_blacklist[] = {
112*c2fc54fcSJean Delvare 	{
113*c2fc54fcSJean Delvare 		.ident = "Sapphire AM2RD790",
114*c2fc54fcSJean Delvare 		.matches = {
115*c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."),
116*c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"),
117*c2fc54fcSJean Delvare 		},
118*c2fc54fcSJean Delvare 	},
119*c2fc54fcSJean Delvare 	{
120*c2fc54fcSJean Delvare 		.ident = "DFI Lanparty UT 790FX",
121*c2fc54fcSJean Delvare 		.matches = {
122*c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."),
123*c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"),
124*c2fc54fcSJean Delvare 		},
125*c2fc54fcSJean Delvare 	},
126*c2fc54fcSJean Delvare 	{ }
127*c2fc54fcSJean Delvare };
128*c2fc54fcSJean Delvare 
129*c2fc54fcSJean Delvare /* The IBM entry is in a separate table because we only check it
130*c2fc54fcSJean Delvare    on Intel-based systems */
131*c2fc54fcSJean Delvare static struct dmi_system_id __devinitdata piix4_dmi_ibm[] = {
1321da177e4SLinus Torvalds 	{
1331da177e4SLinus Torvalds 		.ident = "IBM",
1341da177e4SLinus Torvalds 		.matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), },
1351da177e4SLinus Torvalds 	},
1361da177e4SLinus Torvalds 	{ },
1371da177e4SLinus Torvalds };
1381da177e4SLinus Torvalds 
1391da177e4SLinus Torvalds static int __devinit piix4_setup(struct pci_dev *PIIX4_dev,
1401da177e4SLinus Torvalds 				const struct pci_device_id *id)
1411da177e4SLinus Torvalds {
1421da177e4SLinus Torvalds 	unsigned char temp;
1431da177e4SLinus Torvalds 
1441da177e4SLinus Torvalds 	dev_info(&PIIX4_dev->dev, "Found %s device\n", pci_name(PIIX4_dev));
1451da177e4SLinus Torvalds 
146b1c1759cSDavid Milburn 	if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) &&
147b1c1759cSDavid Milburn 	    (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5))
148b1c1759cSDavid Milburn 		srvrworks_csb5_delay = 1;
149b1c1759cSDavid Milburn 
150*c2fc54fcSJean Delvare 	/* On some motherboards, it was reported that accessing the SMBus
151*c2fc54fcSJean Delvare 	   caused severe hardware problems */
152*c2fc54fcSJean Delvare 	if (dmi_check_system(piix4_dmi_blacklist)) {
153*c2fc54fcSJean Delvare 		dev_err(&PIIX4_dev->dev,
154*c2fc54fcSJean Delvare 			"Accessing the SMBus on this system is unsafe!\n");
155*c2fc54fcSJean Delvare 		return -EPERM;
156*c2fc54fcSJean Delvare 	}
157*c2fc54fcSJean Delvare 
1581da177e4SLinus Torvalds 	/* Don't access SMBus on IBM systems which get corrupted eeproms */
159*c2fc54fcSJean Delvare 	if (dmi_check_system(piix4_dmi_ibm) &&
1601da177e4SLinus Torvalds 			PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) {
161f9ba6c04SJean Delvare 		dev_err(&PIIX4_dev->dev, "IBM system detected; this module "
1621da177e4SLinus Torvalds 			"may corrupt your serial eeprom! Refusing to load "
1631da177e4SLinus Torvalds 			"module!\n");
1641da177e4SLinus Torvalds 		return -EPERM;
1651da177e4SLinus Torvalds 	}
1661da177e4SLinus Torvalds 
1671da177e4SLinus Torvalds 	/* Determine the address of the SMBus areas */
1681da177e4SLinus Torvalds 	if (force_addr) {
1691da177e4SLinus Torvalds 		piix4_smba = force_addr & 0xfff0;
1701da177e4SLinus Torvalds 		force = 0;
1711da177e4SLinus Torvalds 	} else {
1721da177e4SLinus Torvalds 		pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba);
1731da177e4SLinus Torvalds 		piix4_smba &= 0xfff0;
1741da177e4SLinus Torvalds 		if(piix4_smba == 0) {
1751da177e4SLinus Torvalds 			dev_err(&PIIX4_dev->dev, "SMB base address "
1761da177e4SLinus Torvalds 				"uninitialized - upgrade BIOS or use "
1771da177e4SLinus Torvalds 				"force_addr=0xaddr\n");
1781da177e4SLinus Torvalds 			return -ENODEV;
1791da177e4SLinus Torvalds 		}
1801da177e4SLinus Torvalds 	}
1811da177e4SLinus Torvalds 
182d6072f84SJean Delvare 	if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
1831da177e4SLinus Torvalds 		dev_err(&PIIX4_dev->dev, "SMB region 0x%x already in use!\n",
1841da177e4SLinus Torvalds 			piix4_smba);
1851da177e4SLinus Torvalds 		return -ENODEV;
1861da177e4SLinus Torvalds 	}
1871da177e4SLinus Torvalds 
1881da177e4SLinus Torvalds 	pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp);
1891da177e4SLinus Torvalds 
1901da177e4SLinus Torvalds 	/* If force_addr is set, we program the new address here. Just to make
1911da177e4SLinus Torvalds 	   sure, we disable the PIIX4 first. */
1921da177e4SLinus Torvalds 	if (force_addr) {
1931da177e4SLinus Torvalds 		pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe);
1941da177e4SLinus Torvalds 		pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba);
1951da177e4SLinus Torvalds 		pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01);
1961da177e4SLinus Torvalds 		dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to "
1971da177e4SLinus Torvalds 			"new address %04x!\n", piix4_smba);
1981da177e4SLinus Torvalds 	} else if ((temp & 1) == 0) {
1991da177e4SLinus Torvalds 		if (force) {
2001da177e4SLinus Torvalds 			/* This should never need to be done, but has been
2011da177e4SLinus Torvalds 			 * noted that many Dell machines have the SMBus
2021da177e4SLinus Torvalds 			 * interface on the PIIX4 disabled!? NOTE: This assumes
2031da177e4SLinus Torvalds 			 * I/O space and other allocations WERE done by the
2041da177e4SLinus Torvalds 			 * Bios!  Don't complain if your hardware does weird
2051da177e4SLinus Torvalds 			 * things after enabling this. :') Check for Bios
2061da177e4SLinus Torvalds 			 * updates before resorting to this.
2071da177e4SLinus Torvalds 			 */
2081da177e4SLinus Torvalds 			pci_write_config_byte(PIIX4_dev, SMBHSTCFG,
2091da177e4SLinus Torvalds 					      temp | 1);
2101da177e4SLinus Torvalds 			dev_printk(KERN_NOTICE, &PIIX4_dev->dev,
2111da177e4SLinus Torvalds 				"WARNING: SMBus interface has been "
2121da177e4SLinus Torvalds 				"FORCEFULLY ENABLED!\n");
2131da177e4SLinus Torvalds 		} else {
2141da177e4SLinus Torvalds 			dev_err(&PIIX4_dev->dev,
2151da177e4SLinus Torvalds 				"Host SMBus controller not enabled!\n");
2161da177e4SLinus Torvalds 			release_region(piix4_smba, SMBIOSIZE);
2171da177e4SLinus Torvalds 			piix4_smba = 0;
2181da177e4SLinus Torvalds 			return -ENODEV;
2191da177e4SLinus Torvalds 		}
2201da177e4SLinus Torvalds 	}
2211da177e4SLinus Torvalds 
22254aaa1caSRudolf Marek 	if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2))
2231da177e4SLinus Torvalds 		dev_dbg(&PIIX4_dev->dev, "Using Interrupt 9 for SMBus.\n");
2241da177e4SLinus Torvalds 	else if ((temp & 0x0E) == 0)
2251da177e4SLinus Torvalds 		dev_dbg(&PIIX4_dev->dev, "Using Interrupt SMI# for SMBus.\n");
2261da177e4SLinus Torvalds 	else
2271da177e4SLinus Torvalds 		dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration "
2281da177e4SLinus Torvalds 			"(or code out of date)!\n");
2291da177e4SLinus Torvalds 
2301da177e4SLinus Torvalds 	pci_read_config_byte(PIIX4_dev, SMBREV, &temp);
2311da177e4SLinus Torvalds 	dev_dbg(&PIIX4_dev->dev, "SMBREV = 0x%X\n", temp);
2321da177e4SLinus Torvalds 	dev_dbg(&PIIX4_dev->dev, "SMBA = 0x%X\n", piix4_smba);
2331da177e4SLinus Torvalds 
2341da177e4SLinus Torvalds 	return 0;
2351da177e4SLinus Torvalds }
2361da177e4SLinus Torvalds 
2371da177e4SLinus Torvalds /* Another internally used function */
2381da177e4SLinus Torvalds static int piix4_transaction(void)
2391da177e4SLinus Torvalds {
2401da177e4SLinus Torvalds 	int temp;
2411da177e4SLinus Torvalds 	int result = 0;
2421da177e4SLinus Torvalds 	int timeout = 0;
2431da177e4SLinus Torvalds 
2441da177e4SLinus Torvalds 	dev_dbg(&piix4_adapter.dev, "Transaction (pre): CNT=%02x, CMD=%02x, "
2451da177e4SLinus Torvalds 		"ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
2461da177e4SLinus Torvalds 		inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
2471da177e4SLinus Torvalds 		inb_p(SMBHSTDAT1));
2481da177e4SLinus Torvalds 
2491da177e4SLinus Torvalds 	/* Make sure the SMBus host is ready to start transmitting */
2501da177e4SLinus Torvalds 	if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
2511da177e4SLinus Torvalds 		dev_dbg(&piix4_adapter.dev, "SMBus busy (%02x). "
2521da177e4SLinus Torvalds 			"Resetting...\n", temp);
2531da177e4SLinus Torvalds 		outb_p(temp, SMBHSTSTS);
2541da177e4SLinus Torvalds 		if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
2551da177e4SLinus Torvalds 			dev_err(&piix4_adapter.dev, "Failed! (%02x)\n", temp);
2561da177e4SLinus Torvalds 			return -1;
2571da177e4SLinus Torvalds 		} else {
258c5d21b7fSJean Delvare 			dev_dbg(&piix4_adapter.dev, "Successful!\n");
2591da177e4SLinus Torvalds 		}
2601da177e4SLinus Torvalds 	}
2611da177e4SLinus Torvalds 
2621da177e4SLinus Torvalds 	/* start the transaction by setting bit 6 */
2631da177e4SLinus Torvalds 	outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT);
2641da177e4SLinus Torvalds 
2651da177e4SLinus Torvalds 	/* We will always wait for a fraction of a second! (See PIIX4 docs errata) */
266b1c1759cSDavid Milburn 	if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */
267b1c1759cSDavid Milburn 		msleep(2);
268b1c1759cSDavid Milburn 	else
2691da177e4SLinus Torvalds 		msleep(1);
270b1c1759cSDavid Milburn 
271b1c1759cSDavid Milburn 	while ((timeout++ < MAX_TIMEOUT) &&
272b1c1759cSDavid Milburn 	       ((temp = inb_p(SMBHSTSTS)) & 0x01))
273b1c1759cSDavid Milburn 		msleep(1);
2741da177e4SLinus Torvalds 
2751da177e4SLinus Torvalds 	/* If the SMBus is still busy, we give up */
2761da177e4SLinus Torvalds 	if (timeout >= MAX_TIMEOUT) {
2771da177e4SLinus Torvalds 		dev_err(&piix4_adapter.dev, "SMBus Timeout!\n");
2781da177e4SLinus Torvalds 		result = -1;
2791da177e4SLinus Torvalds 	}
2801da177e4SLinus Torvalds 
2811da177e4SLinus Torvalds 	if (temp & 0x10) {
2821da177e4SLinus Torvalds 		result = -1;
2831da177e4SLinus Torvalds 		dev_err(&piix4_adapter.dev, "Error: Failed bus transaction\n");
2841da177e4SLinus Torvalds 	}
2851da177e4SLinus Torvalds 
2861da177e4SLinus Torvalds 	if (temp & 0x08) {
2871da177e4SLinus Torvalds 		result = -1;
2881da177e4SLinus Torvalds 		dev_dbg(&piix4_adapter.dev, "Bus collision! SMBus may be "
2891da177e4SLinus Torvalds 			"locked until next hard reset. (sorry!)\n");
2901da177e4SLinus Torvalds 		/* Clock stops and slave is stuck in mid-transmission */
2911da177e4SLinus Torvalds 	}
2921da177e4SLinus Torvalds 
2931da177e4SLinus Torvalds 	if (temp & 0x04) {
2941da177e4SLinus Torvalds 		result = -1;
2951da177e4SLinus Torvalds 		dev_dbg(&piix4_adapter.dev, "Error: no response!\n");
2961da177e4SLinus Torvalds 	}
2971da177e4SLinus Torvalds 
2981da177e4SLinus Torvalds 	if (inb_p(SMBHSTSTS) != 0x00)
2991da177e4SLinus Torvalds 		outb_p(inb(SMBHSTSTS), SMBHSTSTS);
3001da177e4SLinus Torvalds 
3011da177e4SLinus Torvalds 	if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
3021da177e4SLinus Torvalds 		dev_err(&piix4_adapter.dev, "Failed reset at end of "
3031da177e4SLinus Torvalds 			"transaction (%02x)\n", temp);
3041da177e4SLinus Torvalds 	}
3051da177e4SLinus Torvalds 	dev_dbg(&piix4_adapter.dev, "Transaction (post): CNT=%02x, CMD=%02x, "
3061da177e4SLinus Torvalds 		"ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
3071da177e4SLinus Torvalds 		inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
3081da177e4SLinus Torvalds 		inb_p(SMBHSTDAT1));
3091da177e4SLinus Torvalds 	return result;
3101da177e4SLinus Torvalds }
3111da177e4SLinus Torvalds 
3121da177e4SLinus Torvalds /* Return -1 on error. */
3131da177e4SLinus Torvalds static s32 piix4_access(struct i2c_adapter * adap, u16 addr,
3141da177e4SLinus Torvalds 		 unsigned short flags, char read_write,
3151da177e4SLinus Torvalds 		 u8 command, int size, union i2c_smbus_data * data)
3161da177e4SLinus Torvalds {
3171da177e4SLinus Torvalds 	int i, len;
3181da177e4SLinus Torvalds 
3191da177e4SLinus Torvalds 	switch (size) {
3201da177e4SLinus Torvalds 	case I2C_SMBUS_PROC_CALL:
3211da177e4SLinus Torvalds 		dev_err(&adap->dev, "I2C_SMBUS_PROC_CALL not supported!\n");
3221da177e4SLinus Torvalds 		return -1;
3231da177e4SLinus Torvalds 	case I2C_SMBUS_QUICK:
3241da177e4SLinus Torvalds 		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
3251da177e4SLinus Torvalds 		       SMBHSTADD);
3261da177e4SLinus Torvalds 		size = PIIX4_QUICK;
3271da177e4SLinus Torvalds 		break;
3281da177e4SLinus Torvalds 	case I2C_SMBUS_BYTE:
3291da177e4SLinus Torvalds 		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
3301da177e4SLinus Torvalds 		       SMBHSTADD);
3311da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE)
3321da177e4SLinus Torvalds 			outb_p(command, SMBHSTCMD);
3331da177e4SLinus Torvalds 		size = PIIX4_BYTE;
3341da177e4SLinus Torvalds 		break;
3351da177e4SLinus Torvalds 	case I2C_SMBUS_BYTE_DATA:
3361da177e4SLinus Torvalds 		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
3371da177e4SLinus Torvalds 		       SMBHSTADD);
3381da177e4SLinus Torvalds 		outb_p(command, SMBHSTCMD);
3391da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE)
3401da177e4SLinus Torvalds 			outb_p(data->byte, SMBHSTDAT0);
3411da177e4SLinus Torvalds 		size = PIIX4_BYTE_DATA;
3421da177e4SLinus Torvalds 		break;
3431da177e4SLinus Torvalds 	case I2C_SMBUS_WORD_DATA:
3441da177e4SLinus Torvalds 		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
3451da177e4SLinus Torvalds 		       SMBHSTADD);
3461da177e4SLinus Torvalds 		outb_p(command, SMBHSTCMD);
3471da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE) {
3481da177e4SLinus Torvalds 			outb_p(data->word & 0xff, SMBHSTDAT0);
3491da177e4SLinus Torvalds 			outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1);
3501da177e4SLinus Torvalds 		}
3511da177e4SLinus Torvalds 		size = PIIX4_WORD_DATA;
3521da177e4SLinus Torvalds 		break;
3531da177e4SLinus Torvalds 	case I2C_SMBUS_BLOCK_DATA:
3541da177e4SLinus Torvalds 		outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
3551da177e4SLinus Torvalds 		       SMBHSTADD);
3561da177e4SLinus Torvalds 		outb_p(command, SMBHSTCMD);
3571da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE) {
3581da177e4SLinus Torvalds 			len = data->block[0];
3591da177e4SLinus Torvalds 			if (len < 0)
3601da177e4SLinus Torvalds 				len = 0;
3611da177e4SLinus Torvalds 			if (len > 32)
3621da177e4SLinus Torvalds 				len = 32;
3631da177e4SLinus Torvalds 			outb_p(len, SMBHSTDAT0);
3641da177e4SLinus Torvalds 			i = inb_p(SMBHSTCNT);	/* Reset SMBBLKDAT */
3651da177e4SLinus Torvalds 			for (i = 1; i <= len; i++)
3661da177e4SLinus Torvalds 				outb_p(data->block[i], SMBBLKDAT);
3671da177e4SLinus Torvalds 		}
3681da177e4SLinus Torvalds 		size = PIIX4_BLOCK_DATA;
3691da177e4SLinus Torvalds 		break;
3701da177e4SLinus Torvalds 	}
3711da177e4SLinus Torvalds 
3721da177e4SLinus Torvalds 	outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT);
3731da177e4SLinus Torvalds 
3741da177e4SLinus Torvalds 	if (piix4_transaction())	/* Error in transaction */
3751da177e4SLinus Torvalds 		return -1;
3761da177e4SLinus Torvalds 
3771da177e4SLinus Torvalds 	if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK))
3781da177e4SLinus Torvalds 		return 0;
3791da177e4SLinus Torvalds 
3801da177e4SLinus Torvalds 
3811da177e4SLinus Torvalds 	switch (size) {
3823578a075SJean Delvare 	case PIIX4_BYTE:
3831da177e4SLinus Torvalds 	case PIIX4_BYTE_DATA:
3841da177e4SLinus Torvalds 		data->byte = inb_p(SMBHSTDAT0);
3851da177e4SLinus Torvalds 		break;
3861da177e4SLinus Torvalds 	case PIIX4_WORD_DATA:
3871da177e4SLinus Torvalds 		data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8);
3881da177e4SLinus Torvalds 		break;
3891da177e4SLinus Torvalds 	case PIIX4_BLOCK_DATA:
3901da177e4SLinus Torvalds 		data->block[0] = inb_p(SMBHSTDAT0);
3911da177e4SLinus Torvalds 		i = inb_p(SMBHSTCNT);	/* Reset SMBBLKDAT */
3921da177e4SLinus Torvalds 		for (i = 1; i <= data->block[0]; i++)
3931da177e4SLinus Torvalds 			data->block[i] = inb_p(SMBBLKDAT);
3941da177e4SLinus Torvalds 		break;
3951da177e4SLinus Torvalds 	}
3961da177e4SLinus Torvalds 	return 0;
3971da177e4SLinus Torvalds }
3981da177e4SLinus Torvalds 
3991da177e4SLinus Torvalds static u32 piix4_func(struct i2c_adapter *adapter)
4001da177e4SLinus Torvalds {
4011da177e4SLinus Torvalds 	return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
4021da177e4SLinus Torvalds 	    I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
4031da177e4SLinus Torvalds 	    I2C_FUNC_SMBUS_BLOCK_DATA;
4041da177e4SLinus Torvalds }
4051da177e4SLinus Torvalds 
4068f9082c5SJean Delvare static const struct i2c_algorithm smbus_algorithm = {
4071da177e4SLinus Torvalds 	.smbus_xfer	= piix4_access,
4081da177e4SLinus Torvalds 	.functionality	= piix4_func,
4091da177e4SLinus Torvalds };
4101da177e4SLinus Torvalds 
4111da177e4SLinus Torvalds static struct i2c_adapter piix4_adapter = {
4121da177e4SLinus Torvalds 	.owner		= THIS_MODULE,
4139ace555dSStephen Hemminger 	.id		= I2C_HW_SMBUS_PIIX4,
4141da177e4SLinus Torvalds 	.class		= I2C_CLASS_HWMON,
4151da177e4SLinus Torvalds 	.algo		= &smbus_algorithm,
4161da177e4SLinus Torvalds };
4171da177e4SLinus Torvalds 
4181da177e4SLinus Torvalds static struct pci_device_id piix4_ids[] = {
4199b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) },
4209b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) },
4219b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) },
4229b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) },
4239b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) },
4249b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) },
4259b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) },
4269b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
4279b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_OSB4) },
4289b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
4299b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_CSB5) },
4309b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
4319b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_CSB6) },
4329b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
4339b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_HT1000SB) },
4341da177e4SLinus Torvalds 	{ 0, }
4351da177e4SLinus Torvalds };
4361da177e4SLinus Torvalds 
4371da177e4SLinus Torvalds MODULE_DEVICE_TABLE (pci, piix4_ids);
4381da177e4SLinus Torvalds 
4391da177e4SLinus Torvalds static int __devinit piix4_probe(struct pci_dev *dev,
4401da177e4SLinus Torvalds 				const struct pci_device_id *id)
4411da177e4SLinus Torvalds {
4421da177e4SLinus Torvalds 	int retval;
4431da177e4SLinus Torvalds 
4441da177e4SLinus Torvalds 	retval = piix4_setup(dev, id);
4451da177e4SLinus Torvalds 	if (retval)
4461da177e4SLinus Torvalds 		return retval;
4471da177e4SLinus Torvalds 
448405ae7d3SRobert P. J. Day 	/* set up the sysfs linkage to our parent device */
4491da177e4SLinus Torvalds 	piix4_adapter.dev.parent = &dev->dev;
4501da177e4SLinus Torvalds 
4512096b956SDavid Brownell 	snprintf(piix4_adapter.name, sizeof(piix4_adapter.name),
4521da177e4SLinus Torvalds 		"SMBus PIIX4 adapter at %04x", piix4_smba);
4531da177e4SLinus Torvalds 
4541da177e4SLinus Torvalds 	if ((retval = i2c_add_adapter(&piix4_adapter))) {
4551da177e4SLinus Torvalds 		dev_err(&dev->dev, "Couldn't register adapter!\n");
4561da177e4SLinus Torvalds 		release_region(piix4_smba, SMBIOSIZE);
4571da177e4SLinus Torvalds 		piix4_smba = 0;
4581da177e4SLinus Torvalds 	}
4591da177e4SLinus Torvalds 
4601da177e4SLinus Torvalds 	return retval;
4611da177e4SLinus Torvalds }
4621da177e4SLinus Torvalds 
4631da177e4SLinus Torvalds static void __devexit piix4_remove(struct pci_dev *dev)
4641da177e4SLinus Torvalds {
4651da177e4SLinus Torvalds 	if (piix4_smba) {
4661da177e4SLinus Torvalds 		i2c_del_adapter(&piix4_adapter);
4671da177e4SLinus Torvalds 		release_region(piix4_smba, SMBIOSIZE);
4681da177e4SLinus Torvalds 		piix4_smba = 0;
4691da177e4SLinus Torvalds 	}
4701da177e4SLinus Torvalds }
4711da177e4SLinus Torvalds 
4721da177e4SLinus Torvalds static struct pci_driver piix4_driver = {
4731da177e4SLinus Torvalds 	.name		= "piix4_smbus",
4741da177e4SLinus Torvalds 	.id_table	= piix4_ids,
4751da177e4SLinus Torvalds 	.probe		= piix4_probe,
4761da177e4SLinus Torvalds 	.remove		= __devexit_p(piix4_remove),
4771da177e4SLinus Torvalds };
4781da177e4SLinus Torvalds 
4791da177e4SLinus Torvalds static int __init i2c_piix4_init(void)
4801da177e4SLinus Torvalds {
4811da177e4SLinus Torvalds 	return pci_register_driver(&piix4_driver);
4821da177e4SLinus Torvalds }
4831da177e4SLinus Torvalds 
4841da177e4SLinus Torvalds static void __exit i2c_piix4_exit(void)
4851da177e4SLinus Torvalds {
4861da177e4SLinus Torvalds 	pci_unregister_driver(&piix4_driver);
4871da177e4SLinus Torvalds }
4881da177e4SLinus Torvalds 
4891da177e4SLinus Torvalds MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl> and "
4901da177e4SLinus Torvalds 		"Philip Edelbrock <phil@netroedge.com>");
4911da177e4SLinus Torvalds MODULE_DESCRIPTION("PIIX4 SMBus driver");
4921da177e4SLinus Torvalds MODULE_LICENSE("GPL");
4931da177e4SLinus Torvalds 
4941da177e4SLinus Torvalds module_init(i2c_piix4_init);
4951da177e4SLinus Torvalds module_exit(i2c_piix4_exit);
496