1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 21da177e4SLinus Torvalds /* 31da177e4SLinus Torvalds Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and 41da177e4SLinus Torvalds Philip Edelbrock <phil@netroedge.com> 51da177e4SLinus Torvalds 61da177e4SLinus Torvalds */ 71da177e4SLinus Torvalds 81da177e4SLinus Torvalds /* 91da177e4SLinus Torvalds Supports: 101da177e4SLinus Torvalds Intel PIIX4, 440MX 11506a8b6cSFlavio Leitner Serverworks OSB4, CSB5, CSB6, HT-1000, HT-1100 122a2f7404SAndrew Armenia ATI IXP200, IXP300, IXP400, SB600, SB700/SP5100, SB800 13032f708bSShane Huang AMD Hudson-2, ML, CZ 1424beb83aSPu Wen Hygon CZ 151da177e4SLinus Torvalds SMSC Victory66 161da177e4SLinus Torvalds 172a2f7404SAndrew Armenia Note: we assume there can only be one device, with one or more 182a2f7404SAndrew Armenia SMBus interfaces. 192fee61d2SChristian Fetzer The device can register multiple i2c_adapters (up to PIIX4_MAX_ADAPTERS). 202fee61d2SChristian Fetzer For devices supporting multiple ports the i2c_adapter should provide 212fee61d2SChristian Fetzer an i2c_algorithm to access them. 221da177e4SLinus Torvalds */ 231da177e4SLinus Torvalds 241da177e4SLinus Torvalds #include <linux/module.h> 251da177e4SLinus Torvalds #include <linux/moduleparam.h> 261da177e4SLinus Torvalds #include <linux/pci.h> 271da177e4SLinus Torvalds #include <linux/kernel.h> 281da177e4SLinus Torvalds #include <linux/delay.h> 291da177e4SLinus Torvalds #include <linux/stddef.h> 301da177e4SLinus Torvalds #include <linux/ioport.h> 311da177e4SLinus Torvalds #include <linux/i2c.h> 32c415b303SDaniel J Blueman #include <linux/slab.h> 331da177e4SLinus Torvalds #include <linux/dmi.h> 3454fb4a05SJean Delvare #include <linux/acpi.h> 3521782180SH Hartley Sweeten #include <linux/io.h> 361da177e4SLinus Torvalds 371da177e4SLinus Torvalds 381da177e4SLinus Torvalds /* PIIX4 SMBus address offsets */ 391da177e4SLinus Torvalds #define SMBHSTSTS (0 + piix4_smba) 401da177e4SLinus Torvalds #define SMBHSLVSTS (1 + piix4_smba) 411da177e4SLinus Torvalds #define SMBHSTCNT (2 + piix4_smba) 421da177e4SLinus Torvalds #define SMBHSTCMD (3 + piix4_smba) 431da177e4SLinus Torvalds #define SMBHSTADD (4 + piix4_smba) 441da177e4SLinus Torvalds #define SMBHSTDAT0 (5 + piix4_smba) 451da177e4SLinus Torvalds #define SMBHSTDAT1 (6 + piix4_smba) 461da177e4SLinus Torvalds #define SMBBLKDAT (7 + piix4_smba) 471da177e4SLinus Torvalds #define SMBSLVCNT (8 + piix4_smba) 481da177e4SLinus Torvalds #define SMBSHDWCMD (9 + piix4_smba) 491da177e4SLinus Torvalds #define SMBSLVEVT (0xA + piix4_smba) 501da177e4SLinus Torvalds #define SMBSLVDAT (0xC + piix4_smba) 511da177e4SLinus Torvalds 521da177e4SLinus Torvalds /* count for request_region */ 53f43128c7SRicardo Ribalda #define SMBIOSIZE 9 541da177e4SLinus Torvalds 551da177e4SLinus Torvalds /* PCI Address Constants */ 561da177e4SLinus Torvalds #define SMBBA 0x090 571da177e4SLinus Torvalds #define SMBHSTCFG 0x0D2 581da177e4SLinus Torvalds #define SMBSLVC 0x0D3 591da177e4SLinus Torvalds #define SMBSHDW1 0x0D4 601da177e4SLinus Torvalds #define SMBSHDW2 0x0D5 611da177e4SLinus Torvalds #define SMBREV 0x0D6 621da177e4SLinus Torvalds 631da177e4SLinus Torvalds /* Other settings */ 641da177e4SLinus Torvalds #define MAX_TIMEOUT 500 651da177e4SLinus Torvalds #define ENABLE_INT9 0 661da177e4SLinus Torvalds 671da177e4SLinus Torvalds /* PIIX4 constants */ 681da177e4SLinus Torvalds #define PIIX4_QUICK 0x00 691da177e4SLinus Torvalds #define PIIX4_BYTE 0x04 701da177e4SLinus Torvalds #define PIIX4_BYTE_DATA 0x08 711da177e4SLinus Torvalds #define PIIX4_WORD_DATA 0x0C 721da177e4SLinus Torvalds #define PIIX4_BLOCK_DATA 0x14 731da177e4SLinus Torvalds 74ca2061e1SChristian Fetzer /* Multi-port constants */ 75ca2061e1SChristian Fetzer #define PIIX4_MAX_ADAPTERS 4 76528d53a1SJean Delvare #define HUDSON2_MAIN_PORTS 2 /* HUDSON2, KERNCZ reserves ports 3, 4 */ 77ca2061e1SChristian Fetzer 782fee61d2SChristian Fetzer /* SB800 constants */ 792fee61d2SChristian Fetzer #define SB800_PIIX4_SMB_IDX 0xcd6 80*93102cb4STerry Bowman #define SB800_PIIX4_SMB_MAP_SIZE 2 812fee61d2SChristian Fetzer 8288fa2dfbSRicardo Ribalda Delgado #define KERNCZ_IMC_IDX 0x3e 8388fa2dfbSRicardo Ribalda Delgado #define KERNCZ_IMC_DATA 0x3f 8488fa2dfbSRicardo Ribalda Delgado 856befa3fdSJean Delvare /* 866befa3fdSJean Delvare * SB800 port is selected by bits 2:1 of the smb_en register (0x2c) 876befa3fdSJean Delvare * or the smb_sel register (0x2e), depending on bit 0 of register 0x2f. 886befa3fdSJean Delvare * Hudson-2/Bolton port is always selected by bits 2:1 of register 0x2f. 896befa3fdSJean Delvare */ 902fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX 0x2c 916befa3fdSJean Delvare #define SB800_PIIX4_PORT_IDX_ALT 0x2e 926befa3fdSJean Delvare #define SB800_PIIX4_PORT_IDX_SEL 0x2f 932fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX_MASK 0x06 940fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_SHIFT 1 950fe16195SGuenter Roeck 96c7c06a15SAndrew Cooks /* On kerncz and Hudson2, SmBus0Sel is at bit 20:19 of PMx00 DecodeEn */ 970fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_KERNCZ 0x02 980fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_MASK_KERNCZ 0x18 990fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ 3 1002fee61d2SChristian Fetzer 1011da177e4SLinus Torvalds /* insmod parameters */ 1021da177e4SLinus Torvalds 1031da177e4SLinus Torvalds /* If force is set to anything different from 0, we forcibly enable the 1041da177e4SLinus Torvalds PIIX4. DANGEROUS! */ 10560507095SJean Delvare static int force; 1061da177e4SLinus Torvalds module_param (force, int, 0); 1071da177e4SLinus Torvalds MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!"); 1081da177e4SLinus Torvalds 1091da177e4SLinus Torvalds /* If force_addr is set to anything different from 0, we forcibly enable 1101da177e4SLinus Torvalds the PIIX4 at the given address. VERY DANGEROUS! */ 11160507095SJean Delvare static int force_addr; 112c78babccSDavid Howells module_param_hw(force_addr, int, ioport, 0); 1131da177e4SLinus Torvalds MODULE_PARM_DESC(force_addr, 1141da177e4SLinus Torvalds "Forcibly enable the PIIX4 at the given address. " 1151da177e4SLinus Torvalds "EXTREMELY DANGEROUS!"); 1161da177e4SLinus Torvalds 117b1c1759cSDavid Milburn static int srvrworks_csb5_delay; 118d6072f84SJean Delvare static struct pci_driver piix4_driver; 1191da177e4SLinus Torvalds 1200b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_blacklist[] = { 121c2fc54fcSJean Delvare { 122c2fc54fcSJean Delvare .ident = "Sapphire AM2RD790", 123c2fc54fcSJean Delvare .matches = { 124c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."), 125c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"), 126c2fc54fcSJean Delvare }, 127c2fc54fcSJean Delvare }, 128c2fc54fcSJean Delvare { 129c2fc54fcSJean Delvare .ident = "DFI Lanparty UT 790FX", 130c2fc54fcSJean Delvare .matches = { 131c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."), 132c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"), 133c2fc54fcSJean Delvare }, 134c2fc54fcSJean Delvare }, 135c2fc54fcSJean Delvare { } 136c2fc54fcSJean Delvare }; 137c2fc54fcSJean Delvare 138c2fc54fcSJean Delvare /* The IBM entry is in a separate table because we only check it 139c2fc54fcSJean Delvare on Intel-based systems */ 1400b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_ibm[] = { 1411da177e4SLinus Torvalds { 1421da177e4SLinus Torvalds .ident = "IBM", 1431da177e4SLinus Torvalds .matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), }, 1441da177e4SLinus Torvalds }, 1451da177e4SLinus Torvalds { }, 1461da177e4SLinus Torvalds }; 1471da177e4SLinus Torvalds 1486befa3fdSJean Delvare /* 1496befa3fdSJean Delvare * SB800 globals 1506befa3fdSJean Delvare */ 1516befa3fdSJean Delvare static u8 piix4_port_sel_sb800; 1520fe16195SGuenter Roeck static u8 piix4_port_mask_sb800; 1530fe16195SGuenter Roeck static u8 piix4_port_shift_sb800; 154725d2e3fSChristian Fetzer static const char *piix4_main_port_names_sb800[PIIX4_MAX_ADAPTERS] = { 15552795f6fSJean Delvare " port 0", " port 2", " port 3", " port 4" 156725d2e3fSChristian Fetzer }; 15752795f6fSJean Delvare static const char *piix4_aux_port_name_sb800 = " port 1"; 158725d2e3fSChristian Fetzer 15914a8086dSAndrew Armenia struct i2c_piix4_adapdata { 16014a8086dSAndrew Armenia unsigned short smba; 1612fee61d2SChristian Fetzer 1622fee61d2SChristian Fetzer /* SB800 */ 1632fee61d2SChristian Fetzer bool sb800_main; 16488fa2dfbSRicardo Ribalda Delgado bool notify_imc; 16533f5ccc3SJean Delvare u8 port; /* Port number, shifted */ 16614a8086dSAndrew Armenia }; 16714a8086dSAndrew Armenia 1680b255e92SBill Pemberton static int piix4_setup(struct pci_dev *PIIX4_dev, 1691da177e4SLinus Torvalds const struct pci_device_id *id) 1701da177e4SLinus Torvalds { 1711da177e4SLinus Torvalds unsigned char temp; 17214a8086dSAndrew Armenia unsigned short piix4_smba; 1731da177e4SLinus Torvalds 174b1c1759cSDavid Milburn if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) && 175b1c1759cSDavid Milburn (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5)) 176b1c1759cSDavid Milburn srvrworks_csb5_delay = 1; 177b1c1759cSDavid Milburn 178c2fc54fcSJean Delvare /* On some motherboards, it was reported that accessing the SMBus 179c2fc54fcSJean Delvare caused severe hardware problems */ 180c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_blacklist)) { 181c2fc54fcSJean Delvare dev_err(&PIIX4_dev->dev, 182c2fc54fcSJean Delvare "Accessing the SMBus on this system is unsafe!\n"); 183c2fc54fcSJean Delvare return -EPERM; 184c2fc54fcSJean Delvare } 185c2fc54fcSJean Delvare 1861da177e4SLinus Torvalds /* Don't access SMBus on IBM systems which get corrupted eeproms */ 187c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_ibm) && 1881da177e4SLinus Torvalds PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) { 189f9ba6c04SJean Delvare dev_err(&PIIX4_dev->dev, "IBM system detected; this module " 1901da177e4SLinus Torvalds "may corrupt your serial eeprom! Refusing to load " 1911da177e4SLinus Torvalds "module!\n"); 1921da177e4SLinus Torvalds return -EPERM; 1931da177e4SLinus Torvalds } 1941da177e4SLinus Torvalds 1951da177e4SLinus Torvalds /* Determine the address of the SMBus areas */ 1961da177e4SLinus Torvalds if (force_addr) { 1971da177e4SLinus Torvalds piix4_smba = force_addr & 0xfff0; 1981da177e4SLinus Torvalds force = 0; 1991da177e4SLinus Torvalds } else { 2001da177e4SLinus Torvalds pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba); 2011da177e4SLinus Torvalds piix4_smba &= 0xfff0; 2021da177e4SLinus Torvalds if(piix4_smba == 0) { 203fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus base address " 2041da177e4SLinus Torvalds "uninitialized - upgrade BIOS or use " 2051da177e4SLinus Torvalds "force_addr=0xaddr\n"); 2061da177e4SLinus Torvalds return -ENODEV; 2071da177e4SLinus Torvalds } 2081da177e4SLinus Torvalds } 2091da177e4SLinus Torvalds 21054fb4a05SJean Delvare if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 21118669eabSJean Delvare return -ENODEV; 21254fb4a05SJean Delvare 213d6072f84SJean Delvare if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 214fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 2151da177e4SLinus Torvalds piix4_smba); 216fa63cd56SJean Delvare return -EBUSY; 2171da177e4SLinus Torvalds } 2181da177e4SLinus Torvalds 2191da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp); 2201da177e4SLinus Torvalds 2211da177e4SLinus Torvalds /* If force_addr is set, we program the new address here. Just to make 2221da177e4SLinus Torvalds sure, we disable the PIIX4 first. */ 2231da177e4SLinus Torvalds if (force_addr) { 2241da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe); 2251da177e4SLinus Torvalds pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba); 2261da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01); 2271da177e4SLinus Torvalds dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to " 2281da177e4SLinus Torvalds "new address %04x!\n", piix4_smba); 2291da177e4SLinus Torvalds } else if ((temp & 1) == 0) { 2301da177e4SLinus Torvalds if (force) { 2311da177e4SLinus Torvalds /* This should never need to be done, but has been 2321da177e4SLinus Torvalds * noted that many Dell machines have the SMBus 2331da177e4SLinus Torvalds * interface on the PIIX4 disabled!? NOTE: This assumes 2341da177e4SLinus Torvalds * I/O space and other allocations WERE done by the 2351da177e4SLinus Torvalds * Bios! Don't complain if your hardware does weird 2361da177e4SLinus Torvalds * things after enabling this. :') Check for Bios 2371da177e4SLinus Torvalds * updates before resorting to this. 2381da177e4SLinus Torvalds */ 2391da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, 2401da177e4SLinus Torvalds temp | 1); 2418117e41eSJoe Perches dev_notice(&PIIX4_dev->dev, 2428117e41eSJoe Perches "WARNING: SMBus interface has been FORCEFULLY ENABLED!\n"); 2431da177e4SLinus Torvalds } else { 2441da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, 24566f8a8ffSJean Delvare "SMBus Host Controller not enabled!\n"); 2461da177e4SLinus Torvalds release_region(piix4_smba, SMBIOSIZE); 2471da177e4SLinus Torvalds return -ENODEV; 2481da177e4SLinus Torvalds } 2491da177e4SLinus Torvalds } 2501da177e4SLinus Torvalds 25154aaa1caSRudolf Marek if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2)) 25266f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n"); 2531da177e4SLinus Torvalds else if ((temp & 0x0E) == 0) 25466f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n"); 2551da177e4SLinus Torvalds else 2561da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration " 2571da177e4SLinus Torvalds "(or code out of date)!\n"); 2581da177e4SLinus Torvalds 2591da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBREV, &temp); 260fa63cd56SJean Delvare dev_info(&PIIX4_dev->dev, 261fa63cd56SJean Delvare "SMBus Host Controller at 0x%x, revision %d\n", 262fa63cd56SJean Delvare piix4_smba, temp); 2631da177e4SLinus Torvalds 26414a8086dSAndrew Armenia return piix4_smba; 2651da177e4SLinus Torvalds } 2661da177e4SLinus Torvalds 2670b255e92SBill Pemberton static int piix4_setup_sb800(struct pci_dev *PIIX4_dev, 268a94dd00fSRudolf Marek const struct pci_device_id *id, u8 aux) 26987e1960eSShane Huang { 27014a8086dSAndrew Armenia unsigned short piix4_smba; 2716befa3fdSJean Delvare u8 smba_en_lo, smba_en_hi, smb_en, smb_en_status, port_sel; 272032f708bSShane Huang u8 i2ccfg, i2ccfg_offset = 0x10; 27387e1960eSShane Huang 2743806e94bSCrane Cai /* SB800 and later SMBus does not support forcing address */ 27587e1960eSShane Huang if (force || force_addr) { 2763806e94bSCrane Cai dev_err(&PIIX4_dev->dev, "SMBus does not support " 27787e1960eSShane Huang "forcing address!\n"); 27887e1960eSShane Huang return -EINVAL; 27987e1960eSShane Huang } 28087e1960eSShane Huang 28187e1960eSShane Huang /* Determine the address of the SMBus areas */ 282032f708bSShane Huang if ((PIIX4_dev->vendor == PCI_VENDOR_ID_AMD && 283032f708bSShane Huang PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS && 284032f708bSShane Huang PIIX4_dev->revision >= 0x41) || 285032f708bSShane Huang (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD && 286bcb29994SVincent Wan PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS && 28724beb83aSPu Wen PIIX4_dev->revision >= 0x49) || 28824beb83aSPu Wen (PIIX4_dev->vendor == PCI_VENDOR_ID_HYGON && 28924beb83aSPu Wen PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS)) 290032f708bSShane Huang smb_en = 0x00; 291032f708bSShane Huang else 292a94dd00fSRudolf Marek smb_en = (aux) ? 0x28 : 0x2c; 293a94dd00fSRudolf Marek 294*93102cb4STerry Bowman if (!request_muxed_region(SB800_PIIX4_SMB_IDX, SB800_PIIX4_SMB_MAP_SIZE, 295*93102cb4STerry Bowman "sb800_piix4_smb")) { 29604b6fcabSGuenter Roeck dev_err(&PIIX4_dev->dev, 29704b6fcabSGuenter Roeck "SMB base address index region 0x%x already in use.\n", 29804b6fcabSGuenter Roeck SB800_PIIX4_SMB_IDX); 29904b6fcabSGuenter Roeck return -EBUSY; 30004b6fcabSGuenter Roeck } 30104b6fcabSGuenter Roeck 3022fee61d2SChristian Fetzer outb_p(smb_en, SB800_PIIX4_SMB_IDX); 3032fee61d2SChristian Fetzer smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1); 3042fee61d2SChristian Fetzer outb_p(smb_en + 1, SB800_PIIX4_SMB_IDX); 3052fee61d2SChristian Fetzer smba_en_hi = inb_p(SB800_PIIX4_SMB_IDX + 1); 30604b6fcabSGuenter Roeck 307*93102cb4STerry Bowman release_region(SB800_PIIX4_SMB_IDX, SB800_PIIX4_SMB_MAP_SIZE); 30887e1960eSShane Huang 309032f708bSShane Huang if (!smb_en) { 310032f708bSShane Huang smb_en_status = smba_en_lo & 0x10; 311032f708bSShane Huang piix4_smba = smba_en_hi << 8; 312032f708bSShane Huang if (aux) 313032f708bSShane Huang piix4_smba |= 0x20; 314032f708bSShane Huang } else { 315032f708bSShane Huang smb_en_status = smba_en_lo & 0x01; 316032f708bSShane Huang piix4_smba = ((smba_en_hi << 8) | smba_en_lo) & 0xffe0; 317032f708bSShane Huang } 318032f708bSShane Huang 319032f708bSShane Huang if (!smb_en_status) { 32087e1960eSShane Huang dev_err(&PIIX4_dev->dev, 32166f8a8ffSJean Delvare "SMBus Host Controller not enabled!\n"); 32287e1960eSShane Huang return -ENODEV; 32387e1960eSShane Huang } 32487e1960eSShane Huang 32587e1960eSShane Huang if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 32618669eabSJean Delvare return -ENODEV; 32787e1960eSShane Huang 32887e1960eSShane Huang if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 32987e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 33087e1960eSShane Huang piix4_smba); 33187e1960eSShane Huang return -EBUSY; 33287e1960eSShane Huang } 33387e1960eSShane Huang 334a94dd00fSRudolf Marek /* Aux SMBus does not support IRQ information */ 335a94dd00fSRudolf Marek if (aux) { 336a94dd00fSRudolf Marek dev_info(&PIIX4_dev->dev, 33785fd0fe6SShane Huang "Auxiliary SMBus Host Controller at 0x%x\n", 33885fd0fe6SShane Huang piix4_smba); 339a94dd00fSRudolf Marek return piix4_smba; 340a94dd00fSRudolf Marek } 341a94dd00fSRudolf Marek 34287e1960eSShane Huang /* Request the SMBus I2C bus config region */ 34387e1960eSShane Huang if (!request_region(piix4_smba + i2ccfg_offset, 1, "i2ccfg")) { 34487e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus I2C bus config region " 34587e1960eSShane Huang "0x%x already in use!\n", piix4_smba + i2ccfg_offset); 34687e1960eSShane Huang release_region(piix4_smba, SMBIOSIZE); 34787e1960eSShane Huang return -EBUSY; 34887e1960eSShane Huang } 34987e1960eSShane Huang i2ccfg = inb_p(piix4_smba + i2ccfg_offset); 35087e1960eSShane Huang release_region(piix4_smba + i2ccfg_offset, 1); 35187e1960eSShane Huang 35287e1960eSShane Huang if (i2ccfg & 1) 35366f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n"); 35487e1960eSShane Huang else 35566f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n"); 35687e1960eSShane Huang 35787e1960eSShane Huang dev_info(&PIIX4_dev->dev, 35887e1960eSShane Huang "SMBus Host Controller at 0x%x, revision %d\n", 35987e1960eSShane Huang piix4_smba, i2ccfg >> 4); 36087e1960eSShane Huang 3616befa3fdSJean Delvare /* Find which register is used for port selection */ 36224beb83aSPu Wen if (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD || 36324beb83aSPu Wen PIIX4_dev->vendor == PCI_VENDOR_ID_HYGON) { 364c7c06a15SAndrew Cooks if (PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS || 365c7c06a15SAndrew Cooks (PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS && 366c7c06a15SAndrew Cooks PIIX4_dev->revision >= 0x1F)) { 3670fe16195SGuenter Roeck piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_KERNCZ; 3680fe16195SGuenter Roeck piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK_KERNCZ; 3690fe16195SGuenter Roeck piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ; 370c7c06a15SAndrew Cooks } else { 3716befa3fdSJean Delvare piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_ALT; 3720fe16195SGuenter Roeck piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK; 3730fe16195SGuenter Roeck piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT; 3740fe16195SGuenter Roeck } 3756befa3fdSJean Delvare } else { 376*93102cb4STerry Bowman if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 377*93102cb4STerry Bowman SB800_PIIX4_SMB_MAP_SIZE, 37804b6fcabSGuenter Roeck "sb800_piix4_smb")) { 37904b6fcabSGuenter Roeck release_region(piix4_smba, SMBIOSIZE); 38004b6fcabSGuenter Roeck return -EBUSY; 38104b6fcabSGuenter Roeck } 38204b6fcabSGuenter Roeck 3836befa3fdSJean Delvare outb_p(SB800_PIIX4_PORT_IDX_SEL, SB800_PIIX4_SMB_IDX); 3846befa3fdSJean Delvare port_sel = inb_p(SB800_PIIX4_SMB_IDX + 1); 3856befa3fdSJean Delvare piix4_port_sel_sb800 = (port_sel & 0x01) ? 3866befa3fdSJean Delvare SB800_PIIX4_PORT_IDX_ALT : 3876befa3fdSJean Delvare SB800_PIIX4_PORT_IDX; 3880fe16195SGuenter Roeck piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK; 3890fe16195SGuenter Roeck piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT; 390*93102cb4STerry Bowman release_region(SB800_PIIX4_SMB_IDX, SB800_PIIX4_SMB_MAP_SIZE); 3916befa3fdSJean Delvare } 3926befa3fdSJean Delvare 3936befa3fdSJean Delvare dev_info(&PIIX4_dev->dev, 3946befa3fdSJean Delvare "Using register 0x%02x for SMBus port selection\n", 3956befa3fdSJean Delvare (unsigned int)piix4_port_sel_sb800); 3966befa3fdSJean Delvare 39714a8086dSAndrew Armenia return piix4_smba; 39887e1960eSShane Huang } 39987e1960eSShane Huang 4000b255e92SBill Pemberton static int piix4_setup_aux(struct pci_dev *PIIX4_dev, 4012a2f7404SAndrew Armenia const struct pci_device_id *id, 4022a2f7404SAndrew Armenia unsigned short base_reg_addr) 4032a2f7404SAndrew Armenia { 4042a2f7404SAndrew Armenia /* Set up auxiliary SMBus controllers found on some 4052a2f7404SAndrew Armenia * AMD chipsets e.g. SP5100 (SB700 derivative) */ 4062a2f7404SAndrew Armenia 4072a2f7404SAndrew Armenia unsigned short piix4_smba; 4082a2f7404SAndrew Armenia 4092a2f7404SAndrew Armenia /* Read address of auxiliary SMBus controller */ 4102a2f7404SAndrew Armenia pci_read_config_word(PIIX4_dev, base_reg_addr, &piix4_smba); 4112a2f7404SAndrew Armenia if ((piix4_smba & 1) == 0) { 4122a2f7404SAndrew Armenia dev_dbg(&PIIX4_dev->dev, 4132a2f7404SAndrew Armenia "Auxiliary SMBus controller not enabled\n"); 4142a2f7404SAndrew Armenia return -ENODEV; 4152a2f7404SAndrew Armenia } 4162a2f7404SAndrew Armenia 4172a2f7404SAndrew Armenia piix4_smba &= 0xfff0; 4182a2f7404SAndrew Armenia if (piix4_smba == 0) { 4192a2f7404SAndrew Armenia dev_dbg(&PIIX4_dev->dev, 4202a2f7404SAndrew Armenia "Auxiliary SMBus base address uninitialized\n"); 4212a2f7404SAndrew Armenia return -ENODEV; 4222a2f7404SAndrew Armenia } 4232a2f7404SAndrew Armenia 4242a2f7404SAndrew Armenia if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 4252a2f7404SAndrew Armenia return -ENODEV; 4262a2f7404SAndrew Armenia 4272a2f7404SAndrew Armenia if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 4282a2f7404SAndrew Armenia dev_err(&PIIX4_dev->dev, "Auxiliary SMBus region 0x%x " 4292a2f7404SAndrew Armenia "already in use!\n", piix4_smba); 4302a2f7404SAndrew Armenia return -EBUSY; 4312a2f7404SAndrew Armenia } 4322a2f7404SAndrew Armenia 4332a2f7404SAndrew Armenia dev_info(&PIIX4_dev->dev, 4342a2f7404SAndrew Armenia "Auxiliary SMBus Host Controller at 0x%x\n", 4352a2f7404SAndrew Armenia piix4_smba); 4362a2f7404SAndrew Armenia 4372a2f7404SAndrew Armenia return piix4_smba; 4382a2f7404SAndrew Armenia } 4392a2f7404SAndrew Armenia 440e154bf6fSAndrew Armenia static int piix4_transaction(struct i2c_adapter *piix4_adapter) 4411da177e4SLinus Torvalds { 442e154bf6fSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(piix4_adapter); 443e154bf6fSAndrew Armenia unsigned short piix4_smba = adapdata->smba; 4441da177e4SLinus Torvalds int temp; 4451da177e4SLinus Torvalds int result = 0; 4461da177e4SLinus Torvalds int timeout = 0; 4471da177e4SLinus Torvalds 448e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Transaction (pre): CNT=%02x, CMD=%02x, " 4491da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 4501da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 4511da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 4521da177e4SLinus Torvalds 4531da177e4SLinus Torvalds /* Make sure the SMBus host is ready to start transmitting */ 4541da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 455e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "SMBus busy (%02x). " 4561da177e4SLinus Torvalds "Resetting...\n", temp); 4571da177e4SLinus Torvalds outb_p(temp, SMBHSTSTS); 4581da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 459e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Failed! (%02x)\n", temp); 46097140342SDavid Brownell return -EBUSY; 4611da177e4SLinus Torvalds } else { 462e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Successful!\n"); 4631da177e4SLinus Torvalds } 4641da177e4SLinus Torvalds } 4651da177e4SLinus Torvalds 4661da177e4SLinus Torvalds /* start the transaction by setting bit 6 */ 4671da177e4SLinus Torvalds outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT); 4681da177e4SLinus Torvalds 4691da177e4SLinus Torvalds /* We will always wait for a fraction of a second! (See PIIX4 docs errata) */ 470b1c1759cSDavid Milburn if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */ 4710e89b2feSGuenter Roeck usleep_range(2000, 2100); 472b1c1759cSDavid Milburn else 4730e89b2feSGuenter Roeck usleep_range(250, 500); 474b1c1759cSDavid Milburn 475b6a31950SRoel Kluin while ((++timeout < MAX_TIMEOUT) && 476b1c1759cSDavid Milburn ((temp = inb_p(SMBHSTSTS)) & 0x01)) 4770e89b2feSGuenter Roeck usleep_range(250, 500); 4781da177e4SLinus Torvalds 4791da177e4SLinus Torvalds /* If the SMBus is still busy, we give up */ 480b6a31950SRoel Kluin if (timeout == MAX_TIMEOUT) { 481e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "SMBus Timeout!\n"); 48297140342SDavid Brownell result = -ETIMEDOUT; 4831da177e4SLinus Torvalds } 4841da177e4SLinus Torvalds 4851da177e4SLinus Torvalds if (temp & 0x10) { 48697140342SDavid Brownell result = -EIO; 487e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Error: Failed bus transaction\n"); 4881da177e4SLinus Torvalds } 4891da177e4SLinus Torvalds 4901da177e4SLinus Torvalds if (temp & 0x08) { 49197140342SDavid Brownell result = -EIO; 492e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Bus collision! SMBus may be " 4931da177e4SLinus Torvalds "locked until next hard reset. (sorry!)\n"); 4941da177e4SLinus Torvalds /* Clock stops and slave is stuck in mid-transmission */ 4951da177e4SLinus Torvalds } 4961da177e4SLinus Torvalds 4971da177e4SLinus Torvalds if (temp & 0x04) { 49897140342SDavid Brownell result = -ENXIO; 499e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Error: no response!\n"); 5001da177e4SLinus Torvalds } 5011da177e4SLinus Torvalds 5021da177e4SLinus Torvalds if (inb_p(SMBHSTSTS) != 0x00) 5031da177e4SLinus Torvalds outb_p(inb(SMBHSTSTS), SMBHSTSTS); 5041da177e4SLinus Torvalds 5051da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 506e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Failed reset at end of " 5071da177e4SLinus Torvalds "transaction (%02x)\n", temp); 5081da177e4SLinus Torvalds } 509e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Transaction (post): CNT=%02x, CMD=%02x, " 5101da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 5111da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 5121da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 5131da177e4SLinus Torvalds return result; 5141da177e4SLinus Torvalds } 5151da177e4SLinus Torvalds 51697140342SDavid Brownell /* Return negative errno on error. */ 5171da177e4SLinus Torvalds static s32 piix4_access(struct i2c_adapter * adap, u16 addr, 5181da177e4SLinus Torvalds unsigned short flags, char read_write, 5191da177e4SLinus Torvalds u8 command, int size, union i2c_smbus_data * data) 5201da177e4SLinus Torvalds { 52114a8086dSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 52214a8086dSAndrew Armenia unsigned short piix4_smba = adapdata->smba; 5231da177e4SLinus Torvalds int i, len; 52497140342SDavid Brownell int status; 5251da177e4SLinus Torvalds 5261da177e4SLinus Torvalds switch (size) { 5271da177e4SLinus Torvalds case I2C_SMBUS_QUICK: 528fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 5291da177e4SLinus Torvalds SMBHSTADD); 5301da177e4SLinus Torvalds size = PIIX4_QUICK; 5311da177e4SLinus Torvalds break; 5321da177e4SLinus Torvalds case I2C_SMBUS_BYTE: 533fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 5341da177e4SLinus Torvalds SMBHSTADD); 5351da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 5361da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 5371da177e4SLinus Torvalds size = PIIX4_BYTE; 5381da177e4SLinus Torvalds break; 5391da177e4SLinus Torvalds case I2C_SMBUS_BYTE_DATA: 540fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 5411da177e4SLinus Torvalds SMBHSTADD); 5421da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 5431da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 5441da177e4SLinus Torvalds outb_p(data->byte, SMBHSTDAT0); 5451da177e4SLinus Torvalds size = PIIX4_BYTE_DATA; 5461da177e4SLinus Torvalds break; 5471da177e4SLinus Torvalds case I2C_SMBUS_WORD_DATA: 548fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 5491da177e4SLinus Torvalds SMBHSTADD); 5501da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 5511da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 5521da177e4SLinus Torvalds outb_p(data->word & 0xff, SMBHSTDAT0); 5531da177e4SLinus Torvalds outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1); 5541da177e4SLinus Torvalds } 5551da177e4SLinus Torvalds size = PIIX4_WORD_DATA; 5561da177e4SLinus Torvalds break; 5571da177e4SLinus Torvalds case I2C_SMBUS_BLOCK_DATA: 558fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 5591da177e4SLinus Torvalds SMBHSTADD); 5601da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 5611da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 5621da177e4SLinus Torvalds len = data->block[0]; 563fa63cd56SJean Delvare if (len == 0 || len > I2C_SMBUS_BLOCK_MAX) 564fa63cd56SJean Delvare return -EINVAL; 5651da177e4SLinus Torvalds outb_p(len, SMBHSTDAT0); 566d7a4c763SWolfram Sang inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 5671da177e4SLinus Torvalds for (i = 1; i <= len; i++) 5681da177e4SLinus Torvalds outb_p(data->block[i], SMBBLKDAT); 5691da177e4SLinus Torvalds } 5701da177e4SLinus Torvalds size = PIIX4_BLOCK_DATA; 5711da177e4SLinus Torvalds break; 572ac7fc4fbSJean Delvare default: 573ac7fc4fbSJean Delvare dev_warn(&adap->dev, "Unsupported transaction %d\n", size); 574ac7fc4fbSJean Delvare return -EOPNOTSUPP; 5751da177e4SLinus Torvalds } 5761da177e4SLinus Torvalds 5771da177e4SLinus Torvalds outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT); 5781da177e4SLinus Torvalds 579e154bf6fSAndrew Armenia status = piix4_transaction(adap); 58097140342SDavid Brownell if (status) 58197140342SDavid Brownell return status; 5821da177e4SLinus Torvalds 5831da177e4SLinus Torvalds if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK)) 5841da177e4SLinus Torvalds return 0; 5851da177e4SLinus Torvalds 5861da177e4SLinus Torvalds 5871da177e4SLinus Torvalds switch (size) { 5883578a075SJean Delvare case PIIX4_BYTE: 5891da177e4SLinus Torvalds case PIIX4_BYTE_DATA: 5901da177e4SLinus Torvalds data->byte = inb_p(SMBHSTDAT0); 5911da177e4SLinus Torvalds break; 5921da177e4SLinus Torvalds case PIIX4_WORD_DATA: 5931da177e4SLinus Torvalds data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8); 5941da177e4SLinus Torvalds break; 5951da177e4SLinus Torvalds case PIIX4_BLOCK_DATA: 5961da177e4SLinus Torvalds data->block[0] = inb_p(SMBHSTDAT0); 597fa63cd56SJean Delvare if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX) 598fa63cd56SJean Delvare return -EPROTO; 599d7a4c763SWolfram Sang inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 6001da177e4SLinus Torvalds for (i = 1; i <= data->block[0]; i++) 6011da177e4SLinus Torvalds data->block[i] = inb_p(SMBBLKDAT); 6021da177e4SLinus Torvalds break; 6031da177e4SLinus Torvalds } 6041da177e4SLinus Torvalds return 0; 6051da177e4SLinus Torvalds } 6061da177e4SLinus Torvalds 60788fa2dfbSRicardo Ribalda Delgado static uint8_t piix4_imc_read(uint8_t idx) 60888fa2dfbSRicardo Ribalda Delgado { 60988fa2dfbSRicardo Ribalda Delgado outb_p(idx, KERNCZ_IMC_IDX); 61088fa2dfbSRicardo Ribalda Delgado return inb_p(KERNCZ_IMC_DATA); 61188fa2dfbSRicardo Ribalda Delgado } 61288fa2dfbSRicardo Ribalda Delgado 61388fa2dfbSRicardo Ribalda Delgado static void piix4_imc_write(uint8_t idx, uint8_t value) 61488fa2dfbSRicardo Ribalda Delgado { 61588fa2dfbSRicardo Ribalda Delgado outb_p(idx, KERNCZ_IMC_IDX); 61688fa2dfbSRicardo Ribalda Delgado outb_p(value, KERNCZ_IMC_DATA); 61788fa2dfbSRicardo Ribalda Delgado } 61888fa2dfbSRicardo Ribalda Delgado 61988fa2dfbSRicardo Ribalda Delgado static int piix4_imc_sleep(void) 62088fa2dfbSRicardo Ribalda Delgado { 62188fa2dfbSRicardo Ribalda Delgado int timeout = MAX_TIMEOUT; 62288fa2dfbSRicardo Ribalda Delgado 62388fa2dfbSRicardo Ribalda Delgado if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc")) 62488fa2dfbSRicardo Ribalda Delgado return -EBUSY; 62588fa2dfbSRicardo Ribalda Delgado 62688fa2dfbSRicardo Ribalda Delgado /* clear response register */ 62788fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x82, 0x00); 62888fa2dfbSRicardo Ribalda Delgado /* request ownership flag */ 62988fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x83, 0xB4); 63088fa2dfbSRicardo Ribalda Delgado /* kick off IMC Mailbox command 96 */ 63188fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x80, 0x96); 63288fa2dfbSRicardo Ribalda Delgado 63388fa2dfbSRicardo Ribalda Delgado while (timeout--) { 63488fa2dfbSRicardo Ribalda Delgado if (piix4_imc_read(0x82) == 0xfa) { 63588fa2dfbSRicardo Ribalda Delgado release_region(KERNCZ_IMC_IDX, 2); 63688fa2dfbSRicardo Ribalda Delgado return 0; 63788fa2dfbSRicardo Ribalda Delgado } 63888fa2dfbSRicardo Ribalda Delgado usleep_range(1000, 2000); 63988fa2dfbSRicardo Ribalda Delgado } 64088fa2dfbSRicardo Ribalda Delgado 64188fa2dfbSRicardo Ribalda Delgado release_region(KERNCZ_IMC_IDX, 2); 64288fa2dfbSRicardo Ribalda Delgado return -ETIMEDOUT; 64388fa2dfbSRicardo Ribalda Delgado } 64488fa2dfbSRicardo Ribalda Delgado 64588fa2dfbSRicardo Ribalda Delgado static void piix4_imc_wakeup(void) 64688fa2dfbSRicardo Ribalda Delgado { 64788fa2dfbSRicardo Ribalda Delgado int timeout = MAX_TIMEOUT; 64888fa2dfbSRicardo Ribalda Delgado 64988fa2dfbSRicardo Ribalda Delgado if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc")) 65088fa2dfbSRicardo Ribalda Delgado return; 65188fa2dfbSRicardo Ribalda Delgado 65288fa2dfbSRicardo Ribalda Delgado /* clear response register */ 65388fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x82, 0x00); 65488fa2dfbSRicardo Ribalda Delgado /* release ownership flag */ 65588fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x83, 0xB5); 65688fa2dfbSRicardo Ribalda Delgado /* kick off IMC Mailbox command 96 */ 65788fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x80, 0x96); 65888fa2dfbSRicardo Ribalda Delgado 65988fa2dfbSRicardo Ribalda Delgado while (timeout--) { 66088fa2dfbSRicardo Ribalda Delgado if (piix4_imc_read(0x82) == 0xfa) 66188fa2dfbSRicardo Ribalda Delgado break; 66288fa2dfbSRicardo Ribalda Delgado usleep_range(1000, 2000); 66388fa2dfbSRicardo Ribalda Delgado } 66488fa2dfbSRicardo Ribalda Delgado 66588fa2dfbSRicardo Ribalda Delgado release_region(KERNCZ_IMC_IDX, 2); 66688fa2dfbSRicardo Ribalda Delgado } 66788fa2dfbSRicardo Ribalda Delgado 6682fee61d2SChristian Fetzer /* 6692fee61d2SChristian Fetzer * Handles access to multiple SMBus ports on the SB800. 6702fee61d2SChristian Fetzer * The port is selected by bits 2:1 of the smb_en register (0x2c). 6712fee61d2SChristian Fetzer * Returns negative errno on error. 6722fee61d2SChristian Fetzer * 6732fee61d2SChristian Fetzer * Note: The selected port must be returned to the initial selection to avoid 6742fee61d2SChristian Fetzer * problems on certain systems. 6752fee61d2SChristian Fetzer */ 6762fee61d2SChristian Fetzer static s32 piix4_access_sb800(struct i2c_adapter *adap, u16 addr, 6772fee61d2SChristian Fetzer unsigned short flags, char read_write, 6782fee61d2SChristian Fetzer u8 command, int size, union i2c_smbus_data *data) 6792fee61d2SChristian Fetzer { 6802fee61d2SChristian Fetzer struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 681701dc207SRicardo Ribalda unsigned short piix4_smba = adapdata->smba; 682701dc207SRicardo Ribalda int retries = MAX_TIMEOUT; 683701dc207SRicardo Ribalda int smbslvcnt; 6842fee61d2SChristian Fetzer u8 smba_en_lo; 6852fee61d2SChristian Fetzer u8 port; 6862fee61d2SChristian Fetzer int retval; 6872fee61d2SChristian Fetzer 688*93102cb4STerry Bowman if (!request_muxed_region(SB800_PIIX4_SMB_IDX, SB800_PIIX4_SMB_MAP_SIZE, 689*93102cb4STerry Bowman "sb800_piix4_smb")) 69004b6fcabSGuenter Roeck return -EBUSY; 691bbb27fc3SRicardo Ribalda 692701dc207SRicardo Ribalda /* Request the SMBUS semaphore, avoid conflicts with the IMC */ 693701dc207SRicardo Ribalda smbslvcnt = inb_p(SMBSLVCNT); 694701dc207SRicardo Ribalda do { 695701dc207SRicardo Ribalda outb_p(smbslvcnt | 0x10, SMBSLVCNT); 696701dc207SRicardo Ribalda 697701dc207SRicardo Ribalda /* Check the semaphore status */ 698701dc207SRicardo Ribalda smbslvcnt = inb_p(SMBSLVCNT); 699701dc207SRicardo Ribalda if (smbslvcnt & 0x10) 700701dc207SRicardo Ribalda break; 701701dc207SRicardo Ribalda 702701dc207SRicardo Ribalda usleep_range(1000, 2000); 703701dc207SRicardo Ribalda } while (--retries); 704701dc207SRicardo Ribalda /* SMBus is still owned by the IMC, we give up */ 705bbb27fc3SRicardo Ribalda if (!retries) { 70604b6fcabSGuenter Roeck retval = -EBUSY; 70704b6fcabSGuenter Roeck goto release; 708bbb27fc3SRicardo Ribalda } 7092fee61d2SChristian Fetzer 71088fa2dfbSRicardo Ribalda Delgado /* 71188fa2dfbSRicardo Ribalda Delgado * Notify the IMC (Integrated Micro Controller) if required. 71288fa2dfbSRicardo Ribalda Delgado * Among other responsibilities, the IMC is in charge of monitoring 71388fa2dfbSRicardo Ribalda Delgado * the System fans and temperature sensors, and act accordingly. 71488fa2dfbSRicardo Ribalda Delgado * All this is done through SMBus and can/will collide 71588fa2dfbSRicardo Ribalda Delgado * with our transactions if they are long (BLOCK_DATA). 71688fa2dfbSRicardo Ribalda Delgado * Therefore we need to request the ownership flag during those 71788fa2dfbSRicardo Ribalda Delgado * transactions. 71888fa2dfbSRicardo Ribalda Delgado */ 71988fa2dfbSRicardo Ribalda Delgado if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc) { 72088fa2dfbSRicardo Ribalda Delgado int ret; 72188fa2dfbSRicardo Ribalda Delgado 72288fa2dfbSRicardo Ribalda Delgado ret = piix4_imc_sleep(); 72388fa2dfbSRicardo Ribalda Delgado switch (ret) { 72488fa2dfbSRicardo Ribalda Delgado case -EBUSY: 72588fa2dfbSRicardo Ribalda Delgado dev_warn(&adap->dev, 72688fa2dfbSRicardo Ribalda Delgado "IMC base address index region 0x%x already in use.\n", 72788fa2dfbSRicardo Ribalda Delgado KERNCZ_IMC_IDX); 72888fa2dfbSRicardo Ribalda Delgado break; 72988fa2dfbSRicardo Ribalda Delgado case -ETIMEDOUT: 73088fa2dfbSRicardo Ribalda Delgado dev_warn(&adap->dev, 73188fa2dfbSRicardo Ribalda Delgado "Failed to communicate with the IMC.\n"); 73288fa2dfbSRicardo Ribalda Delgado break; 73388fa2dfbSRicardo Ribalda Delgado default: 73488fa2dfbSRicardo Ribalda Delgado break; 73588fa2dfbSRicardo Ribalda Delgado } 73688fa2dfbSRicardo Ribalda Delgado 73788fa2dfbSRicardo Ribalda Delgado /* If IMC communication fails do not retry */ 73888fa2dfbSRicardo Ribalda Delgado if (ret) { 73988fa2dfbSRicardo Ribalda Delgado dev_warn(&adap->dev, 74088fa2dfbSRicardo Ribalda Delgado "Continuing without IMC notification.\n"); 74188fa2dfbSRicardo Ribalda Delgado adapdata->notify_imc = false; 74288fa2dfbSRicardo Ribalda Delgado } 74388fa2dfbSRicardo Ribalda Delgado } 74488fa2dfbSRicardo Ribalda Delgado 7456befa3fdSJean Delvare outb_p(piix4_port_sel_sb800, SB800_PIIX4_SMB_IDX); 7462fee61d2SChristian Fetzer smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1); 7472fee61d2SChristian Fetzer 7482fee61d2SChristian Fetzer port = adapdata->port; 7490fe16195SGuenter Roeck if ((smba_en_lo & piix4_port_mask_sb800) != port) 7500fe16195SGuenter Roeck outb_p((smba_en_lo & ~piix4_port_mask_sb800) | port, 7512fee61d2SChristian Fetzer SB800_PIIX4_SMB_IDX + 1); 7522fee61d2SChristian Fetzer 7532fee61d2SChristian Fetzer retval = piix4_access(adap, addr, flags, read_write, 7542fee61d2SChristian Fetzer command, size, data); 7552fee61d2SChristian Fetzer 7562fee61d2SChristian Fetzer outb_p(smba_en_lo, SB800_PIIX4_SMB_IDX + 1); 7572fee61d2SChristian Fetzer 758701dc207SRicardo Ribalda /* Release the semaphore */ 759701dc207SRicardo Ribalda outb_p(smbslvcnt | 0x20, SMBSLVCNT); 760701dc207SRicardo Ribalda 76188fa2dfbSRicardo Ribalda Delgado if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc) 76288fa2dfbSRicardo Ribalda Delgado piix4_imc_wakeup(); 76388fa2dfbSRicardo Ribalda Delgado 76404b6fcabSGuenter Roeck release: 765*93102cb4STerry Bowman release_region(SB800_PIIX4_SMB_IDX, SB800_PIIX4_SMB_MAP_SIZE); 7662fee61d2SChristian Fetzer return retval; 7672fee61d2SChristian Fetzer } 7682fee61d2SChristian Fetzer 7691da177e4SLinus Torvalds static u32 piix4_func(struct i2c_adapter *adapter) 7701da177e4SLinus Torvalds { 7711da177e4SLinus Torvalds return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE | 7721da177e4SLinus Torvalds I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA | 7731da177e4SLinus Torvalds I2C_FUNC_SMBUS_BLOCK_DATA; 7741da177e4SLinus Torvalds } 7751da177e4SLinus Torvalds 7768f9082c5SJean Delvare static const struct i2c_algorithm smbus_algorithm = { 7771da177e4SLinus Torvalds .smbus_xfer = piix4_access, 7781da177e4SLinus Torvalds .functionality = piix4_func, 7791da177e4SLinus Torvalds }; 7801da177e4SLinus Torvalds 7812fee61d2SChristian Fetzer static const struct i2c_algorithm piix4_smbus_algorithm_sb800 = { 7822fee61d2SChristian Fetzer .smbus_xfer = piix4_access_sb800, 7832fee61d2SChristian Fetzer .functionality = piix4_func, 7842fee61d2SChristian Fetzer }; 7852fee61d2SChristian Fetzer 786392debf1SJingoo Han static const struct pci_device_id piix4_ids[] = { 7879b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) }, 7889b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) }, 7899b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) }, 7909b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) }, 7919b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) }, 7929b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) }, 7939b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) }, 7943806e94bSCrane Cai { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) }, 795bcb29994SVincent Wan { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) }, 79624beb83aSPu Wen { PCI_DEVICE(PCI_VENDOR_ID_HYGON, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) }, 7979b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 7989b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_OSB4) }, 7999b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 8009b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB5) }, 8019b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 8029b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB6) }, 8039b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 8049b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_HT1000SB) }, 805506a8b6cSFlavio Leitner { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 806506a8b6cSFlavio Leitner PCI_DEVICE_ID_SERVERWORKS_HT1100LD) }, 8071da177e4SLinus Torvalds { 0, } 8081da177e4SLinus Torvalds }; 8091da177e4SLinus Torvalds 8101da177e4SLinus Torvalds MODULE_DEVICE_TABLE (pci, piix4_ids); 8111da177e4SLinus Torvalds 812ca2061e1SChristian Fetzer static struct i2c_adapter *piix4_main_adapters[PIIX4_MAX_ADAPTERS]; 8132a2f7404SAndrew Armenia static struct i2c_adapter *piix4_aux_adapter; 814528d53a1SJean Delvare static int piix4_adapter_count; 815e154bf6fSAndrew Armenia 8160b255e92SBill Pemberton static int piix4_add_adapter(struct pci_dev *dev, unsigned short smba, 81788fa2dfbSRicardo Ribalda Delgado bool sb800_main, u8 port, bool notify_imc, 8180183eb8bSJean Delvare u8 hw_port_nr, const char *name, 8190183eb8bSJean Delvare struct i2c_adapter **padap) 820e154bf6fSAndrew Armenia { 821e154bf6fSAndrew Armenia struct i2c_adapter *adap; 822e154bf6fSAndrew Armenia struct i2c_piix4_adapdata *adapdata; 823e154bf6fSAndrew Armenia int retval; 824e154bf6fSAndrew Armenia 825e154bf6fSAndrew Armenia adap = kzalloc(sizeof(*adap), GFP_KERNEL); 826e154bf6fSAndrew Armenia if (adap == NULL) { 827e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 828e154bf6fSAndrew Armenia return -ENOMEM; 829e154bf6fSAndrew Armenia } 830e154bf6fSAndrew Armenia 831e154bf6fSAndrew Armenia adap->owner = THIS_MODULE; 832e154bf6fSAndrew Armenia adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD; 83383c60158SJean Delvare adap->algo = sb800_main ? &piix4_smbus_algorithm_sb800 83483c60158SJean Delvare : &smbus_algorithm; 835e154bf6fSAndrew Armenia 836e154bf6fSAndrew Armenia adapdata = kzalloc(sizeof(*adapdata), GFP_KERNEL); 837e154bf6fSAndrew Armenia if (adapdata == NULL) { 838e154bf6fSAndrew Armenia kfree(adap); 839e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 840e154bf6fSAndrew Armenia return -ENOMEM; 841e154bf6fSAndrew Armenia } 842e154bf6fSAndrew Armenia 843e154bf6fSAndrew Armenia adapdata->smba = smba; 84483c60158SJean Delvare adapdata->sb800_main = sb800_main; 8450fe16195SGuenter Roeck adapdata->port = port << piix4_port_shift_sb800; 84688fa2dfbSRicardo Ribalda Delgado adapdata->notify_imc = notify_imc; 847e154bf6fSAndrew Armenia 848e154bf6fSAndrew Armenia /* set up the sysfs linkage to our parent device */ 849e154bf6fSAndrew Armenia adap->dev.parent = &dev->dev; 850e154bf6fSAndrew Armenia 8510183eb8bSJean Delvare if (has_acpi_companion(&dev->dev)) { 8520183eb8bSJean Delvare acpi_preset_companion(&adap->dev, 8530183eb8bSJean Delvare ACPI_COMPANION(&dev->dev), 8540183eb8bSJean Delvare hw_port_nr); 8550183eb8bSJean Delvare } 8560183eb8bSJean Delvare 857e154bf6fSAndrew Armenia snprintf(adap->name, sizeof(adap->name), 858725d2e3fSChristian Fetzer "SMBus PIIX4 adapter%s at %04x", name, smba); 859e154bf6fSAndrew Armenia 860e154bf6fSAndrew Armenia i2c_set_adapdata(adap, adapdata); 861e154bf6fSAndrew Armenia 862e154bf6fSAndrew Armenia retval = i2c_add_adapter(adap); 863e154bf6fSAndrew Armenia if (retval) { 864e154bf6fSAndrew Armenia kfree(adapdata); 865e154bf6fSAndrew Armenia kfree(adap); 866e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 867e154bf6fSAndrew Armenia return retval; 868e154bf6fSAndrew Armenia } 869e154bf6fSAndrew Armenia 870e154bf6fSAndrew Armenia *padap = adap; 871e154bf6fSAndrew Armenia return 0; 872e154bf6fSAndrew Armenia } 873e154bf6fSAndrew Armenia 87488fa2dfbSRicardo Ribalda Delgado static int piix4_add_adapters_sb800(struct pci_dev *dev, unsigned short smba, 87588fa2dfbSRicardo Ribalda Delgado bool notify_imc) 8762fee61d2SChristian Fetzer { 8772fee61d2SChristian Fetzer struct i2c_piix4_adapdata *adapdata; 8782fee61d2SChristian Fetzer int port; 8792fee61d2SChristian Fetzer int retval; 8802fee61d2SChristian Fetzer 881528d53a1SJean Delvare if (dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS || 882528d53a1SJean Delvare (dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS && 883528d53a1SJean Delvare dev->revision >= 0x1F)) { 884528d53a1SJean Delvare piix4_adapter_count = HUDSON2_MAIN_PORTS; 885528d53a1SJean Delvare } else { 886528d53a1SJean Delvare piix4_adapter_count = PIIX4_MAX_ADAPTERS; 887528d53a1SJean Delvare } 888528d53a1SJean Delvare 889528d53a1SJean Delvare for (port = 0; port < piix4_adapter_count; port++) { 8900183eb8bSJean Delvare u8 hw_port_nr = port == 0 ? 0 : port + 1; 8910183eb8bSJean Delvare 89288fa2dfbSRicardo Ribalda Delgado retval = piix4_add_adapter(dev, smba, true, port, notify_imc, 8930183eb8bSJean Delvare hw_port_nr, 894725d2e3fSChristian Fetzer piix4_main_port_names_sb800[port], 8952fee61d2SChristian Fetzer &piix4_main_adapters[port]); 8962fee61d2SChristian Fetzer if (retval < 0) 8972fee61d2SChristian Fetzer goto error; 8982fee61d2SChristian Fetzer } 8992fee61d2SChristian Fetzer 9002fee61d2SChristian Fetzer return retval; 9012fee61d2SChristian Fetzer 9022fee61d2SChristian Fetzer error: 9032fee61d2SChristian Fetzer dev_err(&dev->dev, 9042fee61d2SChristian Fetzer "Error setting up SB800 adapters. Unregistering!\n"); 9052fee61d2SChristian Fetzer while (--port >= 0) { 9062fee61d2SChristian Fetzer adapdata = i2c_get_adapdata(piix4_main_adapters[port]); 9072fee61d2SChristian Fetzer if (adapdata->smba) { 9082fee61d2SChristian Fetzer i2c_del_adapter(piix4_main_adapters[port]); 9092fee61d2SChristian Fetzer kfree(adapdata); 9102fee61d2SChristian Fetzer kfree(piix4_main_adapters[port]); 9112fee61d2SChristian Fetzer piix4_main_adapters[port] = NULL; 9122fee61d2SChristian Fetzer } 9132fee61d2SChristian Fetzer } 9142fee61d2SChristian Fetzer 9152fee61d2SChristian Fetzer return retval; 9162fee61d2SChristian Fetzer } 9172fee61d2SChristian Fetzer 9180b255e92SBill Pemberton static int piix4_probe(struct pci_dev *dev, const struct pci_device_id *id) 9191da177e4SLinus Torvalds { 9201da177e4SLinus Torvalds int retval; 92152795f6fSJean Delvare bool is_sb800 = false; 9221da177e4SLinus Torvalds 92376b3e28fSCrane Cai if ((dev->vendor == PCI_VENDOR_ID_ATI && 92476b3e28fSCrane Cai dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS && 92576b3e28fSCrane Cai dev->revision >= 0x40) || 92624beb83aSPu Wen dev->vendor == PCI_VENDOR_ID_AMD || 92724beb83aSPu Wen dev->vendor == PCI_VENDOR_ID_HYGON) { 92888fa2dfbSRicardo Ribalda Delgado bool notify_imc = false; 92952795f6fSJean Delvare is_sb800 = true; 93052795f6fSJean Delvare 93124beb83aSPu Wen if ((dev->vendor == PCI_VENDOR_ID_AMD || 93224beb83aSPu Wen dev->vendor == PCI_VENDOR_ID_HYGON) && 93388fa2dfbSRicardo Ribalda Delgado dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) { 93488fa2dfbSRicardo Ribalda Delgado u8 imc; 93588fa2dfbSRicardo Ribalda Delgado 93688fa2dfbSRicardo Ribalda Delgado /* 93788fa2dfbSRicardo Ribalda Delgado * Detect if IMC is active or not, this method is 93888fa2dfbSRicardo Ribalda Delgado * described on coreboot's AMD IMC notes 93988fa2dfbSRicardo Ribalda Delgado */ 94088fa2dfbSRicardo Ribalda Delgado pci_bus_read_config_byte(dev->bus, PCI_DEVFN(0x14, 3), 94188fa2dfbSRicardo Ribalda Delgado 0x40, &imc); 94288fa2dfbSRicardo Ribalda Delgado if (imc & 0x80) 94388fa2dfbSRicardo Ribalda Delgado notify_imc = true; 94488fa2dfbSRicardo Ribalda Delgado } 94588fa2dfbSRicardo Ribalda Delgado 94687e1960eSShane Huang /* base address location etc changed in SB800 */ 947a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 0); 94804b6fcabSGuenter Roeck if (retval < 0) 9492fee61d2SChristian Fetzer return retval; 95087e1960eSShane Huang 9512fee61d2SChristian Fetzer /* 9522fee61d2SChristian Fetzer * Try to register multiplexed main SMBus adapter, 9532fee61d2SChristian Fetzer * give up if we can't 9542fee61d2SChristian Fetzer */ 95588fa2dfbSRicardo Ribalda Delgado retval = piix4_add_adapters_sb800(dev, retval, notify_imc); 95604b6fcabSGuenter Roeck if (retval < 0) 9572fee61d2SChristian Fetzer return retval; 9582fee61d2SChristian Fetzer } else { 9592fee61d2SChristian Fetzer retval = piix4_setup(dev, id); 96014a8086dSAndrew Armenia if (retval < 0) 9611da177e4SLinus Torvalds return retval; 9621da177e4SLinus Torvalds 9632a2f7404SAndrew Armenia /* Try to register main SMBus adapter, give up if we can't */ 9640183eb8bSJean Delvare retval = piix4_add_adapter(dev, retval, false, 0, false, 0, 9650183eb8bSJean Delvare "", &piix4_main_adapters[0]); 9662a2f7404SAndrew Armenia if (retval < 0) 9672a2f7404SAndrew Armenia return retval; 9682fee61d2SChristian Fetzer } 9692a2f7404SAndrew Armenia 9702a2f7404SAndrew Armenia /* Check for auxiliary SMBus on some AMD chipsets */ 971a94dd00fSRudolf Marek retval = -ENODEV; 972a94dd00fSRudolf Marek 9732a2f7404SAndrew Armenia if (dev->vendor == PCI_VENDOR_ID_ATI && 974a94dd00fSRudolf Marek dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS) { 975a94dd00fSRudolf Marek if (dev->revision < 0x40) { 9762a2f7404SAndrew Armenia retval = piix4_setup_aux(dev, id, 0x58); 977a94dd00fSRudolf Marek } else { 978a94dd00fSRudolf Marek /* SB800 added aux bus too */ 979a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 1); 980a94dd00fSRudolf Marek } 981a94dd00fSRudolf Marek } 982a94dd00fSRudolf Marek 983a94dd00fSRudolf Marek if (dev->vendor == PCI_VENDOR_ID_AMD && 984f27237c1SAdam Honse (dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS || 985f27237c1SAdam Honse dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS)) { 986a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 1); 987a94dd00fSRudolf Marek } 988a94dd00fSRudolf Marek 9892a2f7404SAndrew Armenia if (retval > 0) { 9902a2f7404SAndrew Armenia /* Try to add the aux adapter if it exists, 9912a2f7404SAndrew Armenia * piix4_add_adapter will clean up if this fails */ 9920183eb8bSJean Delvare piix4_add_adapter(dev, retval, false, 0, false, 1, 99352795f6fSJean Delvare is_sb800 ? piix4_aux_port_name_sb800 : "", 994725d2e3fSChristian Fetzer &piix4_aux_adapter); 9952a2f7404SAndrew Armenia } 9962a2f7404SAndrew Armenia 9972a2f7404SAndrew Armenia return 0; 9981da177e4SLinus Torvalds } 9991da177e4SLinus Torvalds 10000b255e92SBill Pemberton static void piix4_adap_remove(struct i2c_adapter *adap) 100114a8086dSAndrew Armenia { 100214a8086dSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 100314a8086dSAndrew Armenia 100414a8086dSAndrew Armenia if (adapdata->smba) { 100514a8086dSAndrew Armenia i2c_del_adapter(adap); 100604b6fcabSGuenter Roeck if (adapdata->port == (0 << piix4_port_shift_sb800)) 100714a8086dSAndrew Armenia release_region(adapdata->smba, SMBIOSIZE); 1008e154bf6fSAndrew Armenia kfree(adapdata); 1009e154bf6fSAndrew Armenia kfree(adap); 101014a8086dSAndrew Armenia } 101114a8086dSAndrew Armenia } 101214a8086dSAndrew Armenia 10130b255e92SBill Pemberton static void piix4_remove(struct pci_dev *dev) 10141da177e4SLinus Torvalds { 1015528d53a1SJean Delvare int port = piix4_adapter_count; 1016ca2061e1SChristian Fetzer 1017ca2061e1SChristian Fetzer while (--port >= 0) { 1018ca2061e1SChristian Fetzer if (piix4_main_adapters[port]) { 1019ca2061e1SChristian Fetzer piix4_adap_remove(piix4_main_adapters[port]); 1020ca2061e1SChristian Fetzer piix4_main_adapters[port] = NULL; 1021ca2061e1SChristian Fetzer } 1022e154bf6fSAndrew Armenia } 10232a2f7404SAndrew Armenia 10242a2f7404SAndrew Armenia if (piix4_aux_adapter) { 10252a2f7404SAndrew Armenia piix4_adap_remove(piix4_aux_adapter); 10262a2f7404SAndrew Armenia piix4_aux_adapter = NULL; 10272a2f7404SAndrew Armenia } 10281da177e4SLinus Torvalds } 10291da177e4SLinus Torvalds 10301da177e4SLinus Torvalds static struct pci_driver piix4_driver = { 10311da177e4SLinus Torvalds .name = "piix4_smbus", 10321da177e4SLinus Torvalds .id_table = piix4_ids, 10331da177e4SLinus Torvalds .probe = piix4_probe, 10340b255e92SBill Pemberton .remove = piix4_remove, 10351da177e4SLinus Torvalds }; 10361da177e4SLinus Torvalds 103756f21788SAxel Lin module_pci_driver(piix4_driver); 10381da177e4SLinus Torvalds 1039f80531c8SJarkko Nikula MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl>"); 1040f80531c8SJarkko Nikula MODULE_AUTHOR("Philip Edelbrock <phil@netroedge.com>"); 10411da177e4SLinus Torvalds MODULE_DESCRIPTION("PIIX4 SMBus driver"); 10421da177e4SLinus Torvalds MODULE_LICENSE("GPL"); 1043