1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 21da177e4SLinus Torvalds /* 31da177e4SLinus Torvalds Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and 41da177e4SLinus Torvalds Philip Edelbrock <phil@netroedge.com> 51da177e4SLinus Torvalds 61da177e4SLinus Torvalds */ 71da177e4SLinus Torvalds 81da177e4SLinus Torvalds /* 91da177e4SLinus Torvalds Supports: 101da177e4SLinus Torvalds Intel PIIX4, 440MX 11506a8b6cSFlavio Leitner Serverworks OSB4, CSB5, CSB6, HT-1000, HT-1100 122a2f7404SAndrew Armenia ATI IXP200, IXP300, IXP400, SB600, SB700/SP5100, SB800 13032f708bSShane Huang AMD Hudson-2, ML, CZ 1424beb83aSPu Wen Hygon CZ 151da177e4SLinus Torvalds SMSC Victory66 161da177e4SLinus Torvalds 172a2f7404SAndrew Armenia Note: we assume there can only be one device, with one or more 182a2f7404SAndrew Armenia SMBus interfaces. 192fee61d2SChristian Fetzer The device can register multiple i2c_adapters (up to PIIX4_MAX_ADAPTERS). 202fee61d2SChristian Fetzer For devices supporting multiple ports the i2c_adapter should provide 212fee61d2SChristian Fetzer an i2c_algorithm to access them. 221da177e4SLinus Torvalds */ 231da177e4SLinus Torvalds 241da177e4SLinus Torvalds #include <linux/module.h> 251da177e4SLinus Torvalds #include <linux/moduleparam.h> 261da177e4SLinus Torvalds #include <linux/pci.h> 271da177e4SLinus Torvalds #include <linux/kernel.h> 281da177e4SLinus Torvalds #include <linux/delay.h> 291da177e4SLinus Torvalds #include <linux/stddef.h> 301da177e4SLinus Torvalds #include <linux/ioport.h> 311da177e4SLinus Torvalds #include <linux/i2c.h> 32c415b303SDaniel J Blueman #include <linux/slab.h> 331da177e4SLinus Torvalds #include <linux/dmi.h> 3454fb4a05SJean Delvare #include <linux/acpi.h> 3521782180SH Hartley Sweeten #include <linux/io.h> 361da177e4SLinus Torvalds 371da177e4SLinus Torvalds 381da177e4SLinus Torvalds /* PIIX4 SMBus address offsets */ 391da177e4SLinus Torvalds #define SMBHSTSTS (0 + piix4_smba) 401da177e4SLinus Torvalds #define SMBHSLVSTS (1 + piix4_smba) 411da177e4SLinus Torvalds #define SMBHSTCNT (2 + piix4_smba) 421da177e4SLinus Torvalds #define SMBHSTCMD (3 + piix4_smba) 431da177e4SLinus Torvalds #define SMBHSTADD (4 + piix4_smba) 441da177e4SLinus Torvalds #define SMBHSTDAT0 (5 + piix4_smba) 451da177e4SLinus Torvalds #define SMBHSTDAT1 (6 + piix4_smba) 461da177e4SLinus Torvalds #define SMBBLKDAT (7 + piix4_smba) 471da177e4SLinus Torvalds #define SMBSLVCNT (8 + piix4_smba) 481da177e4SLinus Torvalds #define SMBSHDWCMD (9 + piix4_smba) 491da177e4SLinus Torvalds #define SMBSLVEVT (0xA + piix4_smba) 501da177e4SLinus Torvalds #define SMBSLVDAT (0xC + piix4_smba) 511da177e4SLinus Torvalds 521da177e4SLinus Torvalds /* count for request_region */ 53f43128c7SRicardo Ribalda #define SMBIOSIZE 9 541da177e4SLinus Torvalds 551da177e4SLinus Torvalds /* PCI Address Constants */ 561da177e4SLinus Torvalds #define SMBBA 0x090 571da177e4SLinus Torvalds #define SMBHSTCFG 0x0D2 581da177e4SLinus Torvalds #define SMBSLVC 0x0D3 591da177e4SLinus Torvalds #define SMBSHDW1 0x0D4 601da177e4SLinus Torvalds #define SMBSHDW2 0x0D5 611da177e4SLinus Torvalds #define SMBREV 0x0D6 621da177e4SLinus Torvalds 631da177e4SLinus Torvalds /* Other settings */ 641da177e4SLinus Torvalds #define MAX_TIMEOUT 500 651da177e4SLinus Torvalds #define ENABLE_INT9 0 661da177e4SLinus Torvalds 671da177e4SLinus Torvalds /* PIIX4 constants */ 681da177e4SLinus Torvalds #define PIIX4_QUICK 0x00 691da177e4SLinus Torvalds #define PIIX4_BYTE 0x04 701da177e4SLinus Torvalds #define PIIX4_BYTE_DATA 0x08 711da177e4SLinus Torvalds #define PIIX4_WORD_DATA 0x0C 721da177e4SLinus Torvalds #define PIIX4_BLOCK_DATA 0x14 731da177e4SLinus Torvalds 74ca2061e1SChristian Fetzer /* Multi-port constants */ 75ca2061e1SChristian Fetzer #define PIIX4_MAX_ADAPTERS 4 76528d53a1SJean Delvare #define HUDSON2_MAIN_PORTS 2 /* HUDSON2, KERNCZ reserves ports 3, 4 */ 77ca2061e1SChristian Fetzer 782fee61d2SChristian Fetzer /* SB800 constants */ 792fee61d2SChristian Fetzer #define SB800_PIIX4_SMB_IDX 0xcd6 8093102cb4STerry Bowman #define SB800_PIIX4_SMB_MAP_SIZE 2 812fee61d2SChristian Fetzer 8288fa2dfbSRicardo Ribalda Delgado #define KERNCZ_IMC_IDX 0x3e 8388fa2dfbSRicardo Ribalda Delgado #define KERNCZ_IMC_DATA 0x3f 8488fa2dfbSRicardo Ribalda Delgado 856befa3fdSJean Delvare /* 866befa3fdSJean Delvare * SB800 port is selected by bits 2:1 of the smb_en register (0x2c) 876befa3fdSJean Delvare * or the smb_sel register (0x2e), depending on bit 0 of register 0x2f. 886befa3fdSJean Delvare * Hudson-2/Bolton port is always selected by bits 2:1 of register 0x2f. 896befa3fdSJean Delvare */ 902fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX 0x2c 916befa3fdSJean Delvare #define SB800_PIIX4_PORT_IDX_ALT 0x2e 926befa3fdSJean Delvare #define SB800_PIIX4_PORT_IDX_SEL 0x2f 932fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX_MASK 0x06 940fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_SHIFT 1 950fe16195SGuenter Roeck 96c7c06a15SAndrew Cooks /* On kerncz and Hudson2, SmBus0Sel is at bit 20:19 of PMx00 DecodeEn */ 970fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_KERNCZ 0x02 980fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_MASK_KERNCZ 0x18 990fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ 3 1002fee61d2SChristian Fetzer 101*7c148722STerry Bowman #define SB800_PIIX4_FCH_PM_ADDR 0xFED80300 102*7c148722STerry Bowman #define SB800_PIIX4_FCH_PM_SIZE 8 103*7c148722STerry Bowman 1041da177e4SLinus Torvalds /* insmod parameters */ 1051da177e4SLinus Torvalds 1061da177e4SLinus Torvalds /* If force is set to anything different from 0, we forcibly enable the 1071da177e4SLinus Torvalds PIIX4. DANGEROUS! */ 10860507095SJean Delvare static int force; 1091da177e4SLinus Torvalds module_param (force, int, 0); 1101da177e4SLinus Torvalds MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!"); 1111da177e4SLinus Torvalds 1121da177e4SLinus Torvalds /* If force_addr is set to anything different from 0, we forcibly enable 1131da177e4SLinus Torvalds the PIIX4 at the given address. VERY DANGEROUS! */ 11460507095SJean Delvare static int force_addr; 115c78babccSDavid Howells module_param_hw(force_addr, int, ioport, 0); 1161da177e4SLinus Torvalds MODULE_PARM_DESC(force_addr, 1171da177e4SLinus Torvalds "Forcibly enable the PIIX4 at the given address. " 1181da177e4SLinus Torvalds "EXTREMELY DANGEROUS!"); 1191da177e4SLinus Torvalds 120b1c1759cSDavid Milburn static int srvrworks_csb5_delay; 121d6072f84SJean Delvare static struct pci_driver piix4_driver; 1221da177e4SLinus Torvalds 1230b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_blacklist[] = { 124c2fc54fcSJean Delvare { 125c2fc54fcSJean Delvare .ident = "Sapphire AM2RD790", 126c2fc54fcSJean Delvare .matches = { 127c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."), 128c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"), 129c2fc54fcSJean Delvare }, 130c2fc54fcSJean Delvare }, 131c2fc54fcSJean Delvare { 132c2fc54fcSJean Delvare .ident = "DFI Lanparty UT 790FX", 133c2fc54fcSJean Delvare .matches = { 134c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."), 135c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"), 136c2fc54fcSJean Delvare }, 137c2fc54fcSJean Delvare }, 138c2fc54fcSJean Delvare { } 139c2fc54fcSJean Delvare }; 140c2fc54fcSJean Delvare 141c2fc54fcSJean Delvare /* The IBM entry is in a separate table because we only check it 142c2fc54fcSJean Delvare on Intel-based systems */ 1430b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_ibm[] = { 1441da177e4SLinus Torvalds { 1451da177e4SLinus Torvalds .ident = "IBM", 1461da177e4SLinus Torvalds .matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), }, 1471da177e4SLinus Torvalds }, 1481da177e4SLinus Torvalds { }, 1491da177e4SLinus Torvalds }; 1501da177e4SLinus Torvalds 1516befa3fdSJean Delvare /* 1526befa3fdSJean Delvare * SB800 globals 1536befa3fdSJean Delvare */ 1546befa3fdSJean Delvare static u8 piix4_port_sel_sb800; 1550fe16195SGuenter Roeck static u8 piix4_port_mask_sb800; 1560fe16195SGuenter Roeck static u8 piix4_port_shift_sb800; 157725d2e3fSChristian Fetzer static const char *piix4_main_port_names_sb800[PIIX4_MAX_ADAPTERS] = { 15852795f6fSJean Delvare " port 0", " port 2", " port 3", " port 4" 159725d2e3fSChristian Fetzer }; 16052795f6fSJean Delvare static const char *piix4_aux_port_name_sb800 = " port 1"; 161725d2e3fSChristian Fetzer 162*7c148722STerry Bowman struct sb800_mmio_cfg { 163*7c148722STerry Bowman void __iomem *addr; 164*7c148722STerry Bowman struct resource *res; 165*7c148722STerry Bowman bool use_mmio; 166*7c148722STerry Bowman }; 167*7c148722STerry Bowman 16814a8086dSAndrew Armenia struct i2c_piix4_adapdata { 16914a8086dSAndrew Armenia unsigned short smba; 1702fee61d2SChristian Fetzer 1712fee61d2SChristian Fetzer /* SB800 */ 1722fee61d2SChristian Fetzer bool sb800_main; 17388fa2dfbSRicardo Ribalda Delgado bool notify_imc; 17433f5ccc3SJean Delvare u8 port; /* Port number, shifted */ 175*7c148722STerry Bowman struct sb800_mmio_cfg mmio_cfg; 17614a8086dSAndrew Armenia }; 17714a8086dSAndrew Armenia 178*7c148722STerry Bowman static int piix4_sb800_region_request(struct device *dev, 179*7c148722STerry Bowman struct sb800_mmio_cfg *mmio_cfg) 180a3325d22STerry Bowman { 181*7c148722STerry Bowman if (mmio_cfg->use_mmio) { 182*7c148722STerry Bowman struct resource *res; 183*7c148722STerry Bowman void __iomem *addr; 184*7c148722STerry Bowman 185*7c148722STerry Bowman res = request_mem_region_muxed(SB800_PIIX4_FCH_PM_ADDR, 186*7c148722STerry Bowman SB800_PIIX4_FCH_PM_SIZE, 187*7c148722STerry Bowman "sb800_piix4_smb"); 188*7c148722STerry Bowman if (!res) { 189*7c148722STerry Bowman dev_err(dev, 190*7c148722STerry Bowman "SMBus base address memory region 0x%x already in use.\n", 191*7c148722STerry Bowman SB800_PIIX4_FCH_PM_ADDR); 192*7c148722STerry Bowman return -EBUSY; 193*7c148722STerry Bowman } 194*7c148722STerry Bowman 195*7c148722STerry Bowman addr = ioremap(SB800_PIIX4_FCH_PM_ADDR, 196*7c148722STerry Bowman SB800_PIIX4_FCH_PM_SIZE); 197*7c148722STerry Bowman if (!addr) { 198*7c148722STerry Bowman release_resource(res); 199*7c148722STerry Bowman dev_err(dev, "SMBus base address mapping failed.\n"); 200*7c148722STerry Bowman return -ENOMEM; 201*7c148722STerry Bowman } 202*7c148722STerry Bowman 203*7c148722STerry Bowman mmio_cfg->res = res; 204*7c148722STerry Bowman mmio_cfg->addr = addr; 205*7c148722STerry Bowman 206*7c148722STerry Bowman return 0; 207*7c148722STerry Bowman } 208*7c148722STerry Bowman 209a3325d22STerry Bowman if (!request_muxed_region(SB800_PIIX4_SMB_IDX, SB800_PIIX4_SMB_MAP_SIZE, 210a3325d22STerry Bowman "sb800_piix4_smb")) { 211a3325d22STerry Bowman dev_err(dev, 212a3325d22STerry Bowman "SMBus base address index region 0x%x already in use.\n", 213a3325d22STerry Bowman SB800_PIIX4_SMB_IDX); 214a3325d22STerry Bowman return -EBUSY; 215a3325d22STerry Bowman } 216a3325d22STerry Bowman 217a3325d22STerry Bowman return 0; 218a3325d22STerry Bowman } 219a3325d22STerry Bowman 220*7c148722STerry Bowman static void piix4_sb800_region_release(struct device *dev, 221*7c148722STerry Bowman struct sb800_mmio_cfg *mmio_cfg) 222a3325d22STerry Bowman { 223*7c148722STerry Bowman if (mmio_cfg->use_mmio) { 224*7c148722STerry Bowman iounmap(mmio_cfg->addr); 225*7c148722STerry Bowman release_resource(mmio_cfg->res); 226*7c148722STerry Bowman return; 227*7c148722STerry Bowman } 228*7c148722STerry Bowman 229a3325d22STerry Bowman release_region(SB800_PIIX4_SMB_IDX, SB800_PIIX4_SMB_MAP_SIZE); 230a3325d22STerry Bowman } 231a3325d22STerry Bowman 2320b255e92SBill Pemberton static int piix4_setup(struct pci_dev *PIIX4_dev, 2331da177e4SLinus Torvalds const struct pci_device_id *id) 2341da177e4SLinus Torvalds { 2351da177e4SLinus Torvalds unsigned char temp; 23614a8086dSAndrew Armenia unsigned short piix4_smba; 2371da177e4SLinus Torvalds 238b1c1759cSDavid Milburn if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) && 239b1c1759cSDavid Milburn (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5)) 240b1c1759cSDavid Milburn srvrworks_csb5_delay = 1; 241b1c1759cSDavid Milburn 242c2fc54fcSJean Delvare /* On some motherboards, it was reported that accessing the SMBus 243c2fc54fcSJean Delvare caused severe hardware problems */ 244c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_blacklist)) { 245c2fc54fcSJean Delvare dev_err(&PIIX4_dev->dev, 246c2fc54fcSJean Delvare "Accessing the SMBus on this system is unsafe!\n"); 247c2fc54fcSJean Delvare return -EPERM; 248c2fc54fcSJean Delvare } 249c2fc54fcSJean Delvare 2501da177e4SLinus Torvalds /* Don't access SMBus on IBM systems which get corrupted eeproms */ 251c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_ibm) && 2521da177e4SLinus Torvalds PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) { 253f9ba6c04SJean Delvare dev_err(&PIIX4_dev->dev, "IBM system detected; this module " 2541da177e4SLinus Torvalds "may corrupt your serial eeprom! Refusing to load " 2551da177e4SLinus Torvalds "module!\n"); 2561da177e4SLinus Torvalds return -EPERM; 2571da177e4SLinus Torvalds } 2581da177e4SLinus Torvalds 2591da177e4SLinus Torvalds /* Determine the address of the SMBus areas */ 2601da177e4SLinus Torvalds if (force_addr) { 2611da177e4SLinus Torvalds piix4_smba = force_addr & 0xfff0; 2621da177e4SLinus Torvalds force = 0; 2631da177e4SLinus Torvalds } else { 2641da177e4SLinus Torvalds pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba); 2651da177e4SLinus Torvalds piix4_smba &= 0xfff0; 2661da177e4SLinus Torvalds if(piix4_smba == 0) { 267fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus base address " 2681da177e4SLinus Torvalds "uninitialized - upgrade BIOS or use " 2691da177e4SLinus Torvalds "force_addr=0xaddr\n"); 2701da177e4SLinus Torvalds return -ENODEV; 2711da177e4SLinus Torvalds } 2721da177e4SLinus Torvalds } 2731da177e4SLinus Torvalds 27454fb4a05SJean Delvare if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 27518669eabSJean Delvare return -ENODEV; 27654fb4a05SJean Delvare 277d6072f84SJean Delvare if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 278fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 2791da177e4SLinus Torvalds piix4_smba); 280fa63cd56SJean Delvare return -EBUSY; 2811da177e4SLinus Torvalds } 2821da177e4SLinus Torvalds 2831da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp); 2841da177e4SLinus Torvalds 2851da177e4SLinus Torvalds /* If force_addr is set, we program the new address here. Just to make 2861da177e4SLinus Torvalds sure, we disable the PIIX4 first. */ 2871da177e4SLinus Torvalds if (force_addr) { 2881da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe); 2891da177e4SLinus Torvalds pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba); 2901da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01); 2911da177e4SLinus Torvalds dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to " 2921da177e4SLinus Torvalds "new address %04x!\n", piix4_smba); 2931da177e4SLinus Torvalds } else if ((temp & 1) == 0) { 2941da177e4SLinus Torvalds if (force) { 2951da177e4SLinus Torvalds /* This should never need to be done, but has been 2961da177e4SLinus Torvalds * noted that many Dell machines have the SMBus 2971da177e4SLinus Torvalds * interface on the PIIX4 disabled!? NOTE: This assumes 2981da177e4SLinus Torvalds * I/O space and other allocations WERE done by the 2991da177e4SLinus Torvalds * Bios! Don't complain if your hardware does weird 3001da177e4SLinus Torvalds * things after enabling this. :') Check for Bios 3011da177e4SLinus Torvalds * updates before resorting to this. 3021da177e4SLinus Torvalds */ 3031da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, 3041da177e4SLinus Torvalds temp | 1); 3058117e41eSJoe Perches dev_notice(&PIIX4_dev->dev, 3068117e41eSJoe Perches "WARNING: SMBus interface has been FORCEFULLY ENABLED!\n"); 3071da177e4SLinus Torvalds } else { 3081da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, 30966f8a8ffSJean Delvare "SMBus Host Controller not enabled!\n"); 3101da177e4SLinus Torvalds release_region(piix4_smba, SMBIOSIZE); 3111da177e4SLinus Torvalds return -ENODEV; 3121da177e4SLinus Torvalds } 3131da177e4SLinus Torvalds } 3141da177e4SLinus Torvalds 31554aaa1caSRudolf Marek if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2)) 31666f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n"); 3171da177e4SLinus Torvalds else if ((temp & 0x0E) == 0) 31866f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n"); 3191da177e4SLinus Torvalds else 3201da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration " 3211da177e4SLinus Torvalds "(or code out of date)!\n"); 3221da177e4SLinus Torvalds 3231da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBREV, &temp); 324fa63cd56SJean Delvare dev_info(&PIIX4_dev->dev, 325fa63cd56SJean Delvare "SMBus Host Controller at 0x%x, revision %d\n", 326fa63cd56SJean Delvare piix4_smba, temp); 3271da177e4SLinus Torvalds 32814a8086dSAndrew Armenia return piix4_smba; 3291da177e4SLinus Torvalds } 3301da177e4SLinus Torvalds 3310a59a24eSTerry Bowman static int piix4_setup_sb800_smba(struct pci_dev *PIIX4_dev, 3320a59a24eSTerry Bowman u8 smb_en, 3330a59a24eSTerry Bowman u8 aux, 3340a59a24eSTerry Bowman u8 *smb_en_status, 3350a59a24eSTerry Bowman unsigned short *piix4_smba) 3360a59a24eSTerry Bowman { 337*7c148722STerry Bowman struct sb800_mmio_cfg mmio_cfg; 3380a59a24eSTerry Bowman u8 smba_en_lo; 3390a59a24eSTerry Bowman u8 smba_en_hi; 3400a59a24eSTerry Bowman int retval; 3410a59a24eSTerry Bowman 342*7c148722STerry Bowman mmio_cfg.use_mmio = 0; 343*7c148722STerry Bowman retval = piix4_sb800_region_request(&PIIX4_dev->dev, &mmio_cfg); 3440a59a24eSTerry Bowman if (retval) 3450a59a24eSTerry Bowman return retval; 3460a59a24eSTerry Bowman 3470a59a24eSTerry Bowman outb_p(smb_en, SB800_PIIX4_SMB_IDX); 3480a59a24eSTerry Bowman smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1); 3490a59a24eSTerry Bowman outb_p(smb_en + 1, SB800_PIIX4_SMB_IDX); 3500a59a24eSTerry Bowman smba_en_hi = inb_p(SB800_PIIX4_SMB_IDX + 1); 3510a59a24eSTerry Bowman 352*7c148722STerry Bowman piix4_sb800_region_release(&PIIX4_dev->dev, &mmio_cfg); 3530a59a24eSTerry Bowman 3540a59a24eSTerry Bowman if (!smb_en) { 3550a59a24eSTerry Bowman *smb_en_status = smba_en_lo & 0x10; 3560a59a24eSTerry Bowman *piix4_smba = smba_en_hi << 8; 3570a59a24eSTerry Bowman if (aux) 3580a59a24eSTerry Bowman *piix4_smba |= 0x20; 3590a59a24eSTerry Bowman } else { 3600a59a24eSTerry Bowman *smb_en_status = smba_en_lo & 0x01; 3610a59a24eSTerry Bowman *piix4_smba = ((smba_en_hi << 8) | smba_en_lo) & 0xffe0; 3620a59a24eSTerry Bowman } 3630a59a24eSTerry Bowman 3640a59a24eSTerry Bowman if (!*smb_en_status) { 3650a59a24eSTerry Bowman dev_err(&PIIX4_dev->dev, 3660a59a24eSTerry Bowman "SMBus Host Controller not enabled!\n"); 3670a59a24eSTerry Bowman return -ENODEV; 3680a59a24eSTerry Bowman } 3690a59a24eSTerry Bowman 3700a59a24eSTerry Bowman return 0; 3710a59a24eSTerry Bowman } 3720a59a24eSTerry Bowman 3730b255e92SBill Pemberton static int piix4_setup_sb800(struct pci_dev *PIIX4_dev, 374a94dd00fSRudolf Marek const struct pci_device_id *id, u8 aux) 37587e1960eSShane Huang { 37614a8086dSAndrew Armenia unsigned short piix4_smba; 3770a59a24eSTerry Bowman u8 smb_en, smb_en_status, port_sel; 378032f708bSShane Huang u8 i2ccfg, i2ccfg_offset = 0x10; 379*7c148722STerry Bowman struct sb800_mmio_cfg mmio_cfg; 380a3325d22STerry Bowman int retval; 38187e1960eSShane Huang 3823806e94bSCrane Cai /* SB800 and later SMBus does not support forcing address */ 38387e1960eSShane Huang if (force || force_addr) { 3843806e94bSCrane Cai dev_err(&PIIX4_dev->dev, "SMBus does not support " 38587e1960eSShane Huang "forcing address!\n"); 38687e1960eSShane Huang return -EINVAL; 38787e1960eSShane Huang } 38887e1960eSShane Huang 38987e1960eSShane Huang /* Determine the address of the SMBus areas */ 390032f708bSShane Huang if ((PIIX4_dev->vendor == PCI_VENDOR_ID_AMD && 391032f708bSShane Huang PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS && 392032f708bSShane Huang PIIX4_dev->revision >= 0x41) || 393032f708bSShane Huang (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD && 394bcb29994SVincent Wan PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS && 39524beb83aSPu Wen PIIX4_dev->revision >= 0x49) || 39624beb83aSPu Wen (PIIX4_dev->vendor == PCI_VENDOR_ID_HYGON && 39724beb83aSPu Wen PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS)) 398032f708bSShane Huang smb_en = 0x00; 399032f708bSShane Huang else 400a94dd00fSRudolf Marek smb_en = (aux) ? 0x28 : 0x2c; 401a94dd00fSRudolf Marek 4020a59a24eSTerry Bowman retval = piix4_setup_sb800_smba(PIIX4_dev, smb_en, aux, &smb_en_status, 4030a59a24eSTerry Bowman &piix4_smba); 4040a59a24eSTerry Bowman 405a3325d22STerry Bowman if (retval) 406a3325d22STerry Bowman return retval; 40704b6fcabSGuenter Roeck 40887e1960eSShane Huang if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 40918669eabSJean Delvare return -ENODEV; 41087e1960eSShane Huang 41187e1960eSShane Huang if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 41287e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 41387e1960eSShane Huang piix4_smba); 41487e1960eSShane Huang return -EBUSY; 41587e1960eSShane Huang } 41687e1960eSShane Huang 417a94dd00fSRudolf Marek /* Aux SMBus does not support IRQ information */ 418a94dd00fSRudolf Marek if (aux) { 419a94dd00fSRudolf Marek dev_info(&PIIX4_dev->dev, 42085fd0fe6SShane Huang "Auxiliary SMBus Host Controller at 0x%x\n", 42185fd0fe6SShane Huang piix4_smba); 422a94dd00fSRudolf Marek return piix4_smba; 423a94dd00fSRudolf Marek } 424a94dd00fSRudolf Marek 42587e1960eSShane Huang /* Request the SMBus I2C bus config region */ 42687e1960eSShane Huang if (!request_region(piix4_smba + i2ccfg_offset, 1, "i2ccfg")) { 42787e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus I2C bus config region " 42887e1960eSShane Huang "0x%x already in use!\n", piix4_smba + i2ccfg_offset); 42987e1960eSShane Huang release_region(piix4_smba, SMBIOSIZE); 43087e1960eSShane Huang return -EBUSY; 43187e1960eSShane Huang } 43287e1960eSShane Huang i2ccfg = inb_p(piix4_smba + i2ccfg_offset); 43387e1960eSShane Huang release_region(piix4_smba + i2ccfg_offset, 1); 43487e1960eSShane Huang 43587e1960eSShane Huang if (i2ccfg & 1) 43666f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n"); 43787e1960eSShane Huang else 43866f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n"); 43987e1960eSShane Huang 44087e1960eSShane Huang dev_info(&PIIX4_dev->dev, 44187e1960eSShane Huang "SMBus Host Controller at 0x%x, revision %d\n", 44287e1960eSShane Huang piix4_smba, i2ccfg >> 4); 44387e1960eSShane Huang 4446befa3fdSJean Delvare /* Find which register is used for port selection */ 44524beb83aSPu Wen if (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD || 44624beb83aSPu Wen PIIX4_dev->vendor == PCI_VENDOR_ID_HYGON) { 447c7c06a15SAndrew Cooks if (PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS || 448c7c06a15SAndrew Cooks (PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS && 449c7c06a15SAndrew Cooks PIIX4_dev->revision >= 0x1F)) { 4500fe16195SGuenter Roeck piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_KERNCZ; 4510fe16195SGuenter Roeck piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK_KERNCZ; 4520fe16195SGuenter Roeck piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ; 453c7c06a15SAndrew Cooks } else { 4546befa3fdSJean Delvare piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_ALT; 4550fe16195SGuenter Roeck piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK; 4560fe16195SGuenter Roeck piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT; 4570fe16195SGuenter Roeck } 4586befa3fdSJean Delvare } else { 459*7c148722STerry Bowman mmio_cfg.use_mmio = 0; 460*7c148722STerry Bowman retval = piix4_sb800_region_request(&PIIX4_dev->dev, &mmio_cfg); 461a3325d22STerry Bowman if (retval) { 46204b6fcabSGuenter Roeck release_region(piix4_smba, SMBIOSIZE); 463a3325d22STerry Bowman return retval; 46404b6fcabSGuenter Roeck } 46504b6fcabSGuenter Roeck 4666befa3fdSJean Delvare outb_p(SB800_PIIX4_PORT_IDX_SEL, SB800_PIIX4_SMB_IDX); 4676befa3fdSJean Delvare port_sel = inb_p(SB800_PIIX4_SMB_IDX + 1); 4686befa3fdSJean Delvare piix4_port_sel_sb800 = (port_sel & 0x01) ? 4696befa3fdSJean Delvare SB800_PIIX4_PORT_IDX_ALT : 4706befa3fdSJean Delvare SB800_PIIX4_PORT_IDX; 4710fe16195SGuenter Roeck piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK; 4720fe16195SGuenter Roeck piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT; 473*7c148722STerry Bowman piix4_sb800_region_release(&PIIX4_dev->dev, &mmio_cfg); 4746befa3fdSJean Delvare } 4756befa3fdSJean Delvare 4766befa3fdSJean Delvare dev_info(&PIIX4_dev->dev, 4776befa3fdSJean Delvare "Using register 0x%02x for SMBus port selection\n", 4786befa3fdSJean Delvare (unsigned int)piix4_port_sel_sb800); 4796befa3fdSJean Delvare 48014a8086dSAndrew Armenia return piix4_smba; 48187e1960eSShane Huang } 48287e1960eSShane Huang 4830b255e92SBill Pemberton static int piix4_setup_aux(struct pci_dev *PIIX4_dev, 4842a2f7404SAndrew Armenia const struct pci_device_id *id, 4852a2f7404SAndrew Armenia unsigned short base_reg_addr) 4862a2f7404SAndrew Armenia { 4872a2f7404SAndrew Armenia /* Set up auxiliary SMBus controllers found on some 4882a2f7404SAndrew Armenia * AMD chipsets e.g. SP5100 (SB700 derivative) */ 4892a2f7404SAndrew Armenia 4902a2f7404SAndrew Armenia unsigned short piix4_smba; 4912a2f7404SAndrew Armenia 4922a2f7404SAndrew Armenia /* Read address of auxiliary SMBus controller */ 4932a2f7404SAndrew Armenia pci_read_config_word(PIIX4_dev, base_reg_addr, &piix4_smba); 4942a2f7404SAndrew Armenia if ((piix4_smba & 1) == 0) { 4952a2f7404SAndrew Armenia dev_dbg(&PIIX4_dev->dev, 4962a2f7404SAndrew Armenia "Auxiliary SMBus controller not enabled\n"); 4972a2f7404SAndrew Armenia return -ENODEV; 4982a2f7404SAndrew Armenia } 4992a2f7404SAndrew Armenia 5002a2f7404SAndrew Armenia piix4_smba &= 0xfff0; 5012a2f7404SAndrew Armenia if (piix4_smba == 0) { 5022a2f7404SAndrew Armenia dev_dbg(&PIIX4_dev->dev, 5032a2f7404SAndrew Armenia "Auxiliary SMBus base address uninitialized\n"); 5042a2f7404SAndrew Armenia return -ENODEV; 5052a2f7404SAndrew Armenia } 5062a2f7404SAndrew Armenia 5072a2f7404SAndrew Armenia if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 5082a2f7404SAndrew Armenia return -ENODEV; 5092a2f7404SAndrew Armenia 5102a2f7404SAndrew Armenia if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 5112a2f7404SAndrew Armenia dev_err(&PIIX4_dev->dev, "Auxiliary SMBus region 0x%x " 5122a2f7404SAndrew Armenia "already in use!\n", piix4_smba); 5132a2f7404SAndrew Armenia return -EBUSY; 5142a2f7404SAndrew Armenia } 5152a2f7404SAndrew Armenia 5162a2f7404SAndrew Armenia dev_info(&PIIX4_dev->dev, 5172a2f7404SAndrew Armenia "Auxiliary SMBus Host Controller at 0x%x\n", 5182a2f7404SAndrew Armenia piix4_smba); 5192a2f7404SAndrew Armenia 5202a2f7404SAndrew Armenia return piix4_smba; 5212a2f7404SAndrew Armenia } 5222a2f7404SAndrew Armenia 523e154bf6fSAndrew Armenia static int piix4_transaction(struct i2c_adapter *piix4_adapter) 5241da177e4SLinus Torvalds { 525e154bf6fSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(piix4_adapter); 526e154bf6fSAndrew Armenia unsigned short piix4_smba = adapdata->smba; 5271da177e4SLinus Torvalds int temp; 5281da177e4SLinus Torvalds int result = 0; 5291da177e4SLinus Torvalds int timeout = 0; 5301da177e4SLinus Torvalds 531e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Transaction (pre): CNT=%02x, CMD=%02x, " 5321da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 5331da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 5341da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 5351da177e4SLinus Torvalds 5361da177e4SLinus Torvalds /* Make sure the SMBus host is ready to start transmitting */ 5371da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 538e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "SMBus busy (%02x). " 5391da177e4SLinus Torvalds "Resetting...\n", temp); 5401da177e4SLinus Torvalds outb_p(temp, SMBHSTSTS); 5411da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 542e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Failed! (%02x)\n", temp); 54397140342SDavid Brownell return -EBUSY; 5441da177e4SLinus Torvalds } else { 545e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Successful!\n"); 5461da177e4SLinus Torvalds } 5471da177e4SLinus Torvalds } 5481da177e4SLinus Torvalds 5491da177e4SLinus Torvalds /* start the transaction by setting bit 6 */ 5501da177e4SLinus Torvalds outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT); 5511da177e4SLinus Torvalds 5521da177e4SLinus Torvalds /* We will always wait for a fraction of a second! (See PIIX4 docs errata) */ 553b1c1759cSDavid Milburn if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */ 5540e89b2feSGuenter Roeck usleep_range(2000, 2100); 555b1c1759cSDavid Milburn else 5560e89b2feSGuenter Roeck usleep_range(250, 500); 557b1c1759cSDavid Milburn 558b6a31950SRoel Kluin while ((++timeout < MAX_TIMEOUT) && 559b1c1759cSDavid Milburn ((temp = inb_p(SMBHSTSTS)) & 0x01)) 5600e89b2feSGuenter Roeck usleep_range(250, 500); 5611da177e4SLinus Torvalds 5621da177e4SLinus Torvalds /* If the SMBus is still busy, we give up */ 563b6a31950SRoel Kluin if (timeout == MAX_TIMEOUT) { 564e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "SMBus Timeout!\n"); 56597140342SDavid Brownell result = -ETIMEDOUT; 5661da177e4SLinus Torvalds } 5671da177e4SLinus Torvalds 5681da177e4SLinus Torvalds if (temp & 0x10) { 56997140342SDavid Brownell result = -EIO; 570e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Error: Failed bus transaction\n"); 5711da177e4SLinus Torvalds } 5721da177e4SLinus Torvalds 5731da177e4SLinus Torvalds if (temp & 0x08) { 57497140342SDavid Brownell result = -EIO; 575e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Bus collision! SMBus may be " 5761da177e4SLinus Torvalds "locked until next hard reset. (sorry!)\n"); 5771da177e4SLinus Torvalds /* Clock stops and slave is stuck in mid-transmission */ 5781da177e4SLinus Torvalds } 5791da177e4SLinus Torvalds 5801da177e4SLinus Torvalds if (temp & 0x04) { 58197140342SDavid Brownell result = -ENXIO; 582e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Error: no response!\n"); 5831da177e4SLinus Torvalds } 5841da177e4SLinus Torvalds 5851da177e4SLinus Torvalds if (inb_p(SMBHSTSTS) != 0x00) 5861da177e4SLinus Torvalds outb_p(inb(SMBHSTSTS), SMBHSTSTS); 5871da177e4SLinus Torvalds 5881da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 589e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Failed reset at end of " 5901da177e4SLinus Torvalds "transaction (%02x)\n", temp); 5911da177e4SLinus Torvalds } 592e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Transaction (post): CNT=%02x, CMD=%02x, " 5931da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 5941da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 5951da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 5961da177e4SLinus Torvalds return result; 5971da177e4SLinus Torvalds } 5981da177e4SLinus Torvalds 59997140342SDavid Brownell /* Return negative errno on error. */ 6001da177e4SLinus Torvalds static s32 piix4_access(struct i2c_adapter * adap, u16 addr, 6011da177e4SLinus Torvalds unsigned short flags, char read_write, 6021da177e4SLinus Torvalds u8 command, int size, union i2c_smbus_data * data) 6031da177e4SLinus Torvalds { 60414a8086dSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 60514a8086dSAndrew Armenia unsigned short piix4_smba = adapdata->smba; 6061da177e4SLinus Torvalds int i, len; 60797140342SDavid Brownell int status; 6081da177e4SLinus Torvalds 6091da177e4SLinus Torvalds switch (size) { 6101da177e4SLinus Torvalds case I2C_SMBUS_QUICK: 611fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 6121da177e4SLinus Torvalds SMBHSTADD); 6131da177e4SLinus Torvalds size = PIIX4_QUICK; 6141da177e4SLinus Torvalds break; 6151da177e4SLinus Torvalds case I2C_SMBUS_BYTE: 616fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 6171da177e4SLinus Torvalds SMBHSTADD); 6181da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 6191da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 6201da177e4SLinus Torvalds size = PIIX4_BYTE; 6211da177e4SLinus Torvalds break; 6221da177e4SLinus Torvalds case I2C_SMBUS_BYTE_DATA: 623fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 6241da177e4SLinus Torvalds SMBHSTADD); 6251da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 6261da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 6271da177e4SLinus Torvalds outb_p(data->byte, SMBHSTDAT0); 6281da177e4SLinus Torvalds size = PIIX4_BYTE_DATA; 6291da177e4SLinus Torvalds break; 6301da177e4SLinus Torvalds case I2C_SMBUS_WORD_DATA: 631fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 6321da177e4SLinus Torvalds SMBHSTADD); 6331da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 6341da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 6351da177e4SLinus Torvalds outb_p(data->word & 0xff, SMBHSTDAT0); 6361da177e4SLinus Torvalds outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1); 6371da177e4SLinus Torvalds } 6381da177e4SLinus Torvalds size = PIIX4_WORD_DATA; 6391da177e4SLinus Torvalds break; 6401da177e4SLinus Torvalds case I2C_SMBUS_BLOCK_DATA: 641fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 6421da177e4SLinus Torvalds SMBHSTADD); 6431da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 6441da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 6451da177e4SLinus Torvalds len = data->block[0]; 646fa63cd56SJean Delvare if (len == 0 || len > I2C_SMBUS_BLOCK_MAX) 647fa63cd56SJean Delvare return -EINVAL; 6481da177e4SLinus Torvalds outb_p(len, SMBHSTDAT0); 649d7a4c763SWolfram Sang inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 6501da177e4SLinus Torvalds for (i = 1; i <= len; i++) 6511da177e4SLinus Torvalds outb_p(data->block[i], SMBBLKDAT); 6521da177e4SLinus Torvalds } 6531da177e4SLinus Torvalds size = PIIX4_BLOCK_DATA; 6541da177e4SLinus Torvalds break; 655ac7fc4fbSJean Delvare default: 656ac7fc4fbSJean Delvare dev_warn(&adap->dev, "Unsupported transaction %d\n", size); 657ac7fc4fbSJean Delvare return -EOPNOTSUPP; 6581da177e4SLinus Torvalds } 6591da177e4SLinus Torvalds 6601da177e4SLinus Torvalds outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT); 6611da177e4SLinus Torvalds 662e154bf6fSAndrew Armenia status = piix4_transaction(adap); 66397140342SDavid Brownell if (status) 66497140342SDavid Brownell return status; 6651da177e4SLinus Torvalds 6661da177e4SLinus Torvalds if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK)) 6671da177e4SLinus Torvalds return 0; 6681da177e4SLinus Torvalds 6691da177e4SLinus Torvalds 6701da177e4SLinus Torvalds switch (size) { 6713578a075SJean Delvare case PIIX4_BYTE: 6721da177e4SLinus Torvalds case PIIX4_BYTE_DATA: 6731da177e4SLinus Torvalds data->byte = inb_p(SMBHSTDAT0); 6741da177e4SLinus Torvalds break; 6751da177e4SLinus Torvalds case PIIX4_WORD_DATA: 6761da177e4SLinus Torvalds data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8); 6771da177e4SLinus Torvalds break; 6781da177e4SLinus Torvalds case PIIX4_BLOCK_DATA: 6791da177e4SLinus Torvalds data->block[0] = inb_p(SMBHSTDAT0); 680fa63cd56SJean Delvare if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX) 681fa63cd56SJean Delvare return -EPROTO; 682d7a4c763SWolfram Sang inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 6831da177e4SLinus Torvalds for (i = 1; i <= data->block[0]; i++) 6841da177e4SLinus Torvalds data->block[i] = inb_p(SMBBLKDAT); 6851da177e4SLinus Torvalds break; 6861da177e4SLinus Torvalds } 6871da177e4SLinus Torvalds return 0; 6881da177e4SLinus Torvalds } 6891da177e4SLinus Torvalds 69088fa2dfbSRicardo Ribalda Delgado static uint8_t piix4_imc_read(uint8_t idx) 69188fa2dfbSRicardo Ribalda Delgado { 69288fa2dfbSRicardo Ribalda Delgado outb_p(idx, KERNCZ_IMC_IDX); 69388fa2dfbSRicardo Ribalda Delgado return inb_p(KERNCZ_IMC_DATA); 69488fa2dfbSRicardo Ribalda Delgado } 69588fa2dfbSRicardo Ribalda Delgado 69688fa2dfbSRicardo Ribalda Delgado static void piix4_imc_write(uint8_t idx, uint8_t value) 69788fa2dfbSRicardo Ribalda Delgado { 69888fa2dfbSRicardo Ribalda Delgado outb_p(idx, KERNCZ_IMC_IDX); 69988fa2dfbSRicardo Ribalda Delgado outb_p(value, KERNCZ_IMC_DATA); 70088fa2dfbSRicardo Ribalda Delgado } 70188fa2dfbSRicardo Ribalda Delgado 70288fa2dfbSRicardo Ribalda Delgado static int piix4_imc_sleep(void) 70388fa2dfbSRicardo Ribalda Delgado { 70488fa2dfbSRicardo Ribalda Delgado int timeout = MAX_TIMEOUT; 70588fa2dfbSRicardo Ribalda Delgado 70688fa2dfbSRicardo Ribalda Delgado if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc")) 70788fa2dfbSRicardo Ribalda Delgado return -EBUSY; 70888fa2dfbSRicardo Ribalda Delgado 70988fa2dfbSRicardo Ribalda Delgado /* clear response register */ 71088fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x82, 0x00); 71188fa2dfbSRicardo Ribalda Delgado /* request ownership flag */ 71288fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x83, 0xB4); 71388fa2dfbSRicardo Ribalda Delgado /* kick off IMC Mailbox command 96 */ 71488fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x80, 0x96); 71588fa2dfbSRicardo Ribalda Delgado 71688fa2dfbSRicardo Ribalda Delgado while (timeout--) { 71788fa2dfbSRicardo Ribalda Delgado if (piix4_imc_read(0x82) == 0xfa) { 71888fa2dfbSRicardo Ribalda Delgado release_region(KERNCZ_IMC_IDX, 2); 71988fa2dfbSRicardo Ribalda Delgado return 0; 72088fa2dfbSRicardo Ribalda Delgado } 72188fa2dfbSRicardo Ribalda Delgado usleep_range(1000, 2000); 72288fa2dfbSRicardo Ribalda Delgado } 72388fa2dfbSRicardo Ribalda Delgado 72488fa2dfbSRicardo Ribalda Delgado release_region(KERNCZ_IMC_IDX, 2); 72588fa2dfbSRicardo Ribalda Delgado return -ETIMEDOUT; 72688fa2dfbSRicardo Ribalda Delgado } 72788fa2dfbSRicardo Ribalda Delgado 72888fa2dfbSRicardo Ribalda Delgado static void piix4_imc_wakeup(void) 72988fa2dfbSRicardo Ribalda Delgado { 73088fa2dfbSRicardo Ribalda Delgado int timeout = MAX_TIMEOUT; 73188fa2dfbSRicardo Ribalda Delgado 73288fa2dfbSRicardo Ribalda Delgado if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc")) 73388fa2dfbSRicardo Ribalda Delgado return; 73488fa2dfbSRicardo Ribalda Delgado 73588fa2dfbSRicardo Ribalda Delgado /* clear response register */ 73688fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x82, 0x00); 73788fa2dfbSRicardo Ribalda Delgado /* release ownership flag */ 73888fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x83, 0xB5); 73988fa2dfbSRicardo Ribalda Delgado /* kick off IMC Mailbox command 96 */ 74088fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x80, 0x96); 74188fa2dfbSRicardo Ribalda Delgado 74288fa2dfbSRicardo Ribalda Delgado while (timeout--) { 74388fa2dfbSRicardo Ribalda Delgado if (piix4_imc_read(0x82) == 0xfa) 74488fa2dfbSRicardo Ribalda Delgado break; 74588fa2dfbSRicardo Ribalda Delgado usleep_range(1000, 2000); 74688fa2dfbSRicardo Ribalda Delgado } 74788fa2dfbSRicardo Ribalda Delgado 74888fa2dfbSRicardo Ribalda Delgado release_region(KERNCZ_IMC_IDX, 2); 74988fa2dfbSRicardo Ribalda Delgado } 75088fa2dfbSRicardo Ribalda Delgado 751fbafbd51STerry Bowman static int piix4_sb800_port_sel(u8 port) 752fbafbd51STerry Bowman { 753fbafbd51STerry Bowman u8 smba_en_lo, val; 754fbafbd51STerry Bowman 755fbafbd51STerry Bowman outb_p(piix4_port_sel_sb800, SB800_PIIX4_SMB_IDX); 756fbafbd51STerry Bowman smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1); 757fbafbd51STerry Bowman 758fbafbd51STerry Bowman val = (smba_en_lo & ~piix4_port_mask_sb800) | port; 759fbafbd51STerry Bowman if (smba_en_lo != val) 760fbafbd51STerry Bowman outb_p(val, SB800_PIIX4_SMB_IDX + 1); 761fbafbd51STerry Bowman 762fbafbd51STerry Bowman return (smba_en_lo & piix4_port_mask_sb800); 763fbafbd51STerry Bowman } 764fbafbd51STerry Bowman 7652fee61d2SChristian Fetzer /* 7662fee61d2SChristian Fetzer * Handles access to multiple SMBus ports on the SB800. 7672fee61d2SChristian Fetzer * The port is selected by bits 2:1 of the smb_en register (0x2c). 7682fee61d2SChristian Fetzer * Returns negative errno on error. 7692fee61d2SChristian Fetzer * 7702fee61d2SChristian Fetzer * Note: The selected port must be returned to the initial selection to avoid 7712fee61d2SChristian Fetzer * problems on certain systems. 7722fee61d2SChristian Fetzer */ 7732fee61d2SChristian Fetzer static s32 piix4_access_sb800(struct i2c_adapter *adap, u16 addr, 7742fee61d2SChristian Fetzer unsigned short flags, char read_write, 7752fee61d2SChristian Fetzer u8 command, int size, union i2c_smbus_data *data) 7762fee61d2SChristian Fetzer { 7772fee61d2SChristian Fetzer struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 778701dc207SRicardo Ribalda unsigned short piix4_smba = adapdata->smba; 779701dc207SRicardo Ribalda int retries = MAX_TIMEOUT; 780701dc207SRicardo Ribalda int smbslvcnt; 781fbafbd51STerry Bowman u8 prev_port; 7822fee61d2SChristian Fetzer int retval; 7832fee61d2SChristian Fetzer 784*7c148722STerry Bowman retval = piix4_sb800_region_request(&adap->dev, &adapdata->mmio_cfg); 785a3325d22STerry Bowman if (retval) 786a3325d22STerry Bowman return retval; 787bbb27fc3SRicardo Ribalda 788701dc207SRicardo Ribalda /* Request the SMBUS semaphore, avoid conflicts with the IMC */ 789701dc207SRicardo Ribalda smbslvcnt = inb_p(SMBSLVCNT); 790701dc207SRicardo Ribalda do { 791701dc207SRicardo Ribalda outb_p(smbslvcnt | 0x10, SMBSLVCNT); 792701dc207SRicardo Ribalda 793701dc207SRicardo Ribalda /* Check the semaphore status */ 794701dc207SRicardo Ribalda smbslvcnt = inb_p(SMBSLVCNT); 795701dc207SRicardo Ribalda if (smbslvcnt & 0x10) 796701dc207SRicardo Ribalda break; 797701dc207SRicardo Ribalda 798701dc207SRicardo Ribalda usleep_range(1000, 2000); 799701dc207SRicardo Ribalda } while (--retries); 800701dc207SRicardo Ribalda /* SMBus is still owned by the IMC, we give up */ 801bbb27fc3SRicardo Ribalda if (!retries) { 80204b6fcabSGuenter Roeck retval = -EBUSY; 80304b6fcabSGuenter Roeck goto release; 804bbb27fc3SRicardo Ribalda } 8052fee61d2SChristian Fetzer 80688fa2dfbSRicardo Ribalda Delgado /* 80788fa2dfbSRicardo Ribalda Delgado * Notify the IMC (Integrated Micro Controller) if required. 80888fa2dfbSRicardo Ribalda Delgado * Among other responsibilities, the IMC is in charge of monitoring 80988fa2dfbSRicardo Ribalda Delgado * the System fans and temperature sensors, and act accordingly. 81088fa2dfbSRicardo Ribalda Delgado * All this is done through SMBus and can/will collide 81188fa2dfbSRicardo Ribalda Delgado * with our transactions if they are long (BLOCK_DATA). 81288fa2dfbSRicardo Ribalda Delgado * Therefore we need to request the ownership flag during those 81388fa2dfbSRicardo Ribalda Delgado * transactions. 81488fa2dfbSRicardo Ribalda Delgado */ 81588fa2dfbSRicardo Ribalda Delgado if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc) { 81688fa2dfbSRicardo Ribalda Delgado int ret; 81788fa2dfbSRicardo Ribalda Delgado 81888fa2dfbSRicardo Ribalda Delgado ret = piix4_imc_sleep(); 81988fa2dfbSRicardo Ribalda Delgado switch (ret) { 82088fa2dfbSRicardo Ribalda Delgado case -EBUSY: 82188fa2dfbSRicardo Ribalda Delgado dev_warn(&adap->dev, 82288fa2dfbSRicardo Ribalda Delgado "IMC base address index region 0x%x already in use.\n", 82388fa2dfbSRicardo Ribalda Delgado KERNCZ_IMC_IDX); 82488fa2dfbSRicardo Ribalda Delgado break; 82588fa2dfbSRicardo Ribalda Delgado case -ETIMEDOUT: 82688fa2dfbSRicardo Ribalda Delgado dev_warn(&adap->dev, 82788fa2dfbSRicardo Ribalda Delgado "Failed to communicate with the IMC.\n"); 82888fa2dfbSRicardo Ribalda Delgado break; 82988fa2dfbSRicardo Ribalda Delgado default: 83088fa2dfbSRicardo Ribalda Delgado break; 83188fa2dfbSRicardo Ribalda Delgado } 83288fa2dfbSRicardo Ribalda Delgado 83388fa2dfbSRicardo Ribalda Delgado /* If IMC communication fails do not retry */ 83488fa2dfbSRicardo Ribalda Delgado if (ret) { 83588fa2dfbSRicardo Ribalda Delgado dev_warn(&adap->dev, 83688fa2dfbSRicardo Ribalda Delgado "Continuing without IMC notification.\n"); 83788fa2dfbSRicardo Ribalda Delgado adapdata->notify_imc = false; 83888fa2dfbSRicardo Ribalda Delgado } 83988fa2dfbSRicardo Ribalda Delgado } 84088fa2dfbSRicardo Ribalda Delgado 841fbafbd51STerry Bowman prev_port = piix4_sb800_port_sel(adapdata->port); 8422fee61d2SChristian Fetzer 8432fee61d2SChristian Fetzer retval = piix4_access(adap, addr, flags, read_write, 8442fee61d2SChristian Fetzer command, size, data); 8452fee61d2SChristian Fetzer 846fbafbd51STerry Bowman piix4_sb800_port_sel(prev_port); 8472fee61d2SChristian Fetzer 848701dc207SRicardo Ribalda /* Release the semaphore */ 849701dc207SRicardo Ribalda outb_p(smbslvcnt | 0x20, SMBSLVCNT); 850701dc207SRicardo Ribalda 85188fa2dfbSRicardo Ribalda Delgado if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc) 85288fa2dfbSRicardo Ribalda Delgado piix4_imc_wakeup(); 85388fa2dfbSRicardo Ribalda Delgado 85404b6fcabSGuenter Roeck release: 855*7c148722STerry Bowman piix4_sb800_region_release(&adap->dev, &adapdata->mmio_cfg); 8562fee61d2SChristian Fetzer return retval; 8572fee61d2SChristian Fetzer } 8582fee61d2SChristian Fetzer 8591da177e4SLinus Torvalds static u32 piix4_func(struct i2c_adapter *adapter) 8601da177e4SLinus Torvalds { 8611da177e4SLinus Torvalds return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE | 8621da177e4SLinus Torvalds I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA | 8631da177e4SLinus Torvalds I2C_FUNC_SMBUS_BLOCK_DATA; 8641da177e4SLinus Torvalds } 8651da177e4SLinus Torvalds 8668f9082c5SJean Delvare static const struct i2c_algorithm smbus_algorithm = { 8671da177e4SLinus Torvalds .smbus_xfer = piix4_access, 8681da177e4SLinus Torvalds .functionality = piix4_func, 8691da177e4SLinus Torvalds }; 8701da177e4SLinus Torvalds 8712fee61d2SChristian Fetzer static const struct i2c_algorithm piix4_smbus_algorithm_sb800 = { 8722fee61d2SChristian Fetzer .smbus_xfer = piix4_access_sb800, 8732fee61d2SChristian Fetzer .functionality = piix4_func, 8742fee61d2SChristian Fetzer }; 8752fee61d2SChristian Fetzer 876392debf1SJingoo Han static const struct pci_device_id piix4_ids[] = { 8779b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) }, 8789b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) }, 8799b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) }, 8809b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) }, 8819b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) }, 8829b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) }, 8839b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) }, 8843806e94bSCrane Cai { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) }, 885bcb29994SVincent Wan { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) }, 88624beb83aSPu Wen { PCI_DEVICE(PCI_VENDOR_ID_HYGON, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) }, 8879b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 8889b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_OSB4) }, 8899b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 8909b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB5) }, 8919b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 8929b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB6) }, 8939b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 8949b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_HT1000SB) }, 895506a8b6cSFlavio Leitner { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 896506a8b6cSFlavio Leitner PCI_DEVICE_ID_SERVERWORKS_HT1100LD) }, 8971da177e4SLinus Torvalds { 0, } 8981da177e4SLinus Torvalds }; 8991da177e4SLinus Torvalds 9001da177e4SLinus Torvalds MODULE_DEVICE_TABLE (pci, piix4_ids); 9011da177e4SLinus Torvalds 902ca2061e1SChristian Fetzer static struct i2c_adapter *piix4_main_adapters[PIIX4_MAX_ADAPTERS]; 9032a2f7404SAndrew Armenia static struct i2c_adapter *piix4_aux_adapter; 904528d53a1SJean Delvare static int piix4_adapter_count; 905e154bf6fSAndrew Armenia 9060b255e92SBill Pemberton static int piix4_add_adapter(struct pci_dev *dev, unsigned short smba, 90788fa2dfbSRicardo Ribalda Delgado bool sb800_main, u8 port, bool notify_imc, 9080183eb8bSJean Delvare u8 hw_port_nr, const char *name, 9090183eb8bSJean Delvare struct i2c_adapter **padap) 910e154bf6fSAndrew Armenia { 911e154bf6fSAndrew Armenia struct i2c_adapter *adap; 912e154bf6fSAndrew Armenia struct i2c_piix4_adapdata *adapdata; 913e154bf6fSAndrew Armenia int retval; 914e154bf6fSAndrew Armenia 915e154bf6fSAndrew Armenia adap = kzalloc(sizeof(*adap), GFP_KERNEL); 916e154bf6fSAndrew Armenia if (adap == NULL) { 917e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 918e154bf6fSAndrew Armenia return -ENOMEM; 919e154bf6fSAndrew Armenia } 920e154bf6fSAndrew Armenia 921e154bf6fSAndrew Armenia adap->owner = THIS_MODULE; 922e154bf6fSAndrew Armenia adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD; 92383c60158SJean Delvare adap->algo = sb800_main ? &piix4_smbus_algorithm_sb800 92483c60158SJean Delvare : &smbus_algorithm; 925e154bf6fSAndrew Armenia 926e154bf6fSAndrew Armenia adapdata = kzalloc(sizeof(*adapdata), GFP_KERNEL); 927e154bf6fSAndrew Armenia if (adapdata == NULL) { 928e154bf6fSAndrew Armenia kfree(adap); 929e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 930e154bf6fSAndrew Armenia return -ENOMEM; 931e154bf6fSAndrew Armenia } 932e154bf6fSAndrew Armenia 933e154bf6fSAndrew Armenia adapdata->smba = smba; 93483c60158SJean Delvare adapdata->sb800_main = sb800_main; 9350fe16195SGuenter Roeck adapdata->port = port << piix4_port_shift_sb800; 93688fa2dfbSRicardo Ribalda Delgado adapdata->notify_imc = notify_imc; 937e154bf6fSAndrew Armenia 938e154bf6fSAndrew Armenia /* set up the sysfs linkage to our parent device */ 939e154bf6fSAndrew Armenia adap->dev.parent = &dev->dev; 940e154bf6fSAndrew Armenia 9410183eb8bSJean Delvare if (has_acpi_companion(&dev->dev)) { 9420183eb8bSJean Delvare acpi_preset_companion(&adap->dev, 9430183eb8bSJean Delvare ACPI_COMPANION(&dev->dev), 9440183eb8bSJean Delvare hw_port_nr); 9450183eb8bSJean Delvare } 9460183eb8bSJean Delvare 947e154bf6fSAndrew Armenia snprintf(adap->name, sizeof(adap->name), 948725d2e3fSChristian Fetzer "SMBus PIIX4 adapter%s at %04x", name, smba); 949e154bf6fSAndrew Armenia 950e154bf6fSAndrew Armenia i2c_set_adapdata(adap, adapdata); 951e154bf6fSAndrew Armenia 952e154bf6fSAndrew Armenia retval = i2c_add_adapter(adap); 953e154bf6fSAndrew Armenia if (retval) { 954e154bf6fSAndrew Armenia kfree(adapdata); 955e154bf6fSAndrew Armenia kfree(adap); 956e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 957e154bf6fSAndrew Armenia return retval; 958e154bf6fSAndrew Armenia } 959e154bf6fSAndrew Armenia 960e154bf6fSAndrew Armenia *padap = adap; 961e154bf6fSAndrew Armenia return 0; 962e154bf6fSAndrew Armenia } 963e154bf6fSAndrew Armenia 96488fa2dfbSRicardo Ribalda Delgado static int piix4_add_adapters_sb800(struct pci_dev *dev, unsigned short smba, 96588fa2dfbSRicardo Ribalda Delgado bool notify_imc) 9662fee61d2SChristian Fetzer { 9672fee61d2SChristian Fetzer struct i2c_piix4_adapdata *adapdata; 9682fee61d2SChristian Fetzer int port; 9692fee61d2SChristian Fetzer int retval; 9702fee61d2SChristian Fetzer 971528d53a1SJean Delvare if (dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS || 972528d53a1SJean Delvare (dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS && 973528d53a1SJean Delvare dev->revision >= 0x1F)) { 974528d53a1SJean Delvare piix4_adapter_count = HUDSON2_MAIN_PORTS; 975528d53a1SJean Delvare } else { 976528d53a1SJean Delvare piix4_adapter_count = PIIX4_MAX_ADAPTERS; 977528d53a1SJean Delvare } 978528d53a1SJean Delvare 979528d53a1SJean Delvare for (port = 0; port < piix4_adapter_count; port++) { 9800183eb8bSJean Delvare u8 hw_port_nr = port == 0 ? 0 : port + 1; 9810183eb8bSJean Delvare 98288fa2dfbSRicardo Ribalda Delgado retval = piix4_add_adapter(dev, smba, true, port, notify_imc, 9830183eb8bSJean Delvare hw_port_nr, 984725d2e3fSChristian Fetzer piix4_main_port_names_sb800[port], 9852fee61d2SChristian Fetzer &piix4_main_adapters[port]); 9862fee61d2SChristian Fetzer if (retval < 0) 9872fee61d2SChristian Fetzer goto error; 9882fee61d2SChristian Fetzer } 9892fee61d2SChristian Fetzer 9902fee61d2SChristian Fetzer return retval; 9912fee61d2SChristian Fetzer 9922fee61d2SChristian Fetzer error: 9932fee61d2SChristian Fetzer dev_err(&dev->dev, 9942fee61d2SChristian Fetzer "Error setting up SB800 adapters. Unregistering!\n"); 9952fee61d2SChristian Fetzer while (--port >= 0) { 9962fee61d2SChristian Fetzer adapdata = i2c_get_adapdata(piix4_main_adapters[port]); 9972fee61d2SChristian Fetzer if (adapdata->smba) { 9982fee61d2SChristian Fetzer i2c_del_adapter(piix4_main_adapters[port]); 9992fee61d2SChristian Fetzer kfree(adapdata); 10002fee61d2SChristian Fetzer kfree(piix4_main_adapters[port]); 10012fee61d2SChristian Fetzer piix4_main_adapters[port] = NULL; 10022fee61d2SChristian Fetzer } 10032fee61d2SChristian Fetzer } 10042fee61d2SChristian Fetzer 10052fee61d2SChristian Fetzer return retval; 10062fee61d2SChristian Fetzer } 10072fee61d2SChristian Fetzer 10080b255e92SBill Pemberton static int piix4_probe(struct pci_dev *dev, const struct pci_device_id *id) 10091da177e4SLinus Torvalds { 10101da177e4SLinus Torvalds int retval; 101152795f6fSJean Delvare bool is_sb800 = false; 10121da177e4SLinus Torvalds 101376b3e28fSCrane Cai if ((dev->vendor == PCI_VENDOR_ID_ATI && 101476b3e28fSCrane Cai dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS && 101576b3e28fSCrane Cai dev->revision >= 0x40) || 101624beb83aSPu Wen dev->vendor == PCI_VENDOR_ID_AMD || 101724beb83aSPu Wen dev->vendor == PCI_VENDOR_ID_HYGON) { 101888fa2dfbSRicardo Ribalda Delgado bool notify_imc = false; 101952795f6fSJean Delvare is_sb800 = true; 102052795f6fSJean Delvare 102124beb83aSPu Wen if ((dev->vendor == PCI_VENDOR_ID_AMD || 102224beb83aSPu Wen dev->vendor == PCI_VENDOR_ID_HYGON) && 102388fa2dfbSRicardo Ribalda Delgado dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) { 102488fa2dfbSRicardo Ribalda Delgado u8 imc; 102588fa2dfbSRicardo Ribalda Delgado 102688fa2dfbSRicardo Ribalda Delgado /* 102788fa2dfbSRicardo Ribalda Delgado * Detect if IMC is active or not, this method is 102888fa2dfbSRicardo Ribalda Delgado * described on coreboot's AMD IMC notes 102988fa2dfbSRicardo Ribalda Delgado */ 103088fa2dfbSRicardo Ribalda Delgado pci_bus_read_config_byte(dev->bus, PCI_DEVFN(0x14, 3), 103188fa2dfbSRicardo Ribalda Delgado 0x40, &imc); 103288fa2dfbSRicardo Ribalda Delgado if (imc & 0x80) 103388fa2dfbSRicardo Ribalda Delgado notify_imc = true; 103488fa2dfbSRicardo Ribalda Delgado } 103588fa2dfbSRicardo Ribalda Delgado 103687e1960eSShane Huang /* base address location etc changed in SB800 */ 1037a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 0); 103804b6fcabSGuenter Roeck if (retval < 0) 10392fee61d2SChristian Fetzer return retval; 104087e1960eSShane Huang 10412fee61d2SChristian Fetzer /* 10422fee61d2SChristian Fetzer * Try to register multiplexed main SMBus adapter, 10432fee61d2SChristian Fetzer * give up if we can't 10442fee61d2SChristian Fetzer */ 104588fa2dfbSRicardo Ribalda Delgado retval = piix4_add_adapters_sb800(dev, retval, notify_imc); 104604b6fcabSGuenter Roeck if (retval < 0) 10472fee61d2SChristian Fetzer return retval; 10482fee61d2SChristian Fetzer } else { 10492fee61d2SChristian Fetzer retval = piix4_setup(dev, id); 105014a8086dSAndrew Armenia if (retval < 0) 10511da177e4SLinus Torvalds return retval; 10521da177e4SLinus Torvalds 10532a2f7404SAndrew Armenia /* Try to register main SMBus adapter, give up if we can't */ 10540183eb8bSJean Delvare retval = piix4_add_adapter(dev, retval, false, 0, false, 0, 10550183eb8bSJean Delvare "", &piix4_main_adapters[0]); 10562a2f7404SAndrew Armenia if (retval < 0) 10572a2f7404SAndrew Armenia return retval; 10582fee61d2SChristian Fetzer } 10592a2f7404SAndrew Armenia 10602a2f7404SAndrew Armenia /* Check for auxiliary SMBus on some AMD chipsets */ 1061a94dd00fSRudolf Marek retval = -ENODEV; 1062a94dd00fSRudolf Marek 10632a2f7404SAndrew Armenia if (dev->vendor == PCI_VENDOR_ID_ATI && 1064a94dd00fSRudolf Marek dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS) { 1065a94dd00fSRudolf Marek if (dev->revision < 0x40) { 10662a2f7404SAndrew Armenia retval = piix4_setup_aux(dev, id, 0x58); 1067a94dd00fSRudolf Marek } else { 1068a94dd00fSRudolf Marek /* SB800 added aux bus too */ 1069a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 1); 1070a94dd00fSRudolf Marek } 1071a94dd00fSRudolf Marek } 1072a94dd00fSRudolf Marek 1073a94dd00fSRudolf Marek if (dev->vendor == PCI_VENDOR_ID_AMD && 1074f27237c1SAdam Honse (dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS || 1075f27237c1SAdam Honse dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS)) { 1076a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 1); 1077a94dd00fSRudolf Marek } 1078a94dd00fSRudolf Marek 10792a2f7404SAndrew Armenia if (retval > 0) { 10802a2f7404SAndrew Armenia /* Try to add the aux adapter if it exists, 10812a2f7404SAndrew Armenia * piix4_add_adapter will clean up if this fails */ 10820183eb8bSJean Delvare piix4_add_adapter(dev, retval, false, 0, false, 1, 108352795f6fSJean Delvare is_sb800 ? piix4_aux_port_name_sb800 : "", 1084725d2e3fSChristian Fetzer &piix4_aux_adapter); 10852a2f7404SAndrew Armenia } 10862a2f7404SAndrew Armenia 10872a2f7404SAndrew Armenia return 0; 10881da177e4SLinus Torvalds } 10891da177e4SLinus Torvalds 10900b255e92SBill Pemberton static void piix4_adap_remove(struct i2c_adapter *adap) 109114a8086dSAndrew Armenia { 109214a8086dSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 109314a8086dSAndrew Armenia 109414a8086dSAndrew Armenia if (adapdata->smba) { 109514a8086dSAndrew Armenia i2c_del_adapter(adap); 109604b6fcabSGuenter Roeck if (adapdata->port == (0 << piix4_port_shift_sb800)) 109714a8086dSAndrew Armenia release_region(adapdata->smba, SMBIOSIZE); 1098e154bf6fSAndrew Armenia kfree(adapdata); 1099e154bf6fSAndrew Armenia kfree(adap); 110014a8086dSAndrew Armenia } 110114a8086dSAndrew Armenia } 110214a8086dSAndrew Armenia 11030b255e92SBill Pemberton static void piix4_remove(struct pci_dev *dev) 11041da177e4SLinus Torvalds { 1105528d53a1SJean Delvare int port = piix4_adapter_count; 1106ca2061e1SChristian Fetzer 1107ca2061e1SChristian Fetzer while (--port >= 0) { 1108ca2061e1SChristian Fetzer if (piix4_main_adapters[port]) { 1109ca2061e1SChristian Fetzer piix4_adap_remove(piix4_main_adapters[port]); 1110ca2061e1SChristian Fetzer piix4_main_adapters[port] = NULL; 1111ca2061e1SChristian Fetzer } 1112e154bf6fSAndrew Armenia } 11132a2f7404SAndrew Armenia 11142a2f7404SAndrew Armenia if (piix4_aux_adapter) { 11152a2f7404SAndrew Armenia piix4_adap_remove(piix4_aux_adapter); 11162a2f7404SAndrew Armenia piix4_aux_adapter = NULL; 11172a2f7404SAndrew Armenia } 11181da177e4SLinus Torvalds } 11191da177e4SLinus Torvalds 11201da177e4SLinus Torvalds static struct pci_driver piix4_driver = { 11211da177e4SLinus Torvalds .name = "piix4_smbus", 11221da177e4SLinus Torvalds .id_table = piix4_ids, 11231da177e4SLinus Torvalds .probe = piix4_probe, 11240b255e92SBill Pemberton .remove = piix4_remove, 11251da177e4SLinus Torvalds }; 11261da177e4SLinus Torvalds 112756f21788SAxel Lin module_pci_driver(piix4_driver); 11281da177e4SLinus Torvalds 1129f80531c8SJarkko Nikula MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl>"); 1130f80531c8SJarkko Nikula MODULE_AUTHOR("Philip Edelbrock <phil@netroedge.com>"); 11311da177e4SLinus Torvalds MODULE_DESCRIPTION("PIIX4 SMBus driver"); 11321da177e4SLinus Torvalds MODULE_LICENSE("GPL"); 1133