11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and 31da177e4SLinus Torvalds Philip Edelbrock <phil@netroedge.com> 41da177e4SLinus Torvalds 51da177e4SLinus Torvalds This program is free software; you can redistribute it and/or modify 61da177e4SLinus Torvalds it under the terms of the GNU General Public License as published by 71da177e4SLinus Torvalds the Free Software Foundation; either version 2 of the License, or 81da177e4SLinus Torvalds (at your option) any later version. 91da177e4SLinus Torvalds 101da177e4SLinus Torvalds This program is distributed in the hope that it will be useful, 111da177e4SLinus Torvalds but WITHOUT ANY WARRANTY; without even the implied warranty of 121da177e4SLinus Torvalds MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 131da177e4SLinus Torvalds GNU General Public License for more details. 141da177e4SLinus Torvalds 151da177e4SLinus Torvalds You should have received a copy of the GNU General Public License 161da177e4SLinus Torvalds along with this program; if not, write to the Free Software 171da177e4SLinus Torvalds Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 181da177e4SLinus Torvalds */ 191da177e4SLinus Torvalds 201da177e4SLinus Torvalds /* 211da177e4SLinus Torvalds Supports: 221da177e4SLinus Torvalds Intel PIIX4, 440MX 23506a8b6cSFlavio Leitner Serverworks OSB4, CSB5, CSB6, HT-1000, HT-1100 242a2f7404SAndrew Armenia ATI IXP200, IXP300, IXP400, SB600, SB700/SP5100, SB800 25032f708bSShane Huang AMD Hudson-2, ML, CZ 261da177e4SLinus Torvalds SMSC Victory66 271da177e4SLinus Torvalds 282a2f7404SAndrew Armenia Note: we assume there can only be one device, with one or more 292a2f7404SAndrew Armenia SMBus interfaces. 301da177e4SLinus Torvalds */ 311da177e4SLinus Torvalds 321da177e4SLinus Torvalds #include <linux/module.h> 331da177e4SLinus Torvalds #include <linux/moduleparam.h> 341da177e4SLinus Torvalds #include <linux/pci.h> 351da177e4SLinus Torvalds #include <linux/kernel.h> 361da177e4SLinus Torvalds #include <linux/delay.h> 371da177e4SLinus Torvalds #include <linux/stddef.h> 381da177e4SLinus Torvalds #include <linux/ioport.h> 391da177e4SLinus Torvalds #include <linux/i2c.h> 40c415b303SDaniel J Blueman #include <linux/slab.h> 411da177e4SLinus Torvalds #include <linux/dmi.h> 4254fb4a05SJean Delvare #include <linux/acpi.h> 4321782180SH Hartley Sweeten #include <linux/io.h> 441da177e4SLinus Torvalds 451da177e4SLinus Torvalds 461da177e4SLinus Torvalds /* PIIX4 SMBus address offsets */ 471da177e4SLinus Torvalds #define SMBHSTSTS (0 + piix4_smba) 481da177e4SLinus Torvalds #define SMBHSLVSTS (1 + piix4_smba) 491da177e4SLinus Torvalds #define SMBHSTCNT (2 + piix4_smba) 501da177e4SLinus Torvalds #define SMBHSTCMD (3 + piix4_smba) 511da177e4SLinus Torvalds #define SMBHSTADD (4 + piix4_smba) 521da177e4SLinus Torvalds #define SMBHSTDAT0 (5 + piix4_smba) 531da177e4SLinus Torvalds #define SMBHSTDAT1 (6 + piix4_smba) 541da177e4SLinus Torvalds #define SMBBLKDAT (7 + piix4_smba) 551da177e4SLinus Torvalds #define SMBSLVCNT (8 + piix4_smba) 561da177e4SLinus Torvalds #define SMBSHDWCMD (9 + piix4_smba) 571da177e4SLinus Torvalds #define SMBSLVEVT (0xA + piix4_smba) 581da177e4SLinus Torvalds #define SMBSLVDAT (0xC + piix4_smba) 591da177e4SLinus Torvalds 601da177e4SLinus Torvalds /* count for request_region */ 611da177e4SLinus Torvalds #define SMBIOSIZE 8 621da177e4SLinus Torvalds 631da177e4SLinus Torvalds /* PCI Address Constants */ 641da177e4SLinus Torvalds #define SMBBA 0x090 651da177e4SLinus Torvalds #define SMBHSTCFG 0x0D2 661da177e4SLinus Torvalds #define SMBSLVC 0x0D3 671da177e4SLinus Torvalds #define SMBSHDW1 0x0D4 681da177e4SLinus Torvalds #define SMBSHDW2 0x0D5 691da177e4SLinus Torvalds #define SMBREV 0x0D6 701da177e4SLinus Torvalds 711da177e4SLinus Torvalds /* Other settings */ 721da177e4SLinus Torvalds #define MAX_TIMEOUT 500 731da177e4SLinus Torvalds #define ENABLE_INT9 0 741da177e4SLinus Torvalds 751da177e4SLinus Torvalds /* PIIX4 constants */ 761da177e4SLinus Torvalds #define PIIX4_QUICK 0x00 771da177e4SLinus Torvalds #define PIIX4_BYTE 0x04 781da177e4SLinus Torvalds #define PIIX4_BYTE_DATA 0x08 791da177e4SLinus Torvalds #define PIIX4_WORD_DATA 0x0C 801da177e4SLinus Torvalds #define PIIX4_BLOCK_DATA 0x14 811da177e4SLinus Torvalds 821da177e4SLinus Torvalds /* insmod parameters */ 831da177e4SLinus Torvalds 841da177e4SLinus Torvalds /* If force is set to anything different from 0, we forcibly enable the 851da177e4SLinus Torvalds PIIX4. DANGEROUS! */ 8660507095SJean Delvare static int force; 871da177e4SLinus Torvalds module_param (force, int, 0); 881da177e4SLinus Torvalds MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!"); 891da177e4SLinus Torvalds 901da177e4SLinus Torvalds /* If force_addr is set to anything different from 0, we forcibly enable 911da177e4SLinus Torvalds the PIIX4 at the given address. VERY DANGEROUS! */ 9260507095SJean Delvare static int force_addr; 931da177e4SLinus Torvalds module_param (force_addr, int, 0); 941da177e4SLinus Torvalds MODULE_PARM_DESC(force_addr, 951da177e4SLinus Torvalds "Forcibly enable the PIIX4 at the given address. " 961da177e4SLinus Torvalds "EXTREMELY DANGEROUS!"); 971da177e4SLinus Torvalds 98b1c1759cSDavid Milburn static int srvrworks_csb5_delay; 99d6072f84SJean Delvare static struct pci_driver piix4_driver; 1001da177e4SLinus Torvalds 1010b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_blacklist[] = { 102c2fc54fcSJean Delvare { 103c2fc54fcSJean Delvare .ident = "Sapphire AM2RD790", 104c2fc54fcSJean Delvare .matches = { 105c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."), 106c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"), 107c2fc54fcSJean Delvare }, 108c2fc54fcSJean Delvare }, 109c2fc54fcSJean Delvare { 110c2fc54fcSJean Delvare .ident = "DFI Lanparty UT 790FX", 111c2fc54fcSJean Delvare .matches = { 112c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."), 113c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"), 114c2fc54fcSJean Delvare }, 115c2fc54fcSJean Delvare }, 116c2fc54fcSJean Delvare { } 117c2fc54fcSJean Delvare }; 118c2fc54fcSJean Delvare 119c2fc54fcSJean Delvare /* The IBM entry is in a separate table because we only check it 120c2fc54fcSJean Delvare on Intel-based systems */ 1210b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_ibm[] = { 1221da177e4SLinus Torvalds { 1231da177e4SLinus Torvalds .ident = "IBM", 1241da177e4SLinus Torvalds .matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), }, 1251da177e4SLinus Torvalds }, 1261da177e4SLinus Torvalds { }, 1271da177e4SLinus Torvalds }; 1281da177e4SLinus Torvalds 12914a8086dSAndrew Armenia struct i2c_piix4_adapdata { 13014a8086dSAndrew Armenia unsigned short smba; 13114a8086dSAndrew Armenia }; 13214a8086dSAndrew Armenia 1330b255e92SBill Pemberton static int piix4_setup(struct pci_dev *PIIX4_dev, 1341da177e4SLinus Torvalds const struct pci_device_id *id) 1351da177e4SLinus Torvalds { 1361da177e4SLinus Torvalds unsigned char temp; 13714a8086dSAndrew Armenia unsigned short piix4_smba; 1381da177e4SLinus Torvalds 139b1c1759cSDavid Milburn if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) && 140b1c1759cSDavid Milburn (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5)) 141b1c1759cSDavid Milburn srvrworks_csb5_delay = 1; 142b1c1759cSDavid Milburn 143c2fc54fcSJean Delvare /* On some motherboards, it was reported that accessing the SMBus 144c2fc54fcSJean Delvare caused severe hardware problems */ 145c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_blacklist)) { 146c2fc54fcSJean Delvare dev_err(&PIIX4_dev->dev, 147c2fc54fcSJean Delvare "Accessing the SMBus on this system is unsafe!\n"); 148c2fc54fcSJean Delvare return -EPERM; 149c2fc54fcSJean Delvare } 150c2fc54fcSJean Delvare 1511da177e4SLinus Torvalds /* Don't access SMBus on IBM systems which get corrupted eeproms */ 152c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_ibm) && 1531da177e4SLinus Torvalds PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) { 154f9ba6c04SJean Delvare dev_err(&PIIX4_dev->dev, "IBM system detected; this module " 1551da177e4SLinus Torvalds "may corrupt your serial eeprom! Refusing to load " 1561da177e4SLinus Torvalds "module!\n"); 1571da177e4SLinus Torvalds return -EPERM; 1581da177e4SLinus Torvalds } 1591da177e4SLinus Torvalds 1601da177e4SLinus Torvalds /* Determine the address of the SMBus areas */ 1611da177e4SLinus Torvalds if (force_addr) { 1621da177e4SLinus Torvalds piix4_smba = force_addr & 0xfff0; 1631da177e4SLinus Torvalds force = 0; 1641da177e4SLinus Torvalds } else { 1651da177e4SLinus Torvalds pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba); 1661da177e4SLinus Torvalds piix4_smba &= 0xfff0; 1671da177e4SLinus Torvalds if(piix4_smba == 0) { 168fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus base address " 1691da177e4SLinus Torvalds "uninitialized - upgrade BIOS or use " 1701da177e4SLinus Torvalds "force_addr=0xaddr\n"); 1711da177e4SLinus Torvalds return -ENODEV; 1721da177e4SLinus Torvalds } 1731da177e4SLinus Torvalds } 1741da177e4SLinus Torvalds 17554fb4a05SJean Delvare if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 17618669eabSJean Delvare return -ENODEV; 17754fb4a05SJean Delvare 178d6072f84SJean Delvare if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 179fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 1801da177e4SLinus Torvalds piix4_smba); 181fa63cd56SJean Delvare return -EBUSY; 1821da177e4SLinus Torvalds } 1831da177e4SLinus Torvalds 1841da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp); 1851da177e4SLinus Torvalds 1861da177e4SLinus Torvalds /* If force_addr is set, we program the new address here. Just to make 1871da177e4SLinus Torvalds sure, we disable the PIIX4 first. */ 1881da177e4SLinus Torvalds if (force_addr) { 1891da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe); 1901da177e4SLinus Torvalds pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba); 1911da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01); 1921da177e4SLinus Torvalds dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to " 1931da177e4SLinus Torvalds "new address %04x!\n", piix4_smba); 1941da177e4SLinus Torvalds } else if ((temp & 1) == 0) { 1951da177e4SLinus Torvalds if (force) { 1961da177e4SLinus Torvalds /* This should never need to be done, but has been 1971da177e4SLinus Torvalds * noted that many Dell machines have the SMBus 1981da177e4SLinus Torvalds * interface on the PIIX4 disabled!? NOTE: This assumes 1991da177e4SLinus Torvalds * I/O space and other allocations WERE done by the 2001da177e4SLinus Torvalds * Bios! Don't complain if your hardware does weird 2011da177e4SLinus Torvalds * things after enabling this. :') Check for Bios 2021da177e4SLinus Torvalds * updates before resorting to this. 2031da177e4SLinus Torvalds */ 2041da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, 2051da177e4SLinus Torvalds temp | 1); 2068117e41eSJoe Perches dev_notice(&PIIX4_dev->dev, 2078117e41eSJoe Perches "WARNING: SMBus interface has been FORCEFULLY ENABLED!\n"); 2081da177e4SLinus Torvalds } else { 2091da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, 21066f8a8ffSJean Delvare "SMBus Host Controller not enabled!\n"); 2111da177e4SLinus Torvalds release_region(piix4_smba, SMBIOSIZE); 2121da177e4SLinus Torvalds return -ENODEV; 2131da177e4SLinus Torvalds } 2141da177e4SLinus Torvalds } 2151da177e4SLinus Torvalds 21654aaa1caSRudolf Marek if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2)) 21766f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n"); 2181da177e4SLinus Torvalds else if ((temp & 0x0E) == 0) 21966f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n"); 2201da177e4SLinus Torvalds else 2211da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration " 2221da177e4SLinus Torvalds "(or code out of date)!\n"); 2231da177e4SLinus Torvalds 2241da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBREV, &temp); 225fa63cd56SJean Delvare dev_info(&PIIX4_dev->dev, 226fa63cd56SJean Delvare "SMBus Host Controller at 0x%x, revision %d\n", 227fa63cd56SJean Delvare piix4_smba, temp); 2281da177e4SLinus Torvalds 22914a8086dSAndrew Armenia return piix4_smba; 2301da177e4SLinus Torvalds } 2311da177e4SLinus Torvalds 2320b255e92SBill Pemberton static int piix4_setup_sb800(struct pci_dev *PIIX4_dev, 233a94dd00fSRudolf Marek const struct pci_device_id *id, u8 aux) 23487e1960eSShane Huang { 23514a8086dSAndrew Armenia unsigned short piix4_smba; 23687e1960eSShane Huang unsigned short smba_idx = 0xcd6; 237032f708bSShane Huang u8 smba_en_lo, smba_en_hi, smb_en, smb_en_status; 238032f708bSShane Huang u8 i2ccfg, i2ccfg_offset = 0x10; 23987e1960eSShane Huang 2403806e94bSCrane Cai /* SB800 and later SMBus does not support forcing address */ 24187e1960eSShane Huang if (force || force_addr) { 2423806e94bSCrane Cai dev_err(&PIIX4_dev->dev, "SMBus does not support " 24387e1960eSShane Huang "forcing address!\n"); 24487e1960eSShane Huang return -EINVAL; 24587e1960eSShane Huang } 24687e1960eSShane Huang 24787e1960eSShane Huang /* Determine the address of the SMBus areas */ 248032f708bSShane Huang if ((PIIX4_dev->vendor == PCI_VENDOR_ID_AMD && 249032f708bSShane Huang PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS && 250032f708bSShane Huang PIIX4_dev->revision >= 0x41) || 251032f708bSShane Huang (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD && 252032f708bSShane Huang PIIX4_dev->device == 0x790b && 253032f708bSShane Huang PIIX4_dev->revision >= 0x49)) 254032f708bSShane Huang smb_en = 0x00; 255032f708bSShane Huang else 256a94dd00fSRudolf Marek smb_en = (aux) ? 0x28 : 0x2c; 257a94dd00fSRudolf Marek 25887e1960eSShane Huang if (!request_region(smba_idx, 2, "smba_idx")) { 25987e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus base address index region " 26087e1960eSShane Huang "0x%x already in use!\n", smba_idx); 26187e1960eSShane Huang return -EBUSY; 26287e1960eSShane Huang } 26387e1960eSShane Huang outb_p(smb_en, smba_idx); 26487e1960eSShane Huang smba_en_lo = inb_p(smba_idx + 1); 26587e1960eSShane Huang outb_p(smb_en + 1, smba_idx); 26687e1960eSShane Huang smba_en_hi = inb_p(smba_idx + 1); 26787e1960eSShane Huang release_region(smba_idx, 2); 26887e1960eSShane Huang 269032f708bSShane Huang if (!smb_en) { 270032f708bSShane Huang smb_en_status = smba_en_lo & 0x10; 271032f708bSShane Huang piix4_smba = smba_en_hi << 8; 272032f708bSShane Huang if (aux) 273032f708bSShane Huang piix4_smba |= 0x20; 274032f708bSShane Huang } else { 275032f708bSShane Huang smb_en_status = smba_en_lo & 0x01; 276032f708bSShane Huang piix4_smba = ((smba_en_hi << 8) | smba_en_lo) & 0xffe0; 277032f708bSShane Huang } 278032f708bSShane Huang 279032f708bSShane Huang if (!smb_en_status) { 28087e1960eSShane Huang dev_err(&PIIX4_dev->dev, 28166f8a8ffSJean Delvare "SMBus Host Controller not enabled!\n"); 28287e1960eSShane Huang return -ENODEV; 28387e1960eSShane Huang } 28487e1960eSShane Huang 28587e1960eSShane Huang if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 28618669eabSJean Delvare return -ENODEV; 28787e1960eSShane Huang 28887e1960eSShane Huang if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 28987e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 29087e1960eSShane Huang piix4_smba); 29187e1960eSShane Huang return -EBUSY; 29287e1960eSShane Huang } 29387e1960eSShane Huang 294a94dd00fSRudolf Marek /* Aux SMBus does not support IRQ information */ 295a94dd00fSRudolf Marek if (aux) { 296a94dd00fSRudolf Marek dev_info(&PIIX4_dev->dev, 29785fd0fe6SShane Huang "Auxiliary SMBus Host Controller at 0x%x\n", 29885fd0fe6SShane Huang piix4_smba); 299a94dd00fSRudolf Marek return piix4_smba; 300a94dd00fSRudolf Marek } 301a94dd00fSRudolf Marek 30287e1960eSShane Huang /* Request the SMBus I2C bus config region */ 30387e1960eSShane Huang if (!request_region(piix4_smba + i2ccfg_offset, 1, "i2ccfg")) { 30487e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus I2C bus config region " 30587e1960eSShane Huang "0x%x already in use!\n", piix4_smba + i2ccfg_offset); 30687e1960eSShane Huang release_region(piix4_smba, SMBIOSIZE); 30787e1960eSShane Huang return -EBUSY; 30887e1960eSShane Huang } 30987e1960eSShane Huang i2ccfg = inb_p(piix4_smba + i2ccfg_offset); 31087e1960eSShane Huang release_region(piix4_smba + i2ccfg_offset, 1); 31187e1960eSShane Huang 31287e1960eSShane Huang if (i2ccfg & 1) 31366f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n"); 31487e1960eSShane Huang else 31566f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n"); 31687e1960eSShane Huang 31787e1960eSShane Huang dev_info(&PIIX4_dev->dev, 31887e1960eSShane Huang "SMBus Host Controller at 0x%x, revision %d\n", 31987e1960eSShane Huang piix4_smba, i2ccfg >> 4); 32087e1960eSShane Huang 32114a8086dSAndrew Armenia return piix4_smba; 32287e1960eSShane Huang } 32387e1960eSShane Huang 3240b255e92SBill Pemberton static int piix4_setup_aux(struct pci_dev *PIIX4_dev, 3252a2f7404SAndrew Armenia const struct pci_device_id *id, 3262a2f7404SAndrew Armenia unsigned short base_reg_addr) 3272a2f7404SAndrew Armenia { 3282a2f7404SAndrew Armenia /* Set up auxiliary SMBus controllers found on some 3292a2f7404SAndrew Armenia * AMD chipsets e.g. SP5100 (SB700 derivative) */ 3302a2f7404SAndrew Armenia 3312a2f7404SAndrew Armenia unsigned short piix4_smba; 3322a2f7404SAndrew Armenia 3332a2f7404SAndrew Armenia /* Read address of auxiliary SMBus controller */ 3342a2f7404SAndrew Armenia pci_read_config_word(PIIX4_dev, base_reg_addr, &piix4_smba); 3352a2f7404SAndrew Armenia if ((piix4_smba & 1) == 0) { 3362a2f7404SAndrew Armenia dev_dbg(&PIIX4_dev->dev, 3372a2f7404SAndrew Armenia "Auxiliary SMBus controller not enabled\n"); 3382a2f7404SAndrew Armenia return -ENODEV; 3392a2f7404SAndrew Armenia } 3402a2f7404SAndrew Armenia 3412a2f7404SAndrew Armenia piix4_smba &= 0xfff0; 3422a2f7404SAndrew Armenia if (piix4_smba == 0) { 3432a2f7404SAndrew Armenia dev_dbg(&PIIX4_dev->dev, 3442a2f7404SAndrew Armenia "Auxiliary SMBus base address uninitialized\n"); 3452a2f7404SAndrew Armenia return -ENODEV; 3462a2f7404SAndrew Armenia } 3472a2f7404SAndrew Armenia 3482a2f7404SAndrew Armenia if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 3492a2f7404SAndrew Armenia return -ENODEV; 3502a2f7404SAndrew Armenia 3512a2f7404SAndrew Armenia if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 3522a2f7404SAndrew Armenia dev_err(&PIIX4_dev->dev, "Auxiliary SMBus region 0x%x " 3532a2f7404SAndrew Armenia "already in use!\n", piix4_smba); 3542a2f7404SAndrew Armenia return -EBUSY; 3552a2f7404SAndrew Armenia } 3562a2f7404SAndrew Armenia 3572a2f7404SAndrew Armenia dev_info(&PIIX4_dev->dev, 3582a2f7404SAndrew Armenia "Auxiliary SMBus Host Controller at 0x%x\n", 3592a2f7404SAndrew Armenia piix4_smba); 3602a2f7404SAndrew Armenia 3612a2f7404SAndrew Armenia return piix4_smba; 3622a2f7404SAndrew Armenia } 3632a2f7404SAndrew Armenia 364e154bf6fSAndrew Armenia static int piix4_transaction(struct i2c_adapter *piix4_adapter) 3651da177e4SLinus Torvalds { 366e154bf6fSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(piix4_adapter); 367e154bf6fSAndrew Armenia unsigned short piix4_smba = adapdata->smba; 3681da177e4SLinus Torvalds int temp; 3691da177e4SLinus Torvalds int result = 0; 3701da177e4SLinus Torvalds int timeout = 0; 3711da177e4SLinus Torvalds 372e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Transaction (pre): CNT=%02x, CMD=%02x, " 3731da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 3741da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 3751da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 3761da177e4SLinus Torvalds 3771da177e4SLinus Torvalds /* Make sure the SMBus host is ready to start transmitting */ 3781da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 379e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "SMBus busy (%02x). " 3801da177e4SLinus Torvalds "Resetting...\n", temp); 3811da177e4SLinus Torvalds outb_p(temp, SMBHSTSTS); 3821da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 383e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Failed! (%02x)\n", temp); 38497140342SDavid Brownell return -EBUSY; 3851da177e4SLinus Torvalds } else { 386e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Successful!\n"); 3871da177e4SLinus Torvalds } 3881da177e4SLinus Torvalds } 3891da177e4SLinus Torvalds 3901da177e4SLinus Torvalds /* start the transaction by setting bit 6 */ 3911da177e4SLinus Torvalds outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT); 3921da177e4SLinus Torvalds 3931da177e4SLinus Torvalds /* We will always wait for a fraction of a second! (See PIIX4 docs errata) */ 394b1c1759cSDavid Milburn if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */ 395b1c1759cSDavid Milburn msleep(2); 396b1c1759cSDavid Milburn else 3971da177e4SLinus Torvalds msleep(1); 398b1c1759cSDavid Milburn 399b6a31950SRoel Kluin while ((++timeout < MAX_TIMEOUT) && 400b1c1759cSDavid Milburn ((temp = inb_p(SMBHSTSTS)) & 0x01)) 401b1c1759cSDavid Milburn msleep(1); 4021da177e4SLinus Torvalds 4031da177e4SLinus Torvalds /* If the SMBus is still busy, we give up */ 404b6a31950SRoel Kluin if (timeout == MAX_TIMEOUT) { 405e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "SMBus Timeout!\n"); 40697140342SDavid Brownell result = -ETIMEDOUT; 4071da177e4SLinus Torvalds } 4081da177e4SLinus Torvalds 4091da177e4SLinus Torvalds if (temp & 0x10) { 41097140342SDavid Brownell result = -EIO; 411e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Error: Failed bus transaction\n"); 4121da177e4SLinus Torvalds } 4131da177e4SLinus Torvalds 4141da177e4SLinus Torvalds if (temp & 0x08) { 41597140342SDavid Brownell result = -EIO; 416e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Bus collision! SMBus may be " 4171da177e4SLinus Torvalds "locked until next hard reset. (sorry!)\n"); 4181da177e4SLinus Torvalds /* Clock stops and slave is stuck in mid-transmission */ 4191da177e4SLinus Torvalds } 4201da177e4SLinus Torvalds 4211da177e4SLinus Torvalds if (temp & 0x04) { 42297140342SDavid Brownell result = -ENXIO; 423e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Error: no response!\n"); 4241da177e4SLinus Torvalds } 4251da177e4SLinus Torvalds 4261da177e4SLinus Torvalds if (inb_p(SMBHSTSTS) != 0x00) 4271da177e4SLinus Torvalds outb_p(inb(SMBHSTSTS), SMBHSTSTS); 4281da177e4SLinus Torvalds 4291da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 430e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Failed reset at end of " 4311da177e4SLinus Torvalds "transaction (%02x)\n", temp); 4321da177e4SLinus Torvalds } 433e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Transaction (post): CNT=%02x, CMD=%02x, " 4341da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 4351da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 4361da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 4371da177e4SLinus Torvalds return result; 4381da177e4SLinus Torvalds } 4391da177e4SLinus Torvalds 44097140342SDavid Brownell /* Return negative errno on error. */ 4411da177e4SLinus Torvalds static s32 piix4_access(struct i2c_adapter * adap, u16 addr, 4421da177e4SLinus Torvalds unsigned short flags, char read_write, 4431da177e4SLinus Torvalds u8 command, int size, union i2c_smbus_data * data) 4441da177e4SLinus Torvalds { 44514a8086dSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 44614a8086dSAndrew Armenia unsigned short piix4_smba = adapdata->smba; 4471da177e4SLinus Torvalds int i, len; 44897140342SDavid Brownell int status; 4491da177e4SLinus Torvalds 4501da177e4SLinus Torvalds switch (size) { 4511da177e4SLinus Torvalds case I2C_SMBUS_QUICK: 452fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4531da177e4SLinus Torvalds SMBHSTADD); 4541da177e4SLinus Torvalds size = PIIX4_QUICK; 4551da177e4SLinus Torvalds break; 4561da177e4SLinus Torvalds case I2C_SMBUS_BYTE: 457fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4581da177e4SLinus Torvalds SMBHSTADD); 4591da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 4601da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4611da177e4SLinus Torvalds size = PIIX4_BYTE; 4621da177e4SLinus Torvalds break; 4631da177e4SLinus Torvalds case I2C_SMBUS_BYTE_DATA: 464fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4651da177e4SLinus Torvalds SMBHSTADD); 4661da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4671da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 4681da177e4SLinus Torvalds outb_p(data->byte, SMBHSTDAT0); 4691da177e4SLinus Torvalds size = PIIX4_BYTE_DATA; 4701da177e4SLinus Torvalds break; 4711da177e4SLinus Torvalds case I2C_SMBUS_WORD_DATA: 472fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4731da177e4SLinus Torvalds SMBHSTADD); 4741da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4751da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 4761da177e4SLinus Torvalds outb_p(data->word & 0xff, SMBHSTDAT0); 4771da177e4SLinus Torvalds outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1); 4781da177e4SLinus Torvalds } 4791da177e4SLinus Torvalds size = PIIX4_WORD_DATA; 4801da177e4SLinus Torvalds break; 4811da177e4SLinus Torvalds case I2C_SMBUS_BLOCK_DATA: 482fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4831da177e4SLinus Torvalds SMBHSTADD); 4841da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4851da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 4861da177e4SLinus Torvalds len = data->block[0]; 487fa63cd56SJean Delvare if (len == 0 || len > I2C_SMBUS_BLOCK_MAX) 488fa63cd56SJean Delvare return -EINVAL; 4891da177e4SLinus Torvalds outb_p(len, SMBHSTDAT0); 4901da177e4SLinus Torvalds i = inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 4911da177e4SLinus Torvalds for (i = 1; i <= len; i++) 4921da177e4SLinus Torvalds outb_p(data->block[i], SMBBLKDAT); 4931da177e4SLinus Torvalds } 4941da177e4SLinus Torvalds size = PIIX4_BLOCK_DATA; 4951da177e4SLinus Torvalds break; 496ac7fc4fbSJean Delvare default: 497ac7fc4fbSJean Delvare dev_warn(&adap->dev, "Unsupported transaction %d\n", size); 498ac7fc4fbSJean Delvare return -EOPNOTSUPP; 4991da177e4SLinus Torvalds } 5001da177e4SLinus Torvalds 5011da177e4SLinus Torvalds outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT); 5021da177e4SLinus Torvalds 503e154bf6fSAndrew Armenia status = piix4_transaction(adap); 50497140342SDavid Brownell if (status) 50597140342SDavid Brownell return status; 5061da177e4SLinus Torvalds 5071da177e4SLinus Torvalds if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK)) 5081da177e4SLinus Torvalds return 0; 5091da177e4SLinus Torvalds 5101da177e4SLinus Torvalds 5111da177e4SLinus Torvalds switch (size) { 5123578a075SJean Delvare case PIIX4_BYTE: 5131da177e4SLinus Torvalds case PIIX4_BYTE_DATA: 5141da177e4SLinus Torvalds data->byte = inb_p(SMBHSTDAT0); 5151da177e4SLinus Torvalds break; 5161da177e4SLinus Torvalds case PIIX4_WORD_DATA: 5171da177e4SLinus Torvalds data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8); 5181da177e4SLinus Torvalds break; 5191da177e4SLinus Torvalds case PIIX4_BLOCK_DATA: 5201da177e4SLinus Torvalds data->block[0] = inb_p(SMBHSTDAT0); 521fa63cd56SJean Delvare if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX) 522fa63cd56SJean Delvare return -EPROTO; 5231da177e4SLinus Torvalds i = inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 5241da177e4SLinus Torvalds for (i = 1; i <= data->block[0]; i++) 5251da177e4SLinus Torvalds data->block[i] = inb_p(SMBBLKDAT); 5261da177e4SLinus Torvalds break; 5271da177e4SLinus Torvalds } 5281da177e4SLinus Torvalds return 0; 5291da177e4SLinus Torvalds } 5301da177e4SLinus Torvalds 5311da177e4SLinus Torvalds static u32 piix4_func(struct i2c_adapter *adapter) 5321da177e4SLinus Torvalds { 5331da177e4SLinus Torvalds return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE | 5341da177e4SLinus Torvalds I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA | 5351da177e4SLinus Torvalds I2C_FUNC_SMBUS_BLOCK_DATA; 5361da177e4SLinus Torvalds } 5371da177e4SLinus Torvalds 5388f9082c5SJean Delvare static const struct i2c_algorithm smbus_algorithm = { 5391da177e4SLinus Torvalds .smbus_xfer = piix4_access, 5401da177e4SLinus Torvalds .functionality = piix4_func, 5411da177e4SLinus Torvalds }; 5421da177e4SLinus Torvalds 543*392debf1SJingoo Han static const struct pci_device_id piix4_ids[] = { 5449b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) }, 5459b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) }, 5469b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) }, 5479b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) }, 5489b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) }, 5499b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) }, 5509b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) }, 5513806e94bSCrane Cai { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) }, 552b996ac90SShane Huang { PCI_DEVICE(PCI_VENDOR_ID_AMD, 0x790b) }, 5539b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 5549b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_OSB4) }, 5559b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 5569b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB5) }, 5579b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 5589b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB6) }, 5599b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 5609b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_HT1000SB) }, 561506a8b6cSFlavio Leitner { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 562506a8b6cSFlavio Leitner PCI_DEVICE_ID_SERVERWORKS_HT1100LD) }, 5631da177e4SLinus Torvalds { 0, } 5641da177e4SLinus Torvalds }; 5651da177e4SLinus Torvalds 5661da177e4SLinus Torvalds MODULE_DEVICE_TABLE (pci, piix4_ids); 5671da177e4SLinus Torvalds 568e154bf6fSAndrew Armenia static struct i2c_adapter *piix4_main_adapter; 5692a2f7404SAndrew Armenia static struct i2c_adapter *piix4_aux_adapter; 570e154bf6fSAndrew Armenia 5710b255e92SBill Pemberton static int piix4_add_adapter(struct pci_dev *dev, unsigned short smba, 572e154bf6fSAndrew Armenia struct i2c_adapter **padap) 573e154bf6fSAndrew Armenia { 574e154bf6fSAndrew Armenia struct i2c_adapter *adap; 575e154bf6fSAndrew Armenia struct i2c_piix4_adapdata *adapdata; 576e154bf6fSAndrew Armenia int retval; 577e154bf6fSAndrew Armenia 578e154bf6fSAndrew Armenia adap = kzalloc(sizeof(*adap), GFP_KERNEL); 579e154bf6fSAndrew Armenia if (adap == NULL) { 580e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 581e154bf6fSAndrew Armenia return -ENOMEM; 582e154bf6fSAndrew Armenia } 583e154bf6fSAndrew Armenia 584e154bf6fSAndrew Armenia adap->owner = THIS_MODULE; 585e154bf6fSAndrew Armenia adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD; 586e154bf6fSAndrew Armenia adap->algo = &smbus_algorithm; 587e154bf6fSAndrew Armenia 588e154bf6fSAndrew Armenia adapdata = kzalloc(sizeof(*adapdata), GFP_KERNEL); 589e154bf6fSAndrew Armenia if (adapdata == NULL) { 590e154bf6fSAndrew Armenia kfree(adap); 591e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 592e154bf6fSAndrew Armenia return -ENOMEM; 593e154bf6fSAndrew Armenia } 594e154bf6fSAndrew Armenia 595e154bf6fSAndrew Armenia adapdata->smba = smba; 596e154bf6fSAndrew Armenia 597e154bf6fSAndrew Armenia /* set up the sysfs linkage to our parent device */ 598e154bf6fSAndrew Armenia adap->dev.parent = &dev->dev; 599e154bf6fSAndrew Armenia 600e154bf6fSAndrew Armenia snprintf(adap->name, sizeof(adap->name), 601e154bf6fSAndrew Armenia "SMBus PIIX4 adapter at %04x", smba); 602e154bf6fSAndrew Armenia 603e154bf6fSAndrew Armenia i2c_set_adapdata(adap, adapdata); 604e154bf6fSAndrew Armenia 605e154bf6fSAndrew Armenia retval = i2c_add_adapter(adap); 606e154bf6fSAndrew Armenia if (retval) { 607e154bf6fSAndrew Armenia dev_err(&dev->dev, "Couldn't register adapter!\n"); 608e154bf6fSAndrew Armenia kfree(adapdata); 609e154bf6fSAndrew Armenia kfree(adap); 610e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 611e154bf6fSAndrew Armenia return retval; 612e154bf6fSAndrew Armenia } 613e154bf6fSAndrew Armenia 614e154bf6fSAndrew Armenia *padap = adap; 615e154bf6fSAndrew Armenia return 0; 616e154bf6fSAndrew Armenia } 617e154bf6fSAndrew Armenia 6180b255e92SBill Pemberton static int piix4_probe(struct pci_dev *dev, const struct pci_device_id *id) 6191da177e4SLinus Torvalds { 6201da177e4SLinus Torvalds int retval; 6211da177e4SLinus Torvalds 62276b3e28fSCrane Cai if ((dev->vendor == PCI_VENDOR_ID_ATI && 62376b3e28fSCrane Cai dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS && 62476b3e28fSCrane Cai dev->revision >= 0x40) || 62576b3e28fSCrane Cai dev->vendor == PCI_VENDOR_ID_AMD) 62687e1960eSShane Huang /* base address location etc changed in SB800 */ 627a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 0); 62887e1960eSShane Huang else 6291da177e4SLinus Torvalds retval = piix4_setup(dev, id); 63087e1960eSShane Huang 6312a2f7404SAndrew Armenia /* If no main SMBus found, give up */ 63214a8086dSAndrew Armenia if (retval < 0) 6331da177e4SLinus Torvalds return retval; 6341da177e4SLinus Torvalds 6352a2f7404SAndrew Armenia /* Try to register main SMBus adapter, give up if we can't */ 6362a2f7404SAndrew Armenia retval = piix4_add_adapter(dev, retval, &piix4_main_adapter); 6372a2f7404SAndrew Armenia if (retval < 0) 6382a2f7404SAndrew Armenia return retval; 6392a2f7404SAndrew Armenia 6402a2f7404SAndrew Armenia /* Check for auxiliary SMBus on some AMD chipsets */ 641a94dd00fSRudolf Marek retval = -ENODEV; 642a94dd00fSRudolf Marek 6432a2f7404SAndrew Armenia if (dev->vendor == PCI_VENDOR_ID_ATI && 644a94dd00fSRudolf Marek dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS) { 645a94dd00fSRudolf Marek if (dev->revision < 0x40) { 6462a2f7404SAndrew Armenia retval = piix4_setup_aux(dev, id, 0x58); 647a94dd00fSRudolf Marek } else { 648a94dd00fSRudolf Marek /* SB800 added aux bus too */ 649a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 1); 650a94dd00fSRudolf Marek } 651a94dd00fSRudolf Marek } 652a94dd00fSRudolf Marek 653a94dd00fSRudolf Marek if (dev->vendor == PCI_VENDOR_ID_AMD && 654a94dd00fSRudolf Marek dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) { 655a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 1); 656a94dd00fSRudolf Marek } 657a94dd00fSRudolf Marek 6582a2f7404SAndrew Armenia if (retval > 0) { 6592a2f7404SAndrew Armenia /* Try to add the aux adapter if it exists, 6602a2f7404SAndrew Armenia * piix4_add_adapter will clean up if this fails */ 6612a2f7404SAndrew Armenia piix4_add_adapter(dev, retval, &piix4_aux_adapter); 6622a2f7404SAndrew Armenia } 6632a2f7404SAndrew Armenia 6642a2f7404SAndrew Armenia return 0; 6651da177e4SLinus Torvalds } 6661da177e4SLinus Torvalds 6670b255e92SBill Pemberton static void piix4_adap_remove(struct i2c_adapter *adap) 66814a8086dSAndrew Armenia { 66914a8086dSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 67014a8086dSAndrew Armenia 67114a8086dSAndrew Armenia if (adapdata->smba) { 67214a8086dSAndrew Armenia i2c_del_adapter(adap); 67314a8086dSAndrew Armenia release_region(adapdata->smba, SMBIOSIZE); 674e154bf6fSAndrew Armenia kfree(adapdata); 675e154bf6fSAndrew Armenia kfree(adap); 67614a8086dSAndrew Armenia } 67714a8086dSAndrew Armenia } 67814a8086dSAndrew Armenia 6790b255e92SBill Pemberton static void piix4_remove(struct pci_dev *dev) 6801da177e4SLinus Torvalds { 681e154bf6fSAndrew Armenia if (piix4_main_adapter) { 682e154bf6fSAndrew Armenia piix4_adap_remove(piix4_main_adapter); 683e154bf6fSAndrew Armenia piix4_main_adapter = NULL; 684e154bf6fSAndrew Armenia } 6852a2f7404SAndrew Armenia 6862a2f7404SAndrew Armenia if (piix4_aux_adapter) { 6872a2f7404SAndrew Armenia piix4_adap_remove(piix4_aux_adapter); 6882a2f7404SAndrew Armenia piix4_aux_adapter = NULL; 6892a2f7404SAndrew Armenia } 6901da177e4SLinus Torvalds } 6911da177e4SLinus Torvalds 6921da177e4SLinus Torvalds static struct pci_driver piix4_driver = { 6931da177e4SLinus Torvalds .name = "piix4_smbus", 6941da177e4SLinus Torvalds .id_table = piix4_ids, 6951da177e4SLinus Torvalds .probe = piix4_probe, 6960b255e92SBill Pemberton .remove = piix4_remove, 6971da177e4SLinus Torvalds }; 6981da177e4SLinus Torvalds 69956f21788SAxel Lin module_pci_driver(piix4_driver); 7001da177e4SLinus Torvalds 7011da177e4SLinus Torvalds MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl> and " 7021da177e4SLinus Torvalds "Philip Edelbrock <phil@netroedge.com>"); 7031da177e4SLinus Torvalds MODULE_DESCRIPTION("PIIX4 SMBus driver"); 7041da177e4SLinus Torvalds MODULE_LICENSE("GPL"); 705