11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and 31da177e4SLinus Torvalds Philip Edelbrock <phil@netroedge.com> 41da177e4SLinus Torvalds 51da177e4SLinus Torvalds This program is free software; you can redistribute it and/or modify 61da177e4SLinus Torvalds it under the terms of the GNU General Public License as published by 71da177e4SLinus Torvalds the Free Software Foundation; either version 2 of the License, or 81da177e4SLinus Torvalds (at your option) any later version. 91da177e4SLinus Torvalds 101da177e4SLinus Torvalds This program is distributed in the hope that it will be useful, 111da177e4SLinus Torvalds but WITHOUT ANY WARRANTY; without even the implied warranty of 121da177e4SLinus Torvalds MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 131da177e4SLinus Torvalds GNU General Public License for more details. 141da177e4SLinus Torvalds */ 151da177e4SLinus Torvalds 161da177e4SLinus Torvalds /* 171da177e4SLinus Torvalds Supports: 181da177e4SLinus Torvalds Intel PIIX4, 440MX 19506a8b6cSFlavio Leitner Serverworks OSB4, CSB5, CSB6, HT-1000, HT-1100 202a2f7404SAndrew Armenia ATI IXP200, IXP300, IXP400, SB600, SB700/SP5100, SB800 21032f708bSShane Huang AMD Hudson-2, ML, CZ 221da177e4SLinus Torvalds SMSC Victory66 231da177e4SLinus Torvalds 242a2f7404SAndrew Armenia Note: we assume there can only be one device, with one or more 252a2f7404SAndrew Armenia SMBus interfaces. 26*2fee61d2SChristian Fetzer The device can register multiple i2c_adapters (up to PIIX4_MAX_ADAPTERS). 27*2fee61d2SChristian Fetzer For devices supporting multiple ports the i2c_adapter should provide 28*2fee61d2SChristian Fetzer an i2c_algorithm to access them. 291da177e4SLinus Torvalds */ 301da177e4SLinus Torvalds 311da177e4SLinus Torvalds #include <linux/module.h> 321da177e4SLinus Torvalds #include <linux/moduleparam.h> 331da177e4SLinus Torvalds #include <linux/pci.h> 341da177e4SLinus Torvalds #include <linux/kernel.h> 351da177e4SLinus Torvalds #include <linux/delay.h> 361da177e4SLinus Torvalds #include <linux/stddef.h> 371da177e4SLinus Torvalds #include <linux/ioport.h> 381da177e4SLinus Torvalds #include <linux/i2c.h> 39c415b303SDaniel J Blueman #include <linux/slab.h> 401da177e4SLinus Torvalds #include <linux/dmi.h> 4154fb4a05SJean Delvare #include <linux/acpi.h> 4221782180SH Hartley Sweeten #include <linux/io.h> 43*2fee61d2SChristian Fetzer #include <linux/mutex.h> 441da177e4SLinus Torvalds 451da177e4SLinus Torvalds 461da177e4SLinus Torvalds /* PIIX4 SMBus address offsets */ 471da177e4SLinus Torvalds #define SMBHSTSTS (0 + piix4_smba) 481da177e4SLinus Torvalds #define SMBHSLVSTS (1 + piix4_smba) 491da177e4SLinus Torvalds #define SMBHSTCNT (2 + piix4_smba) 501da177e4SLinus Torvalds #define SMBHSTCMD (3 + piix4_smba) 511da177e4SLinus Torvalds #define SMBHSTADD (4 + piix4_smba) 521da177e4SLinus Torvalds #define SMBHSTDAT0 (5 + piix4_smba) 531da177e4SLinus Torvalds #define SMBHSTDAT1 (6 + piix4_smba) 541da177e4SLinus Torvalds #define SMBBLKDAT (7 + piix4_smba) 551da177e4SLinus Torvalds #define SMBSLVCNT (8 + piix4_smba) 561da177e4SLinus Torvalds #define SMBSHDWCMD (9 + piix4_smba) 571da177e4SLinus Torvalds #define SMBSLVEVT (0xA + piix4_smba) 581da177e4SLinus Torvalds #define SMBSLVDAT (0xC + piix4_smba) 591da177e4SLinus Torvalds 601da177e4SLinus Torvalds /* count for request_region */ 611da177e4SLinus Torvalds #define SMBIOSIZE 8 621da177e4SLinus Torvalds 631da177e4SLinus Torvalds /* PCI Address Constants */ 641da177e4SLinus Torvalds #define SMBBA 0x090 651da177e4SLinus Torvalds #define SMBHSTCFG 0x0D2 661da177e4SLinus Torvalds #define SMBSLVC 0x0D3 671da177e4SLinus Torvalds #define SMBSHDW1 0x0D4 681da177e4SLinus Torvalds #define SMBSHDW2 0x0D5 691da177e4SLinus Torvalds #define SMBREV 0x0D6 701da177e4SLinus Torvalds 711da177e4SLinus Torvalds /* Other settings */ 721da177e4SLinus Torvalds #define MAX_TIMEOUT 500 731da177e4SLinus Torvalds #define ENABLE_INT9 0 741da177e4SLinus Torvalds 751da177e4SLinus Torvalds /* PIIX4 constants */ 761da177e4SLinus Torvalds #define PIIX4_QUICK 0x00 771da177e4SLinus Torvalds #define PIIX4_BYTE 0x04 781da177e4SLinus Torvalds #define PIIX4_BYTE_DATA 0x08 791da177e4SLinus Torvalds #define PIIX4_WORD_DATA 0x0C 801da177e4SLinus Torvalds #define PIIX4_BLOCK_DATA 0x14 811da177e4SLinus Torvalds 82ca2061e1SChristian Fetzer /* Multi-port constants */ 83ca2061e1SChristian Fetzer #define PIIX4_MAX_ADAPTERS 4 84ca2061e1SChristian Fetzer 85*2fee61d2SChristian Fetzer /* SB800 constants */ 86*2fee61d2SChristian Fetzer #define SB800_PIIX4_SMB_IDX 0xcd6 87*2fee61d2SChristian Fetzer 88*2fee61d2SChristian Fetzer /* SB800 port is selected by bits 2:1 of the smb_en register (0x2c) */ 89*2fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX 0x2c 90*2fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX_MASK 0x06 91*2fee61d2SChristian Fetzer 921da177e4SLinus Torvalds /* insmod parameters */ 931da177e4SLinus Torvalds 941da177e4SLinus Torvalds /* If force is set to anything different from 0, we forcibly enable the 951da177e4SLinus Torvalds PIIX4. DANGEROUS! */ 9660507095SJean Delvare static int force; 971da177e4SLinus Torvalds module_param (force, int, 0); 981da177e4SLinus Torvalds MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!"); 991da177e4SLinus Torvalds 1001da177e4SLinus Torvalds /* If force_addr is set to anything different from 0, we forcibly enable 1011da177e4SLinus Torvalds the PIIX4 at the given address. VERY DANGEROUS! */ 10260507095SJean Delvare static int force_addr; 1031da177e4SLinus Torvalds module_param (force_addr, int, 0); 1041da177e4SLinus Torvalds MODULE_PARM_DESC(force_addr, 1051da177e4SLinus Torvalds "Forcibly enable the PIIX4 at the given address. " 1061da177e4SLinus Torvalds "EXTREMELY DANGEROUS!"); 1071da177e4SLinus Torvalds 108b1c1759cSDavid Milburn static int srvrworks_csb5_delay; 109d6072f84SJean Delvare static struct pci_driver piix4_driver; 1101da177e4SLinus Torvalds 1110b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_blacklist[] = { 112c2fc54fcSJean Delvare { 113c2fc54fcSJean Delvare .ident = "Sapphire AM2RD790", 114c2fc54fcSJean Delvare .matches = { 115c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."), 116c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"), 117c2fc54fcSJean Delvare }, 118c2fc54fcSJean Delvare }, 119c2fc54fcSJean Delvare { 120c2fc54fcSJean Delvare .ident = "DFI Lanparty UT 790FX", 121c2fc54fcSJean Delvare .matches = { 122c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."), 123c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"), 124c2fc54fcSJean Delvare }, 125c2fc54fcSJean Delvare }, 126c2fc54fcSJean Delvare { } 127c2fc54fcSJean Delvare }; 128c2fc54fcSJean Delvare 129c2fc54fcSJean Delvare /* The IBM entry is in a separate table because we only check it 130c2fc54fcSJean Delvare on Intel-based systems */ 1310b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_ibm[] = { 1321da177e4SLinus Torvalds { 1331da177e4SLinus Torvalds .ident = "IBM", 1341da177e4SLinus Torvalds .matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), }, 1351da177e4SLinus Torvalds }, 1361da177e4SLinus Torvalds { }, 1371da177e4SLinus Torvalds }; 1381da177e4SLinus Torvalds 13914a8086dSAndrew Armenia struct i2c_piix4_adapdata { 14014a8086dSAndrew Armenia unsigned short smba; 141*2fee61d2SChristian Fetzer 142*2fee61d2SChristian Fetzer /* SB800 */ 143*2fee61d2SChristian Fetzer bool sb800_main; 144*2fee61d2SChristian Fetzer unsigned short port; 145*2fee61d2SChristian Fetzer struct mutex *mutex; 14614a8086dSAndrew Armenia }; 14714a8086dSAndrew Armenia 1480b255e92SBill Pemberton static int piix4_setup(struct pci_dev *PIIX4_dev, 1491da177e4SLinus Torvalds const struct pci_device_id *id) 1501da177e4SLinus Torvalds { 1511da177e4SLinus Torvalds unsigned char temp; 15214a8086dSAndrew Armenia unsigned short piix4_smba; 1531da177e4SLinus Torvalds 154b1c1759cSDavid Milburn if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) && 155b1c1759cSDavid Milburn (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5)) 156b1c1759cSDavid Milburn srvrworks_csb5_delay = 1; 157b1c1759cSDavid Milburn 158c2fc54fcSJean Delvare /* On some motherboards, it was reported that accessing the SMBus 159c2fc54fcSJean Delvare caused severe hardware problems */ 160c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_blacklist)) { 161c2fc54fcSJean Delvare dev_err(&PIIX4_dev->dev, 162c2fc54fcSJean Delvare "Accessing the SMBus on this system is unsafe!\n"); 163c2fc54fcSJean Delvare return -EPERM; 164c2fc54fcSJean Delvare } 165c2fc54fcSJean Delvare 1661da177e4SLinus Torvalds /* Don't access SMBus on IBM systems which get corrupted eeproms */ 167c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_ibm) && 1681da177e4SLinus Torvalds PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) { 169f9ba6c04SJean Delvare dev_err(&PIIX4_dev->dev, "IBM system detected; this module " 1701da177e4SLinus Torvalds "may corrupt your serial eeprom! Refusing to load " 1711da177e4SLinus Torvalds "module!\n"); 1721da177e4SLinus Torvalds return -EPERM; 1731da177e4SLinus Torvalds } 1741da177e4SLinus Torvalds 1751da177e4SLinus Torvalds /* Determine the address of the SMBus areas */ 1761da177e4SLinus Torvalds if (force_addr) { 1771da177e4SLinus Torvalds piix4_smba = force_addr & 0xfff0; 1781da177e4SLinus Torvalds force = 0; 1791da177e4SLinus Torvalds } else { 1801da177e4SLinus Torvalds pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba); 1811da177e4SLinus Torvalds piix4_smba &= 0xfff0; 1821da177e4SLinus Torvalds if(piix4_smba == 0) { 183fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus base address " 1841da177e4SLinus Torvalds "uninitialized - upgrade BIOS or use " 1851da177e4SLinus Torvalds "force_addr=0xaddr\n"); 1861da177e4SLinus Torvalds return -ENODEV; 1871da177e4SLinus Torvalds } 1881da177e4SLinus Torvalds } 1891da177e4SLinus Torvalds 19054fb4a05SJean Delvare if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 19118669eabSJean Delvare return -ENODEV; 19254fb4a05SJean Delvare 193d6072f84SJean Delvare if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 194fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 1951da177e4SLinus Torvalds piix4_smba); 196fa63cd56SJean Delvare return -EBUSY; 1971da177e4SLinus Torvalds } 1981da177e4SLinus Torvalds 1991da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp); 2001da177e4SLinus Torvalds 2011da177e4SLinus Torvalds /* If force_addr is set, we program the new address here. Just to make 2021da177e4SLinus Torvalds sure, we disable the PIIX4 first. */ 2031da177e4SLinus Torvalds if (force_addr) { 2041da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe); 2051da177e4SLinus Torvalds pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba); 2061da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01); 2071da177e4SLinus Torvalds dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to " 2081da177e4SLinus Torvalds "new address %04x!\n", piix4_smba); 2091da177e4SLinus Torvalds } else if ((temp & 1) == 0) { 2101da177e4SLinus Torvalds if (force) { 2111da177e4SLinus Torvalds /* This should never need to be done, but has been 2121da177e4SLinus Torvalds * noted that many Dell machines have the SMBus 2131da177e4SLinus Torvalds * interface on the PIIX4 disabled!? NOTE: This assumes 2141da177e4SLinus Torvalds * I/O space and other allocations WERE done by the 2151da177e4SLinus Torvalds * Bios! Don't complain if your hardware does weird 2161da177e4SLinus Torvalds * things after enabling this. :') Check for Bios 2171da177e4SLinus Torvalds * updates before resorting to this. 2181da177e4SLinus Torvalds */ 2191da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, 2201da177e4SLinus Torvalds temp | 1); 2218117e41eSJoe Perches dev_notice(&PIIX4_dev->dev, 2228117e41eSJoe Perches "WARNING: SMBus interface has been FORCEFULLY ENABLED!\n"); 2231da177e4SLinus Torvalds } else { 2241da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, 22566f8a8ffSJean Delvare "SMBus Host Controller not enabled!\n"); 2261da177e4SLinus Torvalds release_region(piix4_smba, SMBIOSIZE); 2271da177e4SLinus Torvalds return -ENODEV; 2281da177e4SLinus Torvalds } 2291da177e4SLinus Torvalds } 2301da177e4SLinus Torvalds 23154aaa1caSRudolf Marek if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2)) 23266f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n"); 2331da177e4SLinus Torvalds else if ((temp & 0x0E) == 0) 23466f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n"); 2351da177e4SLinus Torvalds else 2361da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration " 2371da177e4SLinus Torvalds "(or code out of date)!\n"); 2381da177e4SLinus Torvalds 2391da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBREV, &temp); 240fa63cd56SJean Delvare dev_info(&PIIX4_dev->dev, 241fa63cd56SJean Delvare "SMBus Host Controller at 0x%x, revision %d\n", 242fa63cd56SJean Delvare piix4_smba, temp); 2431da177e4SLinus Torvalds 24414a8086dSAndrew Armenia return piix4_smba; 2451da177e4SLinus Torvalds } 2461da177e4SLinus Torvalds 2470b255e92SBill Pemberton static int piix4_setup_sb800(struct pci_dev *PIIX4_dev, 248a94dd00fSRudolf Marek const struct pci_device_id *id, u8 aux) 24987e1960eSShane Huang { 25014a8086dSAndrew Armenia unsigned short piix4_smba; 251032f708bSShane Huang u8 smba_en_lo, smba_en_hi, smb_en, smb_en_status; 252032f708bSShane Huang u8 i2ccfg, i2ccfg_offset = 0x10; 25387e1960eSShane Huang 2543806e94bSCrane Cai /* SB800 and later SMBus does not support forcing address */ 25587e1960eSShane Huang if (force || force_addr) { 2563806e94bSCrane Cai dev_err(&PIIX4_dev->dev, "SMBus does not support " 25787e1960eSShane Huang "forcing address!\n"); 25887e1960eSShane Huang return -EINVAL; 25987e1960eSShane Huang } 26087e1960eSShane Huang 26187e1960eSShane Huang /* Determine the address of the SMBus areas */ 262032f708bSShane Huang if ((PIIX4_dev->vendor == PCI_VENDOR_ID_AMD && 263032f708bSShane Huang PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS && 264032f708bSShane Huang PIIX4_dev->revision >= 0x41) || 265032f708bSShane Huang (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD && 266bcb29994SVincent Wan PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS && 267032f708bSShane Huang PIIX4_dev->revision >= 0x49)) 268032f708bSShane Huang smb_en = 0x00; 269032f708bSShane Huang else 270a94dd00fSRudolf Marek smb_en = (aux) ? 0x28 : 0x2c; 271a94dd00fSRudolf Marek 272*2fee61d2SChristian Fetzer outb_p(smb_en, SB800_PIIX4_SMB_IDX); 273*2fee61d2SChristian Fetzer smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1); 274*2fee61d2SChristian Fetzer outb_p(smb_en + 1, SB800_PIIX4_SMB_IDX); 275*2fee61d2SChristian Fetzer smba_en_hi = inb_p(SB800_PIIX4_SMB_IDX + 1); 27687e1960eSShane Huang 277032f708bSShane Huang if (!smb_en) { 278032f708bSShane Huang smb_en_status = smba_en_lo & 0x10; 279032f708bSShane Huang piix4_smba = smba_en_hi << 8; 280032f708bSShane Huang if (aux) 281032f708bSShane Huang piix4_smba |= 0x20; 282032f708bSShane Huang } else { 283032f708bSShane Huang smb_en_status = smba_en_lo & 0x01; 284032f708bSShane Huang piix4_smba = ((smba_en_hi << 8) | smba_en_lo) & 0xffe0; 285032f708bSShane Huang } 286032f708bSShane Huang 287032f708bSShane Huang if (!smb_en_status) { 28887e1960eSShane Huang dev_err(&PIIX4_dev->dev, 28966f8a8ffSJean Delvare "SMBus Host Controller not enabled!\n"); 29087e1960eSShane Huang return -ENODEV; 29187e1960eSShane Huang } 29287e1960eSShane Huang 29387e1960eSShane Huang if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 29418669eabSJean Delvare return -ENODEV; 29587e1960eSShane Huang 29687e1960eSShane Huang if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 29787e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 29887e1960eSShane Huang piix4_smba); 29987e1960eSShane Huang return -EBUSY; 30087e1960eSShane Huang } 30187e1960eSShane Huang 302a94dd00fSRudolf Marek /* Aux SMBus does not support IRQ information */ 303a94dd00fSRudolf Marek if (aux) { 304a94dd00fSRudolf Marek dev_info(&PIIX4_dev->dev, 30585fd0fe6SShane Huang "Auxiliary SMBus Host Controller at 0x%x\n", 30685fd0fe6SShane Huang piix4_smba); 307a94dd00fSRudolf Marek return piix4_smba; 308a94dd00fSRudolf Marek } 309a94dd00fSRudolf Marek 31087e1960eSShane Huang /* Request the SMBus I2C bus config region */ 31187e1960eSShane Huang if (!request_region(piix4_smba + i2ccfg_offset, 1, "i2ccfg")) { 31287e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus I2C bus config region " 31387e1960eSShane Huang "0x%x already in use!\n", piix4_smba + i2ccfg_offset); 31487e1960eSShane Huang release_region(piix4_smba, SMBIOSIZE); 31587e1960eSShane Huang return -EBUSY; 31687e1960eSShane Huang } 31787e1960eSShane Huang i2ccfg = inb_p(piix4_smba + i2ccfg_offset); 31887e1960eSShane Huang release_region(piix4_smba + i2ccfg_offset, 1); 31987e1960eSShane Huang 32087e1960eSShane Huang if (i2ccfg & 1) 32166f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n"); 32287e1960eSShane Huang else 32366f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n"); 32487e1960eSShane Huang 32587e1960eSShane Huang dev_info(&PIIX4_dev->dev, 32687e1960eSShane Huang "SMBus Host Controller at 0x%x, revision %d\n", 32787e1960eSShane Huang piix4_smba, i2ccfg >> 4); 32887e1960eSShane Huang 32914a8086dSAndrew Armenia return piix4_smba; 33087e1960eSShane Huang } 33187e1960eSShane Huang 3320b255e92SBill Pemberton static int piix4_setup_aux(struct pci_dev *PIIX4_dev, 3332a2f7404SAndrew Armenia const struct pci_device_id *id, 3342a2f7404SAndrew Armenia unsigned short base_reg_addr) 3352a2f7404SAndrew Armenia { 3362a2f7404SAndrew Armenia /* Set up auxiliary SMBus controllers found on some 3372a2f7404SAndrew Armenia * AMD chipsets e.g. SP5100 (SB700 derivative) */ 3382a2f7404SAndrew Armenia 3392a2f7404SAndrew Armenia unsigned short piix4_smba; 3402a2f7404SAndrew Armenia 3412a2f7404SAndrew Armenia /* Read address of auxiliary SMBus controller */ 3422a2f7404SAndrew Armenia pci_read_config_word(PIIX4_dev, base_reg_addr, &piix4_smba); 3432a2f7404SAndrew Armenia if ((piix4_smba & 1) == 0) { 3442a2f7404SAndrew Armenia dev_dbg(&PIIX4_dev->dev, 3452a2f7404SAndrew Armenia "Auxiliary SMBus controller not enabled\n"); 3462a2f7404SAndrew Armenia return -ENODEV; 3472a2f7404SAndrew Armenia } 3482a2f7404SAndrew Armenia 3492a2f7404SAndrew Armenia piix4_smba &= 0xfff0; 3502a2f7404SAndrew Armenia if (piix4_smba == 0) { 3512a2f7404SAndrew Armenia dev_dbg(&PIIX4_dev->dev, 3522a2f7404SAndrew Armenia "Auxiliary SMBus base address uninitialized\n"); 3532a2f7404SAndrew Armenia return -ENODEV; 3542a2f7404SAndrew Armenia } 3552a2f7404SAndrew Armenia 3562a2f7404SAndrew Armenia if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 3572a2f7404SAndrew Armenia return -ENODEV; 3582a2f7404SAndrew Armenia 3592a2f7404SAndrew Armenia if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 3602a2f7404SAndrew Armenia dev_err(&PIIX4_dev->dev, "Auxiliary SMBus region 0x%x " 3612a2f7404SAndrew Armenia "already in use!\n", piix4_smba); 3622a2f7404SAndrew Armenia return -EBUSY; 3632a2f7404SAndrew Armenia } 3642a2f7404SAndrew Armenia 3652a2f7404SAndrew Armenia dev_info(&PIIX4_dev->dev, 3662a2f7404SAndrew Armenia "Auxiliary SMBus Host Controller at 0x%x\n", 3672a2f7404SAndrew Armenia piix4_smba); 3682a2f7404SAndrew Armenia 3692a2f7404SAndrew Armenia return piix4_smba; 3702a2f7404SAndrew Armenia } 3712a2f7404SAndrew Armenia 372e154bf6fSAndrew Armenia static int piix4_transaction(struct i2c_adapter *piix4_adapter) 3731da177e4SLinus Torvalds { 374e154bf6fSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(piix4_adapter); 375e154bf6fSAndrew Armenia unsigned short piix4_smba = adapdata->smba; 3761da177e4SLinus Torvalds int temp; 3771da177e4SLinus Torvalds int result = 0; 3781da177e4SLinus Torvalds int timeout = 0; 3791da177e4SLinus Torvalds 380e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Transaction (pre): CNT=%02x, CMD=%02x, " 3811da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 3821da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 3831da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 3841da177e4SLinus Torvalds 3851da177e4SLinus Torvalds /* Make sure the SMBus host is ready to start transmitting */ 3861da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 387e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "SMBus busy (%02x). " 3881da177e4SLinus Torvalds "Resetting...\n", temp); 3891da177e4SLinus Torvalds outb_p(temp, SMBHSTSTS); 3901da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 391e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Failed! (%02x)\n", temp); 39297140342SDavid Brownell return -EBUSY; 3931da177e4SLinus Torvalds } else { 394e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Successful!\n"); 3951da177e4SLinus Torvalds } 3961da177e4SLinus Torvalds } 3971da177e4SLinus Torvalds 3981da177e4SLinus Torvalds /* start the transaction by setting bit 6 */ 3991da177e4SLinus Torvalds outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT); 4001da177e4SLinus Torvalds 4011da177e4SLinus Torvalds /* We will always wait for a fraction of a second! (See PIIX4 docs errata) */ 402b1c1759cSDavid Milburn if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */ 403b1c1759cSDavid Milburn msleep(2); 404b1c1759cSDavid Milburn else 4051da177e4SLinus Torvalds msleep(1); 406b1c1759cSDavid Milburn 407b6a31950SRoel Kluin while ((++timeout < MAX_TIMEOUT) && 408b1c1759cSDavid Milburn ((temp = inb_p(SMBHSTSTS)) & 0x01)) 409b1c1759cSDavid Milburn msleep(1); 4101da177e4SLinus Torvalds 4111da177e4SLinus Torvalds /* If the SMBus is still busy, we give up */ 412b6a31950SRoel Kluin if (timeout == MAX_TIMEOUT) { 413e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "SMBus Timeout!\n"); 41497140342SDavid Brownell result = -ETIMEDOUT; 4151da177e4SLinus Torvalds } 4161da177e4SLinus Torvalds 4171da177e4SLinus Torvalds if (temp & 0x10) { 41897140342SDavid Brownell result = -EIO; 419e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Error: Failed bus transaction\n"); 4201da177e4SLinus Torvalds } 4211da177e4SLinus Torvalds 4221da177e4SLinus Torvalds if (temp & 0x08) { 42397140342SDavid Brownell result = -EIO; 424e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Bus collision! SMBus may be " 4251da177e4SLinus Torvalds "locked until next hard reset. (sorry!)\n"); 4261da177e4SLinus Torvalds /* Clock stops and slave is stuck in mid-transmission */ 4271da177e4SLinus Torvalds } 4281da177e4SLinus Torvalds 4291da177e4SLinus Torvalds if (temp & 0x04) { 43097140342SDavid Brownell result = -ENXIO; 431e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Error: no response!\n"); 4321da177e4SLinus Torvalds } 4331da177e4SLinus Torvalds 4341da177e4SLinus Torvalds if (inb_p(SMBHSTSTS) != 0x00) 4351da177e4SLinus Torvalds outb_p(inb(SMBHSTSTS), SMBHSTSTS); 4361da177e4SLinus Torvalds 4371da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 438e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Failed reset at end of " 4391da177e4SLinus Torvalds "transaction (%02x)\n", temp); 4401da177e4SLinus Torvalds } 441e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Transaction (post): CNT=%02x, CMD=%02x, " 4421da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 4431da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 4441da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 4451da177e4SLinus Torvalds return result; 4461da177e4SLinus Torvalds } 4471da177e4SLinus Torvalds 44897140342SDavid Brownell /* Return negative errno on error. */ 4491da177e4SLinus Torvalds static s32 piix4_access(struct i2c_adapter * adap, u16 addr, 4501da177e4SLinus Torvalds unsigned short flags, char read_write, 4511da177e4SLinus Torvalds u8 command, int size, union i2c_smbus_data * data) 4521da177e4SLinus Torvalds { 45314a8086dSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 45414a8086dSAndrew Armenia unsigned short piix4_smba = adapdata->smba; 4551da177e4SLinus Torvalds int i, len; 45697140342SDavid Brownell int status; 4571da177e4SLinus Torvalds 4581da177e4SLinus Torvalds switch (size) { 4591da177e4SLinus Torvalds case I2C_SMBUS_QUICK: 460fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4611da177e4SLinus Torvalds SMBHSTADD); 4621da177e4SLinus Torvalds size = PIIX4_QUICK; 4631da177e4SLinus Torvalds break; 4641da177e4SLinus Torvalds case I2C_SMBUS_BYTE: 465fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4661da177e4SLinus Torvalds SMBHSTADD); 4671da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 4681da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4691da177e4SLinus Torvalds size = PIIX4_BYTE; 4701da177e4SLinus Torvalds break; 4711da177e4SLinus Torvalds case I2C_SMBUS_BYTE_DATA: 472fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4731da177e4SLinus Torvalds SMBHSTADD); 4741da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4751da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 4761da177e4SLinus Torvalds outb_p(data->byte, SMBHSTDAT0); 4771da177e4SLinus Torvalds size = PIIX4_BYTE_DATA; 4781da177e4SLinus Torvalds break; 4791da177e4SLinus Torvalds case I2C_SMBUS_WORD_DATA: 480fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4811da177e4SLinus Torvalds SMBHSTADD); 4821da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4831da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 4841da177e4SLinus Torvalds outb_p(data->word & 0xff, SMBHSTDAT0); 4851da177e4SLinus Torvalds outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1); 4861da177e4SLinus Torvalds } 4871da177e4SLinus Torvalds size = PIIX4_WORD_DATA; 4881da177e4SLinus Torvalds break; 4891da177e4SLinus Torvalds case I2C_SMBUS_BLOCK_DATA: 490fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4911da177e4SLinus Torvalds SMBHSTADD); 4921da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4931da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 4941da177e4SLinus Torvalds len = data->block[0]; 495fa63cd56SJean Delvare if (len == 0 || len > I2C_SMBUS_BLOCK_MAX) 496fa63cd56SJean Delvare return -EINVAL; 4971da177e4SLinus Torvalds outb_p(len, SMBHSTDAT0); 4981da177e4SLinus Torvalds i = inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 4991da177e4SLinus Torvalds for (i = 1; i <= len; i++) 5001da177e4SLinus Torvalds outb_p(data->block[i], SMBBLKDAT); 5011da177e4SLinus Torvalds } 5021da177e4SLinus Torvalds size = PIIX4_BLOCK_DATA; 5031da177e4SLinus Torvalds break; 504ac7fc4fbSJean Delvare default: 505ac7fc4fbSJean Delvare dev_warn(&adap->dev, "Unsupported transaction %d\n", size); 506ac7fc4fbSJean Delvare return -EOPNOTSUPP; 5071da177e4SLinus Torvalds } 5081da177e4SLinus Torvalds 5091da177e4SLinus Torvalds outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT); 5101da177e4SLinus Torvalds 511e154bf6fSAndrew Armenia status = piix4_transaction(adap); 51297140342SDavid Brownell if (status) 51397140342SDavid Brownell return status; 5141da177e4SLinus Torvalds 5151da177e4SLinus Torvalds if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK)) 5161da177e4SLinus Torvalds return 0; 5171da177e4SLinus Torvalds 5181da177e4SLinus Torvalds 5191da177e4SLinus Torvalds switch (size) { 5203578a075SJean Delvare case PIIX4_BYTE: 5211da177e4SLinus Torvalds case PIIX4_BYTE_DATA: 5221da177e4SLinus Torvalds data->byte = inb_p(SMBHSTDAT0); 5231da177e4SLinus Torvalds break; 5241da177e4SLinus Torvalds case PIIX4_WORD_DATA: 5251da177e4SLinus Torvalds data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8); 5261da177e4SLinus Torvalds break; 5271da177e4SLinus Torvalds case PIIX4_BLOCK_DATA: 5281da177e4SLinus Torvalds data->block[0] = inb_p(SMBHSTDAT0); 529fa63cd56SJean Delvare if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX) 530fa63cd56SJean Delvare return -EPROTO; 5311da177e4SLinus Torvalds i = inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 5321da177e4SLinus Torvalds for (i = 1; i <= data->block[0]; i++) 5331da177e4SLinus Torvalds data->block[i] = inb_p(SMBBLKDAT); 5341da177e4SLinus Torvalds break; 5351da177e4SLinus Torvalds } 5361da177e4SLinus Torvalds return 0; 5371da177e4SLinus Torvalds } 5381da177e4SLinus Torvalds 539*2fee61d2SChristian Fetzer /* 540*2fee61d2SChristian Fetzer * Handles access to multiple SMBus ports on the SB800. 541*2fee61d2SChristian Fetzer * The port is selected by bits 2:1 of the smb_en register (0x2c). 542*2fee61d2SChristian Fetzer * Returns negative errno on error. 543*2fee61d2SChristian Fetzer * 544*2fee61d2SChristian Fetzer * Note: The selected port must be returned to the initial selection to avoid 545*2fee61d2SChristian Fetzer * problems on certain systems. 546*2fee61d2SChristian Fetzer */ 547*2fee61d2SChristian Fetzer static s32 piix4_access_sb800(struct i2c_adapter *adap, u16 addr, 548*2fee61d2SChristian Fetzer unsigned short flags, char read_write, 549*2fee61d2SChristian Fetzer u8 command, int size, union i2c_smbus_data *data) 550*2fee61d2SChristian Fetzer { 551*2fee61d2SChristian Fetzer struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 552*2fee61d2SChristian Fetzer u8 smba_en_lo; 553*2fee61d2SChristian Fetzer u8 port; 554*2fee61d2SChristian Fetzer int retval; 555*2fee61d2SChristian Fetzer 556*2fee61d2SChristian Fetzer mutex_lock(adapdata->mutex); 557*2fee61d2SChristian Fetzer 558*2fee61d2SChristian Fetzer outb_p(SB800_PIIX4_PORT_IDX, SB800_PIIX4_SMB_IDX); 559*2fee61d2SChristian Fetzer smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1); 560*2fee61d2SChristian Fetzer 561*2fee61d2SChristian Fetzer port = adapdata->port; 562*2fee61d2SChristian Fetzer if ((smba_en_lo & SB800_PIIX4_PORT_IDX_MASK) != (port << 1)) 563*2fee61d2SChristian Fetzer outb_p((smba_en_lo & ~SB800_PIIX4_PORT_IDX_MASK) | (port << 1), 564*2fee61d2SChristian Fetzer SB800_PIIX4_SMB_IDX + 1); 565*2fee61d2SChristian Fetzer 566*2fee61d2SChristian Fetzer retval = piix4_access(adap, addr, flags, read_write, 567*2fee61d2SChristian Fetzer command, size, data); 568*2fee61d2SChristian Fetzer 569*2fee61d2SChristian Fetzer outb_p(smba_en_lo, SB800_PIIX4_SMB_IDX + 1); 570*2fee61d2SChristian Fetzer 571*2fee61d2SChristian Fetzer mutex_unlock(adapdata->mutex); 572*2fee61d2SChristian Fetzer 573*2fee61d2SChristian Fetzer return retval; 574*2fee61d2SChristian Fetzer } 575*2fee61d2SChristian Fetzer 5761da177e4SLinus Torvalds static u32 piix4_func(struct i2c_adapter *adapter) 5771da177e4SLinus Torvalds { 5781da177e4SLinus Torvalds return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE | 5791da177e4SLinus Torvalds I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA | 5801da177e4SLinus Torvalds I2C_FUNC_SMBUS_BLOCK_DATA; 5811da177e4SLinus Torvalds } 5821da177e4SLinus Torvalds 5838f9082c5SJean Delvare static const struct i2c_algorithm smbus_algorithm = { 5841da177e4SLinus Torvalds .smbus_xfer = piix4_access, 5851da177e4SLinus Torvalds .functionality = piix4_func, 5861da177e4SLinus Torvalds }; 5871da177e4SLinus Torvalds 588*2fee61d2SChristian Fetzer static const struct i2c_algorithm piix4_smbus_algorithm_sb800 = { 589*2fee61d2SChristian Fetzer .smbus_xfer = piix4_access_sb800, 590*2fee61d2SChristian Fetzer .functionality = piix4_func, 591*2fee61d2SChristian Fetzer }; 592*2fee61d2SChristian Fetzer 593392debf1SJingoo Han static const struct pci_device_id piix4_ids[] = { 5949b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) }, 5959b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) }, 5969b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) }, 5979b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) }, 5989b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) }, 5999b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) }, 6009b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) }, 6013806e94bSCrane Cai { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) }, 602bcb29994SVincent Wan { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) }, 6039b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 6049b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_OSB4) }, 6059b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 6069b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB5) }, 6079b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 6089b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB6) }, 6099b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 6109b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_HT1000SB) }, 611506a8b6cSFlavio Leitner { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 612506a8b6cSFlavio Leitner PCI_DEVICE_ID_SERVERWORKS_HT1100LD) }, 6131da177e4SLinus Torvalds { 0, } 6141da177e4SLinus Torvalds }; 6151da177e4SLinus Torvalds 6161da177e4SLinus Torvalds MODULE_DEVICE_TABLE (pci, piix4_ids); 6171da177e4SLinus Torvalds 618ca2061e1SChristian Fetzer static struct i2c_adapter *piix4_main_adapters[PIIX4_MAX_ADAPTERS]; 6192a2f7404SAndrew Armenia static struct i2c_adapter *piix4_aux_adapter; 620e154bf6fSAndrew Armenia 6210b255e92SBill Pemberton static int piix4_add_adapter(struct pci_dev *dev, unsigned short smba, 622e154bf6fSAndrew Armenia struct i2c_adapter **padap) 623e154bf6fSAndrew Armenia { 624e154bf6fSAndrew Armenia struct i2c_adapter *adap; 625e154bf6fSAndrew Armenia struct i2c_piix4_adapdata *adapdata; 626e154bf6fSAndrew Armenia int retval; 627e154bf6fSAndrew Armenia 628e154bf6fSAndrew Armenia adap = kzalloc(sizeof(*adap), GFP_KERNEL); 629e154bf6fSAndrew Armenia if (adap == NULL) { 630e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 631e154bf6fSAndrew Armenia return -ENOMEM; 632e154bf6fSAndrew Armenia } 633e154bf6fSAndrew Armenia 634e154bf6fSAndrew Armenia adap->owner = THIS_MODULE; 635e154bf6fSAndrew Armenia adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD; 636e154bf6fSAndrew Armenia adap->algo = &smbus_algorithm; 637e154bf6fSAndrew Armenia 638e154bf6fSAndrew Armenia adapdata = kzalloc(sizeof(*adapdata), GFP_KERNEL); 639e154bf6fSAndrew Armenia if (adapdata == NULL) { 640e154bf6fSAndrew Armenia kfree(adap); 641e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 642e154bf6fSAndrew Armenia return -ENOMEM; 643e154bf6fSAndrew Armenia } 644e154bf6fSAndrew Armenia 645e154bf6fSAndrew Armenia adapdata->smba = smba; 646e154bf6fSAndrew Armenia 647e154bf6fSAndrew Armenia /* set up the sysfs linkage to our parent device */ 648e154bf6fSAndrew Armenia adap->dev.parent = &dev->dev; 649e154bf6fSAndrew Armenia 650e154bf6fSAndrew Armenia snprintf(adap->name, sizeof(adap->name), 651e154bf6fSAndrew Armenia "SMBus PIIX4 adapter at %04x", smba); 652e154bf6fSAndrew Armenia 653e154bf6fSAndrew Armenia i2c_set_adapdata(adap, adapdata); 654e154bf6fSAndrew Armenia 655e154bf6fSAndrew Armenia retval = i2c_add_adapter(adap); 656e154bf6fSAndrew Armenia if (retval) { 657e154bf6fSAndrew Armenia dev_err(&dev->dev, "Couldn't register adapter!\n"); 658e154bf6fSAndrew Armenia kfree(adapdata); 659e154bf6fSAndrew Armenia kfree(adap); 660e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 661e154bf6fSAndrew Armenia return retval; 662e154bf6fSAndrew Armenia } 663e154bf6fSAndrew Armenia 664e154bf6fSAndrew Armenia *padap = adap; 665e154bf6fSAndrew Armenia return 0; 666e154bf6fSAndrew Armenia } 667e154bf6fSAndrew Armenia 668*2fee61d2SChristian Fetzer static int piix4_add_adapters_sb800(struct pci_dev *dev, unsigned short smba) 669*2fee61d2SChristian Fetzer { 670*2fee61d2SChristian Fetzer struct mutex *mutex; 671*2fee61d2SChristian Fetzer struct i2c_piix4_adapdata *adapdata; 672*2fee61d2SChristian Fetzer int port; 673*2fee61d2SChristian Fetzer int retval; 674*2fee61d2SChristian Fetzer 675*2fee61d2SChristian Fetzer mutex = kzalloc(sizeof(*mutex), GFP_KERNEL); 676*2fee61d2SChristian Fetzer if (mutex == NULL) 677*2fee61d2SChristian Fetzer return -ENOMEM; 678*2fee61d2SChristian Fetzer 679*2fee61d2SChristian Fetzer mutex_init(mutex); 680*2fee61d2SChristian Fetzer 681*2fee61d2SChristian Fetzer for (port = 0; port < PIIX4_MAX_ADAPTERS; port++) { 682*2fee61d2SChristian Fetzer retval = piix4_add_adapter(dev, smba, 683*2fee61d2SChristian Fetzer &piix4_main_adapters[port]); 684*2fee61d2SChristian Fetzer if (retval < 0) 685*2fee61d2SChristian Fetzer goto error; 686*2fee61d2SChristian Fetzer 687*2fee61d2SChristian Fetzer piix4_main_adapters[port]->algo = &piix4_smbus_algorithm_sb800; 688*2fee61d2SChristian Fetzer 689*2fee61d2SChristian Fetzer adapdata = i2c_get_adapdata(piix4_main_adapters[port]); 690*2fee61d2SChristian Fetzer adapdata->sb800_main = true; 691*2fee61d2SChristian Fetzer adapdata->port = port; 692*2fee61d2SChristian Fetzer adapdata->mutex = mutex; 693*2fee61d2SChristian Fetzer } 694*2fee61d2SChristian Fetzer 695*2fee61d2SChristian Fetzer return retval; 696*2fee61d2SChristian Fetzer 697*2fee61d2SChristian Fetzer error: 698*2fee61d2SChristian Fetzer dev_err(&dev->dev, 699*2fee61d2SChristian Fetzer "Error setting up SB800 adapters. Unregistering!\n"); 700*2fee61d2SChristian Fetzer while (--port >= 0) { 701*2fee61d2SChristian Fetzer adapdata = i2c_get_adapdata(piix4_main_adapters[port]); 702*2fee61d2SChristian Fetzer if (adapdata->smba) { 703*2fee61d2SChristian Fetzer i2c_del_adapter(piix4_main_adapters[port]); 704*2fee61d2SChristian Fetzer kfree(adapdata); 705*2fee61d2SChristian Fetzer kfree(piix4_main_adapters[port]); 706*2fee61d2SChristian Fetzer piix4_main_adapters[port] = NULL; 707*2fee61d2SChristian Fetzer } 708*2fee61d2SChristian Fetzer } 709*2fee61d2SChristian Fetzer 710*2fee61d2SChristian Fetzer kfree(mutex); 711*2fee61d2SChristian Fetzer 712*2fee61d2SChristian Fetzer return retval; 713*2fee61d2SChristian Fetzer } 714*2fee61d2SChristian Fetzer 7150b255e92SBill Pemberton static int piix4_probe(struct pci_dev *dev, const struct pci_device_id *id) 7161da177e4SLinus Torvalds { 7171da177e4SLinus Torvalds int retval; 7181da177e4SLinus Torvalds 71976b3e28fSCrane Cai if ((dev->vendor == PCI_VENDOR_ID_ATI && 72076b3e28fSCrane Cai dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS && 72176b3e28fSCrane Cai dev->revision >= 0x40) || 722*2fee61d2SChristian Fetzer dev->vendor == PCI_VENDOR_ID_AMD) { 723*2fee61d2SChristian Fetzer if (!request_region(SB800_PIIX4_SMB_IDX, 2, "smba_idx")) { 724*2fee61d2SChristian Fetzer dev_err(&dev->dev, 725*2fee61d2SChristian Fetzer "SMBus base address index region 0x%x already in use!\n", 726*2fee61d2SChristian Fetzer SB800_PIIX4_SMB_IDX); 727*2fee61d2SChristian Fetzer return -EBUSY; 728*2fee61d2SChristian Fetzer } 729*2fee61d2SChristian Fetzer 73087e1960eSShane Huang /* base address location etc changed in SB800 */ 731a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 0); 732*2fee61d2SChristian Fetzer if (retval < 0) { 733*2fee61d2SChristian Fetzer release_region(SB800_PIIX4_SMB_IDX, 2); 734*2fee61d2SChristian Fetzer return retval; 735*2fee61d2SChristian Fetzer } 73687e1960eSShane Huang 737*2fee61d2SChristian Fetzer /* 738*2fee61d2SChristian Fetzer * Try to register multiplexed main SMBus adapter, 739*2fee61d2SChristian Fetzer * give up if we can't 740*2fee61d2SChristian Fetzer */ 741*2fee61d2SChristian Fetzer retval = piix4_add_adapters_sb800(dev, retval); 742*2fee61d2SChristian Fetzer if (retval < 0) { 743*2fee61d2SChristian Fetzer release_region(SB800_PIIX4_SMB_IDX, 2); 744*2fee61d2SChristian Fetzer return retval; 745*2fee61d2SChristian Fetzer } 746*2fee61d2SChristian Fetzer } else { 747*2fee61d2SChristian Fetzer retval = piix4_setup(dev, id); 74814a8086dSAndrew Armenia if (retval < 0) 7491da177e4SLinus Torvalds return retval; 7501da177e4SLinus Torvalds 7512a2f7404SAndrew Armenia /* Try to register main SMBus adapter, give up if we can't */ 752*2fee61d2SChristian Fetzer retval = piix4_add_adapter(dev, retval, 753*2fee61d2SChristian Fetzer &piix4_main_adapters[0]); 7542a2f7404SAndrew Armenia if (retval < 0) 7552a2f7404SAndrew Armenia return retval; 756*2fee61d2SChristian Fetzer } 7572a2f7404SAndrew Armenia 7582a2f7404SAndrew Armenia /* Check for auxiliary SMBus on some AMD chipsets */ 759a94dd00fSRudolf Marek retval = -ENODEV; 760a94dd00fSRudolf Marek 7612a2f7404SAndrew Armenia if (dev->vendor == PCI_VENDOR_ID_ATI && 762a94dd00fSRudolf Marek dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS) { 763a94dd00fSRudolf Marek if (dev->revision < 0x40) { 7642a2f7404SAndrew Armenia retval = piix4_setup_aux(dev, id, 0x58); 765a94dd00fSRudolf Marek } else { 766a94dd00fSRudolf Marek /* SB800 added aux bus too */ 767a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 1); 768a94dd00fSRudolf Marek } 769a94dd00fSRudolf Marek } 770a94dd00fSRudolf Marek 771a94dd00fSRudolf Marek if (dev->vendor == PCI_VENDOR_ID_AMD && 772a94dd00fSRudolf Marek dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) { 773a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 1); 774a94dd00fSRudolf Marek } 775a94dd00fSRudolf Marek 7762a2f7404SAndrew Armenia if (retval > 0) { 7772a2f7404SAndrew Armenia /* Try to add the aux adapter if it exists, 7782a2f7404SAndrew Armenia * piix4_add_adapter will clean up if this fails */ 7792a2f7404SAndrew Armenia piix4_add_adapter(dev, retval, &piix4_aux_adapter); 7802a2f7404SAndrew Armenia } 7812a2f7404SAndrew Armenia 7822a2f7404SAndrew Armenia return 0; 7831da177e4SLinus Torvalds } 7841da177e4SLinus Torvalds 7850b255e92SBill Pemberton static void piix4_adap_remove(struct i2c_adapter *adap) 78614a8086dSAndrew Armenia { 78714a8086dSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 78814a8086dSAndrew Armenia 78914a8086dSAndrew Armenia if (adapdata->smba) { 79014a8086dSAndrew Armenia i2c_del_adapter(adap); 791*2fee61d2SChristian Fetzer if (adapdata->port == 0) { 79214a8086dSAndrew Armenia release_region(adapdata->smba, SMBIOSIZE); 793*2fee61d2SChristian Fetzer if (adapdata->sb800_main) { 794*2fee61d2SChristian Fetzer kfree(adapdata->mutex); 795*2fee61d2SChristian Fetzer release_region(SB800_PIIX4_SMB_IDX, 2); 796*2fee61d2SChristian Fetzer } 797*2fee61d2SChristian Fetzer } 798e154bf6fSAndrew Armenia kfree(adapdata); 799e154bf6fSAndrew Armenia kfree(adap); 80014a8086dSAndrew Armenia } 80114a8086dSAndrew Armenia } 80214a8086dSAndrew Armenia 8030b255e92SBill Pemberton static void piix4_remove(struct pci_dev *dev) 8041da177e4SLinus Torvalds { 805ca2061e1SChristian Fetzer int port = PIIX4_MAX_ADAPTERS; 806ca2061e1SChristian Fetzer 807ca2061e1SChristian Fetzer while (--port >= 0) { 808ca2061e1SChristian Fetzer if (piix4_main_adapters[port]) { 809ca2061e1SChristian Fetzer piix4_adap_remove(piix4_main_adapters[port]); 810ca2061e1SChristian Fetzer piix4_main_adapters[port] = NULL; 811ca2061e1SChristian Fetzer } 812e154bf6fSAndrew Armenia } 8132a2f7404SAndrew Armenia 8142a2f7404SAndrew Armenia if (piix4_aux_adapter) { 8152a2f7404SAndrew Armenia piix4_adap_remove(piix4_aux_adapter); 8162a2f7404SAndrew Armenia piix4_aux_adapter = NULL; 8172a2f7404SAndrew Armenia } 8181da177e4SLinus Torvalds } 8191da177e4SLinus Torvalds 8201da177e4SLinus Torvalds static struct pci_driver piix4_driver = { 8211da177e4SLinus Torvalds .name = "piix4_smbus", 8221da177e4SLinus Torvalds .id_table = piix4_ids, 8231da177e4SLinus Torvalds .probe = piix4_probe, 8240b255e92SBill Pemberton .remove = piix4_remove, 8251da177e4SLinus Torvalds }; 8261da177e4SLinus Torvalds 82756f21788SAxel Lin module_pci_driver(piix4_driver); 8281da177e4SLinus Torvalds 8291da177e4SLinus Torvalds MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl> and " 8301da177e4SLinus Torvalds "Philip Edelbrock <phil@netroedge.com>"); 8311da177e4SLinus Torvalds MODULE_DESCRIPTION("PIIX4 SMBus driver"); 8321da177e4SLinus Torvalds MODULE_LICENSE("GPL"); 833