xref: /openbmc/linux/drivers/i2c/busses/i2c-piix4.c (revision 24beb83ad289c68bce7c01351cb90465bbb1940a)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds     Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and
31da177e4SLinus Torvalds     Philip Edelbrock <phil@netroedge.com>
41da177e4SLinus Torvalds 
51da177e4SLinus Torvalds     This program is free software; you can redistribute it and/or modify
61da177e4SLinus Torvalds     it under the terms of the GNU General Public License as published by
71da177e4SLinus Torvalds     the Free Software Foundation; either version 2 of the License, or
81da177e4SLinus Torvalds     (at your option) any later version.
91da177e4SLinus Torvalds 
101da177e4SLinus Torvalds     This program is distributed in the hope that it will be useful,
111da177e4SLinus Torvalds     but WITHOUT ANY WARRANTY; without even the implied warranty of
121da177e4SLinus Torvalds     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
131da177e4SLinus Torvalds     GNU General Public License for more details.
141da177e4SLinus Torvalds */
151da177e4SLinus Torvalds 
161da177e4SLinus Torvalds /*
171da177e4SLinus Torvalds    Supports:
181da177e4SLinus Torvalds 	Intel PIIX4, 440MX
19506a8b6cSFlavio Leitner 	Serverworks OSB4, CSB5, CSB6, HT-1000, HT-1100
202a2f7404SAndrew Armenia 	ATI IXP200, IXP300, IXP400, SB600, SB700/SP5100, SB800
21032f708bSShane Huang 	AMD Hudson-2, ML, CZ
22*24beb83aSPu Wen 	Hygon CZ
231da177e4SLinus Torvalds 	SMSC Victory66
241da177e4SLinus Torvalds 
252a2f7404SAndrew Armenia    Note: we assume there can only be one device, with one or more
262a2f7404SAndrew Armenia    SMBus interfaces.
272fee61d2SChristian Fetzer    The device can register multiple i2c_adapters (up to PIIX4_MAX_ADAPTERS).
282fee61d2SChristian Fetzer    For devices supporting multiple ports the i2c_adapter should provide
292fee61d2SChristian Fetzer    an i2c_algorithm to access them.
301da177e4SLinus Torvalds */
311da177e4SLinus Torvalds 
321da177e4SLinus Torvalds #include <linux/module.h>
331da177e4SLinus Torvalds #include <linux/moduleparam.h>
341da177e4SLinus Torvalds #include <linux/pci.h>
351da177e4SLinus Torvalds #include <linux/kernel.h>
361da177e4SLinus Torvalds #include <linux/delay.h>
371da177e4SLinus Torvalds #include <linux/stddef.h>
381da177e4SLinus Torvalds #include <linux/ioport.h>
391da177e4SLinus Torvalds #include <linux/i2c.h>
40c415b303SDaniel J Blueman #include <linux/slab.h>
411da177e4SLinus Torvalds #include <linux/dmi.h>
4254fb4a05SJean Delvare #include <linux/acpi.h>
4321782180SH Hartley Sweeten #include <linux/io.h>
441da177e4SLinus Torvalds 
451da177e4SLinus Torvalds 
461da177e4SLinus Torvalds /* PIIX4 SMBus address offsets */
471da177e4SLinus Torvalds #define SMBHSTSTS	(0 + piix4_smba)
481da177e4SLinus Torvalds #define SMBHSLVSTS	(1 + piix4_smba)
491da177e4SLinus Torvalds #define SMBHSTCNT	(2 + piix4_smba)
501da177e4SLinus Torvalds #define SMBHSTCMD	(3 + piix4_smba)
511da177e4SLinus Torvalds #define SMBHSTADD	(4 + piix4_smba)
521da177e4SLinus Torvalds #define SMBHSTDAT0	(5 + piix4_smba)
531da177e4SLinus Torvalds #define SMBHSTDAT1	(6 + piix4_smba)
541da177e4SLinus Torvalds #define SMBBLKDAT	(7 + piix4_smba)
551da177e4SLinus Torvalds #define SMBSLVCNT	(8 + piix4_smba)
561da177e4SLinus Torvalds #define SMBSHDWCMD	(9 + piix4_smba)
571da177e4SLinus Torvalds #define SMBSLVEVT	(0xA + piix4_smba)
581da177e4SLinus Torvalds #define SMBSLVDAT	(0xC + piix4_smba)
591da177e4SLinus Torvalds 
601da177e4SLinus Torvalds /* count for request_region */
61f43128c7SRicardo Ribalda #define SMBIOSIZE	9
621da177e4SLinus Torvalds 
631da177e4SLinus Torvalds /* PCI Address Constants */
641da177e4SLinus Torvalds #define SMBBA		0x090
651da177e4SLinus Torvalds #define SMBHSTCFG	0x0D2
661da177e4SLinus Torvalds #define SMBSLVC		0x0D3
671da177e4SLinus Torvalds #define SMBSHDW1	0x0D4
681da177e4SLinus Torvalds #define SMBSHDW2	0x0D5
691da177e4SLinus Torvalds #define SMBREV		0x0D6
701da177e4SLinus Torvalds 
711da177e4SLinus Torvalds /* Other settings */
721da177e4SLinus Torvalds #define MAX_TIMEOUT	500
731da177e4SLinus Torvalds #define  ENABLE_INT9	0
741da177e4SLinus Torvalds 
751da177e4SLinus Torvalds /* PIIX4 constants */
761da177e4SLinus Torvalds #define PIIX4_QUICK		0x00
771da177e4SLinus Torvalds #define PIIX4_BYTE		0x04
781da177e4SLinus Torvalds #define PIIX4_BYTE_DATA		0x08
791da177e4SLinus Torvalds #define PIIX4_WORD_DATA		0x0C
801da177e4SLinus Torvalds #define PIIX4_BLOCK_DATA	0x14
811da177e4SLinus Torvalds 
82ca2061e1SChristian Fetzer /* Multi-port constants */
83ca2061e1SChristian Fetzer #define PIIX4_MAX_ADAPTERS 4
84ca2061e1SChristian Fetzer 
852fee61d2SChristian Fetzer /* SB800 constants */
862fee61d2SChristian Fetzer #define SB800_PIIX4_SMB_IDX		0xcd6
872fee61d2SChristian Fetzer 
8888fa2dfbSRicardo Ribalda Delgado #define KERNCZ_IMC_IDX			0x3e
8988fa2dfbSRicardo Ribalda Delgado #define KERNCZ_IMC_DATA			0x3f
9088fa2dfbSRicardo Ribalda Delgado 
916befa3fdSJean Delvare /*
926befa3fdSJean Delvare  * SB800 port is selected by bits 2:1 of the smb_en register (0x2c)
936befa3fdSJean Delvare  * or the smb_sel register (0x2e), depending on bit 0 of register 0x2f.
946befa3fdSJean Delvare  * Hudson-2/Bolton port is always selected by bits 2:1 of register 0x2f.
956befa3fdSJean Delvare  */
962fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX		0x2c
976befa3fdSJean Delvare #define SB800_PIIX4_PORT_IDX_ALT	0x2e
986befa3fdSJean Delvare #define SB800_PIIX4_PORT_IDX_SEL	0x2f
992fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX_MASK	0x06
1000fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_SHIFT	1
1010fe16195SGuenter Roeck 
1020fe16195SGuenter Roeck /* On kerncz, SmBus0Sel is at bit 20:19 of PMx00 DecodeEn */
1030fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_KERNCZ		0x02
1040fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_MASK_KERNCZ	0x18
1050fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ	3
1062fee61d2SChristian Fetzer 
1071da177e4SLinus Torvalds /* insmod parameters */
1081da177e4SLinus Torvalds 
1091da177e4SLinus Torvalds /* If force is set to anything different from 0, we forcibly enable the
1101da177e4SLinus Torvalds    PIIX4. DANGEROUS! */
11160507095SJean Delvare static int force;
1121da177e4SLinus Torvalds module_param (force, int, 0);
1131da177e4SLinus Torvalds MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!");
1141da177e4SLinus Torvalds 
1151da177e4SLinus Torvalds /* If force_addr is set to anything different from 0, we forcibly enable
1161da177e4SLinus Torvalds    the PIIX4 at the given address. VERY DANGEROUS! */
11760507095SJean Delvare static int force_addr;
118c78babccSDavid Howells module_param_hw(force_addr, int, ioport, 0);
1191da177e4SLinus Torvalds MODULE_PARM_DESC(force_addr,
1201da177e4SLinus Torvalds 		 "Forcibly enable the PIIX4 at the given address. "
1211da177e4SLinus Torvalds 		 "EXTREMELY DANGEROUS!");
1221da177e4SLinus Torvalds 
123b1c1759cSDavid Milburn static int srvrworks_csb5_delay;
124d6072f84SJean Delvare static struct pci_driver piix4_driver;
1251da177e4SLinus Torvalds 
1260b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_blacklist[] = {
127c2fc54fcSJean Delvare 	{
128c2fc54fcSJean Delvare 		.ident = "Sapphire AM2RD790",
129c2fc54fcSJean Delvare 		.matches = {
130c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."),
131c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"),
132c2fc54fcSJean Delvare 		},
133c2fc54fcSJean Delvare 	},
134c2fc54fcSJean Delvare 	{
135c2fc54fcSJean Delvare 		.ident = "DFI Lanparty UT 790FX",
136c2fc54fcSJean Delvare 		.matches = {
137c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."),
138c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"),
139c2fc54fcSJean Delvare 		},
140c2fc54fcSJean Delvare 	},
141c2fc54fcSJean Delvare 	{ }
142c2fc54fcSJean Delvare };
143c2fc54fcSJean Delvare 
144c2fc54fcSJean Delvare /* The IBM entry is in a separate table because we only check it
145c2fc54fcSJean Delvare    on Intel-based systems */
1460b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_ibm[] = {
1471da177e4SLinus Torvalds 	{
1481da177e4SLinus Torvalds 		.ident = "IBM",
1491da177e4SLinus Torvalds 		.matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), },
1501da177e4SLinus Torvalds 	},
1511da177e4SLinus Torvalds 	{ },
1521da177e4SLinus Torvalds };
1531da177e4SLinus Torvalds 
1546befa3fdSJean Delvare /*
1556befa3fdSJean Delvare  * SB800 globals
1566befa3fdSJean Delvare  */
1576befa3fdSJean Delvare static u8 piix4_port_sel_sb800;
1580fe16195SGuenter Roeck static u8 piix4_port_mask_sb800;
1590fe16195SGuenter Roeck static u8 piix4_port_shift_sb800;
160725d2e3fSChristian Fetzer static const char *piix4_main_port_names_sb800[PIIX4_MAX_ADAPTERS] = {
16152795f6fSJean Delvare 	" port 0", " port 2", " port 3", " port 4"
162725d2e3fSChristian Fetzer };
16352795f6fSJean Delvare static const char *piix4_aux_port_name_sb800 = " port 1";
164725d2e3fSChristian Fetzer 
16514a8086dSAndrew Armenia struct i2c_piix4_adapdata {
16614a8086dSAndrew Armenia 	unsigned short smba;
1672fee61d2SChristian Fetzer 
1682fee61d2SChristian Fetzer 	/* SB800 */
1692fee61d2SChristian Fetzer 	bool sb800_main;
17088fa2dfbSRicardo Ribalda Delgado 	bool notify_imc;
17133f5ccc3SJean Delvare 	u8 port;		/* Port number, shifted */
17214a8086dSAndrew Armenia };
17314a8086dSAndrew Armenia 
1740b255e92SBill Pemberton static int piix4_setup(struct pci_dev *PIIX4_dev,
1751da177e4SLinus Torvalds 		       const struct pci_device_id *id)
1761da177e4SLinus Torvalds {
1771da177e4SLinus Torvalds 	unsigned char temp;
17814a8086dSAndrew Armenia 	unsigned short piix4_smba;
1791da177e4SLinus Torvalds 
180b1c1759cSDavid Milburn 	if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) &&
181b1c1759cSDavid Milburn 	    (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5))
182b1c1759cSDavid Milburn 		srvrworks_csb5_delay = 1;
183b1c1759cSDavid Milburn 
184c2fc54fcSJean Delvare 	/* On some motherboards, it was reported that accessing the SMBus
185c2fc54fcSJean Delvare 	   caused severe hardware problems */
186c2fc54fcSJean Delvare 	if (dmi_check_system(piix4_dmi_blacklist)) {
187c2fc54fcSJean Delvare 		dev_err(&PIIX4_dev->dev,
188c2fc54fcSJean Delvare 			"Accessing the SMBus on this system is unsafe!\n");
189c2fc54fcSJean Delvare 		return -EPERM;
190c2fc54fcSJean Delvare 	}
191c2fc54fcSJean Delvare 
1921da177e4SLinus Torvalds 	/* Don't access SMBus on IBM systems which get corrupted eeproms */
193c2fc54fcSJean Delvare 	if (dmi_check_system(piix4_dmi_ibm) &&
1941da177e4SLinus Torvalds 			PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) {
195f9ba6c04SJean Delvare 		dev_err(&PIIX4_dev->dev, "IBM system detected; this module "
1961da177e4SLinus Torvalds 			"may corrupt your serial eeprom! Refusing to load "
1971da177e4SLinus Torvalds 			"module!\n");
1981da177e4SLinus Torvalds 		return -EPERM;
1991da177e4SLinus Torvalds 	}
2001da177e4SLinus Torvalds 
2011da177e4SLinus Torvalds 	/* Determine the address of the SMBus areas */
2021da177e4SLinus Torvalds 	if (force_addr) {
2031da177e4SLinus Torvalds 		piix4_smba = force_addr & 0xfff0;
2041da177e4SLinus Torvalds 		force = 0;
2051da177e4SLinus Torvalds 	} else {
2061da177e4SLinus Torvalds 		pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba);
2071da177e4SLinus Torvalds 		piix4_smba &= 0xfff0;
2081da177e4SLinus Torvalds 		if(piix4_smba == 0) {
209fa63cd56SJean Delvare 			dev_err(&PIIX4_dev->dev, "SMBus base address "
2101da177e4SLinus Torvalds 				"uninitialized - upgrade BIOS or use "
2111da177e4SLinus Torvalds 				"force_addr=0xaddr\n");
2121da177e4SLinus Torvalds 			return -ENODEV;
2131da177e4SLinus Torvalds 		}
2141da177e4SLinus Torvalds 	}
2151da177e4SLinus Torvalds 
21654fb4a05SJean Delvare 	if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
21718669eabSJean Delvare 		return -ENODEV;
21854fb4a05SJean Delvare 
219d6072f84SJean Delvare 	if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
220fa63cd56SJean Delvare 		dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n",
2211da177e4SLinus Torvalds 			piix4_smba);
222fa63cd56SJean Delvare 		return -EBUSY;
2231da177e4SLinus Torvalds 	}
2241da177e4SLinus Torvalds 
2251da177e4SLinus Torvalds 	pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp);
2261da177e4SLinus Torvalds 
2271da177e4SLinus Torvalds 	/* If force_addr is set, we program the new address here. Just to make
2281da177e4SLinus Torvalds 	   sure, we disable the PIIX4 first. */
2291da177e4SLinus Torvalds 	if (force_addr) {
2301da177e4SLinus Torvalds 		pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe);
2311da177e4SLinus Torvalds 		pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba);
2321da177e4SLinus Torvalds 		pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01);
2331da177e4SLinus Torvalds 		dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to "
2341da177e4SLinus Torvalds 			"new address %04x!\n", piix4_smba);
2351da177e4SLinus Torvalds 	} else if ((temp & 1) == 0) {
2361da177e4SLinus Torvalds 		if (force) {
2371da177e4SLinus Torvalds 			/* This should never need to be done, but has been
2381da177e4SLinus Torvalds 			 * noted that many Dell machines have the SMBus
2391da177e4SLinus Torvalds 			 * interface on the PIIX4 disabled!? NOTE: This assumes
2401da177e4SLinus Torvalds 			 * I/O space and other allocations WERE done by the
2411da177e4SLinus Torvalds 			 * Bios!  Don't complain if your hardware does weird
2421da177e4SLinus Torvalds 			 * things after enabling this. :') Check for Bios
2431da177e4SLinus Torvalds 			 * updates before resorting to this.
2441da177e4SLinus Torvalds 			 */
2451da177e4SLinus Torvalds 			pci_write_config_byte(PIIX4_dev, SMBHSTCFG,
2461da177e4SLinus Torvalds 					      temp | 1);
2478117e41eSJoe Perches 			dev_notice(&PIIX4_dev->dev,
2488117e41eSJoe Perches 				   "WARNING: SMBus interface has been FORCEFULLY ENABLED!\n");
2491da177e4SLinus Torvalds 		} else {
2501da177e4SLinus Torvalds 			dev_err(&PIIX4_dev->dev,
25166f8a8ffSJean Delvare 				"SMBus Host Controller not enabled!\n");
2521da177e4SLinus Torvalds 			release_region(piix4_smba, SMBIOSIZE);
2531da177e4SLinus Torvalds 			return -ENODEV;
2541da177e4SLinus Torvalds 		}
2551da177e4SLinus Torvalds 	}
2561da177e4SLinus Torvalds 
25754aaa1caSRudolf Marek 	if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2))
25866f8a8ffSJean Delvare 		dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n");
2591da177e4SLinus Torvalds 	else if ((temp & 0x0E) == 0)
26066f8a8ffSJean Delvare 		dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n");
2611da177e4SLinus Torvalds 	else
2621da177e4SLinus Torvalds 		dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration "
2631da177e4SLinus Torvalds 			"(or code out of date)!\n");
2641da177e4SLinus Torvalds 
2651da177e4SLinus Torvalds 	pci_read_config_byte(PIIX4_dev, SMBREV, &temp);
266fa63cd56SJean Delvare 	dev_info(&PIIX4_dev->dev,
267fa63cd56SJean Delvare 		 "SMBus Host Controller at 0x%x, revision %d\n",
268fa63cd56SJean Delvare 		 piix4_smba, temp);
2691da177e4SLinus Torvalds 
27014a8086dSAndrew Armenia 	return piix4_smba;
2711da177e4SLinus Torvalds }
2721da177e4SLinus Torvalds 
2730b255e92SBill Pemberton static int piix4_setup_sb800(struct pci_dev *PIIX4_dev,
274a94dd00fSRudolf Marek 			     const struct pci_device_id *id, u8 aux)
27587e1960eSShane Huang {
27614a8086dSAndrew Armenia 	unsigned short piix4_smba;
2776befa3fdSJean Delvare 	u8 smba_en_lo, smba_en_hi, smb_en, smb_en_status, port_sel;
278032f708bSShane Huang 	u8 i2ccfg, i2ccfg_offset = 0x10;
27987e1960eSShane Huang 
2803806e94bSCrane Cai 	/* SB800 and later SMBus does not support forcing address */
28187e1960eSShane Huang 	if (force || force_addr) {
2823806e94bSCrane Cai 		dev_err(&PIIX4_dev->dev, "SMBus does not support "
28387e1960eSShane Huang 			"forcing address!\n");
28487e1960eSShane Huang 		return -EINVAL;
28587e1960eSShane Huang 	}
28687e1960eSShane Huang 
28787e1960eSShane Huang 	/* Determine the address of the SMBus areas */
288032f708bSShane Huang 	if ((PIIX4_dev->vendor == PCI_VENDOR_ID_AMD &&
289032f708bSShane Huang 	     PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS &&
290032f708bSShane Huang 	     PIIX4_dev->revision >= 0x41) ||
291032f708bSShane Huang 	    (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD &&
292bcb29994SVincent Wan 	     PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS &&
293*24beb83aSPu Wen 	     PIIX4_dev->revision >= 0x49) ||
294*24beb83aSPu Wen 	    (PIIX4_dev->vendor == PCI_VENDOR_ID_HYGON &&
295*24beb83aSPu Wen 	     PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS))
296032f708bSShane Huang 		smb_en = 0x00;
297032f708bSShane Huang 	else
298a94dd00fSRudolf Marek 		smb_en = (aux) ? 0x28 : 0x2c;
299a94dd00fSRudolf Marek 
30004b6fcabSGuenter Roeck 	if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 2, "sb800_piix4_smb")) {
30104b6fcabSGuenter Roeck 		dev_err(&PIIX4_dev->dev,
30204b6fcabSGuenter Roeck 			"SMB base address index region 0x%x already in use.\n",
30304b6fcabSGuenter Roeck 			SB800_PIIX4_SMB_IDX);
30404b6fcabSGuenter Roeck 		return -EBUSY;
30504b6fcabSGuenter Roeck 	}
30604b6fcabSGuenter Roeck 
3072fee61d2SChristian Fetzer 	outb_p(smb_en, SB800_PIIX4_SMB_IDX);
3082fee61d2SChristian Fetzer 	smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1);
3092fee61d2SChristian Fetzer 	outb_p(smb_en + 1, SB800_PIIX4_SMB_IDX);
3102fee61d2SChristian Fetzer 	smba_en_hi = inb_p(SB800_PIIX4_SMB_IDX + 1);
31104b6fcabSGuenter Roeck 
31204b6fcabSGuenter Roeck 	release_region(SB800_PIIX4_SMB_IDX, 2);
31387e1960eSShane Huang 
314032f708bSShane Huang 	if (!smb_en) {
315032f708bSShane Huang 		smb_en_status = smba_en_lo & 0x10;
316032f708bSShane Huang 		piix4_smba = smba_en_hi << 8;
317032f708bSShane Huang 		if (aux)
318032f708bSShane Huang 			piix4_smba |= 0x20;
319032f708bSShane Huang 	} else {
320032f708bSShane Huang 		smb_en_status = smba_en_lo & 0x01;
321032f708bSShane Huang 		piix4_smba = ((smba_en_hi << 8) | smba_en_lo) & 0xffe0;
322032f708bSShane Huang 	}
323032f708bSShane Huang 
324032f708bSShane Huang 	if (!smb_en_status) {
32587e1960eSShane Huang 		dev_err(&PIIX4_dev->dev,
32666f8a8ffSJean Delvare 			"SMBus Host Controller not enabled!\n");
32787e1960eSShane Huang 		return -ENODEV;
32887e1960eSShane Huang 	}
32987e1960eSShane Huang 
33087e1960eSShane Huang 	if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
33118669eabSJean Delvare 		return -ENODEV;
33287e1960eSShane Huang 
33387e1960eSShane Huang 	if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
33487e1960eSShane Huang 		dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n",
33587e1960eSShane Huang 			piix4_smba);
33687e1960eSShane Huang 		return -EBUSY;
33787e1960eSShane Huang 	}
33887e1960eSShane Huang 
339a94dd00fSRudolf Marek 	/* Aux SMBus does not support IRQ information */
340a94dd00fSRudolf Marek 	if (aux) {
341a94dd00fSRudolf Marek 		dev_info(&PIIX4_dev->dev,
34285fd0fe6SShane Huang 			 "Auxiliary SMBus Host Controller at 0x%x\n",
34385fd0fe6SShane Huang 			 piix4_smba);
344a94dd00fSRudolf Marek 		return piix4_smba;
345a94dd00fSRudolf Marek 	}
346a94dd00fSRudolf Marek 
34787e1960eSShane Huang 	/* Request the SMBus I2C bus config region */
34887e1960eSShane Huang 	if (!request_region(piix4_smba + i2ccfg_offset, 1, "i2ccfg")) {
34987e1960eSShane Huang 		dev_err(&PIIX4_dev->dev, "SMBus I2C bus config region "
35087e1960eSShane Huang 			"0x%x already in use!\n", piix4_smba + i2ccfg_offset);
35187e1960eSShane Huang 		release_region(piix4_smba, SMBIOSIZE);
35287e1960eSShane Huang 		return -EBUSY;
35387e1960eSShane Huang 	}
35487e1960eSShane Huang 	i2ccfg = inb_p(piix4_smba + i2ccfg_offset);
35587e1960eSShane Huang 	release_region(piix4_smba + i2ccfg_offset, 1);
35687e1960eSShane Huang 
35787e1960eSShane Huang 	if (i2ccfg & 1)
35866f8a8ffSJean Delvare 		dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n");
35987e1960eSShane Huang 	else
36066f8a8ffSJean Delvare 		dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n");
36187e1960eSShane Huang 
36287e1960eSShane Huang 	dev_info(&PIIX4_dev->dev,
36387e1960eSShane Huang 		 "SMBus Host Controller at 0x%x, revision %d\n",
36487e1960eSShane Huang 		 piix4_smba, i2ccfg >> 4);
36587e1960eSShane Huang 
3666befa3fdSJean Delvare 	/* Find which register is used for port selection */
367*24beb83aSPu Wen 	if (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD ||
368*24beb83aSPu Wen 	    PIIX4_dev->vendor == PCI_VENDOR_ID_HYGON) {
3690fe16195SGuenter Roeck 		switch (PIIX4_dev->device) {
3700fe16195SGuenter Roeck 		case PCI_DEVICE_ID_AMD_KERNCZ_SMBUS:
3710fe16195SGuenter Roeck 			piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_KERNCZ;
3720fe16195SGuenter Roeck 			piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK_KERNCZ;
3730fe16195SGuenter Roeck 			piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ;
3740fe16195SGuenter Roeck 			break;
3750fe16195SGuenter Roeck 		case PCI_DEVICE_ID_AMD_HUDSON2_SMBUS:
3760fe16195SGuenter Roeck 		default:
3776befa3fdSJean Delvare 			piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_ALT;
3780fe16195SGuenter Roeck 			piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK;
3790fe16195SGuenter Roeck 			piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT;
3800fe16195SGuenter Roeck 			break;
3810fe16195SGuenter Roeck 		}
3826befa3fdSJean Delvare 	} else {
38304b6fcabSGuenter Roeck 		if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 2,
38404b6fcabSGuenter Roeck 					  "sb800_piix4_smb")) {
38504b6fcabSGuenter Roeck 			release_region(piix4_smba, SMBIOSIZE);
38604b6fcabSGuenter Roeck 			return -EBUSY;
38704b6fcabSGuenter Roeck 		}
38804b6fcabSGuenter Roeck 
3896befa3fdSJean Delvare 		outb_p(SB800_PIIX4_PORT_IDX_SEL, SB800_PIIX4_SMB_IDX);
3906befa3fdSJean Delvare 		port_sel = inb_p(SB800_PIIX4_SMB_IDX + 1);
3916befa3fdSJean Delvare 		piix4_port_sel_sb800 = (port_sel & 0x01) ?
3926befa3fdSJean Delvare 				       SB800_PIIX4_PORT_IDX_ALT :
3936befa3fdSJean Delvare 				       SB800_PIIX4_PORT_IDX;
3940fe16195SGuenter Roeck 		piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK;
3950fe16195SGuenter Roeck 		piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT;
39604b6fcabSGuenter Roeck 		release_region(SB800_PIIX4_SMB_IDX, 2);
3976befa3fdSJean Delvare 	}
3986befa3fdSJean Delvare 
3996befa3fdSJean Delvare 	dev_info(&PIIX4_dev->dev,
4006befa3fdSJean Delvare 		 "Using register 0x%02x for SMBus port selection\n",
4016befa3fdSJean Delvare 		 (unsigned int)piix4_port_sel_sb800);
4026befa3fdSJean Delvare 
40314a8086dSAndrew Armenia 	return piix4_smba;
40487e1960eSShane Huang }
40587e1960eSShane Huang 
4060b255e92SBill Pemberton static int piix4_setup_aux(struct pci_dev *PIIX4_dev,
4072a2f7404SAndrew Armenia 			   const struct pci_device_id *id,
4082a2f7404SAndrew Armenia 			   unsigned short base_reg_addr)
4092a2f7404SAndrew Armenia {
4102a2f7404SAndrew Armenia 	/* Set up auxiliary SMBus controllers found on some
4112a2f7404SAndrew Armenia 	 * AMD chipsets e.g. SP5100 (SB700 derivative) */
4122a2f7404SAndrew Armenia 
4132a2f7404SAndrew Armenia 	unsigned short piix4_smba;
4142a2f7404SAndrew Armenia 
4152a2f7404SAndrew Armenia 	/* Read address of auxiliary SMBus controller */
4162a2f7404SAndrew Armenia 	pci_read_config_word(PIIX4_dev, base_reg_addr, &piix4_smba);
4172a2f7404SAndrew Armenia 	if ((piix4_smba & 1) == 0) {
4182a2f7404SAndrew Armenia 		dev_dbg(&PIIX4_dev->dev,
4192a2f7404SAndrew Armenia 			"Auxiliary SMBus controller not enabled\n");
4202a2f7404SAndrew Armenia 		return -ENODEV;
4212a2f7404SAndrew Armenia 	}
4222a2f7404SAndrew Armenia 
4232a2f7404SAndrew Armenia 	piix4_smba &= 0xfff0;
4242a2f7404SAndrew Armenia 	if (piix4_smba == 0) {
4252a2f7404SAndrew Armenia 		dev_dbg(&PIIX4_dev->dev,
4262a2f7404SAndrew Armenia 			"Auxiliary SMBus base address uninitialized\n");
4272a2f7404SAndrew Armenia 		return -ENODEV;
4282a2f7404SAndrew Armenia 	}
4292a2f7404SAndrew Armenia 
4302a2f7404SAndrew Armenia 	if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
4312a2f7404SAndrew Armenia 		return -ENODEV;
4322a2f7404SAndrew Armenia 
4332a2f7404SAndrew Armenia 	if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
4342a2f7404SAndrew Armenia 		dev_err(&PIIX4_dev->dev, "Auxiliary SMBus region 0x%x "
4352a2f7404SAndrew Armenia 			"already in use!\n", piix4_smba);
4362a2f7404SAndrew Armenia 		return -EBUSY;
4372a2f7404SAndrew Armenia 	}
4382a2f7404SAndrew Armenia 
4392a2f7404SAndrew Armenia 	dev_info(&PIIX4_dev->dev,
4402a2f7404SAndrew Armenia 		 "Auxiliary SMBus Host Controller at 0x%x\n",
4412a2f7404SAndrew Armenia 		 piix4_smba);
4422a2f7404SAndrew Armenia 
4432a2f7404SAndrew Armenia 	return piix4_smba;
4442a2f7404SAndrew Armenia }
4452a2f7404SAndrew Armenia 
446e154bf6fSAndrew Armenia static int piix4_transaction(struct i2c_adapter *piix4_adapter)
4471da177e4SLinus Torvalds {
448e154bf6fSAndrew Armenia 	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(piix4_adapter);
449e154bf6fSAndrew Armenia 	unsigned short piix4_smba = adapdata->smba;
4501da177e4SLinus Torvalds 	int temp;
4511da177e4SLinus Torvalds 	int result = 0;
4521da177e4SLinus Torvalds 	int timeout = 0;
4531da177e4SLinus Torvalds 
454e154bf6fSAndrew Armenia 	dev_dbg(&piix4_adapter->dev, "Transaction (pre): CNT=%02x, CMD=%02x, "
4551da177e4SLinus Torvalds 		"ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
4561da177e4SLinus Torvalds 		inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
4571da177e4SLinus Torvalds 		inb_p(SMBHSTDAT1));
4581da177e4SLinus Torvalds 
4591da177e4SLinus Torvalds 	/* Make sure the SMBus host is ready to start transmitting */
4601da177e4SLinus Torvalds 	if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
461e154bf6fSAndrew Armenia 		dev_dbg(&piix4_adapter->dev, "SMBus busy (%02x). "
4621da177e4SLinus Torvalds 			"Resetting...\n", temp);
4631da177e4SLinus Torvalds 		outb_p(temp, SMBHSTSTS);
4641da177e4SLinus Torvalds 		if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
465e154bf6fSAndrew Armenia 			dev_err(&piix4_adapter->dev, "Failed! (%02x)\n", temp);
46697140342SDavid Brownell 			return -EBUSY;
4671da177e4SLinus Torvalds 		} else {
468e154bf6fSAndrew Armenia 			dev_dbg(&piix4_adapter->dev, "Successful!\n");
4691da177e4SLinus Torvalds 		}
4701da177e4SLinus Torvalds 	}
4711da177e4SLinus Torvalds 
4721da177e4SLinus Torvalds 	/* start the transaction by setting bit 6 */
4731da177e4SLinus Torvalds 	outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT);
4741da177e4SLinus Torvalds 
4751da177e4SLinus Torvalds 	/* We will always wait for a fraction of a second! (See PIIX4 docs errata) */
476b1c1759cSDavid Milburn 	if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */
4770e89b2feSGuenter Roeck 		usleep_range(2000, 2100);
478b1c1759cSDavid Milburn 	else
4790e89b2feSGuenter Roeck 		usleep_range(250, 500);
480b1c1759cSDavid Milburn 
481b6a31950SRoel Kluin 	while ((++timeout < MAX_TIMEOUT) &&
482b1c1759cSDavid Milburn 	       ((temp = inb_p(SMBHSTSTS)) & 0x01))
4830e89b2feSGuenter Roeck 		usleep_range(250, 500);
4841da177e4SLinus Torvalds 
4851da177e4SLinus Torvalds 	/* If the SMBus is still busy, we give up */
486b6a31950SRoel Kluin 	if (timeout == MAX_TIMEOUT) {
487e154bf6fSAndrew Armenia 		dev_err(&piix4_adapter->dev, "SMBus Timeout!\n");
48897140342SDavid Brownell 		result = -ETIMEDOUT;
4891da177e4SLinus Torvalds 	}
4901da177e4SLinus Torvalds 
4911da177e4SLinus Torvalds 	if (temp & 0x10) {
49297140342SDavid Brownell 		result = -EIO;
493e154bf6fSAndrew Armenia 		dev_err(&piix4_adapter->dev, "Error: Failed bus transaction\n");
4941da177e4SLinus Torvalds 	}
4951da177e4SLinus Torvalds 
4961da177e4SLinus Torvalds 	if (temp & 0x08) {
49797140342SDavid Brownell 		result = -EIO;
498e154bf6fSAndrew Armenia 		dev_dbg(&piix4_adapter->dev, "Bus collision! SMBus may be "
4991da177e4SLinus Torvalds 			"locked until next hard reset. (sorry!)\n");
5001da177e4SLinus Torvalds 		/* Clock stops and slave is stuck in mid-transmission */
5011da177e4SLinus Torvalds 	}
5021da177e4SLinus Torvalds 
5031da177e4SLinus Torvalds 	if (temp & 0x04) {
50497140342SDavid Brownell 		result = -ENXIO;
505e154bf6fSAndrew Armenia 		dev_dbg(&piix4_adapter->dev, "Error: no response!\n");
5061da177e4SLinus Torvalds 	}
5071da177e4SLinus Torvalds 
5081da177e4SLinus Torvalds 	if (inb_p(SMBHSTSTS) != 0x00)
5091da177e4SLinus Torvalds 		outb_p(inb(SMBHSTSTS), SMBHSTSTS);
5101da177e4SLinus Torvalds 
5111da177e4SLinus Torvalds 	if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
512e154bf6fSAndrew Armenia 		dev_err(&piix4_adapter->dev, "Failed reset at end of "
5131da177e4SLinus Torvalds 			"transaction (%02x)\n", temp);
5141da177e4SLinus Torvalds 	}
515e154bf6fSAndrew Armenia 	dev_dbg(&piix4_adapter->dev, "Transaction (post): CNT=%02x, CMD=%02x, "
5161da177e4SLinus Torvalds 		"ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
5171da177e4SLinus Torvalds 		inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
5181da177e4SLinus Torvalds 		inb_p(SMBHSTDAT1));
5191da177e4SLinus Torvalds 	return result;
5201da177e4SLinus Torvalds }
5211da177e4SLinus Torvalds 
52297140342SDavid Brownell /* Return negative errno on error. */
5231da177e4SLinus Torvalds static s32 piix4_access(struct i2c_adapter * adap, u16 addr,
5241da177e4SLinus Torvalds 		 unsigned short flags, char read_write,
5251da177e4SLinus Torvalds 		 u8 command, int size, union i2c_smbus_data * data)
5261da177e4SLinus Torvalds {
52714a8086dSAndrew Armenia 	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
52814a8086dSAndrew Armenia 	unsigned short piix4_smba = adapdata->smba;
5291da177e4SLinus Torvalds 	int i, len;
53097140342SDavid Brownell 	int status;
5311da177e4SLinus Torvalds 
5321da177e4SLinus Torvalds 	switch (size) {
5331da177e4SLinus Torvalds 	case I2C_SMBUS_QUICK:
534fa63cd56SJean Delvare 		outb_p((addr << 1) | read_write,
5351da177e4SLinus Torvalds 		       SMBHSTADD);
5361da177e4SLinus Torvalds 		size = PIIX4_QUICK;
5371da177e4SLinus Torvalds 		break;
5381da177e4SLinus Torvalds 	case I2C_SMBUS_BYTE:
539fa63cd56SJean Delvare 		outb_p((addr << 1) | read_write,
5401da177e4SLinus Torvalds 		       SMBHSTADD);
5411da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE)
5421da177e4SLinus Torvalds 			outb_p(command, SMBHSTCMD);
5431da177e4SLinus Torvalds 		size = PIIX4_BYTE;
5441da177e4SLinus Torvalds 		break;
5451da177e4SLinus Torvalds 	case I2C_SMBUS_BYTE_DATA:
546fa63cd56SJean Delvare 		outb_p((addr << 1) | read_write,
5471da177e4SLinus Torvalds 		       SMBHSTADD);
5481da177e4SLinus Torvalds 		outb_p(command, SMBHSTCMD);
5491da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE)
5501da177e4SLinus Torvalds 			outb_p(data->byte, SMBHSTDAT0);
5511da177e4SLinus Torvalds 		size = PIIX4_BYTE_DATA;
5521da177e4SLinus Torvalds 		break;
5531da177e4SLinus Torvalds 	case I2C_SMBUS_WORD_DATA:
554fa63cd56SJean Delvare 		outb_p((addr << 1) | read_write,
5551da177e4SLinus Torvalds 		       SMBHSTADD);
5561da177e4SLinus Torvalds 		outb_p(command, SMBHSTCMD);
5571da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE) {
5581da177e4SLinus Torvalds 			outb_p(data->word & 0xff, SMBHSTDAT0);
5591da177e4SLinus Torvalds 			outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1);
5601da177e4SLinus Torvalds 		}
5611da177e4SLinus Torvalds 		size = PIIX4_WORD_DATA;
5621da177e4SLinus Torvalds 		break;
5631da177e4SLinus Torvalds 	case I2C_SMBUS_BLOCK_DATA:
564fa63cd56SJean Delvare 		outb_p((addr << 1) | read_write,
5651da177e4SLinus Torvalds 		       SMBHSTADD);
5661da177e4SLinus Torvalds 		outb_p(command, SMBHSTCMD);
5671da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE) {
5681da177e4SLinus Torvalds 			len = data->block[0];
569fa63cd56SJean Delvare 			if (len == 0 || len > I2C_SMBUS_BLOCK_MAX)
570fa63cd56SJean Delvare 				return -EINVAL;
5711da177e4SLinus Torvalds 			outb_p(len, SMBHSTDAT0);
572d7a4c763SWolfram Sang 			inb_p(SMBHSTCNT);	/* Reset SMBBLKDAT */
5731da177e4SLinus Torvalds 			for (i = 1; i <= len; i++)
5741da177e4SLinus Torvalds 				outb_p(data->block[i], SMBBLKDAT);
5751da177e4SLinus Torvalds 		}
5761da177e4SLinus Torvalds 		size = PIIX4_BLOCK_DATA;
5771da177e4SLinus Torvalds 		break;
578ac7fc4fbSJean Delvare 	default:
579ac7fc4fbSJean Delvare 		dev_warn(&adap->dev, "Unsupported transaction %d\n", size);
580ac7fc4fbSJean Delvare 		return -EOPNOTSUPP;
5811da177e4SLinus Torvalds 	}
5821da177e4SLinus Torvalds 
5831da177e4SLinus Torvalds 	outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT);
5841da177e4SLinus Torvalds 
585e154bf6fSAndrew Armenia 	status = piix4_transaction(adap);
58697140342SDavid Brownell 	if (status)
58797140342SDavid Brownell 		return status;
5881da177e4SLinus Torvalds 
5891da177e4SLinus Torvalds 	if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK))
5901da177e4SLinus Torvalds 		return 0;
5911da177e4SLinus Torvalds 
5921da177e4SLinus Torvalds 
5931da177e4SLinus Torvalds 	switch (size) {
5943578a075SJean Delvare 	case PIIX4_BYTE:
5951da177e4SLinus Torvalds 	case PIIX4_BYTE_DATA:
5961da177e4SLinus Torvalds 		data->byte = inb_p(SMBHSTDAT0);
5971da177e4SLinus Torvalds 		break;
5981da177e4SLinus Torvalds 	case PIIX4_WORD_DATA:
5991da177e4SLinus Torvalds 		data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8);
6001da177e4SLinus Torvalds 		break;
6011da177e4SLinus Torvalds 	case PIIX4_BLOCK_DATA:
6021da177e4SLinus Torvalds 		data->block[0] = inb_p(SMBHSTDAT0);
603fa63cd56SJean Delvare 		if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX)
604fa63cd56SJean Delvare 			return -EPROTO;
605d7a4c763SWolfram Sang 		inb_p(SMBHSTCNT);	/* Reset SMBBLKDAT */
6061da177e4SLinus Torvalds 		for (i = 1; i <= data->block[0]; i++)
6071da177e4SLinus Torvalds 			data->block[i] = inb_p(SMBBLKDAT);
6081da177e4SLinus Torvalds 		break;
6091da177e4SLinus Torvalds 	}
6101da177e4SLinus Torvalds 	return 0;
6111da177e4SLinus Torvalds }
6121da177e4SLinus Torvalds 
61388fa2dfbSRicardo Ribalda Delgado static uint8_t piix4_imc_read(uint8_t idx)
61488fa2dfbSRicardo Ribalda Delgado {
61588fa2dfbSRicardo Ribalda Delgado 	outb_p(idx, KERNCZ_IMC_IDX);
61688fa2dfbSRicardo Ribalda Delgado 	return inb_p(KERNCZ_IMC_DATA);
61788fa2dfbSRicardo Ribalda Delgado }
61888fa2dfbSRicardo Ribalda Delgado 
61988fa2dfbSRicardo Ribalda Delgado static void piix4_imc_write(uint8_t idx, uint8_t value)
62088fa2dfbSRicardo Ribalda Delgado {
62188fa2dfbSRicardo Ribalda Delgado 	outb_p(idx, KERNCZ_IMC_IDX);
62288fa2dfbSRicardo Ribalda Delgado 	outb_p(value, KERNCZ_IMC_DATA);
62388fa2dfbSRicardo Ribalda Delgado }
62488fa2dfbSRicardo Ribalda Delgado 
62588fa2dfbSRicardo Ribalda Delgado static int piix4_imc_sleep(void)
62688fa2dfbSRicardo Ribalda Delgado {
62788fa2dfbSRicardo Ribalda Delgado 	int timeout = MAX_TIMEOUT;
62888fa2dfbSRicardo Ribalda Delgado 
62988fa2dfbSRicardo Ribalda Delgado 	if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc"))
63088fa2dfbSRicardo Ribalda Delgado 		return -EBUSY;
63188fa2dfbSRicardo Ribalda Delgado 
63288fa2dfbSRicardo Ribalda Delgado 	/* clear response register */
63388fa2dfbSRicardo Ribalda Delgado 	piix4_imc_write(0x82, 0x00);
63488fa2dfbSRicardo Ribalda Delgado 	/* request ownership flag */
63588fa2dfbSRicardo Ribalda Delgado 	piix4_imc_write(0x83, 0xB4);
63688fa2dfbSRicardo Ribalda Delgado 	/* kick off IMC Mailbox command 96 */
63788fa2dfbSRicardo Ribalda Delgado 	piix4_imc_write(0x80, 0x96);
63888fa2dfbSRicardo Ribalda Delgado 
63988fa2dfbSRicardo Ribalda Delgado 	while (timeout--) {
64088fa2dfbSRicardo Ribalda Delgado 		if (piix4_imc_read(0x82) == 0xfa) {
64188fa2dfbSRicardo Ribalda Delgado 			release_region(KERNCZ_IMC_IDX, 2);
64288fa2dfbSRicardo Ribalda Delgado 			return 0;
64388fa2dfbSRicardo Ribalda Delgado 		}
64488fa2dfbSRicardo Ribalda Delgado 		usleep_range(1000, 2000);
64588fa2dfbSRicardo Ribalda Delgado 	}
64688fa2dfbSRicardo Ribalda Delgado 
64788fa2dfbSRicardo Ribalda Delgado 	release_region(KERNCZ_IMC_IDX, 2);
64888fa2dfbSRicardo Ribalda Delgado 	return -ETIMEDOUT;
64988fa2dfbSRicardo Ribalda Delgado }
65088fa2dfbSRicardo Ribalda Delgado 
65188fa2dfbSRicardo Ribalda Delgado static void piix4_imc_wakeup(void)
65288fa2dfbSRicardo Ribalda Delgado {
65388fa2dfbSRicardo Ribalda Delgado 	int timeout = MAX_TIMEOUT;
65488fa2dfbSRicardo Ribalda Delgado 
65588fa2dfbSRicardo Ribalda Delgado 	if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc"))
65688fa2dfbSRicardo Ribalda Delgado 		return;
65788fa2dfbSRicardo Ribalda Delgado 
65888fa2dfbSRicardo Ribalda Delgado 	/* clear response register */
65988fa2dfbSRicardo Ribalda Delgado 	piix4_imc_write(0x82, 0x00);
66088fa2dfbSRicardo Ribalda Delgado 	/* release ownership flag */
66188fa2dfbSRicardo Ribalda Delgado 	piix4_imc_write(0x83, 0xB5);
66288fa2dfbSRicardo Ribalda Delgado 	/* kick off IMC Mailbox command 96 */
66388fa2dfbSRicardo Ribalda Delgado 	piix4_imc_write(0x80, 0x96);
66488fa2dfbSRicardo Ribalda Delgado 
66588fa2dfbSRicardo Ribalda Delgado 	while (timeout--) {
66688fa2dfbSRicardo Ribalda Delgado 		if (piix4_imc_read(0x82) == 0xfa)
66788fa2dfbSRicardo Ribalda Delgado 			break;
66888fa2dfbSRicardo Ribalda Delgado 		usleep_range(1000, 2000);
66988fa2dfbSRicardo Ribalda Delgado 	}
67088fa2dfbSRicardo Ribalda Delgado 
67188fa2dfbSRicardo Ribalda Delgado 	release_region(KERNCZ_IMC_IDX, 2);
67288fa2dfbSRicardo Ribalda Delgado }
67388fa2dfbSRicardo Ribalda Delgado 
6742fee61d2SChristian Fetzer /*
6752fee61d2SChristian Fetzer  * Handles access to multiple SMBus ports on the SB800.
6762fee61d2SChristian Fetzer  * The port is selected by bits 2:1 of the smb_en register (0x2c).
6772fee61d2SChristian Fetzer  * Returns negative errno on error.
6782fee61d2SChristian Fetzer  *
6792fee61d2SChristian Fetzer  * Note: The selected port must be returned to the initial selection to avoid
6802fee61d2SChristian Fetzer  * problems on certain systems.
6812fee61d2SChristian Fetzer  */
6822fee61d2SChristian Fetzer static s32 piix4_access_sb800(struct i2c_adapter *adap, u16 addr,
6832fee61d2SChristian Fetzer 		 unsigned short flags, char read_write,
6842fee61d2SChristian Fetzer 		 u8 command, int size, union i2c_smbus_data *data)
6852fee61d2SChristian Fetzer {
6862fee61d2SChristian Fetzer 	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
687701dc207SRicardo Ribalda 	unsigned short piix4_smba = adapdata->smba;
688701dc207SRicardo Ribalda 	int retries = MAX_TIMEOUT;
689701dc207SRicardo Ribalda 	int smbslvcnt;
6902fee61d2SChristian Fetzer 	u8 smba_en_lo;
6912fee61d2SChristian Fetzer 	u8 port;
6922fee61d2SChristian Fetzer 	int retval;
6932fee61d2SChristian Fetzer 
69404b6fcabSGuenter Roeck 	if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 2, "sb800_piix4_smb"))
69504b6fcabSGuenter Roeck 		return -EBUSY;
696bbb27fc3SRicardo Ribalda 
697701dc207SRicardo Ribalda 	/* Request the SMBUS semaphore, avoid conflicts with the IMC */
698701dc207SRicardo Ribalda 	smbslvcnt  = inb_p(SMBSLVCNT);
699701dc207SRicardo Ribalda 	do {
700701dc207SRicardo Ribalda 		outb_p(smbslvcnt | 0x10, SMBSLVCNT);
701701dc207SRicardo Ribalda 
702701dc207SRicardo Ribalda 		/* Check the semaphore status */
703701dc207SRicardo Ribalda 		smbslvcnt  = inb_p(SMBSLVCNT);
704701dc207SRicardo Ribalda 		if (smbslvcnt & 0x10)
705701dc207SRicardo Ribalda 			break;
706701dc207SRicardo Ribalda 
707701dc207SRicardo Ribalda 		usleep_range(1000, 2000);
708701dc207SRicardo Ribalda 	} while (--retries);
709701dc207SRicardo Ribalda 	/* SMBus is still owned by the IMC, we give up */
710bbb27fc3SRicardo Ribalda 	if (!retries) {
71104b6fcabSGuenter Roeck 		retval = -EBUSY;
71204b6fcabSGuenter Roeck 		goto release;
713bbb27fc3SRicardo Ribalda 	}
7142fee61d2SChristian Fetzer 
71588fa2dfbSRicardo Ribalda Delgado 	/*
71688fa2dfbSRicardo Ribalda Delgado 	 * Notify the IMC (Integrated Micro Controller) if required.
71788fa2dfbSRicardo Ribalda Delgado 	 * Among other responsibilities, the IMC is in charge of monitoring
71888fa2dfbSRicardo Ribalda Delgado 	 * the System fans and temperature sensors, and act accordingly.
71988fa2dfbSRicardo Ribalda Delgado 	 * All this is done through SMBus and can/will collide
72088fa2dfbSRicardo Ribalda Delgado 	 * with our transactions if they are long (BLOCK_DATA).
72188fa2dfbSRicardo Ribalda Delgado 	 * Therefore we need to request the ownership flag during those
72288fa2dfbSRicardo Ribalda Delgado 	 * transactions.
72388fa2dfbSRicardo Ribalda Delgado 	 */
72488fa2dfbSRicardo Ribalda Delgado 	if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc) {
72588fa2dfbSRicardo Ribalda Delgado 		int ret;
72688fa2dfbSRicardo Ribalda Delgado 
72788fa2dfbSRicardo Ribalda Delgado 		ret = piix4_imc_sleep();
72888fa2dfbSRicardo Ribalda Delgado 		switch (ret) {
72988fa2dfbSRicardo Ribalda Delgado 		case -EBUSY:
73088fa2dfbSRicardo Ribalda Delgado 			dev_warn(&adap->dev,
73188fa2dfbSRicardo Ribalda Delgado 				 "IMC base address index region 0x%x already in use.\n",
73288fa2dfbSRicardo Ribalda Delgado 				 KERNCZ_IMC_IDX);
73388fa2dfbSRicardo Ribalda Delgado 			break;
73488fa2dfbSRicardo Ribalda Delgado 		case -ETIMEDOUT:
73588fa2dfbSRicardo Ribalda Delgado 			dev_warn(&adap->dev,
73688fa2dfbSRicardo Ribalda Delgado 				 "Failed to communicate with the IMC.\n");
73788fa2dfbSRicardo Ribalda Delgado 			break;
73888fa2dfbSRicardo Ribalda Delgado 		default:
73988fa2dfbSRicardo Ribalda Delgado 			break;
74088fa2dfbSRicardo Ribalda Delgado 		}
74188fa2dfbSRicardo Ribalda Delgado 
74288fa2dfbSRicardo Ribalda Delgado 		/* If IMC communication fails do not retry */
74388fa2dfbSRicardo Ribalda Delgado 		if (ret) {
74488fa2dfbSRicardo Ribalda Delgado 			dev_warn(&adap->dev,
74588fa2dfbSRicardo Ribalda Delgado 				 "Continuing without IMC notification.\n");
74688fa2dfbSRicardo Ribalda Delgado 			adapdata->notify_imc = false;
74788fa2dfbSRicardo Ribalda Delgado 		}
74888fa2dfbSRicardo Ribalda Delgado 	}
74988fa2dfbSRicardo Ribalda Delgado 
7506befa3fdSJean Delvare 	outb_p(piix4_port_sel_sb800, SB800_PIIX4_SMB_IDX);
7512fee61d2SChristian Fetzer 	smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1);
7522fee61d2SChristian Fetzer 
7532fee61d2SChristian Fetzer 	port = adapdata->port;
7540fe16195SGuenter Roeck 	if ((smba_en_lo & piix4_port_mask_sb800) != port)
7550fe16195SGuenter Roeck 		outb_p((smba_en_lo & ~piix4_port_mask_sb800) | port,
7562fee61d2SChristian Fetzer 		       SB800_PIIX4_SMB_IDX + 1);
7572fee61d2SChristian Fetzer 
7582fee61d2SChristian Fetzer 	retval = piix4_access(adap, addr, flags, read_write,
7592fee61d2SChristian Fetzer 			      command, size, data);
7602fee61d2SChristian Fetzer 
7612fee61d2SChristian Fetzer 	outb_p(smba_en_lo, SB800_PIIX4_SMB_IDX + 1);
7622fee61d2SChristian Fetzer 
763701dc207SRicardo Ribalda 	/* Release the semaphore */
764701dc207SRicardo Ribalda 	outb_p(smbslvcnt | 0x20, SMBSLVCNT);
765701dc207SRicardo Ribalda 
76688fa2dfbSRicardo Ribalda Delgado 	if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc)
76788fa2dfbSRicardo Ribalda Delgado 		piix4_imc_wakeup();
76888fa2dfbSRicardo Ribalda Delgado 
76904b6fcabSGuenter Roeck release:
77004b6fcabSGuenter Roeck 	release_region(SB800_PIIX4_SMB_IDX, 2);
7712fee61d2SChristian Fetzer 	return retval;
7722fee61d2SChristian Fetzer }
7732fee61d2SChristian Fetzer 
7741da177e4SLinus Torvalds static u32 piix4_func(struct i2c_adapter *adapter)
7751da177e4SLinus Torvalds {
7761da177e4SLinus Torvalds 	return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
7771da177e4SLinus Torvalds 	    I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
7781da177e4SLinus Torvalds 	    I2C_FUNC_SMBUS_BLOCK_DATA;
7791da177e4SLinus Torvalds }
7801da177e4SLinus Torvalds 
7818f9082c5SJean Delvare static const struct i2c_algorithm smbus_algorithm = {
7821da177e4SLinus Torvalds 	.smbus_xfer	= piix4_access,
7831da177e4SLinus Torvalds 	.functionality	= piix4_func,
7841da177e4SLinus Torvalds };
7851da177e4SLinus Torvalds 
7862fee61d2SChristian Fetzer static const struct i2c_algorithm piix4_smbus_algorithm_sb800 = {
7872fee61d2SChristian Fetzer 	.smbus_xfer	= piix4_access_sb800,
7882fee61d2SChristian Fetzer 	.functionality	= piix4_func,
7892fee61d2SChristian Fetzer };
7902fee61d2SChristian Fetzer 
791392debf1SJingoo Han static const struct pci_device_id piix4_ids[] = {
7929b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) },
7939b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) },
7949b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) },
7959b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) },
7969b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) },
7979b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) },
7989b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) },
7993806e94bSCrane Cai 	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) },
800bcb29994SVincent Wan 	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) },
801*24beb83aSPu Wen 	{ PCI_DEVICE(PCI_VENDOR_ID_HYGON, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) },
8029b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
8039b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_OSB4) },
8049b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
8059b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_CSB5) },
8069b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
8079b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_CSB6) },
8089b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
8099b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_HT1000SB) },
810506a8b6cSFlavio Leitner 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
811506a8b6cSFlavio Leitner 		     PCI_DEVICE_ID_SERVERWORKS_HT1100LD) },
8121da177e4SLinus Torvalds 	{ 0, }
8131da177e4SLinus Torvalds };
8141da177e4SLinus Torvalds 
8151da177e4SLinus Torvalds MODULE_DEVICE_TABLE (pci, piix4_ids);
8161da177e4SLinus Torvalds 
817ca2061e1SChristian Fetzer static struct i2c_adapter *piix4_main_adapters[PIIX4_MAX_ADAPTERS];
8182a2f7404SAndrew Armenia static struct i2c_adapter *piix4_aux_adapter;
819e154bf6fSAndrew Armenia 
8200b255e92SBill Pemberton static int piix4_add_adapter(struct pci_dev *dev, unsigned short smba,
82188fa2dfbSRicardo Ribalda Delgado 			     bool sb800_main, u8 port, bool notify_imc,
822725d2e3fSChristian Fetzer 			     const char *name, struct i2c_adapter **padap)
823e154bf6fSAndrew Armenia {
824e154bf6fSAndrew Armenia 	struct i2c_adapter *adap;
825e154bf6fSAndrew Armenia 	struct i2c_piix4_adapdata *adapdata;
826e154bf6fSAndrew Armenia 	int retval;
827e154bf6fSAndrew Armenia 
828e154bf6fSAndrew Armenia 	adap = kzalloc(sizeof(*adap), GFP_KERNEL);
829e154bf6fSAndrew Armenia 	if (adap == NULL) {
830e154bf6fSAndrew Armenia 		release_region(smba, SMBIOSIZE);
831e154bf6fSAndrew Armenia 		return -ENOMEM;
832e154bf6fSAndrew Armenia 	}
833e154bf6fSAndrew Armenia 
834e154bf6fSAndrew Armenia 	adap->owner = THIS_MODULE;
835e154bf6fSAndrew Armenia 	adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
83683c60158SJean Delvare 	adap->algo = sb800_main ? &piix4_smbus_algorithm_sb800
83783c60158SJean Delvare 				: &smbus_algorithm;
838e154bf6fSAndrew Armenia 
839e154bf6fSAndrew Armenia 	adapdata = kzalloc(sizeof(*adapdata), GFP_KERNEL);
840e154bf6fSAndrew Armenia 	if (adapdata == NULL) {
841e154bf6fSAndrew Armenia 		kfree(adap);
842e154bf6fSAndrew Armenia 		release_region(smba, SMBIOSIZE);
843e154bf6fSAndrew Armenia 		return -ENOMEM;
844e154bf6fSAndrew Armenia 	}
845e154bf6fSAndrew Armenia 
846e154bf6fSAndrew Armenia 	adapdata->smba = smba;
84783c60158SJean Delvare 	adapdata->sb800_main = sb800_main;
8480fe16195SGuenter Roeck 	adapdata->port = port << piix4_port_shift_sb800;
84988fa2dfbSRicardo Ribalda Delgado 	adapdata->notify_imc = notify_imc;
850e154bf6fSAndrew Armenia 
851e154bf6fSAndrew Armenia 	/* set up the sysfs linkage to our parent device */
852e154bf6fSAndrew Armenia 	adap->dev.parent = &dev->dev;
853e154bf6fSAndrew Armenia 
854e154bf6fSAndrew Armenia 	snprintf(adap->name, sizeof(adap->name),
855725d2e3fSChristian Fetzer 		"SMBus PIIX4 adapter%s at %04x", name, smba);
856e154bf6fSAndrew Armenia 
857e154bf6fSAndrew Armenia 	i2c_set_adapdata(adap, adapdata);
858e154bf6fSAndrew Armenia 
859e154bf6fSAndrew Armenia 	retval = i2c_add_adapter(adap);
860e154bf6fSAndrew Armenia 	if (retval) {
861e154bf6fSAndrew Armenia 		kfree(adapdata);
862e154bf6fSAndrew Armenia 		kfree(adap);
863e154bf6fSAndrew Armenia 		release_region(smba, SMBIOSIZE);
864e154bf6fSAndrew Armenia 		return retval;
865e154bf6fSAndrew Armenia 	}
866e154bf6fSAndrew Armenia 
867e154bf6fSAndrew Armenia 	*padap = adap;
868e154bf6fSAndrew Armenia 	return 0;
869e154bf6fSAndrew Armenia }
870e154bf6fSAndrew Armenia 
87188fa2dfbSRicardo Ribalda Delgado static int piix4_add_adapters_sb800(struct pci_dev *dev, unsigned short smba,
87288fa2dfbSRicardo Ribalda Delgado 				    bool notify_imc)
8732fee61d2SChristian Fetzer {
8742fee61d2SChristian Fetzer 	struct i2c_piix4_adapdata *adapdata;
8752fee61d2SChristian Fetzer 	int port;
8762fee61d2SChristian Fetzer 	int retval;
8772fee61d2SChristian Fetzer 
8782fee61d2SChristian Fetzer 	for (port = 0; port < PIIX4_MAX_ADAPTERS; port++) {
87988fa2dfbSRicardo Ribalda Delgado 		retval = piix4_add_adapter(dev, smba, true, port, notify_imc,
880725d2e3fSChristian Fetzer 					   piix4_main_port_names_sb800[port],
8812fee61d2SChristian Fetzer 					   &piix4_main_adapters[port]);
8822fee61d2SChristian Fetzer 		if (retval < 0)
8832fee61d2SChristian Fetzer 			goto error;
8842fee61d2SChristian Fetzer 	}
8852fee61d2SChristian Fetzer 
8862fee61d2SChristian Fetzer 	return retval;
8872fee61d2SChristian Fetzer 
8882fee61d2SChristian Fetzer error:
8892fee61d2SChristian Fetzer 	dev_err(&dev->dev,
8902fee61d2SChristian Fetzer 		"Error setting up SB800 adapters. Unregistering!\n");
8912fee61d2SChristian Fetzer 	while (--port >= 0) {
8922fee61d2SChristian Fetzer 		adapdata = i2c_get_adapdata(piix4_main_adapters[port]);
8932fee61d2SChristian Fetzer 		if (adapdata->smba) {
8942fee61d2SChristian Fetzer 			i2c_del_adapter(piix4_main_adapters[port]);
8952fee61d2SChristian Fetzer 			kfree(adapdata);
8962fee61d2SChristian Fetzer 			kfree(piix4_main_adapters[port]);
8972fee61d2SChristian Fetzer 			piix4_main_adapters[port] = NULL;
8982fee61d2SChristian Fetzer 		}
8992fee61d2SChristian Fetzer 	}
9002fee61d2SChristian Fetzer 
9012fee61d2SChristian Fetzer 	return retval;
9022fee61d2SChristian Fetzer }
9032fee61d2SChristian Fetzer 
9040b255e92SBill Pemberton static int piix4_probe(struct pci_dev *dev, const struct pci_device_id *id)
9051da177e4SLinus Torvalds {
9061da177e4SLinus Torvalds 	int retval;
90752795f6fSJean Delvare 	bool is_sb800 = false;
9081da177e4SLinus Torvalds 
90976b3e28fSCrane Cai 	if ((dev->vendor == PCI_VENDOR_ID_ATI &&
91076b3e28fSCrane Cai 	     dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS &&
91176b3e28fSCrane Cai 	     dev->revision >= 0x40) ||
912*24beb83aSPu Wen 	    dev->vendor == PCI_VENDOR_ID_AMD ||
913*24beb83aSPu Wen 	    dev->vendor == PCI_VENDOR_ID_HYGON) {
91488fa2dfbSRicardo Ribalda Delgado 		bool notify_imc = false;
91552795f6fSJean Delvare 		is_sb800 = true;
91652795f6fSJean Delvare 
917*24beb83aSPu Wen 		if ((dev->vendor == PCI_VENDOR_ID_AMD ||
918*24beb83aSPu Wen 		     dev->vendor == PCI_VENDOR_ID_HYGON) &&
91988fa2dfbSRicardo Ribalda Delgado 		    dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) {
92088fa2dfbSRicardo Ribalda Delgado 			u8 imc;
92188fa2dfbSRicardo Ribalda Delgado 
92288fa2dfbSRicardo Ribalda Delgado 			/*
92388fa2dfbSRicardo Ribalda Delgado 			 * Detect if IMC is active or not, this method is
92488fa2dfbSRicardo Ribalda Delgado 			 * described on coreboot's AMD IMC notes
92588fa2dfbSRicardo Ribalda Delgado 			 */
92688fa2dfbSRicardo Ribalda Delgado 			pci_bus_read_config_byte(dev->bus, PCI_DEVFN(0x14, 3),
92788fa2dfbSRicardo Ribalda Delgado 						 0x40, &imc);
92888fa2dfbSRicardo Ribalda Delgado 			if (imc & 0x80)
92988fa2dfbSRicardo Ribalda Delgado 				notify_imc = true;
93088fa2dfbSRicardo Ribalda Delgado 		}
93188fa2dfbSRicardo Ribalda Delgado 
93287e1960eSShane Huang 		/* base address location etc changed in SB800 */
933a94dd00fSRudolf Marek 		retval = piix4_setup_sb800(dev, id, 0);
93404b6fcabSGuenter Roeck 		if (retval < 0)
9352fee61d2SChristian Fetzer 			return retval;
93687e1960eSShane Huang 
9372fee61d2SChristian Fetzer 		/*
9382fee61d2SChristian Fetzer 		 * Try to register multiplexed main SMBus adapter,
9392fee61d2SChristian Fetzer 		 * give up if we can't
9402fee61d2SChristian Fetzer 		 */
94188fa2dfbSRicardo Ribalda Delgado 		retval = piix4_add_adapters_sb800(dev, retval, notify_imc);
94204b6fcabSGuenter Roeck 		if (retval < 0)
9432fee61d2SChristian Fetzer 			return retval;
9442fee61d2SChristian Fetzer 	} else {
9452fee61d2SChristian Fetzer 		retval = piix4_setup(dev, id);
94614a8086dSAndrew Armenia 		if (retval < 0)
9471da177e4SLinus Torvalds 			return retval;
9481da177e4SLinus Torvalds 
9492a2f7404SAndrew Armenia 		/* Try to register main SMBus adapter, give up if we can't */
95088fa2dfbSRicardo Ribalda Delgado 		retval = piix4_add_adapter(dev, retval, false, 0, false, "",
9512fee61d2SChristian Fetzer 					   &piix4_main_adapters[0]);
9522a2f7404SAndrew Armenia 		if (retval < 0)
9532a2f7404SAndrew Armenia 			return retval;
9542fee61d2SChristian Fetzer 	}
9552a2f7404SAndrew Armenia 
9562a2f7404SAndrew Armenia 	/* Check for auxiliary SMBus on some AMD chipsets */
957a94dd00fSRudolf Marek 	retval = -ENODEV;
958a94dd00fSRudolf Marek 
9592a2f7404SAndrew Armenia 	if (dev->vendor == PCI_VENDOR_ID_ATI &&
960a94dd00fSRudolf Marek 	    dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS) {
961a94dd00fSRudolf Marek 		if (dev->revision < 0x40) {
9622a2f7404SAndrew Armenia 			retval = piix4_setup_aux(dev, id, 0x58);
963a94dd00fSRudolf Marek 		} else {
964a94dd00fSRudolf Marek 			/* SB800 added aux bus too */
965a94dd00fSRudolf Marek 			retval = piix4_setup_sb800(dev, id, 1);
966a94dd00fSRudolf Marek 		}
967a94dd00fSRudolf Marek 	}
968a94dd00fSRudolf Marek 
969a94dd00fSRudolf Marek 	if (dev->vendor == PCI_VENDOR_ID_AMD &&
970a94dd00fSRudolf Marek 	    dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) {
971a94dd00fSRudolf Marek 		retval = piix4_setup_sb800(dev, id, 1);
972a94dd00fSRudolf Marek 	}
973a94dd00fSRudolf Marek 
9742a2f7404SAndrew Armenia 	if (retval > 0) {
9752a2f7404SAndrew Armenia 		/* Try to add the aux adapter if it exists,
9762a2f7404SAndrew Armenia 		 * piix4_add_adapter will clean up if this fails */
97788fa2dfbSRicardo Ribalda Delgado 		piix4_add_adapter(dev, retval, false, 0, false,
97852795f6fSJean Delvare 				  is_sb800 ? piix4_aux_port_name_sb800 : "",
979725d2e3fSChristian Fetzer 				  &piix4_aux_adapter);
9802a2f7404SAndrew Armenia 	}
9812a2f7404SAndrew Armenia 
9822a2f7404SAndrew Armenia 	return 0;
9831da177e4SLinus Torvalds }
9841da177e4SLinus Torvalds 
9850b255e92SBill Pemberton static void piix4_adap_remove(struct i2c_adapter *adap)
98614a8086dSAndrew Armenia {
98714a8086dSAndrew Armenia 	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
98814a8086dSAndrew Armenia 
98914a8086dSAndrew Armenia 	if (adapdata->smba) {
99014a8086dSAndrew Armenia 		i2c_del_adapter(adap);
99104b6fcabSGuenter Roeck 		if (adapdata->port == (0 << piix4_port_shift_sb800))
99214a8086dSAndrew Armenia 			release_region(adapdata->smba, SMBIOSIZE);
993e154bf6fSAndrew Armenia 		kfree(adapdata);
994e154bf6fSAndrew Armenia 		kfree(adap);
99514a8086dSAndrew Armenia 	}
99614a8086dSAndrew Armenia }
99714a8086dSAndrew Armenia 
9980b255e92SBill Pemberton static void piix4_remove(struct pci_dev *dev)
9991da177e4SLinus Torvalds {
1000ca2061e1SChristian Fetzer 	int port = PIIX4_MAX_ADAPTERS;
1001ca2061e1SChristian Fetzer 
1002ca2061e1SChristian Fetzer 	while (--port >= 0) {
1003ca2061e1SChristian Fetzer 		if (piix4_main_adapters[port]) {
1004ca2061e1SChristian Fetzer 			piix4_adap_remove(piix4_main_adapters[port]);
1005ca2061e1SChristian Fetzer 			piix4_main_adapters[port] = NULL;
1006ca2061e1SChristian Fetzer 		}
1007e154bf6fSAndrew Armenia 	}
10082a2f7404SAndrew Armenia 
10092a2f7404SAndrew Armenia 	if (piix4_aux_adapter) {
10102a2f7404SAndrew Armenia 		piix4_adap_remove(piix4_aux_adapter);
10112a2f7404SAndrew Armenia 		piix4_aux_adapter = NULL;
10122a2f7404SAndrew Armenia 	}
10131da177e4SLinus Torvalds }
10141da177e4SLinus Torvalds 
10151da177e4SLinus Torvalds static struct pci_driver piix4_driver = {
10161da177e4SLinus Torvalds 	.name		= "piix4_smbus",
10171da177e4SLinus Torvalds 	.id_table	= piix4_ids,
10181da177e4SLinus Torvalds 	.probe		= piix4_probe,
10190b255e92SBill Pemberton 	.remove		= piix4_remove,
10201da177e4SLinus Torvalds };
10211da177e4SLinus Torvalds 
102256f21788SAxel Lin module_pci_driver(piix4_driver);
10231da177e4SLinus Torvalds 
10241da177e4SLinus Torvalds MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl> and "
10251da177e4SLinus Torvalds 		"Philip Edelbrock <phil@netroedge.com>");
10261da177e4SLinus Torvalds MODULE_DESCRIPTION("PIIX4 SMBus driver");
10271da177e4SLinus Torvalds MODULE_LICENSE("GPL");
1028