11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and 31da177e4SLinus Torvalds Philip Edelbrock <phil@netroedge.com> 41da177e4SLinus Torvalds 51da177e4SLinus Torvalds This program is free software; you can redistribute it and/or modify 61da177e4SLinus Torvalds it under the terms of the GNU General Public License as published by 71da177e4SLinus Torvalds the Free Software Foundation; either version 2 of the License, or 81da177e4SLinus Torvalds (at your option) any later version. 91da177e4SLinus Torvalds 101da177e4SLinus Torvalds This program is distributed in the hope that it will be useful, 111da177e4SLinus Torvalds but WITHOUT ANY WARRANTY; without even the implied warranty of 121da177e4SLinus Torvalds MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 131da177e4SLinus Torvalds GNU General Public License for more details. 141da177e4SLinus Torvalds 151da177e4SLinus Torvalds You should have received a copy of the GNU General Public License 161da177e4SLinus Torvalds along with this program; if not, write to the Free Software 171da177e4SLinus Torvalds Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 181da177e4SLinus Torvalds */ 191da177e4SLinus Torvalds 201da177e4SLinus Torvalds /* 211da177e4SLinus Torvalds Supports: 221da177e4SLinus Torvalds Intel PIIX4, 440MX 23506a8b6cSFlavio Leitner Serverworks OSB4, CSB5, CSB6, HT-1000, HT-1100 2460693e5aSShane Huang ATI IXP200, IXP300, IXP400, SB600, SB700, SB800 2576b3e28fSCrane Cai AMD SB900 261da177e4SLinus Torvalds SMSC Victory66 271da177e4SLinus Torvalds 281da177e4SLinus Torvalds Note: we assume there can only be one device, with one SMBus interface. 291da177e4SLinus Torvalds */ 301da177e4SLinus Torvalds 311da177e4SLinus Torvalds #include <linux/module.h> 321da177e4SLinus Torvalds #include <linux/moduleparam.h> 331da177e4SLinus Torvalds #include <linux/pci.h> 341da177e4SLinus Torvalds #include <linux/kernel.h> 351da177e4SLinus Torvalds #include <linux/delay.h> 361da177e4SLinus Torvalds #include <linux/stddef.h> 371da177e4SLinus Torvalds #include <linux/ioport.h> 381da177e4SLinus Torvalds #include <linux/i2c.h> 391da177e4SLinus Torvalds #include <linux/init.h> 401da177e4SLinus Torvalds #include <linux/dmi.h> 4154fb4a05SJean Delvare #include <linux/acpi.h> 421da177e4SLinus Torvalds #include <asm/io.h> 431da177e4SLinus Torvalds 441da177e4SLinus Torvalds 451da177e4SLinus Torvalds /* PIIX4 SMBus address offsets */ 461da177e4SLinus Torvalds #define SMBHSTSTS (0 + piix4_smba) 471da177e4SLinus Torvalds #define SMBHSLVSTS (1 + piix4_smba) 481da177e4SLinus Torvalds #define SMBHSTCNT (2 + piix4_smba) 491da177e4SLinus Torvalds #define SMBHSTCMD (3 + piix4_smba) 501da177e4SLinus Torvalds #define SMBHSTADD (4 + piix4_smba) 511da177e4SLinus Torvalds #define SMBHSTDAT0 (5 + piix4_smba) 521da177e4SLinus Torvalds #define SMBHSTDAT1 (6 + piix4_smba) 531da177e4SLinus Torvalds #define SMBBLKDAT (7 + piix4_smba) 541da177e4SLinus Torvalds #define SMBSLVCNT (8 + piix4_smba) 551da177e4SLinus Torvalds #define SMBSHDWCMD (9 + piix4_smba) 561da177e4SLinus Torvalds #define SMBSLVEVT (0xA + piix4_smba) 571da177e4SLinus Torvalds #define SMBSLVDAT (0xC + piix4_smba) 581da177e4SLinus Torvalds 591da177e4SLinus Torvalds /* count for request_region */ 601da177e4SLinus Torvalds #define SMBIOSIZE 8 611da177e4SLinus Torvalds 621da177e4SLinus Torvalds /* PCI Address Constants */ 631da177e4SLinus Torvalds #define SMBBA 0x090 641da177e4SLinus Torvalds #define SMBHSTCFG 0x0D2 651da177e4SLinus Torvalds #define SMBSLVC 0x0D3 661da177e4SLinus Torvalds #define SMBSHDW1 0x0D4 671da177e4SLinus Torvalds #define SMBSHDW2 0x0D5 681da177e4SLinus Torvalds #define SMBREV 0x0D6 691da177e4SLinus Torvalds 701da177e4SLinus Torvalds /* Other settings */ 711da177e4SLinus Torvalds #define MAX_TIMEOUT 500 721da177e4SLinus Torvalds #define ENABLE_INT9 0 731da177e4SLinus Torvalds 741da177e4SLinus Torvalds /* PIIX4 constants */ 751da177e4SLinus Torvalds #define PIIX4_QUICK 0x00 761da177e4SLinus Torvalds #define PIIX4_BYTE 0x04 771da177e4SLinus Torvalds #define PIIX4_BYTE_DATA 0x08 781da177e4SLinus Torvalds #define PIIX4_WORD_DATA 0x0C 791da177e4SLinus Torvalds #define PIIX4_BLOCK_DATA 0x14 801da177e4SLinus Torvalds 811da177e4SLinus Torvalds /* insmod parameters */ 821da177e4SLinus Torvalds 831da177e4SLinus Torvalds /* If force is set to anything different from 0, we forcibly enable the 841da177e4SLinus Torvalds PIIX4. DANGEROUS! */ 8560507095SJean Delvare static int force; 861da177e4SLinus Torvalds module_param (force, int, 0); 871da177e4SLinus Torvalds MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!"); 881da177e4SLinus Torvalds 891da177e4SLinus Torvalds /* If force_addr is set to anything different from 0, we forcibly enable 901da177e4SLinus Torvalds the PIIX4 at the given address. VERY DANGEROUS! */ 9160507095SJean Delvare static int force_addr; 921da177e4SLinus Torvalds module_param (force_addr, int, 0); 931da177e4SLinus Torvalds MODULE_PARM_DESC(force_addr, 941da177e4SLinus Torvalds "Forcibly enable the PIIX4 at the given address. " 951da177e4SLinus Torvalds "EXTREMELY DANGEROUS!"); 961da177e4SLinus Torvalds 9760507095SJean Delvare static unsigned short piix4_smba; 98b1c1759cSDavid Milburn static int srvrworks_csb5_delay; 99d6072f84SJean Delvare static struct pci_driver piix4_driver; 1001da177e4SLinus Torvalds static struct i2c_adapter piix4_adapter; 1011da177e4SLinus Torvalds 102c2fc54fcSJean Delvare static struct dmi_system_id __devinitdata piix4_dmi_blacklist[] = { 103c2fc54fcSJean Delvare { 104c2fc54fcSJean Delvare .ident = "Sapphire AM2RD790", 105c2fc54fcSJean Delvare .matches = { 106c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."), 107c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"), 108c2fc54fcSJean Delvare }, 109c2fc54fcSJean Delvare }, 110c2fc54fcSJean Delvare { 111c2fc54fcSJean Delvare .ident = "DFI Lanparty UT 790FX", 112c2fc54fcSJean Delvare .matches = { 113c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."), 114c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"), 115c2fc54fcSJean Delvare }, 116c2fc54fcSJean Delvare }, 117c2fc54fcSJean Delvare { } 118c2fc54fcSJean Delvare }; 119c2fc54fcSJean Delvare 120c2fc54fcSJean Delvare /* The IBM entry is in a separate table because we only check it 121c2fc54fcSJean Delvare on Intel-based systems */ 122c2fc54fcSJean Delvare static struct dmi_system_id __devinitdata piix4_dmi_ibm[] = { 1231da177e4SLinus Torvalds { 1241da177e4SLinus Torvalds .ident = "IBM", 1251da177e4SLinus Torvalds .matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), }, 1261da177e4SLinus Torvalds }, 1271da177e4SLinus Torvalds { }, 1281da177e4SLinus Torvalds }; 1291da177e4SLinus Torvalds 1301da177e4SLinus Torvalds static int __devinit piix4_setup(struct pci_dev *PIIX4_dev, 1311da177e4SLinus Torvalds const struct pci_device_id *id) 1321da177e4SLinus Torvalds { 1331da177e4SLinus Torvalds unsigned char temp; 1341da177e4SLinus Torvalds 135b1c1759cSDavid Milburn if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) && 136b1c1759cSDavid Milburn (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5)) 137b1c1759cSDavid Milburn srvrworks_csb5_delay = 1; 138b1c1759cSDavid Milburn 139c2fc54fcSJean Delvare /* On some motherboards, it was reported that accessing the SMBus 140c2fc54fcSJean Delvare caused severe hardware problems */ 141c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_blacklist)) { 142c2fc54fcSJean Delvare dev_err(&PIIX4_dev->dev, 143c2fc54fcSJean Delvare "Accessing the SMBus on this system is unsafe!\n"); 144c2fc54fcSJean Delvare return -EPERM; 145c2fc54fcSJean Delvare } 146c2fc54fcSJean Delvare 1471da177e4SLinus Torvalds /* Don't access SMBus on IBM systems which get corrupted eeproms */ 148c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_ibm) && 1491da177e4SLinus Torvalds PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) { 150f9ba6c04SJean Delvare dev_err(&PIIX4_dev->dev, "IBM system detected; this module " 1511da177e4SLinus Torvalds "may corrupt your serial eeprom! Refusing to load " 1521da177e4SLinus Torvalds "module!\n"); 1531da177e4SLinus Torvalds return -EPERM; 1541da177e4SLinus Torvalds } 1551da177e4SLinus Torvalds 1561da177e4SLinus Torvalds /* Determine the address of the SMBus areas */ 1571da177e4SLinus Torvalds if (force_addr) { 1581da177e4SLinus Torvalds piix4_smba = force_addr & 0xfff0; 1591da177e4SLinus Torvalds force = 0; 1601da177e4SLinus Torvalds } else { 1611da177e4SLinus Torvalds pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba); 1621da177e4SLinus Torvalds piix4_smba &= 0xfff0; 1631da177e4SLinus Torvalds if(piix4_smba == 0) { 164fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus base address " 1651da177e4SLinus Torvalds "uninitialized - upgrade BIOS or use " 1661da177e4SLinus Torvalds "force_addr=0xaddr\n"); 1671da177e4SLinus Torvalds return -ENODEV; 1681da177e4SLinus Torvalds } 1691da177e4SLinus Torvalds } 1701da177e4SLinus Torvalds 17154fb4a05SJean Delvare if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 172*18669eabSJean Delvare return -ENODEV; 17354fb4a05SJean Delvare 174d6072f84SJean Delvare if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 175fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 1761da177e4SLinus Torvalds piix4_smba); 177fa63cd56SJean Delvare return -EBUSY; 1781da177e4SLinus Torvalds } 1791da177e4SLinus Torvalds 1801da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp); 1811da177e4SLinus Torvalds 1821da177e4SLinus Torvalds /* If force_addr is set, we program the new address here. Just to make 1831da177e4SLinus Torvalds sure, we disable the PIIX4 first. */ 1841da177e4SLinus Torvalds if (force_addr) { 1851da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe); 1861da177e4SLinus Torvalds pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba); 1871da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01); 1881da177e4SLinus Torvalds dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to " 1891da177e4SLinus Torvalds "new address %04x!\n", piix4_smba); 1901da177e4SLinus Torvalds } else if ((temp & 1) == 0) { 1911da177e4SLinus Torvalds if (force) { 1921da177e4SLinus Torvalds /* This should never need to be done, but has been 1931da177e4SLinus Torvalds * noted that many Dell machines have the SMBus 1941da177e4SLinus Torvalds * interface on the PIIX4 disabled!? NOTE: This assumes 1951da177e4SLinus Torvalds * I/O space and other allocations WERE done by the 1961da177e4SLinus Torvalds * Bios! Don't complain if your hardware does weird 1971da177e4SLinus Torvalds * things after enabling this. :') Check for Bios 1981da177e4SLinus Torvalds * updates before resorting to this. 1991da177e4SLinus Torvalds */ 2001da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, 2011da177e4SLinus Torvalds temp | 1); 2021da177e4SLinus Torvalds dev_printk(KERN_NOTICE, &PIIX4_dev->dev, 2031da177e4SLinus Torvalds "WARNING: SMBus interface has been " 2041da177e4SLinus Torvalds "FORCEFULLY ENABLED!\n"); 2051da177e4SLinus Torvalds } else { 2061da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, 2071da177e4SLinus Torvalds "Host SMBus controller not enabled!\n"); 2081da177e4SLinus Torvalds release_region(piix4_smba, SMBIOSIZE); 2091da177e4SLinus Torvalds piix4_smba = 0; 2101da177e4SLinus Torvalds return -ENODEV; 2111da177e4SLinus Torvalds } 2121da177e4SLinus Torvalds } 2131da177e4SLinus Torvalds 21454aaa1caSRudolf Marek if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2)) 2151da177e4SLinus Torvalds dev_dbg(&PIIX4_dev->dev, "Using Interrupt 9 for SMBus.\n"); 2161da177e4SLinus Torvalds else if ((temp & 0x0E) == 0) 2171da177e4SLinus Torvalds dev_dbg(&PIIX4_dev->dev, "Using Interrupt SMI# for SMBus.\n"); 2181da177e4SLinus Torvalds else 2191da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration " 2201da177e4SLinus Torvalds "(or code out of date)!\n"); 2211da177e4SLinus Torvalds 2221da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBREV, &temp); 223fa63cd56SJean Delvare dev_info(&PIIX4_dev->dev, 224fa63cd56SJean Delvare "SMBus Host Controller at 0x%x, revision %d\n", 225fa63cd56SJean Delvare piix4_smba, temp); 2261da177e4SLinus Torvalds 2271da177e4SLinus Torvalds return 0; 2281da177e4SLinus Torvalds } 2291da177e4SLinus Torvalds 23087e1960eSShane Huang static int __devinit piix4_setup_sb800(struct pci_dev *PIIX4_dev, 23187e1960eSShane Huang const struct pci_device_id *id) 23287e1960eSShane Huang { 23387e1960eSShane Huang unsigned short smba_idx = 0xcd6; 23487e1960eSShane Huang u8 smba_en_lo, smba_en_hi, i2ccfg, i2ccfg_offset = 0x10, smb_en = 0x2c; 23587e1960eSShane Huang 23687e1960eSShane Huang /* SB800 SMBus does not support forcing address */ 23787e1960eSShane Huang if (force || force_addr) { 23887e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SB800 SMBus does not support " 23987e1960eSShane Huang "forcing address!\n"); 24087e1960eSShane Huang return -EINVAL; 24187e1960eSShane Huang } 24287e1960eSShane Huang 24387e1960eSShane Huang /* Determine the address of the SMBus areas */ 24487e1960eSShane Huang if (!request_region(smba_idx, 2, "smba_idx")) { 24587e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus base address index region " 24687e1960eSShane Huang "0x%x already in use!\n", smba_idx); 24787e1960eSShane Huang return -EBUSY; 24887e1960eSShane Huang } 24987e1960eSShane Huang outb_p(smb_en, smba_idx); 25087e1960eSShane Huang smba_en_lo = inb_p(smba_idx + 1); 25187e1960eSShane Huang outb_p(smb_en + 1, smba_idx); 25287e1960eSShane Huang smba_en_hi = inb_p(smba_idx + 1); 25387e1960eSShane Huang release_region(smba_idx, 2); 25487e1960eSShane Huang 25587e1960eSShane Huang if ((smba_en_lo & 1) == 0) { 25687e1960eSShane Huang dev_err(&PIIX4_dev->dev, 25787e1960eSShane Huang "Host SMBus controller not enabled!\n"); 25887e1960eSShane Huang return -ENODEV; 25987e1960eSShane Huang } 26087e1960eSShane Huang 26187e1960eSShane Huang piix4_smba = ((smba_en_hi << 8) | smba_en_lo) & 0xffe0; 26287e1960eSShane Huang if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 263*18669eabSJean Delvare return -ENODEV; 26487e1960eSShane Huang 26587e1960eSShane Huang if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 26687e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 26787e1960eSShane Huang piix4_smba); 26887e1960eSShane Huang return -EBUSY; 26987e1960eSShane Huang } 27087e1960eSShane Huang 27187e1960eSShane Huang /* Request the SMBus I2C bus config region */ 27287e1960eSShane Huang if (!request_region(piix4_smba + i2ccfg_offset, 1, "i2ccfg")) { 27387e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus I2C bus config region " 27487e1960eSShane Huang "0x%x already in use!\n", piix4_smba + i2ccfg_offset); 27587e1960eSShane Huang release_region(piix4_smba, SMBIOSIZE); 27687e1960eSShane Huang piix4_smba = 0; 27787e1960eSShane Huang return -EBUSY; 27887e1960eSShane Huang } 27987e1960eSShane Huang i2ccfg = inb_p(piix4_smba + i2ccfg_offset); 28087e1960eSShane Huang release_region(piix4_smba + i2ccfg_offset, 1); 28187e1960eSShane Huang 28287e1960eSShane Huang if (i2ccfg & 1) 28387e1960eSShane Huang dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus.\n"); 28487e1960eSShane Huang else 28587e1960eSShane Huang dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus.\n"); 28687e1960eSShane Huang 28787e1960eSShane Huang dev_info(&PIIX4_dev->dev, 28887e1960eSShane Huang "SMBus Host Controller at 0x%x, revision %d\n", 28987e1960eSShane Huang piix4_smba, i2ccfg >> 4); 29087e1960eSShane Huang 29187e1960eSShane Huang return 0; 29287e1960eSShane Huang } 29387e1960eSShane Huang 2941da177e4SLinus Torvalds static int piix4_transaction(void) 2951da177e4SLinus Torvalds { 2961da177e4SLinus Torvalds int temp; 2971da177e4SLinus Torvalds int result = 0; 2981da177e4SLinus Torvalds int timeout = 0; 2991da177e4SLinus Torvalds 3001da177e4SLinus Torvalds dev_dbg(&piix4_adapter.dev, "Transaction (pre): CNT=%02x, CMD=%02x, " 3011da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 3021da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 3031da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 3041da177e4SLinus Torvalds 3051da177e4SLinus Torvalds /* Make sure the SMBus host is ready to start transmitting */ 3061da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 3071da177e4SLinus Torvalds dev_dbg(&piix4_adapter.dev, "SMBus busy (%02x). " 3081da177e4SLinus Torvalds "Resetting...\n", temp); 3091da177e4SLinus Torvalds outb_p(temp, SMBHSTSTS); 3101da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 3111da177e4SLinus Torvalds dev_err(&piix4_adapter.dev, "Failed! (%02x)\n", temp); 31297140342SDavid Brownell return -EBUSY; 3131da177e4SLinus Torvalds } else { 314c5d21b7fSJean Delvare dev_dbg(&piix4_adapter.dev, "Successful!\n"); 3151da177e4SLinus Torvalds } 3161da177e4SLinus Torvalds } 3171da177e4SLinus Torvalds 3181da177e4SLinus Torvalds /* start the transaction by setting bit 6 */ 3191da177e4SLinus Torvalds outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT); 3201da177e4SLinus Torvalds 3211da177e4SLinus Torvalds /* We will always wait for a fraction of a second! (See PIIX4 docs errata) */ 322b1c1759cSDavid Milburn if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */ 323b1c1759cSDavid Milburn msleep(2); 324b1c1759cSDavid Milburn else 3251da177e4SLinus Torvalds msleep(1); 326b1c1759cSDavid Milburn 327b1c1759cSDavid Milburn while ((timeout++ < MAX_TIMEOUT) && 328b1c1759cSDavid Milburn ((temp = inb_p(SMBHSTSTS)) & 0x01)) 329b1c1759cSDavid Milburn msleep(1); 3301da177e4SLinus Torvalds 3311da177e4SLinus Torvalds /* If the SMBus is still busy, we give up */ 3321da177e4SLinus Torvalds if (timeout >= MAX_TIMEOUT) { 3331da177e4SLinus Torvalds dev_err(&piix4_adapter.dev, "SMBus Timeout!\n"); 33497140342SDavid Brownell result = -ETIMEDOUT; 3351da177e4SLinus Torvalds } 3361da177e4SLinus Torvalds 3371da177e4SLinus Torvalds if (temp & 0x10) { 33897140342SDavid Brownell result = -EIO; 3391da177e4SLinus Torvalds dev_err(&piix4_adapter.dev, "Error: Failed bus transaction\n"); 3401da177e4SLinus Torvalds } 3411da177e4SLinus Torvalds 3421da177e4SLinus Torvalds if (temp & 0x08) { 34397140342SDavid Brownell result = -EIO; 3441da177e4SLinus Torvalds dev_dbg(&piix4_adapter.dev, "Bus collision! SMBus may be " 3451da177e4SLinus Torvalds "locked until next hard reset. (sorry!)\n"); 3461da177e4SLinus Torvalds /* Clock stops and slave is stuck in mid-transmission */ 3471da177e4SLinus Torvalds } 3481da177e4SLinus Torvalds 3491da177e4SLinus Torvalds if (temp & 0x04) { 35097140342SDavid Brownell result = -ENXIO; 3511da177e4SLinus Torvalds dev_dbg(&piix4_adapter.dev, "Error: no response!\n"); 3521da177e4SLinus Torvalds } 3531da177e4SLinus Torvalds 3541da177e4SLinus Torvalds if (inb_p(SMBHSTSTS) != 0x00) 3551da177e4SLinus Torvalds outb_p(inb(SMBHSTSTS), SMBHSTSTS); 3561da177e4SLinus Torvalds 3571da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 3581da177e4SLinus Torvalds dev_err(&piix4_adapter.dev, "Failed reset at end of " 3591da177e4SLinus Torvalds "transaction (%02x)\n", temp); 3601da177e4SLinus Torvalds } 3611da177e4SLinus Torvalds dev_dbg(&piix4_adapter.dev, "Transaction (post): CNT=%02x, CMD=%02x, " 3621da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 3631da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 3641da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 3651da177e4SLinus Torvalds return result; 3661da177e4SLinus Torvalds } 3671da177e4SLinus Torvalds 36897140342SDavid Brownell /* Return negative errno on error. */ 3691da177e4SLinus Torvalds static s32 piix4_access(struct i2c_adapter * adap, u16 addr, 3701da177e4SLinus Torvalds unsigned short flags, char read_write, 3711da177e4SLinus Torvalds u8 command, int size, union i2c_smbus_data * data) 3721da177e4SLinus Torvalds { 3731da177e4SLinus Torvalds int i, len; 37497140342SDavid Brownell int status; 3751da177e4SLinus Torvalds 3761da177e4SLinus Torvalds switch (size) { 3771da177e4SLinus Torvalds case I2C_SMBUS_QUICK: 378fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 3791da177e4SLinus Torvalds SMBHSTADD); 3801da177e4SLinus Torvalds size = PIIX4_QUICK; 3811da177e4SLinus Torvalds break; 3821da177e4SLinus Torvalds case I2C_SMBUS_BYTE: 383fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 3841da177e4SLinus Torvalds SMBHSTADD); 3851da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 3861da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 3871da177e4SLinus Torvalds size = PIIX4_BYTE; 3881da177e4SLinus Torvalds break; 3891da177e4SLinus Torvalds case I2C_SMBUS_BYTE_DATA: 390fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 3911da177e4SLinus Torvalds SMBHSTADD); 3921da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 3931da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 3941da177e4SLinus Torvalds outb_p(data->byte, SMBHSTDAT0); 3951da177e4SLinus Torvalds size = PIIX4_BYTE_DATA; 3961da177e4SLinus Torvalds break; 3971da177e4SLinus Torvalds case I2C_SMBUS_WORD_DATA: 398fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 3991da177e4SLinus Torvalds SMBHSTADD); 4001da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4011da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 4021da177e4SLinus Torvalds outb_p(data->word & 0xff, SMBHSTDAT0); 4031da177e4SLinus Torvalds outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1); 4041da177e4SLinus Torvalds } 4051da177e4SLinus Torvalds size = PIIX4_WORD_DATA; 4061da177e4SLinus Torvalds break; 4071da177e4SLinus Torvalds case I2C_SMBUS_BLOCK_DATA: 408fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4091da177e4SLinus Torvalds SMBHSTADD); 4101da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4111da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 4121da177e4SLinus Torvalds len = data->block[0]; 413fa63cd56SJean Delvare if (len == 0 || len > I2C_SMBUS_BLOCK_MAX) 414fa63cd56SJean Delvare return -EINVAL; 4151da177e4SLinus Torvalds outb_p(len, SMBHSTDAT0); 4161da177e4SLinus Torvalds i = inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 4171da177e4SLinus Torvalds for (i = 1; i <= len; i++) 4181da177e4SLinus Torvalds outb_p(data->block[i], SMBBLKDAT); 4191da177e4SLinus Torvalds } 4201da177e4SLinus Torvalds size = PIIX4_BLOCK_DATA; 4211da177e4SLinus Torvalds break; 422ac7fc4fbSJean Delvare default: 423ac7fc4fbSJean Delvare dev_warn(&adap->dev, "Unsupported transaction %d\n", size); 424ac7fc4fbSJean Delvare return -EOPNOTSUPP; 4251da177e4SLinus Torvalds } 4261da177e4SLinus Torvalds 4271da177e4SLinus Torvalds outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT); 4281da177e4SLinus Torvalds 42997140342SDavid Brownell status = piix4_transaction(); 43097140342SDavid Brownell if (status) 43197140342SDavid Brownell return status; 4321da177e4SLinus Torvalds 4331da177e4SLinus Torvalds if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK)) 4341da177e4SLinus Torvalds return 0; 4351da177e4SLinus Torvalds 4361da177e4SLinus Torvalds 4371da177e4SLinus Torvalds switch (size) { 4383578a075SJean Delvare case PIIX4_BYTE: 4391da177e4SLinus Torvalds case PIIX4_BYTE_DATA: 4401da177e4SLinus Torvalds data->byte = inb_p(SMBHSTDAT0); 4411da177e4SLinus Torvalds break; 4421da177e4SLinus Torvalds case PIIX4_WORD_DATA: 4431da177e4SLinus Torvalds data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8); 4441da177e4SLinus Torvalds break; 4451da177e4SLinus Torvalds case PIIX4_BLOCK_DATA: 4461da177e4SLinus Torvalds data->block[0] = inb_p(SMBHSTDAT0); 447fa63cd56SJean Delvare if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX) 448fa63cd56SJean Delvare return -EPROTO; 4491da177e4SLinus Torvalds i = inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 4501da177e4SLinus Torvalds for (i = 1; i <= data->block[0]; i++) 4511da177e4SLinus Torvalds data->block[i] = inb_p(SMBBLKDAT); 4521da177e4SLinus Torvalds break; 4531da177e4SLinus Torvalds } 4541da177e4SLinus Torvalds return 0; 4551da177e4SLinus Torvalds } 4561da177e4SLinus Torvalds 4571da177e4SLinus Torvalds static u32 piix4_func(struct i2c_adapter *adapter) 4581da177e4SLinus Torvalds { 4591da177e4SLinus Torvalds return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE | 4601da177e4SLinus Torvalds I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA | 4611da177e4SLinus Torvalds I2C_FUNC_SMBUS_BLOCK_DATA; 4621da177e4SLinus Torvalds } 4631da177e4SLinus Torvalds 4648f9082c5SJean Delvare static const struct i2c_algorithm smbus_algorithm = { 4651da177e4SLinus Torvalds .smbus_xfer = piix4_access, 4661da177e4SLinus Torvalds .functionality = piix4_func, 4671da177e4SLinus Torvalds }; 4681da177e4SLinus Torvalds 4691da177e4SLinus Torvalds static struct i2c_adapter piix4_adapter = { 4701da177e4SLinus Torvalds .owner = THIS_MODULE, 4713401b2ffSJean Delvare .class = I2C_CLASS_HWMON | I2C_CLASS_SPD, 4721da177e4SLinus Torvalds .algo = &smbus_algorithm, 4731da177e4SLinus Torvalds }; 4741da177e4SLinus Torvalds 4751da177e4SLinus Torvalds static struct pci_device_id piix4_ids[] = { 4769b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) }, 4779b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) }, 4789b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) }, 4799b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) }, 4809b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) }, 4819b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) }, 4829b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) }, 48376b3e28fSCrane Cai { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_SB900_SMBUS) }, 4849b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 4859b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_OSB4) }, 4869b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 4879b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB5) }, 4889b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 4899b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB6) }, 4909b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 4919b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_HT1000SB) }, 492506a8b6cSFlavio Leitner { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 493506a8b6cSFlavio Leitner PCI_DEVICE_ID_SERVERWORKS_HT1100LD) }, 4941da177e4SLinus Torvalds { 0, } 4951da177e4SLinus Torvalds }; 4961da177e4SLinus Torvalds 4971da177e4SLinus Torvalds MODULE_DEVICE_TABLE (pci, piix4_ids); 4981da177e4SLinus Torvalds 4991da177e4SLinus Torvalds static int __devinit piix4_probe(struct pci_dev *dev, 5001da177e4SLinus Torvalds const struct pci_device_id *id) 5011da177e4SLinus Torvalds { 5021da177e4SLinus Torvalds int retval; 5031da177e4SLinus Torvalds 50476b3e28fSCrane Cai if ((dev->vendor == PCI_VENDOR_ID_ATI && 50576b3e28fSCrane Cai dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS && 50676b3e28fSCrane Cai dev->revision >= 0x40) || 50776b3e28fSCrane Cai dev->vendor == PCI_VENDOR_ID_AMD) 50887e1960eSShane Huang /* base address location etc changed in SB800 */ 50987e1960eSShane Huang retval = piix4_setup_sb800(dev, id); 51087e1960eSShane Huang else 5111da177e4SLinus Torvalds retval = piix4_setup(dev, id); 51287e1960eSShane Huang 5131da177e4SLinus Torvalds if (retval) 5141da177e4SLinus Torvalds return retval; 5151da177e4SLinus Torvalds 516405ae7d3SRobert P. J. Day /* set up the sysfs linkage to our parent device */ 5171da177e4SLinus Torvalds piix4_adapter.dev.parent = &dev->dev; 5181da177e4SLinus Torvalds 5192096b956SDavid Brownell snprintf(piix4_adapter.name, sizeof(piix4_adapter.name), 5201da177e4SLinus Torvalds "SMBus PIIX4 adapter at %04x", piix4_smba); 5211da177e4SLinus Torvalds 5221da177e4SLinus Torvalds if ((retval = i2c_add_adapter(&piix4_adapter))) { 5231da177e4SLinus Torvalds dev_err(&dev->dev, "Couldn't register adapter!\n"); 5241da177e4SLinus Torvalds release_region(piix4_smba, SMBIOSIZE); 5251da177e4SLinus Torvalds piix4_smba = 0; 5261da177e4SLinus Torvalds } 5271da177e4SLinus Torvalds 5281da177e4SLinus Torvalds return retval; 5291da177e4SLinus Torvalds } 5301da177e4SLinus Torvalds 5311da177e4SLinus Torvalds static void __devexit piix4_remove(struct pci_dev *dev) 5321da177e4SLinus Torvalds { 5331da177e4SLinus Torvalds if (piix4_smba) { 5341da177e4SLinus Torvalds i2c_del_adapter(&piix4_adapter); 5351da177e4SLinus Torvalds release_region(piix4_smba, SMBIOSIZE); 5361da177e4SLinus Torvalds piix4_smba = 0; 5371da177e4SLinus Torvalds } 5381da177e4SLinus Torvalds } 5391da177e4SLinus Torvalds 5401da177e4SLinus Torvalds static struct pci_driver piix4_driver = { 5411da177e4SLinus Torvalds .name = "piix4_smbus", 5421da177e4SLinus Torvalds .id_table = piix4_ids, 5431da177e4SLinus Torvalds .probe = piix4_probe, 5441da177e4SLinus Torvalds .remove = __devexit_p(piix4_remove), 5451da177e4SLinus Torvalds }; 5461da177e4SLinus Torvalds 5471da177e4SLinus Torvalds static int __init i2c_piix4_init(void) 5481da177e4SLinus Torvalds { 5491da177e4SLinus Torvalds return pci_register_driver(&piix4_driver); 5501da177e4SLinus Torvalds } 5511da177e4SLinus Torvalds 5521da177e4SLinus Torvalds static void __exit i2c_piix4_exit(void) 5531da177e4SLinus Torvalds { 5541da177e4SLinus Torvalds pci_unregister_driver(&piix4_driver); 5551da177e4SLinus Torvalds } 5561da177e4SLinus Torvalds 5571da177e4SLinus Torvalds MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl> and " 5581da177e4SLinus Torvalds "Philip Edelbrock <phil@netroedge.com>"); 5591da177e4SLinus Torvalds MODULE_DESCRIPTION("PIIX4 SMBus driver"); 5601da177e4SLinus Torvalds MODULE_LICENSE("GPL"); 5611da177e4SLinus Torvalds 5621da177e4SLinus Torvalds module_init(i2c_piix4_init); 5631da177e4SLinus Torvalds module_exit(i2c_piix4_exit); 564