11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and 31da177e4SLinus Torvalds Philip Edelbrock <phil@netroedge.com> 41da177e4SLinus Torvalds 51da177e4SLinus Torvalds This program is free software; you can redistribute it and/or modify 61da177e4SLinus Torvalds it under the terms of the GNU General Public License as published by 71da177e4SLinus Torvalds the Free Software Foundation; either version 2 of the License, or 81da177e4SLinus Torvalds (at your option) any later version. 91da177e4SLinus Torvalds 101da177e4SLinus Torvalds This program is distributed in the hope that it will be useful, 111da177e4SLinus Torvalds but WITHOUT ANY WARRANTY; without even the implied warranty of 121da177e4SLinus Torvalds MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 131da177e4SLinus Torvalds GNU General Public License for more details. 141da177e4SLinus Torvalds 151da177e4SLinus Torvalds You should have received a copy of the GNU General Public License 161da177e4SLinus Torvalds along with this program; if not, write to the Free Software 171da177e4SLinus Torvalds Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 181da177e4SLinus Torvalds */ 191da177e4SLinus Torvalds 201da177e4SLinus Torvalds /* 211da177e4SLinus Torvalds Supports: 221da177e4SLinus Torvalds Intel PIIX4, 440MX 23506a8b6cSFlavio Leitner Serverworks OSB4, CSB5, CSB6, HT-1000, HT-1100 2460693e5aSShane Huang ATI IXP200, IXP300, IXP400, SB600, SB700, SB800 253806e94bSCrane Cai AMD Hudson-2 261da177e4SLinus Torvalds SMSC Victory66 271da177e4SLinus Torvalds 281da177e4SLinus Torvalds Note: we assume there can only be one device, with one SMBus interface. 291da177e4SLinus Torvalds */ 301da177e4SLinus Torvalds 311da177e4SLinus Torvalds #include <linux/module.h> 321da177e4SLinus Torvalds #include <linux/moduleparam.h> 331da177e4SLinus Torvalds #include <linux/pci.h> 341da177e4SLinus Torvalds #include <linux/kernel.h> 351da177e4SLinus Torvalds #include <linux/delay.h> 361da177e4SLinus Torvalds #include <linux/stddef.h> 371da177e4SLinus Torvalds #include <linux/ioport.h> 381da177e4SLinus Torvalds #include <linux/i2c.h> 391da177e4SLinus Torvalds #include <linux/init.h> 401da177e4SLinus Torvalds #include <linux/dmi.h> 4154fb4a05SJean Delvare #include <linux/acpi.h> 4221782180SH Hartley Sweeten #include <linux/io.h> 431da177e4SLinus Torvalds 441da177e4SLinus Torvalds 451da177e4SLinus Torvalds /* PIIX4 SMBus address offsets */ 461da177e4SLinus Torvalds #define SMBHSTSTS (0 + piix4_smba) 471da177e4SLinus Torvalds #define SMBHSLVSTS (1 + piix4_smba) 481da177e4SLinus Torvalds #define SMBHSTCNT (2 + piix4_smba) 491da177e4SLinus Torvalds #define SMBHSTCMD (3 + piix4_smba) 501da177e4SLinus Torvalds #define SMBHSTADD (4 + piix4_smba) 511da177e4SLinus Torvalds #define SMBHSTDAT0 (5 + piix4_smba) 521da177e4SLinus Torvalds #define SMBHSTDAT1 (6 + piix4_smba) 531da177e4SLinus Torvalds #define SMBBLKDAT (7 + piix4_smba) 541da177e4SLinus Torvalds #define SMBSLVCNT (8 + piix4_smba) 551da177e4SLinus Torvalds #define SMBSHDWCMD (9 + piix4_smba) 561da177e4SLinus Torvalds #define SMBSLVEVT (0xA + piix4_smba) 571da177e4SLinus Torvalds #define SMBSLVDAT (0xC + piix4_smba) 581da177e4SLinus Torvalds 591da177e4SLinus Torvalds /* count for request_region */ 601da177e4SLinus Torvalds #define SMBIOSIZE 8 611da177e4SLinus Torvalds 621da177e4SLinus Torvalds /* PCI Address Constants */ 631da177e4SLinus Torvalds #define SMBBA 0x090 641da177e4SLinus Torvalds #define SMBHSTCFG 0x0D2 651da177e4SLinus Torvalds #define SMBSLVC 0x0D3 661da177e4SLinus Torvalds #define SMBSHDW1 0x0D4 671da177e4SLinus Torvalds #define SMBSHDW2 0x0D5 681da177e4SLinus Torvalds #define SMBREV 0x0D6 691da177e4SLinus Torvalds 701da177e4SLinus Torvalds /* Other settings */ 711da177e4SLinus Torvalds #define MAX_TIMEOUT 500 721da177e4SLinus Torvalds #define ENABLE_INT9 0 731da177e4SLinus Torvalds 741da177e4SLinus Torvalds /* PIIX4 constants */ 751da177e4SLinus Torvalds #define PIIX4_QUICK 0x00 761da177e4SLinus Torvalds #define PIIX4_BYTE 0x04 771da177e4SLinus Torvalds #define PIIX4_BYTE_DATA 0x08 781da177e4SLinus Torvalds #define PIIX4_WORD_DATA 0x0C 791da177e4SLinus Torvalds #define PIIX4_BLOCK_DATA 0x14 801da177e4SLinus Torvalds 811da177e4SLinus Torvalds /* insmod parameters */ 821da177e4SLinus Torvalds 831da177e4SLinus Torvalds /* If force is set to anything different from 0, we forcibly enable the 841da177e4SLinus Torvalds PIIX4. DANGEROUS! */ 8560507095SJean Delvare static int force; 861da177e4SLinus Torvalds module_param (force, int, 0); 871da177e4SLinus Torvalds MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!"); 881da177e4SLinus Torvalds 891da177e4SLinus Torvalds /* If force_addr is set to anything different from 0, we forcibly enable 901da177e4SLinus Torvalds the PIIX4 at the given address. VERY DANGEROUS! */ 9160507095SJean Delvare static int force_addr; 921da177e4SLinus Torvalds module_param (force_addr, int, 0); 931da177e4SLinus Torvalds MODULE_PARM_DESC(force_addr, 941da177e4SLinus Torvalds "Forcibly enable the PIIX4 at the given address. " 951da177e4SLinus Torvalds "EXTREMELY DANGEROUS!"); 961da177e4SLinus Torvalds 97b1c1759cSDavid Milburn static int srvrworks_csb5_delay; 98d6072f84SJean Delvare static struct pci_driver piix4_driver; 991da177e4SLinus Torvalds static struct i2c_adapter piix4_adapter; 1001da177e4SLinus Torvalds 101c2fc54fcSJean Delvare static struct dmi_system_id __devinitdata piix4_dmi_blacklist[] = { 102c2fc54fcSJean Delvare { 103c2fc54fcSJean Delvare .ident = "Sapphire AM2RD790", 104c2fc54fcSJean Delvare .matches = { 105c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."), 106c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"), 107c2fc54fcSJean Delvare }, 108c2fc54fcSJean Delvare }, 109c2fc54fcSJean Delvare { 110c2fc54fcSJean Delvare .ident = "DFI Lanparty UT 790FX", 111c2fc54fcSJean Delvare .matches = { 112c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."), 113c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"), 114c2fc54fcSJean Delvare }, 115c2fc54fcSJean Delvare }, 116c2fc54fcSJean Delvare { } 117c2fc54fcSJean Delvare }; 118c2fc54fcSJean Delvare 119c2fc54fcSJean Delvare /* The IBM entry is in a separate table because we only check it 120c2fc54fcSJean Delvare on Intel-based systems */ 121c2fc54fcSJean Delvare static struct dmi_system_id __devinitdata piix4_dmi_ibm[] = { 1221da177e4SLinus Torvalds { 1231da177e4SLinus Torvalds .ident = "IBM", 1241da177e4SLinus Torvalds .matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), }, 1251da177e4SLinus Torvalds }, 1261da177e4SLinus Torvalds { }, 1271da177e4SLinus Torvalds }; 1281da177e4SLinus Torvalds 129*14a8086dSAndrew Armenia struct i2c_piix4_adapdata { 130*14a8086dSAndrew Armenia unsigned short smba; 131*14a8086dSAndrew Armenia }; 132*14a8086dSAndrew Armenia 1331da177e4SLinus Torvalds static int __devinit piix4_setup(struct pci_dev *PIIX4_dev, 1341da177e4SLinus Torvalds const struct pci_device_id *id) 1351da177e4SLinus Torvalds { 1361da177e4SLinus Torvalds unsigned char temp; 137*14a8086dSAndrew Armenia unsigned short piix4_smba; 1381da177e4SLinus Torvalds 139b1c1759cSDavid Milburn if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) && 140b1c1759cSDavid Milburn (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5)) 141b1c1759cSDavid Milburn srvrworks_csb5_delay = 1; 142b1c1759cSDavid Milburn 143c2fc54fcSJean Delvare /* On some motherboards, it was reported that accessing the SMBus 144c2fc54fcSJean Delvare caused severe hardware problems */ 145c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_blacklist)) { 146c2fc54fcSJean Delvare dev_err(&PIIX4_dev->dev, 147c2fc54fcSJean Delvare "Accessing the SMBus on this system is unsafe!\n"); 148c2fc54fcSJean Delvare return -EPERM; 149c2fc54fcSJean Delvare } 150c2fc54fcSJean Delvare 1511da177e4SLinus Torvalds /* Don't access SMBus on IBM systems which get corrupted eeproms */ 152c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_ibm) && 1531da177e4SLinus Torvalds PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) { 154f9ba6c04SJean Delvare dev_err(&PIIX4_dev->dev, "IBM system detected; this module " 1551da177e4SLinus Torvalds "may corrupt your serial eeprom! Refusing to load " 1561da177e4SLinus Torvalds "module!\n"); 1571da177e4SLinus Torvalds return -EPERM; 1581da177e4SLinus Torvalds } 1591da177e4SLinus Torvalds 1601da177e4SLinus Torvalds /* Determine the address of the SMBus areas */ 1611da177e4SLinus Torvalds if (force_addr) { 1621da177e4SLinus Torvalds piix4_smba = force_addr & 0xfff0; 1631da177e4SLinus Torvalds force = 0; 1641da177e4SLinus Torvalds } else { 1651da177e4SLinus Torvalds pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba); 1661da177e4SLinus Torvalds piix4_smba &= 0xfff0; 1671da177e4SLinus Torvalds if(piix4_smba == 0) { 168fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus base address " 1691da177e4SLinus Torvalds "uninitialized - upgrade BIOS or use " 1701da177e4SLinus Torvalds "force_addr=0xaddr\n"); 1711da177e4SLinus Torvalds return -ENODEV; 1721da177e4SLinus Torvalds } 1731da177e4SLinus Torvalds } 1741da177e4SLinus Torvalds 17554fb4a05SJean Delvare if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 17618669eabSJean Delvare return -ENODEV; 17754fb4a05SJean Delvare 178d6072f84SJean Delvare if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 179fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 1801da177e4SLinus Torvalds piix4_smba); 181fa63cd56SJean Delvare return -EBUSY; 1821da177e4SLinus Torvalds } 1831da177e4SLinus Torvalds 1841da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp); 1851da177e4SLinus Torvalds 1861da177e4SLinus Torvalds /* If force_addr is set, we program the new address here. Just to make 1871da177e4SLinus Torvalds sure, we disable the PIIX4 first. */ 1881da177e4SLinus Torvalds if (force_addr) { 1891da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe); 1901da177e4SLinus Torvalds pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba); 1911da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01); 1921da177e4SLinus Torvalds dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to " 1931da177e4SLinus Torvalds "new address %04x!\n", piix4_smba); 1941da177e4SLinus Torvalds } else if ((temp & 1) == 0) { 1951da177e4SLinus Torvalds if (force) { 1961da177e4SLinus Torvalds /* This should never need to be done, but has been 1971da177e4SLinus Torvalds * noted that many Dell machines have the SMBus 1981da177e4SLinus Torvalds * interface on the PIIX4 disabled!? NOTE: This assumes 1991da177e4SLinus Torvalds * I/O space and other allocations WERE done by the 2001da177e4SLinus Torvalds * Bios! Don't complain if your hardware does weird 2011da177e4SLinus Torvalds * things after enabling this. :') Check for Bios 2021da177e4SLinus Torvalds * updates before resorting to this. 2031da177e4SLinus Torvalds */ 2041da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, 2051da177e4SLinus Torvalds temp | 1); 2061da177e4SLinus Torvalds dev_printk(KERN_NOTICE, &PIIX4_dev->dev, 2071da177e4SLinus Torvalds "WARNING: SMBus interface has been " 2081da177e4SLinus Torvalds "FORCEFULLY ENABLED!\n"); 2091da177e4SLinus Torvalds } else { 2101da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, 2111da177e4SLinus Torvalds "Host SMBus controller not enabled!\n"); 2121da177e4SLinus Torvalds release_region(piix4_smba, SMBIOSIZE); 2131da177e4SLinus Torvalds return -ENODEV; 2141da177e4SLinus Torvalds } 2151da177e4SLinus Torvalds } 2161da177e4SLinus Torvalds 21754aaa1caSRudolf Marek if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2)) 2181da177e4SLinus Torvalds dev_dbg(&PIIX4_dev->dev, "Using Interrupt 9 for SMBus.\n"); 2191da177e4SLinus Torvalds else if ((temp & 0x0E) == 0) 2201da177e4SLinus Torvalds dev_dbg(&PIIX4_dev->dev, "Using Interrupt SMI# for SMBus.\n"); 2211da177e4SLinus Torvalds else 2221da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration " 2231da177e4SLinus Torvalds "(or code out of date)!\n"); 2241da177e4SLinus Torvalds 2251da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBREV, &temp); 226fa63cd56SJean Delvare dev_info(&PIIX4_dev->dev, 227fa63cd56SJean Delvare "SMBus Host Controller at 0x%x, revision %d\n", 228fa63cd56SJean Delvare piix4_smba, temp); 2291da177e4SLinus Torvalds 230*14a8086dSAndrew Armenia return piix4_smba; 2311da177e4SLinus Torvalds } 2321da177e4SLinus Torvalds 23387e1960eSShane Huang static int __devinit piix4_setup_sb800(struct pci_dev *PIIX4_dev, 23487e1960eSShane Huang const struct pci_device_id *id) 23587e1960eSShane Huang { 236*14a8086dSAndrew Armenia unsigned short piix4_smba; 23787e1960eSShane Huang unsigned short smba_idx = 0xcd6; 23887e1960eSShane Huang u8 smba_en_lo, smba_en_hi, i2ccfg, i2ccfg_offset = 0x10, smb_en = 0x2c; 23987e1960eSShane Huang 2403806e94bSCrane Cai /* SB800 and later SMBus does not support forcing address */ 24187e1960eSShane Huang if (force || force_addr) { 2423806e94bSCrane Cai dev_err(&PIIX4_dev->dev, "SMBus does not support " 24387e1960eSShane Huang "forcing address!\n"); 24487e1960eSShane Huang return -EINVAL; 24587e1960eSShane Huang } 24687e1960eSShane Huang 24787e1960eSShane Huang /* Determine the address of the SMBus areas */ 24887e1960eSShane Huang if (!request_region(smba_idx, 2, "smba_idx")) { 24987e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus base address index region " 25087e1960eSShane Huang "0x%x already in use!\n", smba_idx); 25187e1960eSShane Huang return -EBUSY; 25287e1960eSShane Huang } 25387e1960eSShane Huang outb_p(smb_en, smba_idx); 25487e1960eSShane Huang smba_en_lo = inb_p(smba_idx + 1); 25587e1960eSShane Huang outb_p(smb_en + 1, smba_idx); 25687e1960eSShane Huang smba_en_hi = inb_p(smba_idx + 1); 25787e1960eSShane Huang release_region(smba_idx, 2); 25887e1960eSShane Huang 25987e1960eSShane Huang if ((smba_en_lo & 1) == 0) { 26087e1960eSShane Huang dev_err(&PIIX4_dev->dev, 26187e1960eSShane Huang "Host SMBus controller not enabled!\n"); 26287e1960eSShane Huang return -ENODEV; 26387e1960eSShane Huang } 26487e1960eSShane Huang 26587e1960eSShane Huang piix4_smba = ((smba_en_hi << 8) | smba_en_lo) & 0xffe0; 26687e1960eSShane Huang if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 26718669eabSJean Delvare return -ENODEV; 26887e1960eSShane Huang 26987e1960eSShane Huang if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 27087e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 27187e1960eSShane Huang piix4_smba); 27287e1960eSShane Huang return -EBUSY; 27387e1960eSShane Huang } 27487e1960eSShane Huang 27587e1960eSShane Huang /* Request the SMBus I2C bus config region */ 27687e1960eSShane Huang if (!request_region(piix4_smba + i2ccfg_offset, 1, "i2ccfg")) { 27787e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus I2C bus config region " 27887e1960eSShane Huang "0x%x already in use!\n", piix4_smba + i2ccfg_offset); 27987e1960eSShane Huang release_region(piix4_smba, SMBIOSIZE); 28087e1960eSShane Huang return -EBUSY; 28187e1960eSShane Huang } 28287e1960eSShane Huang i2ccfg = inb_p(piix4_smba + i2ccfg_offset); 28387e1960eSShane Huang release_region(piix4_smba + i2ccfg_offset, 1); 28487e1960eSShane Huang 28587e1960eSShane Huang if (i2ccfg & 1) 28687e1960eSShane Huang dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus.\n"); 28787e1960eSShane Huang else 28887e1960eSShane Huang dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus.\n"); 28987e1960eSShane Huang 29087e1960eSShane Huang dev_info(&PIIX4_dev->dev, 29187e1960eSShane Huang "SMBus Host Controller at 0x%x, revision %d\n", 29287e1960eSShane Huang piix4_smba, i2ccfg >> 4); 29387e1960eSShane Huang 294*14a8086dSAndrew Armenia return piix4_smba; 29587e1960eSShane Huang } 29687e1960eSShane Huang 297*14a8086dSAndrew Armenia static int piix4_transaction(unsigned short piix4_smba) 2981da177e4SLinus Torvalds { 2991da177e4SLinus Torvalds int temp; 3001da177e4SLinus Torvalds int result = 0; 3011da177e4SLinus Torvalds int timeout = 0; 3021da177e4SLinus Torvalds 3031da177e4SLinus Torvalds dev_dbg(&piix4_adapter.dev, "Transaction (pre): CNT=%02x, CMD=%02x, " 3041da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 3051da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 3061da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 3071da177e4SLinus Torvalds 3081da177e4SLinus Torvalds /* Make sure the SMBus host is ready to start transmitting */ 3091da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 3101da177e4SLinus Torvalds dev_dbg(&piix4_adapter.dev, "SMBus busy (%02x). " 3111da177e4SLinus Torvalds "Resetting...\n", temp); 3121da177e4SLinus Torvalds outb_p(temp, SMBHSTSTS); 3131da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 3141da177e4SLinus Torvalds dev_err(&piix4_adapter.dev, "Failed! (%02x)\n", temp); 31597140342SDavid Brownell return -EBUSY; 3161da177e4SLinus Torvalds } else { 317c5d21b7fSJean Delvare dev_dbg(&piix4_adapter.dev, "Successful!\n"); 3181da177e4SLinus Torvalds } 3191da177e4SLinus Torvalds } 3201da177e4SLinus Torvalds 3211da177e4SLinus Torvalds /* start the transaction by setting bit 6 */ 3221da177e4SLinus Torvalds outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT); 3231da177e4SLinus Torvalds 3241da177e4SLinus Torvalds /* We will always wait for a fraction of a second! (See PIIX4 docs errata) */ 325b1c1759cSDavid Milburn if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */ 326b1c1759cSDavid Milburn msleep(2); 327b1c1759cSDavid Milburn else 3281da177e4SLinus Torvalds msleep(1); 329b1c1759cSDavid Milburn 330b6a31950SRoel Kluin while ((++timeout < MAX_TIMEOUT) && 331b1c1759cSDavid Milburn ((temp = inb_p(SMBHSTSTS)) & 0x01)) 332b1c1759cSDavid Milburn msleep(1); 3331da177e4SLinus Torvalds 3341da177e4SLinus Torvalds /* If the SMBus is still busy, we give up */ 335b6a31950SRoel Kluin if (timeout == MAX_TIMEOUT) { 3361da177e4SLinus Torvalds dev_err(&piix4_adapter.dev, "SMBus Timeout!\n"); 33797140342SDavid Brownell result = -ETIMEDOUT; 3381da177e4SLinus Torvalds } 3391da177e4SLinus Torvalds 3401da177e4SLinus Torvalds if (temp & 0x10) { 34197140342SDavid Brownell result = -EIO; 3421da177e4SLinus Torvalds dev_err(&piix4_adapter.dev, "Error: Failed bus transaction\n"); 3431da177e4SLinus Torvalds } 3441da177e4SLinus Torvalds 3451da177e4SLinus Torvalds if (temp & 0x08) { 34697140342SDavid Brownell result = -EIO; 3471da177e4SLinus Torvalds dev_dbg(&piix4_adapter.dev, "Bus collision! SMBus may be " 3481da177e4SLinus Torvalds "locked until next hard reset. (sorry!)\n"); 3491da177e4SLinus Torvalds /* Clock stops and slave is stuck in mid-transmission */ 3501da177e4SLinus Torvalds } 3511da177e4SLinus Torvalds 3521da177e4SLinus Torvalds if (temp & 0x04) { 35397140342SDavid Brownell result = -ENXIO; 3541da177e4SLinus Torvalds dev_dbg(&piix4_adapter.dev, "Error: no response!\n"); 3551da177e4SLinus Torvalds } 3561da177e4SLinus Torvalds 3571da177e4SLinus Torvalds if (inb_p(SMBHSTSTS) != 0x00) 3581da177e4SLinus Torvalds outb_p(inb(SMBHSTSTS), SMBHSTSTS); 3591da177e4SLinus Torvalds 3601da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 3611da177e4SLinus Torvalds dev_err(&piix4_adapter.dev, "Failed reset at end of " 3621da177e4SLinus Torvalds "transaction (%02x)\n", temp); 3631da177e4SLinus Torvalds } 3641da177e4SLinus Torvalds dev_dbg(&piix4_adapter.dev, "Transaction (post): CNT=%02x, CMD=%02x, " 3651da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 3661da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 3671da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 3681da177e4SLinus Torvalds return result; 3691da177e4SLinus Torvalds } 3701da177e4SLinus Torvalds 37197140342SDavid Brownell /* Return negative errno on error. */ 3721da177e4SLinus Torvalds static s32 piix4_access(struct i2c_adapter * adap, u16 addr, 3731da177e4SLinus Torvalds unsigned short flags, char read_write, 3741da177e4SLinus Torvalds u8 command, int size, union i2c_smbus_data * data) 3751da177e4SLinus Torvalds { 376*14a8086dSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 377*14a8086dSAndrew Armenia unsigned short piix4_smba = adapdata->smba; 3781da177e4SLinus Torvalds int i, len; 37997140342SDavid Brownell int status; 3801da177e4SLinus Torvalds 3811da177e4SLinus Torvalds switch (size) { 3821da177e4SLinus Torvalds case I2C_SMBUS_QUICK: 383fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 3841da177e4SLinus Torvalds SMBHSTADD); 3851da177e4SLinus Torvalds size = PIIX4_QUICK; 3861da177e4SLinus Torvalds break; 3871da177e4SLinus Torvalds case I2C_SMBUS_BYTE: 388fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 3891da177e4SLinus Torvalds SMBHSTADD); 3901da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 3911da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 3921da177e4SLinus Torvalds size = PIIX4_BYTE; 3931da177e4SLinus Torvalds break; 3941da177e4SLinus Torvalds case I2C_SMBUS_BYTE_DATA: 395fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 3961da177e4SLinus Torvalds SMBHSTADD); 3971da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 3981da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 3991da177e4SLinus Torvalds outb_p(data->byte, SMBHSTDAT0); 4001da177e4SLinus Torvalds size = PIIX4_BYTE_DATA; 4011da177e4SLinus Torvalds break; 4021da177e4SLinus Torvalds case I2C_SMBUS_WORD_DATA: 403fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4041da177e4SLinus Torvalds SMBHSTADD); 4051da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4061da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 4071da177e4SLinus Torvalds outb_p(data->word & 0xff, SMBHSTDAT0); 4081da177e4SLinus Torvalds outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1); 4091da177e4SLinus Torvalds } 4101da177e4SLinus Torvalds size = PIIX4_WORD_DATA; 4111da177e4SLinus Torvalds break; 4121da177e4SLinus Torvalds case I2C_SMBUS_BLOCK_DATA: 413fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 4141da177e4SLinus Torvalds SMBHSTADD); 4151da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 4161da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 4171da177e4SLinus Torvalds len = data->block[0]; 418fa63cd56SJean Delvare if (len == 0 || len > I2C_SMBUS_BLOCK_MAX) 419fa63cd56SJean Delvare return -EINVAL; 4201da177e4SLinus Torvalds outb_p(len, SMBHSTDAT0); 4211da177e4SLinus Torvalds i = inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 4221da177e4SLinus Torvalds for (i = 1; i <= len; i++) 4231da177e4SLinus Torvalds outb_p(data->block[i], SMBBLKDAT); 4241da177e4SLinus Torvalds } 4251da177e4SLinus Torvalds size = PIIX4_BLOCK_DATA; 4261da177e4SLinus Torvalds break; 427ac7fc4fbSJean Delvare default: 428ac7fc4fbSJean Delvare dev_warn(&adap->dev, "Unsupported transaction %d\n", size); 429ac7fc4fbSJean Delvare return -EOPNOTSUPP; 4301da177e4SLinus Torvalds } 4311da177e4SLinus Torvalds 4321da177e4SLinus Torvalds outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT); 4331da177e4SLinus Torvalds 434*14a8086dSAndrew Armenia status = piix4_transaction(piix4_smba); 43597140342SDavid Brownell if (status) 43697140342SDavid Brownell return status; 4371da177e4SLinus Torvalds 4381da177e4SLinus Torvalds if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK)) 4391da177e4SLinus Torvalds return 0; 4401da177e4SLinus Torvalds 4411da177e4SLinus Torvalds 4421da177e4SLinus Torvalds switch (size) { 4433578a075SJean Delvare case PIIX4_BYTE: 4441da177e4SLinus Torvalds case PIIX4_BYTE_DATA: 4451da177e4SLinus Torvalds data->byte = inb_p(SMBHSTDAT0); 4461da177e4SLinus Torvalds break; 4471da177e4SLinus Torvalds case PIIX4_WORD_DATA: 4481da177e4SLinus Torvalds data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8); 4491da177e4SLinus Torvalds break; 4501da177e4SLinus Torvalds case PIIX4_BLOCK_DATA: 4511da177e4SLinus Torvalds data->block[0] = inb_p(SMBHSTDAT0); 452fa63cd56SJean Delvare if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX) 453fa63cd56SJean Delvare return -EPROTO; 4541da177e4SLinus Torvalds i = inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 4551da177e4SLinus Torvalds for (i = 1; i <= data->block[0]; i++) 4561da177e4SLinus Torvalds data->block[i] = inb_p(SMBBLKDAT); 4571da177e4SLinus Torvalds break; 4581da177e4SLinus Torvalds } 4591da177e4SLinus Torvalds return 0; 4601da177e4SLinus Torvalds } 4611da177e4SLinus Torvalds 4621da177e4SLinus Torvalds static u32 piix4_func(struct i2c_adapter *adapter) 4631da177e4SLinus Torvalds { 4641da177e4SLinus Torvalds return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE | 4651da177e4SLinus Torvalds I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA | 4661da177e4SLinus Torvalds I2C_FUNC_SMBUS_BLOCK_DATA; 4671da177e4SLinus Torvalds } 4681da177e4SLinus Torvalds 4698f9082c5SJean Delvare static const struct i2c_algorithm smbus_algorithm = { 4701da177e4SLinus Torvalds .smbus_xfer = piix4_access, 4711da177e4SLinus Torvalds .functionality = piix4_func, 4721da177e4SLinus Torvalds }; 4731da177e4SLinus Torvalds 4741da177e4SLinus Torvalds static struct i2c_adapter piix4_adapter = { 4751da177e4SLinus Torvalds .owner = THIS_MODULE, 4763401b2ffSJean Delvare .class = I2C_CLASS_HWMON | I2C_CLASS_SPD, 4771da177e4SLinus Torvalds .algo = &smbus_algorithm, 4781da177e4SLinus Torvalds }; 4791da177e4SLinus Torvalds 480*14a8086dSAndrew Armenia static struct i2c_piix4_adapdata piix4_adapter_data; 481*14a8086dSAndrew Armenia 4823527bd50SAxel Lin static DEFINE_PCI_DEVICE_TABLE(piix4_ids) = { 4839b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) }, 4849b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) }, 4859b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) }, 4869b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) }, 4879b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) }, 4889b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) }, 4899b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) }, 4903806e94bSCrane Cai { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) }, 4919b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 4929b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_OSB4) }, 4939b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 4949b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB5) }, 4959b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 4969b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB6) }, 4979b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 4989b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_HT1000SB) }, 499506a8b6cSFlavio Leitner { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 500506a8b6cSFlavio Leitner PCI_DEVICE_ID_SERVERWORKS_HT1100LD) }, 5011da177e4SLinus Torvalds { 0, } 5021da177e4SLinus Torvalds }; 5031da177e4SLinus Torvalds 5041da177e4SLinus Torvalds MODULE_DEVICE_TABLE (pci, piix4_ids); 5051da177e4SLinus Torvalds 5061da177e4SLinus Torvalds static int __devinit piix4_probe(struct pci_dev *dev, 5071da177e4SLinus Torvalds const struct pci_device_id *id) 5081da177e4SLinus Torvalds { 5091da177e4SLinus Torvalds int retval; 5101da177e4SLinus Torvalds 51176b3e28fSCrane Cai if ((dev->vendor == PCI_VENDOR_ID_ATI && 51276b3e28fSCrane Cai dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS && 51376b3e28fSCrane Cai dev->revision >= 0x40) || 51476b3e28fSCrane Cai dev->vendor == PCI_VENDOR_ID_AMD) 51587e1960eSShane Huang /* base address location etc changed in SB800 */ 51687e1960eSShane Huang retval = piix4_setup_sb800(dev, id); 51787e1960eSShane Huang else 5181da177e4SLinus Torvalds retval = piix4_setup(dev, id); 51987e1960eSShane Huang 520*14a8086dSAndrew Armenia if (retval < 0) 5211da177e4SLinus Torvalds return retval; 5221da177e4SLinus Torvalds 523*14a8086dSAndrew Armenia piix4_adapter_data.smba = retval; 524*14a8086dSAndrew Armenia 525405ae7d3SRobert P. J. Day /* set up the sysfs linkage to our parent device */ 5261da177e4SLinus Torvalds piix4_adapter.dev.parent = &dev->dev; 5271da177e4SLinus Torvalds 5282096b956SDavid Brownell snprintf(piix4_adapter.name, sizeof(piix4_adapter.name), 529*14a8086dSAndrew Armenia "SMBus PIIX4 adapter at %04x", piix4_adapter_data.smba); 530*14a8086dSAndrew Armenia 531*14a8086dSAndrew Armenia i2c_set_adapdata(&piix4_adapter, &piix4_adapter_data); 5321da177e4SLinus Torvalds 5331da177e4SLinus Torvalds if ((retval = i2c_add_adapter(&piix4_adapter))) { 5341da177e4SLinus Torvalds dev_err(&dev->dev, "Couldn't register adapter!\n"); 535*14a8086dSAndrew Armenia release_region(piix4_adapter_data.smba, SMBIOSIZE); 536*14a8086dSAndrew Armenia piix4_adapter_data.smba = 0; 5371da177e4SLinus Torvalds } 5381da177e4SLinus Torvalds 5391da177e4SLinus Torvalds return retval; 5401da177e4SLinus Torvalds } 5411da177e4SLinus Torvalds 542*14a8086dSAndrew Armenia static void __devexit piix4_adap_remove(struct i2c_adapter *adap) 543*14a8086dSAndrew Armenia { 544*14a8086dSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 545*14a8086dSAndrew Armenia 546*14a8086dSAndrew Armenia if (adapdata->smba) { 547*14a8086dSAndrew Armenia i2c_del_adapter(adap); 548*14a8086dSAndrew Armenia release_region(adapdata->smba, SMBIOSIZE); 549*14a8086dSAndrew Armenia adapdata->smba = 0; 550*14a8086dSAndrew Armenia } 551*14a8086dSAndrew Armenia } 552*14a8086dSAndrew Armenia 5531da177e4SLinus Torvalds static void __devexit piix4_remove(struct pci_dev *dev) 5541da177e4SLinus Torvalds { 555*14a8086dSAndrew Armenia piix4_adap_remove(&piix4_adapter); 5561da177e4SLinus Torvalds } 5571da177e4SLinus Torvalds 5581da177e4SLinus Torvalds static struct pci_driver piix4_driver = { 5591da177e4SLinus Torvalds .name = "piix4_smbus", 5601da177e4SLinus Torvalds .id_table = piix4_ids, 5611da177e4SLinus Torvalds .probe = piix4_probe, 5621da177e4SLinus Torvalds .remove = __devexit_p(piix4_remove), 5631da177e4SLinus Torvalds }; 5641da177e4SLinus Torvalds 56556f21788SAxel Lin module_pci_driver(piix4_driver); 5661da177e4SLinus Torvalds 5671da177e4SLinus Torvalds MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl> and " 5681da177e4SLinus Torvalds "Philip Edelbrock <phil@netroedge.com>"); 5691da177e4SLinus Torvalds MODULE_DESCRIPTION("PIIX4 SMBus driver"); 5701da177e4SLinus Torvalds MODULE_LICENSE("GPL"); 571