11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and 31da177e4SLinus Torvalds Philip Edelbrock <phil@netroedge.com> 41da177e4SLinus Torvalds 51da177e4SLinus Torvalds This program is free software; you can redistribute it and/or modify 61da177e4SLinus Torvalds it under the terms of the GNU General Public License as published by 71da177e4SLinus Torvalds the Free Software Foundation; either version 2 of the License, or 81da177e4SLinus Torvalds (at your option) any later version. 91da177e4SLinus Torvalds 101da177e4SLinus Torvalds This program is distributed in the hope that it will be useful, 111da177e4SLinus Torvalds but WITHOUT ANY WARRANTY; without even the implied warranty of 121da177e4SLinus Torvalds MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 131da177e4SLinus Torvalds GNU General Public License for more details. 141da177e4SLinus Torvalds */ 151da177e4SLinus Torvalds 161da177e4SLinus Torvalds /* 171da177e4SLinus Torvalds Supports: 181da177e4SLinus Torvalds Intel PIIX4, 440MX 19506a8b6cSFlavio Leitner Serverworks OSB4, CSB5, CSB6, HT-1000, HT-1100 202a2f7404SAndrew Armenia ATI IXP200, IXP300, IXP400, SB600, SB700/SP5100, SB800 21032f708bSShane Huang AMD Hudson-2, ML, CZ 221da177e4SLinus Torvalds SMSC Victory66 231da177e4SLinus Torvalds 242a2f7404SAndrew Armenia Note: we assume there can only be one device, with one or more 252a2f7404SAndrew Armenia SMBus interfaces. 262fee61d2SChristian Fetzer The device can register multiple i2c_adapters (up to PIIX4_MAX_ADAPTERS). 272fee61d2SChristian Fetzer For devices supporting multiple ports the i2c_adapter should provide 282fee61d2SChristian Fetzer an i2c_algorithm to access them. 291da177e4SLinus Torvalds */ 301da177e4SLinus Torvalds 311da177e4SLinus Torvalds #include <linux/module.h> 321da177e4SLinus Torvalds #include <linux/moduleparam.h> 331da177e4SLinus Torvalds #include <linux/pci.h> 341da177e4SLinus Torvalds #include <linux/kernel.h> 351da177e4SLinus Torvalds #include <linux/delay.h> 361da177e4SLinus Torvalds #include <linux/stddef.h> 371da177e4SLinus Torvalds #include <linux/ioport.h> 381da177e4SLinus Torvalds #include <linux/i2c.h> 39c415b303SDaniel J Blueman #include <linux/slab.h> 401da177e4SLinus Torvalds #include <linux/dmi.h> 4154fb4a05SJean Delvare #include <linux/acpi.h> 4221782180SH Hartley Sweeten #include <linux/io.h> 431da177e4SLinus Torvalds 441da177e4SLinus Torvalds 451da177e4SLinus Torvalds /* PIIX4 SMBus address offsets */ 461da177e4SLinus Torvalds #define SMBHSTSTS (0 + piix4_smba) 471da177e4SLinus Torvalds #define SMBHSLVSTS (1 + piix4_smba) 481da177e4SLinus Torvalds #define SMBHSTCNT (2 + piix4_smba) 491da177e4SLinus Torvalds #define SMBHSTCMD (3 + piix4_smba) 501da177e4SLinus Torvalds #define SMBHSTADD (4 + piix4_smba) 511da177e4SLinus Torvalds #define SMBHSTDAT0 (5 + piix4_smba) 521da177e4SLinus Torvalds #define SMBHSTDAT1 (6 + piix4_smba) 531da177e4SLinus Torvalds #define SMBBLKDAT (7 + piix4_smba) 541da177e4SLinus Torvalds #define SMBSLVCNT (8 + piix4_smba) 551da177e4SLinus Torvalds #define SMBSHDWCMD (9 + piix4_smba) 561da177e4SLinus Torvalds #define SMBSLVEVT (0xA + piix4_smba) 571da177e4SLinus Torvalds #define SMBSLVDAT (0xC + piix4_smba) 581da177e4SLinus Torvalds 591da177e4SLinus Torvalds /* count for request_region */ 60f43128c7SRicardo Ribalda #define SMBIOSIZE 9 611da177e4SLinus Torvalds 621da177e4SLinus Torvalds /* PCI Address Constants */ 631da177e4SLinus Torvalds #define SMBBA 0x090 641da177e4SLinus Torvalds #define SMBHSTCFG 0x0D2 651da177e4SLinus Torvalds #define SMBSLVC 0x0D3 661da177e4SLinus Torvalds #define SMBSHDW1 0x0D4 671da177e4SLinus Torvalds #define SMBSHDW2 0x0D5 681da177e4SLinus Torvalds #define SMBREV 0x0D6 691da177e4SLinus Torvalds 701da177e4SLinus Torvalds /* Other settings */ 711da177e4SLinus Torvalds #define MAX_TIMEOUT 500 721da177e4SLinus Torvalds #define ENABLE_INT9 0 731da177e4SLinus Torvalds 741da177e4SLinus Torvalds /* PIIX4 constants */ 751da177e4SLinus Torvalds #define PIIX4_QUICK 0x00 761da177e4SLinus Torvalds #define PIIX4_BYTE 0x04 771da177e4SLinus Torvalds #define PIIX4_BYTE_DATA 0x08 781da177e4SLinus Torvalds #define PIIX4_WORD_DATA 0x0C 791da177e4SLinus Torvalds #define PIIX4_BLOCK_DATA 0x14 801da177e4SLinus Torvalds 81ca2061e1SChristian Fetzer /* Multi-port constants */ 82ca2061e1SChristian Fetzer #define PIIX4_MAX_ADAPTERS 4 83ca2061e1SChristian Fetzer 842fee61d2SChristian Fetzer /* SB800 constants */ 852fee61d2SChristian Fetzer #define SB800_PIIX4_SMB_IDX 0xcd6 862fee61d2SChristian Fetzer 8788fa2dfbSRicardo Ribalda Delgado #define KERNCZ_IMC_IDX 0x3e 8888fa2dfbSRicardo Ribalda Delgado #define KERNCZ_IMC_DATA 0x3f 8988fa2dfbSRicardo Ribalda Delgado 906befa3fdSJean Delvare /* 916befa3fdSJean Delvare * SB800 port is selected by bits 2:1 of the smb_en register (0x2c) 926befa3fdSJean Delvare * or the smb_sel register (0x2e), depending on bit 0 of register 0x2f. 936befa3fdSJean Delvare * Hudson-2/Bolton port is always selected by bits 2:1 of register 0x2f. 946befa3fdSJean Delvare */ 952fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX 0x2c 966befa3fdSJean Delvare #define SB800_PIIX4_PORT_IDX_ALT 0x2e 976befa3fdSJean Delvare #define SB800_PIIX4_PORT_IDX_SEL 0x2f 982fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX_MASK 0x06 990fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_SHIFT 1 1000fe16195SGuenter Roeck 1010fe16195SGuenter Roeck /* On kerncz, SmBus0Sel is at bit 20:19 of PMx00 DecodeEn */ 1020fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_KERNCZ 0x02 1030fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_MASK_KERNCZ 0x18 1040fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ 3 1052fee61d2SChristian Fetzer 1061da177e4SLinus Torvalds /* insmod parameters */ 1071da177e4SLinus Torvalds 1081da177e4SLinus Torvalds /* If force is set to anything different from 0, we forcibly enable the 1091da177e4SLinus Torvalds PIIX4. DANGEROUS! */ 11060507095SJean Delvare static int force; 1111da177e4SLinus Torvalds module_param (force, int, 0); 1121da177e4SLinus Torvalds MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!"); 1131da177e4SLinus Torvalds 1141da177e4SLinus Torvalds /* If force_addr is set to anything different from 0, we forcibly enable 1151da177e4SLinus Torvalds the PIIX4 at the given address. VERY DANGEROUS! */ 11660507095SJean Delvare static int force_addr; 117c78babccSDavid Howells module_param_hw(force_addr, int, ioport, 0); 1181da177e4SLinus Torvalds MODULE_PARM_DESC(force_addr, 1191da177e4SLinus Torvalds "Forcibly enable the PIIX4 at the given address. " 1201da177e4SLinus Torvalds "EXTREMELY DANGEROUS!"); 1211da177e4SLinus Torvalds 122b1c1759cSDavid Milburn static int srvrworks_csb5_delay; 123d6072f84SJean Delvare static struct pci_driver piix4_driver; 1241da177e4SLinus Torvalds 1250b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_blacklist[] = { 126c2fc54fcSJean Delvare { 127c2fc54fcSJean Delvare .ident = "Sapphire AM2RD790", 128c2fc54fcSJean Delvare .matches = { 129c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."), 130c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"), 131c2fc54fcSJean Delvare }, 132c2fc54fcSJean Delvare }, 133c2fc54fcSJean Delvare { 134c2fc54fcSJean Delvare .ident = "DFI Lanparty UT 790FX", 135c2fc54fcSJean Delvare .matches = { 136c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."), 137c2fc54fcSJean Delvare DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"), 138c2fc54fcSJean Delvare }, 139c2fc54fcSJean Delvare }, 140c2fc54fcSJean Delvare { } 141c2fc54fcSJean Delvare }; 142c2fc54fcSJean Delvare 143c2fc54fcSJean Delvare /* The IBM entry is in a separate table because we only check it 144c2fc54fcSJean Delvare on Intel-based systems */ 1450b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_ibm[] = { 1461da177e4SLinus Torvalds { 1471da177e4SLinus Torvalds .ident = "IBM", 1481da177e4SLinus Torvalds .matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), }, 1491da177e4SLinus Torvalds }, 1501da177e4SLinus Torvalds { }, 1511da177e4SLinus Torvalds }; 1521da177e4SLinus Torvalds 1536befa3fdSJean Delvare /* 1546befa3fdSJean Delvare * SB800 globals 1556befa3fdSJean Delvare */ 1566befa3fdSJean Delvare static u8 piix4_port_sel_sb800; 1570fe16195SGuenter Roeck static u8 piix4_port_mask_sb800; 1580fe16195SGuenter Roeck static u8 piix4_port_shift_sb800; 159725d2e3fSChristian Fetzer static const char *piix4_main_port_names_sb800[PIIX4_MAX_ADAPTERS] = { 16052795f6fSJean Delvare " port 0", " port 2", " port 3", " port 4" 161725d2e3fSChristian Fetzer }; 16252795f6fSJean Delvare static const char *piix4_aux_port_name_sb800 = " port 1"; 163725d2e3fSChristian Fetzer 16414a8086dSAndrew Armenia struct i2c_piix4_adapdata { 16514a8086dSAndrew Armenia unsigned short smba; 1662fee61d2SChristian Fetzer 1672fee61d2SChristian Fetzer /* SB800 */ 1682fee61d2SChristian Fetzer bool sb800_main; 16988fa2dfbSRicardo Ribalda Delgado bool notify_imc; 17033f5ccc3SJean Delvare u8 port; /* Port number, shifted */ 17114a8086dSAndrew Armenia }; 17214a8086dSAndrew Armenia 1730b255e92SBill Pemberton static int piix4_setup(struct pci_dev *PIIX4_dev, 1741da177e4SLinus Torvalds const struct pci_device_id *id) 1751da177e4SLinus Torvalds { 1761da177e4SLinus Torvalds unsigned char temp; 17714a8086dSAndrew Armenia unsigned short piix4_smba; 1781da177e4SLinus Torvalds 179b1c1759cSDavid Milburn if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) && 180b1c1759cSDavid Milburn (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5)) 181b1c1759cSDavid Milburn srvrworks_csb5_delay = 1; 182b1c1759cSDavid Milburn 183c2fc54fcSJean Delvare /* On some motherboards, it was reported that accessing the SMBus 184c2fc54fcSJean Delvare caused severe hardware problems */ 185c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_blacklist)) { 186c2fc54fcSJean Delvare dev_err(&PIIX4_dev->dev, 187c2fc54fcSJean Delvare "Accessing the SMBus on this system is unsafe!\n"); 188c2fc54fcSJean Delvare return -EPERM; 189c2fc54fcSJean Delvare } 190c2fc54fcSJean Delvare 1911da177e4SLinus Torvalds /* Don't access SMBus on IBM systems which get corrupted eeproms */ 192c2fc54fcSJean Delvare if (dmi_check_system(piix4_dmi_ibm) && 1931da177e4SLinus Torvalds PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) { 194f9ba6c04SJean Delvare dev_err(&PIIX4_dev->dev, "IBM system detected; this module " 1951da177e4SLinus Torvalds "may corrupt your serial eeprom! Refusing to load " 1961da177e4SLinus Torvalds "module!\n"); 1971da177e4SLinus Torvalds return -EPERM; 1981da177e4SLinus Torvalds } 1991da177e4SLinus Torvalds 2001da177e4SLinus Torvalds /* Determine the address of the SMBus areas */ 2011da177e4SLinus Torvalds if (force_addr) { 2021da177e4SLinus Torvalds piix4_smba = force_addr & 0xfff0; 2031da177e4SLinus Torvalds force = 0; 2041da177e4SLinus Torvalds } else { 2051da177e4SLinus Torvalds pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba); 2061da177e4SLinus Torvalds piix4_smba &= 0xfff0; 2071da177e4SLinus Torvalds if(piix4_smba == 0) { 208fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus base address " 2091da177e4SLinus Torvalds "uninitialized - upgrade BIOS or use " 2101da177e4SLinus Torvalds "force_addr=0xaddr\n"); 2111da177e4SLinus Torvalds return -ENODEV; 2121da177e4SLinus Torvalds } 2131da177e4SLinus Torvalds } 2141da177e4SLinus Torvalds 21554fb4a05SJean Delvare if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 21618669eabSJean Delvare return -ENODEV; 21754fb4a05SJean Delvare 218d6072f84SJean Delvare if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 219fa63cd56SJean Delvare dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 2201da177e4SLinus Torvalds piix4_smba); 221fa63cd56SJean Delvare return -EBUSY; 2221da177e4SLinus Torvalds } 2231da177e4SLinus Torvalds 2241da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp); 2251da177e4SLinus Torvalds 2261da177e4SLinus Torvalds /* If force_addr is set, we program the new address here. Just to make 2271da177e4SLinus Torvalds sure, we disable the PIIX4 first. */ 2281da177e4SLinus Torvalds if (force_addr) { 2291da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe); 2301da177e4SLinus Torvalds pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba); 2311da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01); 2321da177e4SLinus Torvalds dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to " 2331da177e4SLinus Torvalds "new address %04x!\n", piix4_smba); 2341da177e4SLinus Torvalds } else if ((temp & 1) == 0) { 2351da177e4SLinus Torvalds if (force) { 2361da177e4SLinus Torvalds /* This should never need to be done, but has been 2371da177e4SLinus Torvalds * noted that many Dell machines have the SMBus 2381da177e4SLinus Torvalds * interface on the PIIX4 disabled!? NOTE: This assumes 2391da177e4SLinus Torvalds * I/O space and other allocations WERE done by the 2401da177e4SLinus Torvalds * Bios! Don't complain if your hardware does weird 2411da177e4SLinus Torvalds * things after enabling this. :') Check for Bios 2421da177e4SLinus Torvalds * updates before resorting to this. 2431da177e4SLinus Torvalds */ 2441da177e4SLinus Torvalds pci_write_config_byte(PIIX4_dev, SMBHSTCFG, 2451da177e4SLinus Torvalds temp | 1); 2468117e41eSJoe Perches dev_notice(&PIIX4_dev->dev, 2478117e41eSJoe Perches "WARNING: SMBus interface has been FORCEFULLY ENABLED!\n"); 2481da177e4SLinus Torvalds } else { 2491da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, 25066f8a8ffSJean Delvare "SMBus Host Controller not enabled!\n"); 2511da177e4SLinus Torvalds release_region(piix4_smba, SMBIOSIZE); 2521da177e4SLinus Torvalds return -ENODEV; 2531da177e4SLinus Torvalds } 2541da177e4SLinus Torvalds } 2551da177e4SLinus Torvalds 25654aaa1caSRudolf Marek if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2)) 25766f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n"); 2581da177e4SLinus Torvalds else if ((temp & 0x0E) == 0) 25966f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n"); 2601da177e4SLinus Torvalds else 2611da177e4SLinus Torvalds dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration " 2621da177e4SLinus Torvalds "(or code out of date)!\n"); 2631da177e4SLinus Torvalds 2641da177e4SLinus Torvalds pci_read_config_byte(PIIX4_dev, SMBREV, &temp); 265fa63cd56SJean Delvare dev_info(&PIIX4_dev->dev, 266fa63cd56SJean Delvare "SMBus Host Controller at 0x%x, revision %d\n", 267fa63cd56SJean Delvare piix4_smba, temp); 2681da177e4SLinus Torvalds 26914a8086dSAndrew Armenia return piix4_smba; 2701da177e4SLinus Torvalds } 2711da177e4SLinus Torvalds 2720b255e92SBill Pemberton static int piix4_setup_sb800(struct pci_dev *PIIX4_dev, 273a94dd00fSRudolf Marek const struct pci_device_id *id, u8 aux) 27487e1960eSShane Huang { 27514a8086dSAndrew Armenia unsigned short piix4_smba; 2766befa3fdSJean Delvare u8 smba_en_lo, smba_en_hi, smb_en, smb_en_status, port_sel; 277032f708bSShane Huang u8 i2ccfg, i2ccfg_offset = 0x10; 27887e1960eSShane Huang 2793806e94bSCrane Cai /* SB800 and later SMBus does not support forcing address */ 28087e1960eSShane Huang if (force || force_addr) { 2813806e94bSCrane Cai dev_err(&PIIX4_dev->dev, "SMBus does not support " 28287e1960eSShane Huang "forcing address!\n"); 28387e1960eSShane Huang return -EINVAL; 28487e1960eSShane Huang } 28587e1960eSShane Huang 28687e1960eSShane Huang /* Determine the address of the SMBus areas */ 287032f708bSShane Huang if ((PIIX4_dev->vendor == PCI_VENDOR_ID_AMD && 288032f708bSShane Huang PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS && 289032f708bSShane Huang PIIX4_dev->revision >= 0x41) || 290032f708bSShane Huang (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD && 291bcb29994SVincent Wan PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS && 292032f708bSShane Huang PIIX4_dev->revision >= 0x49)) 293032f708bSShane Huang smb_en = 0x00; 294032f708bSShane Huang else 295a94dd00fSRudolf Marek smb_en = (aux) ? 0x28 : 0x2c; 296a94dd00fSRudolf Marek 297*04b6fcabSGuenter Roeck if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 2, "sb800_piix4_smb")) { 298*04b6fcabSGuenter Roeck dev_err(&PIIX4_dev->dev, 299*04b6fcabSGuenter Roeck "SMB base address index region 0x%x already in use.\n", 300*04b6fcabSGuenter Roeck SB800_PIIX4_SMB_IDX); 301*04b6fcabSGuenter Roeck return -EBUSY; 302*04b6fcabSGuenter Roeck } 303*04b6fcabSGuenter Roeck 3042fee61d2SChristian Fetzer outb_p(smb_en, SB800_PIIX4_SMB_IDX); 3052fee61d2SChristian Fetzer smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1); 3062fee61d2SChristian Fetzer outb_p(smb_en + 1, SB800_PIIX4_SMB_IDX); 3072fee61d2SChristian Fetzer smba_en_hi = inb_p(SB800_PIIX4_SMB_IDX + 1); 308*04b6fcabSGuenter Roeck 309*04b6fcabSGuenter Roeck release_region(SB800_PIIX4_SMB_IDX, 2); 31087e1960eSShane Huang 311032f708bSShane Huang if (!smb_en) { 312032f708bSShane Huang smb_en_status = smba_en_lo & 0x10; 313032f708bSShane Huang piix4_smba = smba_en_hi << 8; 314032f708bSShane Huang if (aux) 315032f708bSShane Huang piix4_smba |= 0x20; 316032f708bSShane Huang } else { 317032f708bSShane Huang smb_en_status = smba_en_lo & 0x01; 318032f708bSShane Huang piix4_smba = ((smba_en_hi << 8) | smba_en_lo) & 0xffe0; 319032f708bSShane Huang } 320032f708bSShane Huang 321032f708bSShane Huang if (!smb_en_status) { 32287e1960eSShane Huang dev_err(&PIIX4_dev->dev, 32366f8a8ffSJean Delvare "SMBus Host Controller not enabled!\n"); 32487e1960eSShane Huang return -ENODEV; 32587e1960eSShane Huang } 32687e1960eSShane Huang 32787e1960eSShane Huang if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 32818669eabSJean Delvare return -ENODEV; 32987e1960eSShane Huang 33087e1960eSShane Huang if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 33187e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n", 33287e1960eSShane Huang piix4_smba); 33387e1960eSShane Huang return -EBUSY; 33487e1960eSShane Huang } 33587e1960eSShane Huang 336a94dd00fSRudolf Marek /* Aux SMBus does not support IRQ information */ 337a94dd00fSRudolf Marek if (aux) { 338a94dd00fSRudolf Marek dev_info(&PIIX4_dev->dev, 33985fd0fe6SShane Huang "Auxiliary SMBus Host Controller at 0x%x\n", 34085fd0fe6SShane Huang piix4_smba); 341a94dd00fSRudolf Marek return piix4_smba; 342a94dd00fSRudolf Marek } 343a94dd00fSRudolf Marek 34487e1960eSShane Huang /* Request the SMBus I2C bus config region */ 34587e1960eSShane Huang if (!request_region(piix4_smba + i2ccfg_offset, 1, "i2ccfg")) { 34687e1960eSShane Huang dev_err(&PIIX4_dev->dev, "SMBus I2C bus config region " 34787e1960eSShane Huang "0x%x already in use!\n", piix4_smba + i2ccfg_offset); 34887e1960eSShane Huang release_region(piix4_smba, SMBIOSIZE); 34987e1960eSShane Huang return -EBUSY; 35087e1960eSShane Huang } 35187e1960eSShane Huang i2ccfg = inb_p(piix4_smba + i2ccfg_offset); 35287e1960eSShane Huang release_region(piix4_smba + i2ccfg_offset, 1); 35387e1960eSShane Huang 35487e1960eSShane Huang if (i2ccfg & 1) 35566f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n"); 35687e1960eSShane Huang else 35766f8a8ffSJean Delvare dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n"); 35887e1960eSShane Huang 35987e1960eSShane Huang dev_info(&PIIX4_dev->dev, 36087e1960eSShane Huang "SMBus Host Controller at 0x%x, revision %d\n", 36187e1960eSShane Huang piix4_smba, i2ccfg >> 4); 36287e1960eSShane Huang 3636befa3fdSJean Delvare /* Find which register is used for port selection */ 3646befa3fdSJean Delvare if (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD) { 3650fe16195SGuenter Roeck switch (PIIX4_dev->device) { 3660fe16195SGuenter Roeck case PCI_DEVICE_ID_AMD_KERNCZ_SMBUS: 3670fe16195SGuenter Roeck piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_KERNCZ; 3680fe16195SGuenter Roeck piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK_KERNCZ; 3690fe16195SGuenter Roeck piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ; 3700fe16195SGuenter Roeck break; 3710fe16195SGuenter Roeck case PCI_DEVICE_ID_AMD_HUDSON2_SMBUS: 3720fe16195SGuenter Roeck default: 3736befa3fdSJean Delvare piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_ALT; 3740fe16195SGuenter Roeck piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK; 3750fe16195SGuenter Roeck piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT; 3760fe16195SGuenter Roeck break; 3770fe16195SGuenter Roeck } 3786befa3fdSJean Delvare } else { 379*04b6fcabSGuenter Roeck if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 2, 380*04b6fcabSGuenter Roeck "sb800_piix4_smb")) { 381*04b6fcabSGuenter Roeck release_region(piix4_smba, SMBIOSIZE); 382*04b6fcabSGuenter Roeck return -EBUSY; 383*04b6fcabSGuenter Roeck } 384*04b6fcabSGuenter Roeck 3856befa3fdSJean Delvare outb_p(SB800_PIIX4_PORT_IDX_SEL, SB800_PIIX4_SMB_IDX); 3866befa3fdSJean Delvare port_sel = inb_p(SB800_PIIX4_SMB_IDX + 1); 3876befa3fdSJean Delvare piix4_port_sel_sb800 = (port_sel & 0x01) ? 3886befa3fdSJean Delvare SB800_PIIX4_PORT_IDX_ALT : 3896befa3fdSJean Delvare SB800_PIIX4_PORT_IDX; 3900fe16195SGuenter Roeck piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK; 3910fe16195SGuenter Roeck piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT; 392*04b6fcabSGuenter Roeck release_region(SB800_PIIX4_SMB_IDX, 2); 3936befa3fdSJean Delvare } 3946befa3fdSJean Delvare 3956befa3fdSJean Delvare dev_info(&PIIX4_dev->dev, 3966befa3fdSJean Delvare "Using register 0x%02x for SMBus port selection\n", 3976befa3fdSJean Delvare (unsigned int)piix4_port_sel_sb800); 3986befa3fdSJean Delvare 39914a8086dSAndrew Armenia return piix4_smba; 40087e1960eSShane Huang } 40187e1960eSShane Huang 4020b255e92SBill Pemberton static int piix4_setup_aux(struct pci_dev *PIIX4_dev, 4032a2f7404SAndrew Armenia const struct pci_device_id *id, 4042a2f7404SAndrew Armenia unsigned short base_reg_addr) 4052a2f7404SAndrew Armenia { 4062a2f7404SAndrew Armenia /* Set up auxiliary SMBus controllers found on some 4072a2f7404SAndrew Armenia * AMD chipsets e.g. SP5100 (SB700 derivative) */ 4082a2f7404SAndrew Armenia 4092a2f7404SAndrew Armenia unsigned short piix4_smba; 4102a2f7404SAndrew Armenia 4112a2f7404SAndrew Armenia /* Read address of auxiliary SMBus controller */ 4122a2f7404SAndrew Armenia pci_read_config_word(PIIX4_dev, base_reg_addr, &piix4_smba); 4132a2f7404SAndrew Armenia if ((piix4_smba & 1) == 0) { 4142a2f7404SAndrew Armenia dev_dbg(&PIIX4_dev->dev, 4152a2f7404SAndrew Armenia "Auxiliary SMBus controller not enabled\n"); 4162a2f7404SAndrew Armenia return -ENODEV; 4172a2f7404SAndrew Armenia } 4182a2f7404SAndrew Armenia 4192a2f7404SAndrew Armenia piix4_smba &= 0xfff0; 4202a2f7404SAndrew Armenia if (piix4_smba == 0) { 4212a2f7404SAndrew Armenia dev_dbg(&PIIX4_dev->dev, 4222a2f7404SAndrew Armenia "Auxiliary SMBus base address uninitialized\n"); 4232a2f7404SAndrew Armenia return -ENODEV; 4242a2f7404SAndrew Armenia } 4252a2f7404SAndrew Armenia 4262a2f7404SAndrew Armenia if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) 4272a2f7404SAndrew Armenia return -ENODEV; 4282a2f7404SAndrew Armenia 4292a2f7404SAndrew Armenia if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) { 4302a2f7404SAndrew Armenia dev_err(&PIIX4_dev->dev, "Auxiliary SMBus region 0x%x " 4312a2f7404SAndrew Armenia "already in use!\n", piix4_smba); 4322a2f7404SAndrew Armenia return -EBUSY; 4332a2f7404SAndrew Armenia } 4342a2f7404SAndrew Armenia 4352a2f7404SAndrew Armenia dev_info(&PIIX4_dev->dev, 4362a2f7404SAndrew Armenia "Auxiliary SMBus Host Controller at 0x%x\n", 4372a2f7404SAndrew Armenia piix4_smba); 4382a2f7404SAndrew Armenia 4392a2f7404SAndrew Armenia return piix4_smba; 4402a2f7404SAndrew Armenia } 4412a2f7404SAndrew Armenia 442e154bf6fSAndrew Armenia static int piix4_transaction(struct i2c_adapter *piix4_adapter) 4431da177e4SLinus Torvalds { 444e154bf6fSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(piix4_adapter); 445e154bf6fSAndrew Armenia unsigned short piix4_smba = adapdata->smba; 4461da177e4SLinus Torvalds int temp; 4471da177e4SLinus Torvalds int result = 0; 4481da177e4SLinus Torvalds int timeout = 0; 4491da177e4SLinus Torvalds 450e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Transaction (pre): CNT=%02x, CMD=%02x, " 4511da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 4521da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 4531da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 4541da177e4SLinus Torvalds 4551da177e4SLinus Torvalds /* Make sure the SMBus host is ready to start transmitting */ 4561da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 457e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "SMBus busy (%02x). " 4581da177e4SLinus Torvalds "Resetting...\n", temp); 4591da177e4SLinus Torvalds outb_p(temp, SMBHSTSTS); 4601da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 461e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Failed! (%02x)\n", temp); 46297140342SDavid Brownell return -EBUSY; 4631da177e4SLinus Torvalds } else { 464e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Successful!\n"); 4651da177e4SLinus Torvalds } 4661da177e4SLinus Torvalds } 4671da177e4SLinus Torvalds 4681da177e4SLinus Torvalds /* start the transaction by setting bit 6 */ 4691da177e4SLinus Torvalds outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT); 4701da177e4SLinus Torvalds 4711da177e4SLinus Torvalds /* We will always wait for a fraction of a second! (See PIIX4 docs errata) */ 472b1c1759cSDavid Milburn if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */ 4730e89b2feSGuenter Roeck usleep_range(2000, 2100); 474b1c1759cSDavid Milburn else 4750e89b2feSGuenter Roeck usleep_range(250, 500); 476b1c1759cSDavid Milburn 477b6a31950SRoel Kluin while ((++timeout < MAX_TIMEOUT) && 478b1c1759cSDavid Milburn ((temp = inb_p(SMBHSTSTS)) & 0x01)) 4790e89b2feSGuenter Roeck usleep_range(250, 500); 4801da177e4SLinus Torvalds 4811da177e4SLinus Torvalds /* If the SMBus is still busy, we give up */ 482b6a31950SRoel Kluin if (timeout == MAX_TIMEOUT) { 483e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "SMBus Timeout!\n"); 48497140342SDavid Brownell result = -ETIMEDOUT; 4851da177e4SLinus Torvalds } 4861da177e4SLinus Torvalds 4871da177e4SLinus Torvalds if (temp & 0x10) { 48897140342SDavid Brownell result = -EIO; 489e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Error: Failed bus transaction\n"); 4901da177e4SLinus Torvalds } 4911da177e4SLinus Torvalds 4921da177e4SLinus Torvalds if (temp & 0x08) { 49397140342SDavid Brownell result = -EIO; 494e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Bus collision! SMBus may be " 4951da177e4SLinus Torvalds "locked until next hard reset. (sorry!)\n"); 4961da177e4SLinus Torvalds /* Clock stops and slave is stuck in mid-transmission */ 4971da177e4SLinus Torvalds } 4981da177e4SLinus Torvalds 4991da177e4SLinus Torvalds if (temp & 0x04) { 50097140342SDavid Brownell result = -ENXIO; 501e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Error: no response!\n"); 5021da177e4SLinus Torvalds } 5031da177e4SLinus Torvalds 5041da177e4SLinus Torvalds if (inb_p(SMBHSTSTS) != 0x00) 5051da177e4SLinus Torvalds outb_p(inb(SMBHSTSTS), SMBHSTSTS); 5061da177e4SLinus Torvalds 5071da177e4SLinus Torvalds if ((temp = inb_p(SMBHSTSTS)) != 0x00) { 508e154bf6fSAndrew Armenia dev_err(&piix4_adapter->dev, "Failed reset at end of " 5091da177e4SLinus Torvalds "transaction (%02x)\n", temp); 5101da177e4SLinus Torvalds } 511e154bf6fSAndrew Armenia dev_dbg(&piix4_adapter->dev, "Transaction (post): CNT=%02x, CMD=%02x, " 5121da177e4SLinus Torvalds "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT), 5131da177e4SLinus Torvalds inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0), 5141da177e4SLinus Torvalds inb_p(SMBHSTDAT1)); 5151da177e4SLinus Torvalds return result; 5161da177e4SLinus Torvalds } 5171da177e4SLinus Torvalds 51897140342SDavid Brownell /* Return negative errno on error. */ 5191da177e4SLinus Torvalds static s32 piix4_access(struct i2c_adapter * adap, u16 addr, 5201da177e4SLinus Torvalds unsigned short flags, char read_write, 5211da177e4SLinus Torvalds u8 command, int size, union i2c_smbus_data * data) 5221da177e4SLinus Torvalds { 52314a8086dSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 52414a8086dSAndrew Armenia unsigned short piix4_smba = adapdata->smba; 5251da177e4SLinus Torvalds int i, len; 52697140342SDavid Brownell int status; 5271da177e4SLinus Torvalds 5281da177e4SLinus Torvalds switch (size) { 5291da177e4SLinus Torvalds case I2C_SMBUS_QUICK: 530fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 5311da177e4SLinus Torvalds SMBHSTADD); 5321da177e4SLinus Torvalds size = PIIX4_QUICK; 5331da177e4SLinus Torvalds break; 5341da177e4SLinus Torvalds case I2C_SMBUS_BYTE: 535fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 5361da177e4SLinus Torvalds SMBHSTADD); 5371da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 5381da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 5391da177e4SLinus Torvalds size = PIIX4_BYTE; 5401da177e4SLinus Torvalds break; 5411da177e4SLinus Torvalds case I2C_SMBUS_BYTE_DATA: 542fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 5431da177e4SLinus Torvalds SMBHSTADD); 5441da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 5451da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) 5461da177e4SLinus Torvalds outb_p(data->byte, SMBHSTDAT0); 5471da177e4SLinus Torvalds size = PIIX4_BYTE_DATA; 5481da177e4SLinus Torvalds break; 5491da177e4SLinus Torvalds case I2C_SMBUS_WORD_DATA: 550fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 5511da177e4SLinus Torvalds SMBHSTADD); 5521da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 5531da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 5541da177e4SLinus Torvalds outb_p(data->word & 0xff, SMBHSTDAT0); 5551da177e4SLinus Torvalds outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1); 5561da177e4SLinus Torvalds } 5571da177e4SLinus Torvalds size = PIIX4_WORD_DATA; 5581da177e4SLinus Torvalds break; 5591da177e4SLinus Torvalds case I2C_SMBUS_BLOCK_DATA: 560fa63cd56SJean Delvare outb_p((addr << 1) | read_write, 5611da177e4SLinus Torvalds SMBHSTADD); 5621da177e4SLinus Torvalds outb_p(command, SMBHSTCMD); 5631da177e4SLinus Torvalds if (read_write == I2C_SMBUS_WRITE) { 5641da177e4SLinus Torvalds len = data->block[0]; 565fa63cd56SJean Delvare if (len == 0 || len > I2C_SMBUS_BLOCK_MAX) 566fa63cd56SJean Delvare return -EINVAL; 5671da177e4SLinus Torvalds outb_p(len, SMBHSTDAT0); 568d7a4c763SWolfram Sang inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 5691da177e4SLinus Torvalds for (i = 1; i <= len; i++) 5701da177e4SLinus Torvalds outb_p(data->block[i], SMBBLKDAT); 5711da177e4SLinus Torvalds } 5721da177e4SLinus Torvalds size = PIIX4_BLOCK_DATA; 5731da177e4SLinus Torvalds break; 574ac7fc4fbSJean Delvare default: 575ac7fc4fbSJean Delvare dev_warn(&adap->dev, "Unsupported transaction %d\n", size); 576ac7fc4fbSJean Delvare return -EOPNOTSUPP; 5771da177e4SLinus Torvalds } 5781da177e4SLinus Torvalds 5791da177e4SLinus Torvalds outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT); 5801da177e4SLinus Torvalds 581e154bf6fSAndrew Armenia status = piix4_transaction(adap); 58297140342SDavid Brownell if (status) 58397140342SDavid Brownell return status; 5841da177e4SLinus Torvalds 5851da177e4SLinus Torvalds if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK)) 5861da177e4SLinus Torvalds return 0; 5871da177e4SLinus Torvalds 5881da177e4SLinus Torvalds 5891da177e4SLinus Torvalds switch (size) { 5903578a075SJean Delvare case PIIX4_BYTE: 5911da177e4SLinus Torvalds case PIIX4_BYTE_DATA: 5921da177e4SLinus Torvalds data->byte = inb_p(SMBHSTDAT0); 5931da177e4SLinus Torvalds break; 5941da177e4SLinus Torvalds case PIIX4_WORD_DATA: 5951da177e4SLinus Torvalds data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8); 5961da177e4SLinus Torvalds break; 5971da177e4SLinus Torvalds case PIIX4_BLOCK_DATA: 5981da177e4SLinus Torvalds data->block[0] = inb_p(SMBHSTDAT0); 599fa63cd56SJean Delvare if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX) 600fa63cd56SJean Delvare return -EPROTO; 601d7a4c763SWolfram Sang inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */ 6021da177e4SLinus Torvalds for (i = 1; i <= data->block[0]; i++) 6031da177e4SLinus Torvalds data->block[i] = inb_p(SMBBLKDAT); 6041da177e4SLinus Torvalds break; 6051da177e4SLinus Torvalds } 6061da177e4SLinus Torvalds return 0; 6071da177e4SLinus Torvalds } 6081da177e4SLinus Torvalds 60988fa2dfbSRicardo Ribalda Delgado static uint8_t piix4_imc_read(uint8_t idx) 61088fa2dfbSRicardo Ribalda Delgado { 61188fa2dfbSRicardo Ribalda Delgado outb_p(idx, KERNCZ_IMC_IDX); 61288fa2dfbSRicardo Ribalda Delgado return inb_p(KERNCZ_IMC_DATA); 61388fa2dfbSRicardo Ribalda Delgado } 61488fa2dfbSRicardo Ribalda Delgado 61588fa2dfbSRicardo Ribalda Delgado static void piix4_imc_write(uint8_t idx, uint8_t value) 61688fa2dfbSRicardo Ribalda Delgado { 61788fa2dfbSRicardo Ribalda Delgado outb_p(idx, KERNCZ_IMC_IDX); 61888fa2dfbSRicardo Ribalda Delgado outb_p(value, KERNCZ_IMC_DATA); 61988fa2dfbSRicardo Ribalda Delgado } 62088fa2dfbSRicardo Ribalda Delgado 62188fa2dfbSRicardo Ribalda Delgado static int piix4_imc_sleep(void) 62288fa2dfbSRicardo Ribalda Delgado { 62388fa2dfbSRicardo Ribalda Delgado int timeout = MAX_TIMEOUT; 62488fa2dfbSRicardo Ribalda Delgado 62588fa2dfbSRicardo Ribalda Delgado if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc")) 62688fa2dfbSRicardo Ribalda Delgado return -EBUSY; 62788fa2dfbSRicardo Ribalda Delgado 62888fa2dfbSRicardo Ribalda Delgado /* clear response register */ 62988fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x82, 0x00); 63088fa2dfbSRicardo Ribalda Delgado /* request ownership flag */ 63188fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x83, 0xB4); 63288fa2dfbSRicardo Ribalda Delgado /* kick off IMC Mailbox command 96 */ 63388fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x80, 0x96); 63488fa2dfbSRicardo Ribalda Delgado 63588fa2dfbSRicardo Ribalda Delgado while (timeout--) { 63688fa2dfbSRicardo Ribalda Delgado if (piix4_imc_read(0x82) == 0xfa) { 63788fa2dfbSRicardo Ribalda Delgado release_region(KERNCZ_IMC_IDX, 2); 63888fa2dfbSRicardo Ribalda Delgado return 0; 63988fa2dfbSRicardo Ribalda Delgado } 64088fa2dfbSRicardo Ribalda Delgado usleep_range(1000, 2000); 64188fa2dfbSRicardo Ribalda Delgado } 64288fa2dfbSRicardo Ribalda Delgado 64388fa2dfbSRicardo Ribalda Delgado release_region(KERNCZ_IMC_IDX, 2); 64488fa2dfbSRicardo Ribalda Delgado return -ETIMEDOUT; 64588fa2dfbSRicardo Ribalda Delgado } 64688fa2dfbSRicardo Ribalda Delgado 64788fa2dfbSRicardo Ribalda Delgado static void piix4_imc_wakeup(void) 64888fa2dfbSRicardo Ribalda Delgado { 64988fa2dfbSRicardo Ribalda Delgado int timeout = MAX_TIMEOUT; 65088fa2dfbSRicardo Ribalda Delgado 65188fa2dfbSRicardo Ribalda Delgado if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc")) 65288fa2dfbSRicardo Ribalda Delgado return; 65388fa2dfbSRicardo Ribalda Delgado 65488fa2dfbSRicardo Ribalda Delgado /* clear response register */ 65588fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x82, 0x00); 65688fa2dfbSRicardo Ribalda Delgado /* release ownership flag */ 65788fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x83, 0xB5); 65888fa2dfbSRicardo Ribalda Delgado /* kick off IMC Mailbox command 96 */ 65988fa2dfbSRicardo Ribalda Delgado piix4_imc_write(0x80, 0x96); 66088fa2dfbSRicardo Ribalda Delgado 66188fa2dfbSRicardo Ribalda Delgado while (timeout--) { 66288fa2dfbSRicardo Ribalda Delgado if (piix4_imc_read(0x82) == 0xfa) 66388fa2dfbSRicardo Ribalda Delgado break; 66488fa2dfbSRicardo Ribalda Delgado usleep_range(1000, 2000); 66588fa2dfbSRicardo Ribalda Delgado } 66688fa2dfbSRicardo Ribalda Delgado 66788fa2dfbSRicardo Ribalda Delgado release_region(KERNCZ_IMC_IDX, 2); 66888fa2dfbSRicardo Ribalda Delgado } 66988fa2dfbSRicardo Ribalda Delgado 6702fee61d2SChristian Fetzer /* 6712fee61d2SChristian Fetzer * Handles access to multiple SMBus ports on the SB800. 6722fee61d2SChristian Fetzer * The port is selected by bits 2:1 of the smb_en register (0x2c). 6732fee61d2SChristian Fetzer * Returns negative errno on error. 6742fee61d2SChristian Fetzer * 6752fee61d2SChristian Fetzer * Note: The selected port must be returned to the initial selection to avoid 6762fee61d2SChristian Fetzer * problems on certain systems. 6772fee61d2SChristian Fetzer */ 6782fee61d2SChristian Fetzer static s32 piix4_access_sb800(struct i2c_adapter *adap, u16 addr, 6792fee61d2SChristian Fetzer unsigned short flags, char read_write, 6802fee61d2SChristian Fetzer u8 command, int size, union i2c_smbus_data *data) 6812fee61d2SChristian Fetzer { 6822fee61d2SChristian Fetzer struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 683701dc207SRicardo Ribalda unsigned short piix4_smba = adapdata->smba; 684701dc207SRicardo Ribalda int retries = MAX_TIMEOUT; 685701dc207SRicardo Ribalda int smbslvcnt; 6862fee61d2SChristian Fetzer u8 smba_en_lo; 6872fee61d2SChristian Fetzer u8 port; 6882fee61d2SChristian Fetzer int retval; 6892fee61d2SChristian Fetzer 690*04b6fcabSGuenter Roeck if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 2, "sb800_piix4_smb")) 691*04b6fcabSGuenter Roeck return -EBUSY; 692bbb27fc3SRicardo Ribalda 693701dc207SRicardo Ribalda /* Request the SMBUS semaphore, avoid conflicts with the IMC */ 694701dc207SRicardo Ribalda smbslvcnt = inb_p(SMBSLVCNT); 695701dc207SRicardo Ribalda do { 696701dc207SRicardo Ribalda outb_p(smbslvcnt | 0x10, SMBSLVCNT); 697701dc207SRicardo Ribalda 698701dc207SRicardo Ribalda /* Check the semaphore status */ 699701dc207SRicardo Ribalda smbslvcnt = inb_p(SMBSLVCNT); 700701dc207SRicardo Ribalda if (smbslvcnt & 0x10) 701701dc207SRicardo Ribalda break; 702701dc207SRicardo Ribalda 703701dc207SRicardo Ribalda usleep_range(1000, 2000); 704701dc207SRicardo Ribalda } while (--retries); 705701dc207SRicardo Ribalda /* SMBus is still owned by the IMC, we give up */ 706bbb27fc3SRicardo Ribalda if (!retries) { 707*04b6fcabSGuenter Roeck retval = -EBUSY; 708*04b6fcabSGuenter Roeck goto release; 709bbb27fc3SRicardo Ribalda } 7102fee61d2SChristian Fetzer 71188fa2dfbSRicardo Ribalda Delgado /* 71288fa2dfbSRicardo Ribalda Delgado * Notify the IMC (Integrated Micro Controller) if required. 71388fa2dfbSRicardo Ribalda Delgado * Among other responsibilities, the IMC is in charge of monitoring 71488fa2dfbSRicardo Ribalda Delgado * the System fans and temperature sensors, and act accordingly. 71588fa2dfbSRicardo Ribalda Delgado * All this is done through SMBus and can/will collide 71688fa2dfbSRicardo Ribalda Delgado * with our transactions if they are long (BLOCK_DATA). 71788fa2dfbSRicardo Ribalda Delgado * Therefore we need to request the ownership flag during those 71888fa2dfbSRicardo Ribalda Delgado * transactions. 71988fa2dfbSRicardo Ribalda Delgado */ 72088fa2dfbSRicardo Ribalda Delgado if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc) { 72188fa2dfbSRicardo Ribalda Delgado int ret; 72288fa2dfbSRicardo Ribalda Delgado 72388fa2dfbSRicardo Ribalda Delgado ret = piix4_imc_sleep(); 72488fa2dfbSRicardo Ribalda Delgado switch (ret) { 72588fa2dfbSRicardo Ribalda Delgado case -EBUSY: 72688fa2dfbSRicardo Ribalda Delgado dev_warn(&adap->dev, 72788fa2dfbSRicardo Ribalda Delgado "IMC base address index region 0x%x already in use.\n", 72888fa2dfbSRicardo Ribalda Delgado KERNCZ_IMC_IDX); 72988fa2dfbSRicardo Ribalda Delgado break; 73088fa2dfbSRicardo Ribalda Delgado case -ETIMEDOUT: 73188fa2dfbSRicardo Ribalda Delgado dev_warn(&adap->dev, 73288fa2dfbSRicardo Ribalda Delgado "Failed to communicate with the IMC.\n"); 73388fa2dfbSRicardo Ribalda Delgado break; 73488fa2dfbSRicardo Ribalda Delgado default: 73588fa2dfbSRicardo Ribalda Delgado break; 73688fa2dfbSRicardo Ribalda Delgado } 73788fa2dfbSRicardo Ribalda Delgado 73888fa2dfbSRicardo Ribalda Delgado /* If IMC communication fails do not retry */ 73988fa2dfbSRicardo Ribalda Delgado if (ret) { 74088fa2dfbSRicardo Ribalda Delgado dev_warn(&adap->dev, 74188fa2dfbSRicardo Ribalda Delgado "Continuing without IMC notification.\n"); 74288fa2dfbSRicardo Ribalda Delgado adapdata->notify_imc = false; 74388fa2dfbSRicardo Ribalda Delgado } 74488fa2dfbSRicardo Ribalda Delgado } 74588fa2dfbSRicardo Ribalda Delgado 7466befa3fdSJean Delvare outb_p(piix4_port_sel_sb800, SB800_PIIX4_SMB_IDX); 7472fee61d2SChristian Fetzer smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1); 7482fee61d2SChristian Fetzer 7492fee61d2SChristian Fetzer port = adapdata->port; 7500fe16195SGuenter Roeck if ((smba_en_lo & piix4_port_mask_sb800) != port) 7510fe16195SGuenter Roeck outb_p((smba_en_lo & ~piix4_port_mask_sb800) | port, 7522fee61d2SChristian Fetzer SB800_PIIX4_SMB_IDX + 1); 7532fee61d2SChristian Fetzer 7542fee61d2SChristian Fetzer retval = piix4_access(adap, addr, flags, read_write, 7552fee61d2SChristian Fetzer command, size, data); 7562fee61d2SChristian Fetzer 7572fee61d2SChristian Fetzer outb_p(smba_en_lo, SB800_PIIX4_SMB_IDX + 1); 7582fee61d2SChristian Fetzer 759701dc207SRicardo Ribalda /* Release the semaphore */ 760701dc207SRicardo Ribalda outb_p(smbslvcnt | 0x20, SMBSLVCNT); 761701dc207SRicardo Ribalda 76288fa2dfbSRicardo Ribalda Delgado if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc) 76388fa2dfbSRicardo Ribalda Delgado piix4_imc_wakeup(); 76488fa2dfbSRicardo Ribalda Delgado 765*04b6fcabSGuenter Roeck release: 766*04b6fcabSGuenter Roeck release_region(SB800_PIIX4_SMB_IDX, 2); 7672fee61d2SChristian Fetzer return retval; 7682fee61d2SChristian Fetzer } 7692fee61d2SChristian Fetzer 7701da177e4SLinus Torvalds static u32 piix4_func(struct i2c_adapter *adapter) 7711da177e4SLinus Torvalds { 7721da177e4SLinus Torvalds return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE | 7731da177e4SLinus Torvalds I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA | 7741da177e4SLinus Torvalds I2C_FUNC_SMBUS_BLOCK_DATA; 7751da177e4SLinus Torvalds } 7761da177e4SLinus Torvalds 7778f9082c5SJean Delvare static const struct i2c_algorithm smbus_algorithm = { 7781da177e4SLinus Torvalds .smbus_xfer = piix4_access, 7791da177e4SLinus Torvalds .functionality = piix4_func, 7801da177e4SLinus Torvalds }; 7811da177e4SLinus Torvalds 7822fee61d2SChristian Fetzer static const struct i2c_algorithm piix4_smbus_algorithm_sb800 = { 7832fee61d2SChristian Fetzer .smbus_xfer = piix4_access_sb800, 7842fee61d2SChristian Fetzer .functionality = piix4_func, 7852fee61d2SChristian Fetzer }; 7862fee61d2SChristian Fetzer 787392debf1SJingoo Han static const struct pci_device_id piix4_ids[] = { 7889b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) }, 7899b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) }, 7909b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) }, 7919b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) }, 7929b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) }, 7939b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) }, 7949b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) }, 7953806e94bSCrane Cai { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) }, 796bcb29994SVincent Wan { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) }, 7979b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 7989b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_OSB4) }, 7999b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 8009b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB5) }, 8019b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 8029b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_CSB6) }, 8039b7389c0SJean Delvare { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 8049b7389c0SJean Delvare PCI_DEVICE_ID_SERVERWORKS_HT1000SB) }, 805506a8b6cSFlavio Leitner { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS, 806506a8b6cSFlavio Leitner PCI_DEVICE_ID_SERVERWORKS_HT1100LD) }, 8071da177e4SLinus Torvalds { 0, } 8081da177e4SLinus Torvalds }; 8091da177e4SLinus Torvalds 8101da177e4SLinus Torvalds MODULE_DEVICE_TABLE (pci, piix4_ids); 8111da177e4SLinus Torvalds 812ca2061e1SChristian Fetzer static struct i2c_adapter *piix4_main_adapters[PIIX4_MAX_ADAPTERS]; 8132a2f7404SAndrew Armenia static struct i2c_adapter *piix4_aux_adapter; 814e154bf6fSAndrew Armenia 8150b255e92SBill Pemberton static int piix4_add_adapter(struct pci_dev *dev, unsigned short smba, 81688fa2dfbSRicardo Ribalda Delgado bool sb800_main, u8 port, bool notify_imc, 817725d2e3fSChristian Fetzer const char *name, struct i2c_adapter **padap) 818e154bf6fSAndrew Armenia { 819e154bf6fSAndrew Armenia struct i2c_adapter *adap; 820e154bf6fSAndrew Armenia struct i2c_piix4_adapdata *adapdata; 821e154bf6fSAndrew Armenia int retval; 822e154bf6fSAndrew Armenia 823e154bf6fSAndrew Armenia adap = kzalloc(sizeof(*adap), GFP_KERNEL); 824e154bf6fSAndrew Armenia if (adap == NULL) { 825e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 826e154bf6fSAndrew Armenia return -ENOMEM; 827e154bf6fSAndrew Armenia } 828e154bf6fSAndrew Armenia 829e154bf6fSAndrew Armenia adap->owner = THIS_MODULE; 830e154bf6fSAndrew Armenia adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD; 83183c60158SJean Delvare adap->algo = sb800_main ? &piix4_smbus_algorithm_sb800 83283c60158SJean Delvare : &smbus_algorithm; 833e154bf6fSAndrew Armenia 834e154bf6fSAndrew Armenia adapdata = kzalloc(sizeof(*adapdata), GFP_KERNEL); 835e154bf6fSAndrew Armenia if (adapdata == NULL) { 836e154bf6fSAndrew Armenia kfree(adap); 837e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 838e154bf6fSAndrew Armenia return -ENOMEM; 839e154bf6fSAndrew Armenia } 840e154bf6fSAndrew Armenia 841e154bf6fSAndrew Armenia adapdata->smba = smba; 84283c60158SJean Delvare adapdata->sb800_main = sb800_main; 8430fe16195SGuenter Roeck adapdata->port = port << piix4_port_shift_sb800; 84488fa2dfbSRicardo Ribalda Delgado adapdata->notify_imc = notify_imc; 845e154bf6fSAndrew Armenia 846e154bf6fSAndrew Armenia /* set up the sysfs linkage to our parent device */ 847e154bf6fSAndrew Armenia adap->dev.parent = &dev->dev; 848e154bf6fSAndrew Armenia 849e154bf6fSAndrew Armenia snprintf(adap->name, sizeof(adap->name), 850725d2e3fSChristian Fetzer "SMBus PIIX4 adapter%s at %04x", name, smba); 851e154bf6fSAndrew Armenia 852e154bf6fSAndrew Armenia i2c_set_adapdata(adap, adapdata); 853e154bf6fSAndrew Armenia 854e154bf6fSAndrew Armenia retval = i2c_add_adapter(adap); 855e154bf6fSAndrew Armenia if (retval) { 856e154bf6fSAndrew Armenia kfree(adapdata); 857e154bf6fSAndrew Armenia kfree(adap); 858e154bf6fSAndrew Armenia release_region(smba, SMBIOSIZE); 859e154bf6fSAndrew Armenia return retval; 860e154bf6fSAndrew Armenia } 861e154bf6fSAndrew Armenia 862e154bf6fSAndrew Armenia *padap = adap; 863e154bf6fSAndrew Armenia return 0; 864e154bf6fSAndrew Armenia } 865e154bf6fSAndrew Armenia 86688fa2dfbSRicardo Ribalda Delgado static int piix4_add_adapters_sb800(struct pci_dev *dev, unsigned short smba, 86788fa2dfbSRicardo Ribalda Delgado bool notify_imc) 8682fee61d2SChristian Fetzer { 8692fee61d2SChristian Fetzer struct i2c_piix4_adapdata *adapdata; 8702fee61d2SChristian Fetzer int port; 8712fee61d2SChristian Fetzer int retval; 8722fee61d2SChristian Fetzer 8732fee61d2SChristian Fetzer for (port = 0; port < PIIX4_MAX_ADAPTERS; port++) { 87488fa2dfbSRicardo Ribalda Delgado retval = piix4_add_adapter(dev, smba, true, port, notify_imc, 875725d2e3fSChristian Fetzer piix4_main_port_names_sb800[port], 8762fee61d2SChristian Fetzer &piix4_main_adapters[port]); 8772fee61d2SChristian Fetzer if (retval < 0) 8782fee61d2SChristian Fetzer goto error; 8792fee61d2SChristian Fetzer } 8802fee61d2SChristian Fetzer 8812fee61d2SChristian Fetzer return retval; 8822fee61d2SChristian Fetzer 8832fee61d2SChristian Fetzer error: 8842fee61d2SChristian Fetzer dev_err(&dev->dev, 8852fee61d2SChristian Fetzer "Error setting up SB800 adapters. Unregistering!\n"); 8862fee61d2SChristian Fetzer while (--port >= 0) { 8872fee61d2SChristian Fetzer adapdata = i2c_get_adapdata(piix4_main_adapters[port]); 8882fee61d2SChristian Fetzer if (adapdata->smba) { 8892fee61d2SChristian Fetzer i2c_del_adapter(piix4_main_adapters[port]); 8902fee61d2SChristian Fetzer kfree(adapdata); 8912fee61d2SChristian Fetzer kfree(piix4_main_adapters[port]); 8922fee61d2SChristian Fetzer piix4_main_adapters[port] = NULL; 8932fee61d2SChristian Fetzer } 8942fee61d2SChristian Fetzer } 8952fee61d2SChristian Fetzer 8962fee61d2SChristian Fetzer return retval; 8972fee61d2SChristian Fetzer } 8982fee61d2SChristian Fetzer 8990b255e92SBill Pemberton static int piix4_probe(struct pci_dev *dev, const struct pci_device_id *id) 9001da177e4SLinus Torvalds { 9011da177e4SLinus Torvalds int retval; 90252795f6fSJean Delvare bool is_sb800 = false; 9031da177e4SLinus Torvalds 90476b3e28fSCrane Cai if ((dev->vendor == PCI_VENDOR_ID_ATI && 90576b3e28fSCrane Cai dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS && 90676b3e28fSCrane Cai dev->revision >= 0x40) || 9072fee61d2SChristian Fetzer dev->vendor == PCI_VENDOR_ID_AMD) { 90888fa2dfbSRicardo Ribalda Delgado bool notify_imc = false; 90952795f6fSJean Delvare is_sb800 = true; 91052795f6fSJean Delvare 91188fa2dfbSRicardo Ribalda Delgado if (dev->vendor == PCI_VENDOR_ID_AMD && 91288fa2dfbSRicardo Ribalda Delgado dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) { 91388fa2dfbSRicardo Ribalda Delgado u8 imc; 91488fa2dfbSRicardo Ribalda Delgado 91588fa2dfbSRicardo Ribalda Delgado /* 91688fa2dfbSRicardo Ribalda Delgado * Detect if IMC is active or not, this method is 91788fa2dfbSRicardo Ribalda Delgado * described on coreboot's AMD IMC notes 91888fa2dfbSRicardo Ribalda Delgado */ 91988fa2dfbSRicardo Ribalda Delgado pci_bus_read_config_byte(dev->bus, PCI_DEVFN(0x14, 3), 92088fa2dfbSRicardo Ribalda Delgado 0x40, &imc); 92188fa2dfbSRicardo Ribalda Delgado if (imc & 0x80) 92288fa2dfbSRicardo Ribalda Delgado notify_imc = true; 92388fa2dfbSRicardo Ribalda Delgado } 92488fa2dfbSRicardo Ribalda Delgado 92587e1960eSShane Huang /* base address location etc changed in SB800 */ 926a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 0); 927*04b6fcabSGuenter Roeck if (retval < 0) 9282fee61d2SChristian Fetzer return retval; 92987e1960eSShane Huang 9302fee61d2SChristian Fetzer /* 9312fee61d2SChristian Fetzer * Try to register multiplexed main SMBus adapter, 9322fee61d2SChristian Fetzer * give up if we can't 9332fee61d2SChristian Fetzer */ 93488fa2dfbSRicardo Ribalda Delgado retval = piix4_add_adapters_sb800(dev, retval, notify_imc); 935*04b6fcabSGuenter Roeck if (retval < 0) 9362fee61d2SChristian Fetzer return retval; 9372fee61d2SChristian Fetzer } else { 9382fee61d2SChristian Fetzer retval = piix4_setup(dev, id); 93914a8086dSAndrew Armenia if (retval < 0) 9401da177e4SLinus Torvalds return retval; 9411da177e4SLinus Torvalds 9422a2f7404SAndrew Armenia /* Try to register main SMBus adapter, give up if we can't */ 94388fa2dfbSRicardo Ribalda Delgado retval = piix4_add_adapter(dev, retval, false, 0, false, "", 9442fee61d2SChristian Fetzer &piix4_main_adapters[0]); 9452a2f7404SAndrew Armenia if (retval < 0) 9462a2f7404SAndrew Armenia return retval; 9472fee61d2SChristian Fetzer } 9482a2f7404SAndrew Armenia 9492a2f7404SAndrew Armenia /* Check for auxiliary SMBus on some AMD chipsets */ 950a94dd00fSRudolf Marek retval = -ENODEV; 951a94dd00fSRudolf Marek 9522a2f7404SAndrew Armenia if (dev->vendor == PCI_VENDOR_ID_ATI && 953a94dd00fSRudolf Marek dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS) { 954a94dd00fSRudolf Marek if (dev->revision < 0x40) { 9552a2f7404SAndrew Armenia retval = piix4_setup_aux(dev, id, 0x58); 956a94dd00fSRudolf Marek } else { 957a94dd00fSRudolf Marek /* SB800 added aux bus too */ 958a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 1); 959a94dd00fSRudolf Marek } 960a94dd00fSRudolf Marek } 961a94dd00fSRudolf Marek 962a94dd00fSRudolf Marek if (dev->vendor == PCI_VENDOR_ID_AMD && 963a94dd00fSRudolf Marek dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) { 964a94dd00fSRudolf Marek retval = piix4_setup_sb800(dev, id, 1); 965a94dd00fSRudolf Marek } 966a94dd00fSRudolf Marek 9672a2f7404SAndrew Armenia if (retval > 0) { 9682a2f7404SAndrew Armenia /* Try to add the aux adapter if it exists, 9692a2f7404SAndrew Armenia * piix4_add_adapter will clean up if this fails */ 97088fa2dfbSRicardo Ribalda Delgado piix4_add_adapter(dev, retval, false, 0, false, 97152795f6fSJean Delvare is_sb800 ? piix4_aux_port_name_sb800 : "", 972725d2e3fSChristian Fetzer &piix4_aux_adapter); 9732a2f7404SAndrew Armenia } 9742a2f7404SAndrew Armenia 9752a2f7404SAndrew Armenia return 0; 9761da177e4SLinus Torvalds } 9771da177e4SLinus Torvalds 9780b255e92SBill Pemberton static void piix4_adap_remove(struct i2c_adapter *adap) 97914a8086dSAndrew Armenia { 98014a8086dSAndrew Armenia struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap); 98114a8086dSAndrew Armenia 98214a8086dSAndrew Armenia if (adapdata->smba) { 98314a8086dSAndrew Armenia i2c_del_adapter(adap); 984*04b6fcabSGuenter Roeck if (adapdata->port == (0 << piix4_port_shift_sb800)) 98514a8086dSAndrew Armenia release_region(adapdata->smba, SMBIOSIZE); 986e154bf6fSAndrew Armenia kfree(adapdata); 987e154bf6fSAndrew Armenia kfree(adap); 98814a8086dSAndrew Armenia } 98914a8086dSAndrew Armenia } 99014a8086dSAndrew Armenia 9910b255e92SBill Pemberton static void piix4_remove(struct pci_dev *dev) 9921da177e4SLinus Torvalds { 993ca2061e1SChristian Fetzer int port = PIIX4_MAX_ADAPTERS; 994ca2061e1SChristian Fetzer 995ca2061e1SChristian Fetzer while (--port >= 0) { 996ca2061e1SChristian Fetzer if (piix4_main_adapters[port]) { 997ca2061e1SChristian Fetzer piix4_adap_remove(piix4_main_adapters[port]); 998ca2061e1SChristian Fetzer piix4_main_adapters[port] = NULL; 999ca2061e1SChristian Fetzer } 1000e154bf6fSAndrew Armenia } 10012a2f7404SAndrew Armenia 10022a2f7404SAndrew Armenia if (piix4_aux_adapter) { 10032a2f7404SAndrew Armenia piix4_adap_remove(piix4_aux_adapter); 10042a2f7404SAndrew Armenia piix4_aux_adapter = NULL; 10052a2f7404SAndrew Armenia } 10061da177e4SLinus Torvalds } 10071da177e4SLinus Torvalds 10081da177e4SLinus Torvalds static struct pci_driver piix4_driver = { 10091da177e4SLinus Torvalds .name = "piix4_smbus", 10101da177e4SLinus Torvalds .id_table = piix4_ids, 10111da177e4SLinus Torvalds .probe = piix4_probe, 10120b255e92SBill Pemberton .remove = piix4_remove, 10131da177e4SLinus Torvalds }; 10141da177e4SLinus Torvalds 101556f21788SAxel Lin module_pci_driver(piix4_driver); 10161da177e4SLinus Torvalds 10171da177e4SLinus Torvalds MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl> and " 10181da177e4SLinus Torvalds "Philip Edelbrock <phil@netroedge.com>"); 10191da177e4SLinus Torvalds MODULE_DESCRIPTION("PIIX4 SMBus driver"); 10201da177e4SLinus Torvalds MODULE_LICENSE("GPL"); 1021