xref: /openbmc/linux/drivers/i2c/busses/i2c-ocores.c (revision 57904291176fa16a981cefca5cbe1a0b50196792)
12c7e4928SFederico Vaga // SPDX-License-Identifier: GPL-2.0
218f98b1eSPeter Korsgaard /*
318f98b1eSPeter Korsgaard  * i2c-ocores.c: I2C bus driver for OpenCores I2C controller
4a0ccb6b5SFederico Vaga  * (https://opencores.org/project/i2c/overview)
518f98b1eSPeter Korsgaard  *
65d3a01a2SPeter Korsgaard  * Peter Korsgaard <peter@korsgaard.com>
718f98b1eSPeter Korsgaard  *
8a000b8c1SAndreas Larsson  * Support for the GRLIB port of the controller by
9a000b8c1SAndreas Larsson  * Andreas Larsson <andreas@gaisler.com>
1018f98b1eSPeter Korsgaard  */
1118f98b1eSPeter Korsgaard 
12e961a094SMax Filippov #include <linux/clk.h>
1369c8c0c0SFederico Vaga #include <linux/delay.h>
1484dbf809SThierry Reding #include <linux/err.h>
1518f98b1eSPeter Korsgaard #include <linux/kernel.h>
1618f98b1eSPeter Korsgaard #include <linux/module.h>
1718f98b1eSPeter Korsgaard #include <linux/errno.h>
1818f98b1eSPeter Korsgaard #include <linux/platform_device.h>
1918f98b1eSPeter Korsgaard #include <linux/i2c.h>
2018f98b1eSPeter Korsgaard #include <linux/interrupt.h>
2118f98b1eSPeter Korsgaard #include <linux/wait.h>
22985ecf00SWolfram Sang #include <linux/platform_data/i2c-ocores.h>
235a0e3ad6STejun Heo #include <linux/slab.h>
2421782180SH Hartley Sweeten #include <linux/io.h>
258bb986a8SGanesan Ramalingam #include <linux/log2.h>
26e7663ef5SFederico Vaga #include <linux/spinlock.h>
2769c8c0c0SFederico Vaga #include <linux/jiffies.h>
2869c8c0c0SFederico Vaga 
29088a8a7fSWolfram Sang /*
30088a8a7fSWolfram Sang  * 'process_lock' exists because ocores_process() and ocores_process_timeout()
31088a8a7fSWolfram Sang  * can't run in parallel.
32e7663ef5SFederico Vaga  */
3318f98b1eSPeter Korsgaard struct ocores_i2c {
3418f98b1eSPeter Korsgaard 	void __iomem *base;
35809445d4SAndrew Lunn 	int iobase;
368bb986a8SGanesan Ramalingam 	u32 reg_shift;
377326e38fSGanesan Ramalingam 	u32 reg_io_width;
38c45d4ba8SSagar Shrikant Kadam 	unsigned long flags;
3918f98b1eSPeter Korsgaard 	wait_queue_head_t wait;
4018f98b1eSPeter Korsgaard 	struct i2c_adapter adap;
4118f98b1eSPeter Korsgaard 	struct i2c_msg *msg;
4218f98b1eSPeter Korsgaard 	int pos;
4318f98b1eSPeter Korsgaard 	int nmsgs;
4418f98b1eSPeter Korsgaard 	int state; /* see STATE_ */
45e7663ef5SFederico Vaga 	spinlock_t process_lock;
46e961a094SMax Filippov 	struct clk *clk;
473a33a854SMax Filippov 	int ip_clock_khz;
483a33a854SMax Filippov 	int bus_clock_khz;
49a000b8c1SAndreas Larsson 	void (*setreg)(struct ocores_i2c *i2c, int reg, u8 value);
50a000b8c1SAndreas Larsson 	u8 (*getreg)(struct ocores_i2c *i2c, int reg);
5118f98b1eSPeter Korsgaard };
5218f98b1eSPeter Korsgaard 
5318f98b1eSPeter Korsgaard /* registers */
5418f98b1eSPeter Korsgaard #define OCI2C_PRELOW		0
5518f98b1eSPeter Korsgaard #define OCI2C_PREHIGH		1
5618f98b1eSPeter Korsgaard #define OCI2C_CONTROL		2
5718f98b1eSPeter Korsgaard #define OCI2C_DATA		3
581ded969fSPeter Korsgaard #define OCI2C_CMD		4 /* write only */
591ded969fSPeter Korsgaard #define OCI2C_STATUS		4 /* read only, same address as OCI2C_CMD */
6018f98b1eSPeter Korsgaard 
6118f98b1eSPeter Korsgaard #define OCI2C_CTRL_IEN		0x40
6218f98b1eSPeter Korsgaard #define OCI2C_CTRL_EN		0x80
6318f98b1eSPeter Korsgaard 
6418f98b1eSPeter Korsgaard #define OCI2C_CMD_START		0x91
6518f98b1eSPeter Korsgaard #define OCI2C_CMD_STOP		0x41
6618f98b1eSPeter Korsgaard #define OCI2C_CMD_READ		0x21
6718f98b1eSPeter Korsgaard #define OCI2C_CMD_WRITE		0x11
6818f98b1eSPeter Korsgaard #define OCI2C_CMD_READ_ACK	0x21
6918f98b1eSPeter Korsgaard #define OCI2C_CMD_READ_NACK	0x29
7018f98b1eSPeter Korsgaard #define OCI2C_CMD_IACK		0x01
7118f98b1eSPeter Korsgaard 
7218f98b1eSPeter Korsgaard #define OCI2C_STAT_IF		0x01
7318f98b1eSPeter Korsgaard #define OCI2C_STAT_TIP		0x02
7418f98b1eSPeter Korsgaard #define OCI2C_STAT_ARBLOST	0x20
7518f98b1eSPeter Korsgaard #define OCI2C_STAT_BUSY		0x40
7618f98b1eSPeter Korsgaard #define OCI2C_STAT_NACK		0x80
7718f98b1eSPeter Korsgaard 
7818f98b1eSPeter Korsgaard #define STATE_DONE		0
7918f98b1eSPeter Korsgaard #define STATE_START		1
8018f98b1eSPeter Korsgaard #define STATE_WRITE		2
8118f98b1eSPeter Korsgaard #define STATE_READ		3
8218f98b1eSPeter Korsgaard #define STATE_ERROR		4
8318f98b1eSPeter Korsgaard 
84a000b8c1SAndreas Larsson #define TYPE_OCORES		0
85a000b8c1SAndreas Larsson #define TYPE_GRLIB		1
86a000b8c1SAndreas Larsson 
87c45d4ba8SSagar Shrikant Kadam #define OCORES_FLAG_BROKEN_IRQ BIT(1) /* Broken IRQ for FU540-C000 SoC */
88c45d4ba8SSagar Shrikant Kadam 
oc_setreg_8(struct ocores_i2c * i2c,int reg,u8 value)89a000b8c1SAndreas Larsson static void oc_setreg_8(struct ocores_i2c *i2c, int reg, u8 value)
90a000b8c1SAndreas Larsson {
91a000b8c1SAndreas Larsson 	iowrite8(value, i2c->base + (reg << i2c->reg_shift));
92a000b8c1SAndreas Larsson }
93a000b8c1SAndreas Larsson 
oc_setreg_16(struct ocores_i2c * i2c,int reg,u8 value)94a000b8c1SAndreas Larsson static void oc_setreg_16(struct ocores_i2c *i2c, int reg, u8 value)
95a000b8c1SAndreas Larsson {
96a000b8c1SAndreas Larsson 	iowrite16(value, i2c->base + (reg << i2c->reg_shift));
97a000b8c1SAndreas Larsson }
98a000b8c1SAndreas Larsson 
oc_setreg_32(struct ocores_i2c * i2c,int reg,u8 value)99a000b8c1SAndreas Larsson static void oc_setreg_32(struct ocores_i2c *i2c, int reg, u8 value)
100a000b8c1SAndreas Larsson {
101a000b8c1SAndreas Larsson 	iowrite32(value, i2c->base + (reg << i2c->reg_shift));
102a000b8c1SAndreas Larsson }
103a000b8c1SAndreas Larsson 
oc_setreg_16be(struct ocores_i2c * i2c,int reg,u8 value)104b2991676SMax Filippov static void oc_setreg_16be(struct ocores_i2c *i2c, int reg, u8 value)
105b2991676SMax Filippov {
106b2991676SMax Filippov 	iowrite16be(value, i2c->base + (reg << i2c->reg_shift));
107b2991676SMax Filippov }
108b2991676SMax Filippov 
oc_setreg_32be(struct ocores_i2c * i2c,int reg,u8 value)109b2991676SMax Filippov static void oc_setreg_32be(struct ocores_i2c *i2c, int reg, u8 value)
110b2991676SMax Filippov {
111b2991676SMax Filippov 	iowrite32be(value, i2c->base + (reg << i2c->reg_shift));
112b2991676SMax Filippov }
113b2991676SMax Filippov 
oc_getreg_8(struct ocores_i2c * i2c,int reg)114a000b8c1SAndreas Larsson static inline u8 oc_getreg_8(struct ocores_i2c *i2c, int reg)
115a000b8c1SAndreas Larsson {
116a000b8c1SAndreas Larsson 	return ioread8(i2c->base + (reg << i2c->reg_shift));
117a000b8c1SAndreas Larsson }
118a000b8c1SAndreas Larsson 
oc_getreg_16(struct ocores_i2c * i2c,int reg)119a000b8c1SAndreas Larsson static inline u8 oc_getreg_16(struct ocores_i2c *i2c, int reg)
120a000b8c1SAndreas Larsson {
121a000b8c1SAndreas Larsson 	return ioread16(i2c->base + (reg << i2c->reg_shift));
122a000b8c1SAndreas Larsson }
123a000b8c1SAndreas Larsson 
oc_getreg_32(struct ocores_i2c * i2c,int reg)124a000b8c1SAndreas Larsson static inline u8 oc_getreg_32(struct ocores_i2c *i2c, int reg)
125a000b8c1SAndreas Larsson {
126a000b8c1SAndreas Larsson 	return ioread32(i2c->base + (reg << i2c->reg_shift));
127a000b8c1SAndreas Larsson }
128a000b8c1SAndreas Larsson 
oc_getreg_16be(struct ocores_i2c * i2c,int reg)129b2991676SMax Filippov static inline u8 oc_getreg_16be(struct ocores_i2c *i2c, int reg)
130b2991676SMax Filippov {
131b2991676SMax Filippov 	return ioread16be(i2c->base + (reg << i2c->reg_shift));
132b2991676SMax Filippov }
133b2991676SMax Filippov 
oc_getreg_32be(struct ocores_i2c * i2c,int reg)134b2991676SMax Filippov static inline u8 oc_getreg_32be(struct ocores_i2c *i2c, int reg)
135b2991676SMax Filippov {
136b2991676SMax Filippov 	return ioread32be(i2c->base + (reg << i2c->reg_shift));
137b2991676SMax Filippov }
138b2991676SMax Filippov 
oc_setreg_io_8(struct ocores_i2c * i2c,int reg,u8 value)139809445d4SAndrew Lunn static void oc_setreg_io_8(struct ocores_i2c *i2c, int reg, u8 value)
140809445d4SAndrew Lunn {
141809445d4SAndrew Lunn 	outb(value, i2c->iobase + reg);
142809445d4SAndrew Lunn }
143809445d4SAndrew Lunn 
oc_getreg_io_8(struct ocores_i2c * i2c,int reg)144809445d4SAndrew Lunn static inline u8 oc_getreg_io_8(struct ocores_i2c *i2c, int reg)
145809445d4SAndrew Lunn {
146809445d4SAndrew Lunn 	return inb(i2c->iobase + reg);
147809445d4SAndrew Lunn }
148809445d4SAndrew Lunn 
oc_setreg(struct ocores_i2c * i2c,int reg,u8 value)14918f98b1eSPeter Korsgaard static inline void oc_setreg(struct ocores_i2c *i2c, int reg, u8 value)
15018f98b1eSPeter Korsgaard {
151a000b8c1SAndreas Larsson 	i2c->setreg(i2c, reg, value);
15218f98b1eSPeter Korsgaard }
15318f98b1eSPeter Korsgaard 
oc_getreg(struct ocores_i2c * i2c,int reg)15418f98b1eSPeter Korsgaard static inline u8 oc_getreg(struct ocores_i2c *i2c, int reg)
15518f98b1eSPeter Korsgaard {
156a000b8c1SAndreas Larsson 	return i2c->getreg(i2c, reg);
15718f98b1eSPeter Korsgaard }
15818f98b1eSPeter Korsgaard 
ocores_process(struct ocores_i2c * i2c,u8 stat)1592dc98346SFederico Vaga static void ocores_process(struct ocores_i2c *i2c, u8 stat)
16018f98b1eSPeter Korsgaard {
16118f98b1eSPeter Korsgaard 	struct i2c_msg *msg = i2c->msg;
162e7663ef5SFederico Vaga 	unsigned long flags;
163e7663ef5SFederico Vaga 
164e7663ef5SFederico Vaga 	/*
165e7663ef5SFederico Vaga 	 * If we spin here is because we are in timeout, so we are going
166e7663ef5SFederico Vaga 	 * to be in STATE_ERROR. See ocores_process_timeout()
167e7663ef5SFederico Vaga 	 */
168e7663ef5SFederico Vaga 	spin_lock_irqsave(&i2c->process_lock, flags);
16918f98b1eSPeter Korsgaard 
17018f98b1eSPeter Korsgaard 	if ((i2c->state == STATE_DONE) || (i2c->state == STATE_ERROR)) {
17118f98b1eSPeter Korsgaard 		/* stop has been sent */
17218f98b1eSPeter Korsgaard 		oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_IACK);
17318f98b1eSPeter Korsgaard 		wake_up(&i2c->wait);
174e7663ef5SFederico Vaga 		goto out;
17518f98b1eSPeter Korsgaard 	}
17618f98b1eSPeter Korsgaard 
17718f98b1eSPeter Korsgaard 	/* error? */
17818f98b1eSPeter Korsgaard 	if (stat & OCI2C_STAT_ARBLOST) {
17918f98b1eSPeter Korsgaard 		i2c->state = STATE_ERROR;
18018f98b1eSPeter Korsgaard 		oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_STOP);
181e7663ef5SFederico Vaga 		goto out;
18218f98b1eSPeter Korsgaard 	}
18318f98b1eSPeter Korsgaard 
18418f98b1eSPeter Korsgaard 	if ((i2c->state == STATE_START) || (i2c->state == STATE_WRITE)) {
18518f98b1eSPeter Korsgaard 		i2c->state =
18618f98b1eSPeter Korsgaard 			(msg->flags & I2C_M_RD) ? STATE_READ : STATE_WRITE;
18718f98b1eSPeter Korsgaard 
18818f98b1eSPeter Korsgaard 		if (stat & OCI2C_STAT_NACK) {
18918f98b1eSPeter Korsgaard 			i2c->state = STATE_ERROR;
19018f98b1eSPeter Korsgaard 			oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_STOP);
191e7663ef5SFederico Vaga 			goto out;
19218f98b1eSPeter Korsgaard 		}
193fac9c29fSFederico Vaga 	} else {
19418f98b1eSPeter Korsgaard 		msg->buf[i2c->pos++] = oc_getreg(i2c, OCI2C_DATA);
195fac9c29fSFederico Vaga 	}
19618f98b1eSPeter Korsgaard 
19718f98b1eSPeter Korsgaard 	/* end of msg? */
19818f98b1eSPeter Korsgaard 	if (i2c->pos == msg->len) {
19918f98b1eSPeter Korsgaard 		i2c->nmsgs--;
20018f98b1eSPeter Korsgaard 		i2c->msg++;
20118f98b1eSPeter Korsgaard 		i2c->pos = 0;
20218f98b1eSPeter Korsgaard 		msg = i2c->msg;
20318f98b1eSPeter Korsgaard 
20418f98b1eSPeter Korsgaard 		if (i2c->nmsgs) {	/* end? */
20518f98b1eSPeter Korsgaard 			/* send start? */
20618f98b1eSPeter Korsgaard 			if (!(msg->flags & I2C_M_NOSTART)) {
207380a295cSWolfram Sang 				u8 addr = i2c_8bit_addr_from_msg(msg);
20818f98b1eSPeter Korsgaard 
20918f98b1eSPeter Korsgaard 				i2c->state = STATE_START;
21018f98b1eSPeter Korsgaard 
21118f98b1eSPeter Korsgaard 				oc_setreg(i2c, OCI2C_DATA, addr);
21218f98b1eSPeter Korsgaard 				oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_START);
213e7663ef5SFederico Vaga 				goto out;
214fac9c29fSFederico Vaga 			}
21518f98b1eSPeter Korsgaard 			i2c->state = (msg->flags & I2C_M_RD)
21618f98b1eSPeter Korsgaard 				? STATE_READ : STATE_WRITE;
21718f98b1eSPeter Korsgaard 		} else {
21818f98b1eSPeter Korsgaard 			i2c->state = STATE_DONE;
21918f98b1eSPeter Korsgaard 			oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_STOP);
220e7663ef5SFederico Vaga 			goto out;
22118f98b1eSPeter Korsgaard 		}
22218f98b1eSPeter Korsgaard 	}
22318f98b1eSPeter Korsgaard 
22418f98b1eSPeter Korsgaard 	if (i2c->state == STATE_READ) {
22518f98b1eSPeter Korsgaard 		oc_setreg(i2c, OCI2C_CMD, i2c->pos == (msg->len-1) ?
22618f98b1eSPeter Korsgaard 			  OCI2C_CMD_READ_NACK : OCI2C_CMD_READ_ACK);
22718f98b1eSPeter Korsgaard 	} else {
22818f98b1eSPeter Korsgaard 		oc_setreg(i2c, OCI2C_DATA, msg->buf[i2c->pos++]);
22918f98b1eSPeter Korsgaard 		oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_WRITE);
23018f98b1eSPeter Korsgaard 	}
231e7663ef5SFederico Vaga 
232e7663ef5SFederico Vaga out:
233e7663ef5SFederico Vaga 	spin_unlock_irqrestore(&i2c->process_lock, flags);
23418f98b1eSPeter Korsgaard }
23518f98b1eSPeter Korsgaard 
ocores_isr(int irq,void * dev_id)2367d12e780SDavid Howells static irqreturn_t ocores_isr(int irq, void *dev_id)
23718f98b1eSPeter Korsgaard {
23818f98b1eSPeter Korsgaard 	struct ocores_i2c *i2c = dev_id;
2392dc98346SFederico Vaga 	u8 stat = oc_getreg(i2c, OCI2C_STATUS);
24018f98b1eSPeter Korsgaard 
241c45d4ba8SSagar Shrikant Kadam 	if (i2c->flags & OCORES_FLAG_BROKEN_IRQ) {
242c45d4ba8SSagar Shrikant Kadam 		if ((stat & OCI2C_STAT_IF) && !(stat & OCI2C_STAT_BUSY))
2432dc98346SFederico Vaga 			return IRQ_NONE;
244c45d4ba8SSagar Shrikant Kadam 	} else if (!(stat & OCI2C_STAT_IF)) {
245c45d4ba8SSagar Shrikant Kadam 		return IRQ_NONE;
246c45d4ba8SSagar Shrikant Kadam 	}
2472dc98346SFederico Vaga 	ocores_process(i2c, stat);
24818f98b1eSPeter Korsgaard 
24918f98b1eSPeter Korsgaard 	return IRQ_HANDLED;
25018f98b1eSPeter Korsgaard }
25118f98b1eSPeter Korsgaard 
252e7663ef5SFederico Vaga /**
253d4c73d41SLee Jones  * ocores_process_timeout() - Process timeout event
254e7663ef5SFederico Vaga  * @i2c: ocores I2C device instance
255e7663ef5SFederico Vaga  */
ocores_process_timeout(struct ocores_i2c * i2c)256e7663ef5SFederico Vaga static void ocores_process_timeout(struct ocores_i2c *i2c)
257e7663ef5SFederico Vaga {
258e7663ef5SFederico Vaga 	unsigned long flags;
259e7663ef5SFederico Vaga 
260e7663ef5SFederico Vaga 	spin_lock_irqsave(&i2c->process_lock, flags);
261e7663ef5SFederico Vaga 	i2c->state = STATE_ERROR;
262e7663ef5SFederico Vaga 	oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_STOP);
263e7663ef5SFederico Vaga 	spin_unlock_irqrestore(&i2c->process_lock, flags);
264e7663ef5SFederico Vaga }
265e7663ef5SFederico Vaga 
26669c8c0c0SFederico Vaga /**
267d4c73d41SLee Jones  * ocores_wait() - Wait until something change in a given register
26869c8c0c0SFederico Vaga  * @i2c: ocores I2C device instance
26969c8c0c0SFederico Vaga  * @reg: register to query
27069c8c0c0SFederico Vaga  * @mask: bitmask to apply on register value
27169c8c0c0SFederico Vaga  * @val: expected result
27269c8c0c0SFederico Vaga  * @timeout: timeout in jiffies
27369c8c0c0SFederico Vaga  *
27469c8c0c0SFederico Vaga  * Timeout is necessary to avoid to stay here forever when the chip
27569c8c0c0SFederico Vaga  * does not answer correctly.
27669c8c0c0SFederico Vaga  *
27769c8c0c0SFederico Vaga  * Return: 0 on success, -ETIMEDOUT on timeout
27869c8c0c0SFederico Vaga  */
ocores_wait(struct ocores_i2c * i2c,int reg,u8 mask,u8 val,const unsigned long timeout)27969c8c0c0SFederico Vaga static int ocores_wait(struct ocores_i2c *i2c,
28069c8c0c0SFederico Vaga 		       int reg, u8 mask, u8 val,
28169c8c0c0SFederico Vaga 		       const unsigned long timeout)
28218f98b1eSPeter Korsgaard {
28369c8c0c0SFederico Vaga 	unsigned long j;
28469c8c0c0SFederico Vaga 
28569c8c0c0SFederico Vaga 	j = jiffies + timeout;
28669c8c0c0SFederico Vaga 	while (1) {
28769c8c0c0SFederico Vaga 		u8 status = oc_getreg(i2c, reg);
28869c8c0c0SFederico Vaga 
28969c8c0c0SFederico Vaga 		if ((status & mask) == val)
29069c8c0c0SFederico Vaga 			break;
29169c8c0c0SFederico Vaga 
29269c8c0c0SFederico Vaga 		if (time_after(jiffies, j))
29369c8c0c0SFederico Vaga 			return -ETIMEDOUT;
29469c8c0c0SFederico Vaga 	}
29569c8c0c0SFederico Vaga 	return 0;
29669c8c0c0SFederico Vaga }
29769c8c0c0SFederico Vaga 
29869c8c0c0SFederico Vaga /**
299d4c73d41SLee Jones  * ocores_poll_wait() - Wait until is possible to process some data
30069c8c0c0SFederico Vaga  * @i2c: ocores I2C device instance
30169c8c0c0SFederico Vaga  *
30269c8c0c0SFederico Vaga  * Used when the device is in polling mode (interrupts disabled).
30369c8c0c0SFederico Vaga  *
30469c8c0c0SFederico Vaga  * Return: 0 on success, -ETIMEDOUT on timeout
30569c8c0c0SFederico Vaga  */
ocores_poll_wait(struct ocores_i2c * i2c)30669c8c0c0SFederico Vaga static int ocores_poll_wait(struct ocores_i2c *i2c)
30769c8c0c0SFederico Vaga {
30869c8c0c0SFederico Vaga 	u8 mask;
30969c8c0c0SFederico Vaga 	int err;
31069c8c0c0SFederico Vaga 
31169c8c0c0SFederico Vaga 	if (i2c->state == STATE_DONE || i2c->state == STATE_ERROR) {
31269c8c0c0SFederico Vaga 		/* transfer is over */
31369c8c0c0SFederico Vaga 		mask = OCI2C_STAT_BUSY;
31469c8c0c0SFederico Vaga 	} else {
31569c8c0c0SFederico Vaga 		/* on going transfer */
31669c8c0c0SFederico Vaga 		mask = OCI2C_STAT_TIP;
31769c8c0c0SFederico Vaga 		/*
31869c8c0c0SFederico Vaga 		 * We wait for the data to be transferred (8bit),
31969c8c0c0SFederico Vaga 		 * then we start polling on the ACK/NACK bit
32069c8c0c0SFederico Vaga 		 */
32169c8c0c0SFederico Vaga 		udelay((8 * 1000) / i2c->bus_clock_khz);
32269c8c0c0SFederico Vaga 	}
32369c8c0c0SFederico Vaga 
32469c8c0c0SFederico Vaga 	/*
32569c8c0c0SFederico Vaga 	 * once we are here we expect to get the expected result immediately
32669c8c0c0SFederico Vaga 	 * so if after 1ms we timeout then something is broken.
32769c8c0c0SFederico Vaga 	 */
32869c8c0c0SFederico Vaga 	err = ocores_wait(i2c, OCI2C_STATUS, mask, 0, msecs_to_jiffies(1));
32969c8c0c0SFederico Vaga 	if (err)
33069c8c0c0SFederico Vaga 		dev_warn(i2c->adap.dev.parent,
33169c8c0c0SFederico Vaga 			 "%s: STATUS timeout, bit 0x%x did not clear in 1ms\n",
33269c8c0c0SFederico Vaga 			 __func__, mask);
33369c8c0c0SFederico Vaga 	return err;
33469c8c0c0SFederico Vaga }
33569c8c0c0SFederico Vaga 
33669c8c0c0SFederico Vaga /**
337d4c73d41SLee Jones  * ocores_process_polling() - It handles an IRQ-less transfer
33869c8c0c0SFederico Vaga  * @i2c: ocores I2C device instance
33969c8c0c0SFederico Vaga  *
34069c8c0c0SFederico Vaga  * Even if IRQ are disabled, the I2C OpenCore IP behavior is exactly the same
34169c8c0c0SFederico Vaga  * (only that IRQ are not produced). This means that we can re-use entirely
34269c8c0c0SFederico Vaga  * ocores_isr(), we just add our polling code around it.
34369c8c0c0SFederico Vaga  *
34469c8c0c0SFederico Vaga  * It can run in atomic context
345f8160d3bSGregor Herburger  *
346f8160d3bSGregor Herburger  * Return: 0 on success, -ETIMEDOUT on timeout
34769c8c0c0SFederico Vaga  */
ocores_process_polling(struct ocores_i2c * i2c)348f8160d3bSGregor Herburger static int ocores_process_polling(struct ocores_i2c *i2c)
34969c8c0c0SFederico Vaga {
35069c8c0c0SFederico Vaga 	irqreturn_t ret;
351f8160d3bSGregor Herburger 	int err = 0;
35269c8c0c0SFederico Vaga 
353f8160d3bSGregor Herburger 	while (1) {
35469c8c0c0SFederico Vaga 		err = ocores_poll_wait(i2c);
355f8160d3bSGregor Herburger 		if (err)
35669c8c0c0SFederico Vaga 			break; /* timeout */
35769c8c0c0SFederico Vaga 
35869c8c0c0SFederico Vaga 		ret = ocores_isr(-1, i2c);
35969c8c0c0SFederico Vaga 		if (ret == IRQ_NONE)
36069c8c0c0SFederico Vaga 			break; /* all messages have been transferred */
361c45d4ba8SSagar Shrikant Kadam 		else {
362c45d4ba8SSagar Shrikant Kadam 			if (i2c->flags & OCORES_FLAG_BROKEN_IRQ)
363c45d4ba8SSagar Shrikant Kadam 				if (i2c->state == STATE_DONE)
364c45d4ba8SSagar Shrikant Kadam 					break;
365c45d4ba8SSagar Shrikant Kadam 		}
36669c8c0c0SFederico Vaga 	}
367f8160d3bSGregor Herburger 
368f8160d3bSGregor Herburger 	return err;
36969c8c0c0SFederico Vaga }
37069c8c0c0SFederico Vaga 
ocores_xfer_core(struct ocores_i2c * i2c,struct i2c_msg * msgs,int num,bool polling)37169c8c0c0SFederico Vaga static int ocores_xfer_core(struct ocores_i2c *i2c,
37269c8c0c0SFederico Vaga 			    struct i2c_msg *msgs, int num,
37369c8c0c0SFederico Vaga 			    bool polling)
37469c8c0c0SFederico Vaga {
375f8160d3bSGregor Herburger 	int ret = 0;
37669c8c0c0SFederico Vaga 	u8 ctrl;
37769c8c0c0SFederico Vaga 
37869c8c0c0SFederico Vaga 	ctrl = oc_getreg(i2c, OCI2C_CONTROL);
37969c8c0c0SFederico Vaga 	if (polling)
38069c8c0c0SFederico Vaga 		oc_setreg(i2c, OCI2C_CONTROL, ctrl & ~OCI2C_CTRL_IEN);
38169c8c0c0SFederico Vaga 	else
38269c8c0c0SFederico Vaga 		oc_setreg(i2c, OCI2C_CONTROL, ctrl | OCI2C_CTRL_IEN);
38318f98b1eSPeter Korsgaard 
38418f98b1eSPeter Korsgaard 	i2c->msg = msgs;
38518f98b1eSPeter Korsgaard 	i2c->pos = 0;
38618f98b1eSPeter Korsgaard 	i2c->nmsgs = num;
38718f98b1eSPeter Korsgaard 	i2c->state = STATE_START;
38818f98b1eSPeter Korsgaard 
38930a64757SPeter Rosin 	oc_setreg(i2c, OCI2C_DATA, i2c_8bit_addr_from_msg(i2c->msg));
39018f98b1eSPeter Korsgaard 	oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_START);
39118f98b1eSPeter Korsgaard 
39269c8c0c0SFederico Vaga 	if (polling) {
393f8160d3bSGregor Herburger 		ret = ocores_process_polling(i2c);
39469c8c0c0SFederico Vaga 	} else {
395f8160d3bSGregor Herburger 		if (wait_event_timeout(i2c->wait,
39669c8c0c0SFederico Vaga 				       (i2c->state == STATE_ERROR) ||
397f8160d3bSGregor Herburger 				       (i2c->state == STATE_DONE), HZ) == 0)
398f8160d3bSGregor Herburger 			ret = -ETIMEDOUT;
39918f98b1eSPeter Korsgaard 	}
400f8160d3bSGregor Herburger 	if (ret) {
401f8160d3bSGregor Herburger 		ocores_process_timeout(i2c);
402f8160d3bSGregor Herburger 		return ret;
40369c8c0c0SFederico Vaga 	}
40418f98b1eSPeter Korsgaard 
405e7663ef5SFederico Vaga 	return (i2c->state == STATE_DONE) ? num : -EIO;
406e7663ef5SFederico Vaga }
407e7663ef5SFederico Vaga 
ocores_xfer_polling(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)40869c8c0c0SFederico Vaga static int ocores_xfer_polling(struct i2c_adapter *adap,
40969c8c0c0SFederico Vaga 			       struct i2c_msg *msgs, int num)
41069c8c0c0SFederico Vaga {
41169c8c0c0SFederico Vaga 	return ocores_xfer_core(i2c_get_adapdata(adap), msgs, num, true);
41269c8c0c0SFederico Vaga }
41369c8c0c0SFederico Vaga 
ocores_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)41469c8c0c0SFederico Vaga static int ocores_xfer(struct i2c_adapter *adap,
41569c8c0c0SFederico Vaga 		       struct i2c_msg *msgs, int num)
41669c8c0c0SFederico Vaga {
417dd7dbf0eSWolfram Sang 	return ocores_xfer_core(i2c_get_adapdata(adap), msgs, num, false);
41869c8c0c0SFederico Vaga }
41969c8c0c0SFederico Vaga 
ocores_init(struct device * dev,struct ocores_i2c * i2c)4203a33a854SMax Filippov static int ocores_init(struct device *dev, struct ocores_i2c *i2c)
42118f98b1eSPeter Korsgaard {
42218f98b1eSPeter Korsgaard 	int prescale;
4233a33a854SMax Filippov 	int diff;
42418f98b1eSPeter Korsgaard 	u8 ctrl = oc_getreg(i2c, OCI2C_CONTROL);
42518f98b1eSPeter Korsgaard 
42618f98b1eSPeter Korsgaard 	/* make sure the device is disabled */
42769c8c0c0SFederico Vaga 	ctrl &= ~(OCI2C_CTRL_EN | OCI2C_CTRL_IEN);
42869c8c0c0SFederico Vaga 	oc_setreg(i2c, OCI2C_CONTROL, ctrl);
42918f98b1eSPeter Korsgaard 
4303a33a854SMax Filippov 	prescale = (i2c->ip_clock_khz / (5 * i2c->bus_clock_khz)) - 1;
4313a33a854SMax Filippov 	prescale = clamp(prescale, 0, 0xffff);
4323a33a854SMax Filippov 
4333a33a854SMax Filippov 	diff = i2c->ip_clock_khz / (5 * (prescale + 1)) - i2c->bus_clock_khz;
4343a33a854SMax Filippov 	if (abs(diff) > i2c->bus_clock_khz / 10) {
4353a33a854SMax Filippov 		dev_err(dev,
4363a33a854SMax Filippov 			"Unsupported clock settings: core: %d KHz, bus: %d KHz\n",
4373a33a854SMax Filippov 			i2c->ip_clock_khz, i2c->bus_clock_khz);
4383a33a854SMax Filippov 		return -EINVAL;
4393a33a854SMax Filippov 	}
4403a33a854SMax Filippov 
44118f98b1eSPeter Korsgaard 	oc_setreg(i2c, OCI2C_PRELOW, prescale & 0xff);
44218f98b1eSPeter Korsgaard 	oc_setreg(i2c, OCI2C_PREHIGH, prescale >> 8);
44318f98b1eSPeter Korsgaard 
44418f98b1eSPeter Korsgaard 	/* Init the device */
44569c8c0c0SFederico Vaga 	oc_setreg(i2c, OCI2C_CONTROL, ctrl | OCI2C_CTRL_EN);
446*391251d4SGrygorii Tertychnyi 	oc_setreg(i2c, OCI2C_CMD, OCI2C_CMD_IACK);
4473a33a854SMax Filippov 
4483a33a854SMax Filippov 	return 0;
44918f98b1eSPeter Korsgaard }
45018f98b1eSPeter Korsgaard 
45118f98b1eSPeter Korsgaard 
ocores_func(struct i2c_adapter * adap)45218f98b1eSPeter Korsgaard static u32 ocores_func(struct i2c_adapter *adap)
45318f98b1eSPeter Korsgaard {
45418f98b1eSPeter Korsgaard 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
45518f98b1eSPeter Korsgaard }
45618f98b1eSPeter Korsgaard 
457dd7dbf0eSWolfram Sang static struct i2c_algorithm ocores_algorithm = {
45818f98b1eSPeter Korsgaard 	.master_xfer = ocores_xfer,
4593d11a12eSWolfram Sang 	.master_xfer_atomic = ocores_xfer_polling,
46018f98b1eSPeter Korsgaard 	.functionality = ocores_func,
46118f98b1eSPeter Korsgaard };
46218f98b1eSPeter Korsgaard 
463329430ccSBhumika Goyal static const struct i2c_adapter ocores_adapter = {
46418f98b1eSPeter Korsgaard 	.owner = THIS_MODULE,
46518f98b1eSPeter Korsgaard 	.name = "i2c-ocores",
4661ce97e07SWolfram Sang 	.class = I2C_CLASS_DEPRECATED,
46718f98b1eSPeter Korsgaard 	.algo = &ocores_algorithm,
46818f98b1eSPeter Korsgaard };
46918f98b1eSPeter Korsgaard 
470eae45e5dSJingoo Han static const struct of_device_id ocores_i2c_match[] = {
471a000b8c1SAndreas Larsson 	{
472a000b8c1SAndreas Larsson 		.compatible = "opencores,i2c-ocores",
473a000b8c1SAndreas Larsson 		.data = (void *)TYPE_OCORES,
474a000b8c1SAndreas Larsson 	},
475a000b8c1SAndreas Larsson 	{
476a000b8c1SAndreas Larsson 		.compatible = "aeroflexgaisler,i2cmst",
477a000b8c1SAndreas Larsson 		.data = (void *)TYPE_GRLIB,
478a000b8c1SAndreas Larsson 	},
479d9ce957dSSagar Shrikant Kadam 	{
480d9ce957dSSagar Shrikant Kadam 		.compatible = "sifive,fu540-c000-i2c",
481d9ce957dSSagar Shrikant Kadam 	},
482d9ce957dSSagar Shrikant Kadam 	{
483d9ce957dSSagar Shrikant Kadam 		.compatible = "sifive,i2c0",
484d9ce957dSSagar Shrikant Kadam 	},
485a000b8c1SAndreas Larsson 	{},
486a000b8c1SAndreas Larsson };
487a000b8c1SAndreas Larsson MODULE_DEVICE_TABLE(of, ocores_i2c_match);
488a000b8c1SAndreas Larsson 
489049bb69dSJonas Bonn #ifdef CONFIG_OF
490fac9c29fSFederico Vaga /*
491fac9c29fSFederico Vaga  * Read and write functions for the GRLIB port of the controller. Registers are
492c5d54744SAndreas Larsson  * 32-bit big endian and the PRELOW and PREHIGH registers are merged into one
493fac9c29fSFederico Vaga  * register. The subsequent registers have their offsets decreased accordingly.
494fac9c29fSFederico Vaga  */
oc_getreg_grlib(struct ocores_i2c * i2c,int reg)495c5d54744SAndreas Larsson static u8 oc_getreg_grlib(struct ocores_i2c *i2c, int reg)
496c5d54744SAndreas Larsson {
497c5d54744SAndreas Larsson 	u32 rd;
498c5d54744SAndreas Larsson 	int rreg = reg;
499fac9c29fSFederico Vaga 
500c5d54744SAndreas Larsson 	if (reg != OCI2C_PRELOW)
501c5d54744SAndreas Larsson 		rreg--;
502c5d54744SAndreas Larsson 	rd = ioread32be(i2c->base + (rreg << i2c->reg_shift));
503c5d54744SAndreas Larsson 	if (reg == OCI2C_PREHIGH)
504c5d54744SAndreas Larsson 		return (u8)(rd >> 8);
505c5d54744SAndreas Larsson 	else
506c5d54744SAndreas Larsson 		return (u8)rd;
507c5d54744SAndreas Larsson }
508c5d54744SAndreas Larsson 
oc_setreg_grlib(struct ocores_i2c * i2c,int reg,u8 value)509c5d54744SAndreas Larsson static void oc_setreg_grlib(struct ocores_i2c *i2c, int reg, u8 value)
510c5d54744SAndreas Larsson {
511c5d54744SAndreas Larsson 	u32 curr, wr;
512c5d54744SAndreas Larsson 	int rreg = reg;
513fac9c29fSFederico Vaga 
514c5d54744SAndreas Larsson 	if (reg != OCI2C_PRELOW)
515c5d54744SAndreas Larsson 		rreg--;
516c5d54744SAndreas Larsson 	if (reg == OCI2C_PRELOW || reg == OCI2C_PREHIGH) {
517c5d54744SAndreas Larsson 		curr = ioread32be(i2c->base + (rreg << i2c->reg_shift));
518c5d54744SAndreas Larsson 		if (reg == OCI2C_PRELOW)
519c5d54744SAndreas Larsson 			wr = (curr & 0xff00) | value;
520c5d54744SAndreas Larsson 		else
521c5d54744SAndreas Larsson 			wr = (((u32)value) << 8) | (curr & 0xff);
522c5d54744SAndreas Larsson 	} else {
523c5d54744SAndreas Larsson 		wr = value;
524c5d54744SAndreas Larsson 	}
525c5d54744SAndreas Larsson 	iowrite32be(wr, i2c->base + (rreg << i2c->reg_shift));
526c5d54744SAndreas Larsson }
527c5d54744SAndreas Larsson 
ocores_i2c_of_probe(struct platform_device * pdev,struct ocores_i2c * i2c)528049bb69dSJonas Bonn static int ocores_i2c_of_probe(struct platform_device *pdev,
529049bb69dSJonas Bonn 				struct ocores_i2c *i2c)
530049bb69dSJonas Bonn {
5318bb986a8SGanesan Ramalingam 	struct device_node *np = pdev->dev.of_node;
532a000b8c1SAndreas Larsson 	const struct of_device_id *match;
5338bb986a8SGanesan Ramalingam 	u32 val;
5343a33a854SMax Filippov 	u32 clock_frequency;
5353a33a854SMax Filippov 	bool clock_frequency_present;
536049bb69dSJonas Bonn 
5378bb986a8SGanesan Ramalingam 	if (of_property_read_u32(np, "reg-shift", &i2c->reg_shift)) {
5388bb986a8SGanesan Ramalingam 		/* no 'reg-shift', check for deprecated 'regstep' */
5398bb986a8SGanesan Ramalingam 		if (!of_property_read_u32(np, "regstep", &val)) {
5408bb986a8SGanesan Ramalingam 			if (!is_power_of_2(val)) {
5418bb986a8SGanesan Ramalingam 				dev_err(&pdev->dev, "invalid regstep %d\n",
5428bb986a8SGanesan Ramalingam 					val);
5438bb986a8SGanesan Ramalingam 				return -EINVAL;
544049bb69dSJonas Bonn 			}
5458bb986a8SGanesan Ramalingam 			i2c->reg_shift = ilog2(val);
5468bb986a8SGanesan Ramalingam 			dev_warn(&pdev->dev,
5478bb986a8SGanesan Ramalingam 				"regstep property deprecated, use reg-shift\n");
5488bb986a8SGanesan Ramalingam 		}
5498bb986a8SGanesan Ramalingam 	}
550049bb69dSJonas Bonn 
5513a33a854SMax Filippov 	clock_frequency_present = !of_property_read_u32(np, "clock-frequency",
5523a33a854SMax Filippov 							&clock_frequency);
5533a33a854SMax Filippov 	i2c->bus_clock_khz = 100;
5543a33a854SMax Filippov 
5559e1a1ee9SWang Zhang 	i2c->clk = devm_clk_get_optional_enabled(&pdev->dev, NULL);
5569e1a1ee9SWang Zhang 	if (IS_ERR(i2c->clk))
5579e1a1ee9SWang Zhang 		return dev_err_probe(&pdev->dev, PTR_ERR(i2c->clk),
5589e1a1ee9SWang Zhang 				     "devm_clk_get_optional_enabled failed\n");
559e961a094SMax Filippov 
560e961a094SMax Filippov 	i2c->ip_clock_khz = clk_get_rate(i2c->clk) / 1000;
561e961a094SMax Filippov 	if (clock_frequency_present)
562e961a094SMax Filippov 		i2c->bus_clock_khz = clock_frequency / 1000;
5630d8fb599SWolfram Sang 	if (i2c->ip_clock_khz == 0) {
5640d8fb599SWolfram Sang 		if (of_property_read_u32(np, "opencores,ip-clock-frequency",
565e961a094SMax Filippov 						&val)) {
5663a33a854SMax Filippov 			if (!clock_frequency_present) {
567049bb69dSJonas Bonn 				dev_err(&pdev->dev,
5683a33a854SMax Filippov 					"Missing required parameter 'opencores,ip-clock-frequency'\n");
569049bb69dSJonas Bonn 				return -ENODEV;
570049bb69dSJonas Bonn 			}
5713a33a854SMax Filippov 			i2c->ip_clock_khz = clock_frequency / 1000;
5723a33a854SMax Filippov 			dev_warn(&pdev->dev,
5733a33a854SMax Filippov 				 "Deprecated usage of the 'clock-frequency' property, please update to 'opencores,ip-clock-frequency'\n");
5743a33a854SMax Filippov 		} else {
5753a33a854SMax Filippov 			i2c->ip_clock_khz = val / 1000;
5763a33a854SMax Filippov 			if (clock_frequency_present)
5773a33a854SMax Filippov 				i2c->bus_clock_khz = clock_frequency / 1000;
5783a33a854SMax Filippov 		}
5790d8fb599SWolfram Sang 	}
580049bb69dSJonas Bonn 
5817326e38fSGanesan Ramalingam 	of_property_read_u32(pdev->dev.of_node, "reg-io-width",
5827326e38fSGanesan Ramalingam 				&i2c->reg_io_width);
583a000b8c1SAndreas Larsson 
584a000b8c1SAndreas Larsson 	match = of_match_node(ocores_i2c_match, pdev->dev.of_node);
5856beaddf2SJayachandran C 	if (match && (long)match->data == TYPE_GRLIB) {
586a000b8c1SAndreas Larsson 		dev_dbg(&pdev->dev, "GRLIB variant of i2c-ocores\n");
587a000b8c1SAndreas Larsson 		i2c->setreg = oc_setreg_grlib;
588a000b8c1SAndreas Larsson 		i2c->getreg = oc_getreg_grlib;
589a000b8c1SAndreas Larsson 	}
590a000b8c1SAndreas Larsson 
591049bb69dSJonas Bonn 	return 0;
592049bb69dSJonas Bonn }
593049bb69dSJonas Bonn #else
594049bb69dSJonas Bonn #define ocores_i2c_of_probe(pdev, i2c) -ENODEV
595049bb69dSJonas Bonn #endif
59618f98b1eSPeter Korsgaard 
ocores_i2c_probe(struct platform_device * pdev)5970b255e92SBill Pemberton static int ocores_i2c_probe(struct platform_device *pdev)
59818f98b1eSPeter Korsgaard {
59918f98b1eSPeter Korsgaard 	struct ocores_i2c *i2c;
60018f98b1eSPeter Korsgaard 	struct ocores_i2c_platform_data *pdata;
601f5f35a92SAndreas Larsson 	struct resource *res;
602f5f35a92SAndreas Larsson 	int irq;
60318f98b1eSPeter Korsgaard 	int ret;
604dd14be4cSRichard Röjfors 	int i;
60518f98b1eSPeter Korsgaard 
60647def5b8SJonas Bonn 	i2c = devm_kzalloc(&pdev->dev, sizeof(*i2c), GFP_KERNEL);
60718f98b1eSPeter Korsgaard 	if (!i2c)
60818f98b1eSPeter Korsgaard 		return -ENOMEM;
60918f98b1eSPeter Korsgaard 
610e7663ef5SFederico Vaga 	spin_lock_init(&i2c->process_lock);
611e7663ef5SFederico Vaga 
612b7d12a86SJulia Lawall 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
613809445d4SAndrew Lunn 	if (res) {
61484dbf809SThierry Reding 		i2c->base = devm_ioremap_resource(&pdev->dev, res);
61584dbf809SThierry Reding 		if (IS_ERR(i2c->base))
61684dbf809SThierry Reding 			return PTR_ERR(i2c->base);
617809445d4SAndrew Lunn 	} else {
618809445d4SAndrew Lunn 		res = platform_get_resource(pdev, IORESOURCE_IO, 0);
619809445d4SAndrew Lunn 		if (!res)
620809445d4SAndrew Lunn 			return -EINVAL;
621809445d4SAndrew Lunn 		i2c->iobase = res->start;
622809445d4SAndrew Lunn 		if (!devm_request_region(&pdev->dev, res->start,
623809445d4SAndrew Lunn 					 resource_size(res),
624809445d4SAndrew Lunn 					 pdev->name)) {
625809445d4SAndrew Lunn 			dev_err(&pdev->dev, "Can't get I/O resource.\n");
626809445d4SAndrew Lunn 			return -EBUSY;
627809445d4SAndrew Lunn 		}
628809445d4SAndrew Lunn 		i2c->setreg = oc_setreg_io_8;
629809445d4SAndrew Lunn 		i2c->getreg = oc_getreg_io_8;
630809445d4SAndrew Lunn 	}
63118f98b1eSPeter Korsgaard 
6326d4028c6SJingoo Han 	pdata = dev_get_platdata(&pdev->dev);
633049bb69dSJonas Bonn 	if (pdata) {
6348bb986a8SGanesan Ramalingam 		i2c->reg_shift = pdata->reg_shift;
6357326e38fSGanesan Ramalingam 		i2c->reg_io_width = pdata->reg_io_width;
6363a33a854SMax Filippov 		i2c->ip_clock_khz = pdata->clock_khz;
637237b5f66SAndrew Lunn 		if (pdata->bus_khz)
638237b5f66SAndrew Lunn 			i2c->bus_clock_khz = pdata->bus_khz;
639237b5f66SAndrew Lunn 		else
6403a33a854SMax Filippov 			i2c->bus_clock_khz = 100;
641049bb69dSJonas Bonn 	} else {
642049bb69dSJonas Bonn 		ret = ocores_i2c_of_probe(pdev, i2c);
643049bb69dSJonas Bonn 		if (ret)
644049bb69dSJonas Bonn 			return ret;
645049bb69dSJonas Bonn 	}
646049bb69dSJonas Bonn 
6477326e38fSGanesan Ramalingam 	if (i2c->reg_io_width == 0)
6487326e38fSGanesan Ramalingam 		i2c->reg_io_width = 1; /* Set to default value */
6497326e38fSGanesan Ramalingam 
650a000b8c1SAndreas Larsson 	if (!i2c->setreg || !i2c->getreg) {
651b2991676SMax Filippov 		bool be = pdata ? pdata->big_endian :
652b2991676SMax Filippov 			of_device_is_big_endian(pdev->dev.of_node);
653b2991676SMax Filippov 
654a000b8c1SAndreas Larsson 		switch (i2c->reg_io_width) {
655a000b8c1SAndreas Larsson 		case 1:
656a000b8c1SAndreas Larsson 			i2c->setreg = oc_setreg_8;
657a000b8c1SAndreas Larsson 			i2c->getreg = oc_getreg_8;
658a000b8c1SAndreas Larsson 			break;
659a000b8c1SAndreas Larsson 
660a000b8c1SAndreas Larsson 		case 2:
661b2991676SMax Filippov 			i2c->setreg = be ? oc_setreg_16be : oc_setreg_16;
662b2991676SMax Filippov 			i2c->getreg = be ? oc_getreg_16be : oc_getreg_16;
663a000b8c1SAndreas Larsson 			break;
664a000b8c1SAndreas Larsson 
665a000b8c1SAndreas Larsson 		case 4:
666b2991676SMax Filippov 			i2c->setreg = be ? oc_setreg_32be : oc_setreg_32;
667b2991676SMax Filippov 			i2c->getreg = be ? oc_getreg_32be : oc_getreg_32;
668a000b8c1SAndreas Larsson 			break;
669a000b8c1SAndreas Larsson 
670a000b8c1SAndreas Larsson 		default:
671a000b8c1SAndreas Larsson 			dev_err(&pdev->dev, "Unsupported I/O width (%d)\n",
672a000b8c1SAndreas Larsson 				i2c->reg_io_width);
6739e1a1ee9SWang Zhang 			return -EINVAL;
674a000b8c1SAndreas Larsson 		}
675a000b8c1SAndreas Larsson 	}
676a000b8c1SAndreas Larsson 
67718f98b1eSPeter Korsgaard 	init_waitqueue_head(&i2c->wait);
67869c8c0c0SFederico Vaga 
679dc4e10b6SStefan Lässer 	irq = platform_get_irq_optional(pdev, 0);
680eda03fa0SSagar Shrikant Kadam 	/*
681eda03fa0SSagar Shrikant Kadam 	 * Since the SoC does have an interrupt, its DT has an interrupt
682eda03fa0SSagar Shrikant Kadam 	 * property - But this should be bypassed as the IRQ logic in this
683eda03fa0SSagar Shrikant Kadam 	 * SoC is broken.
684eda03fa0SSagar Shrikant Kadam 	 */
685eda03fa0SSagar Shrikant Kadam 	if (of_device_is_compatible(pdev->dev.of_node,
686eda03fa0SSagar Shrikant Kadam 				    "sifive,fu540-c000-i2c")) {
687eda03fa0SSagar Shrikant Kadam 		i2c->flags |= OCORES_FLAG_BROKEN_IRQ;
688eda03fa0SSagar Shrikant Kadam 		irq = -ENXIO;
689eda03fa0SSagar Shrikant Kadam 	}
690eda03fa0SSagar Shrikant Kadam 
69169c8c0c0SFederico Vaga 	if (irq == -ENXIO) {
692dd7dbf0eSWolfram Sang 		ocores_algorithm.master_xfer = ocores_xfer_polling;
69369c8c0c0SFederico Vaga 	} else {
69469c8c0c0SFederico Vaga 		if (irq < 0)
69569c8c0c0SFederico Vaga 			return irq;
69669c8c0c0SFederico Vaga 	}
69769c8c0c0SFederico Vaga 
698dd7dbf0eSWolfram Sang 	if (ocores_algorithm.master_xfer != ocores_xfer_polling) {
699ba919403SFederico Vaga 		ret = devm_request_any_context_irq(&pdev->dev, irq,
700ba919403SFederico Vaga 						   ocores_isr, 0,
70147def5b8SJonas Bonn 						   pdev->name, i2c);
70218f98b1eSPeter Korsgaard 		if (ret) {
70318f98b1eSPeter Korsgaard 			dev_err(&pdev->dev, "Cannot claim IRQ\n");
7049e1a1ee9SWang Zhang 			return ret;
70518f98b1eSPeter Korsgaard 		}
70669c8c0c0SFederico Vaga 	}
70769c8c0c0SFederico Vaga 
70869c8c0c0SFederico Vaga 	ret = ocores_init(&pdev->dev, i2c);
70969c8c0c0SFederico Vaga 	if (ret)
7109e1a1ee9SWang Zhang 		return ret;
71118f98b1eSPeter Korsgaard 
71218f98b1eSPeter Korsgaard 	/* hook up driver to tree */
71318f98b1eSPeter Korsgaard 	platform_set_drvdata(pdev, i2c);
71418f98b1eSPeter Korsgaard 	i2c->adap = ocores_adapter;
71518f98b1eSPeter Korsgaard 	i2c_set_adapdata(&i2c->adap, i2c);
71618f98b1eSPeter Korsgaard 	i2c->adap.dev.parent = &pdev->dev;
717049bb69dSJonas Bonn 	i2c->adap.dev.of_node = pdev->dev.of_node;
71818f98b1eSPeter Korsgaard 
71918f98b1eSPeter Korsgaard 	/* add i2c adapter to i2c tree */
72018f98b1eSPeter Korsgaard 	ret = i2c_add_adapter(&i2c->adap);
721ea734404SWolfram Sang 	if (ret)
7229e1a1ee9SWang Zhang 		return ret;
72318f98b1eSPeter Korsgaard 
724dd14be4cSRichard Röjfors 	/* add in known devices to the bus */
725049bb69dSJonas Bonn 	if (pdata) {
726dd14be4cSRichard Röjfors 		for (i = 0; i < pdata->num_devices; i++)
7277de69dbfSWolfram Sang 			i2c_new_client_device(&i2c->adap, pdata->devices + i);
728049bb69dSJonas Bonn 	}
729dd14be4cSRichard Röjfors 
73018f98b1eSPeter Korsgaard 	return 0;
73118f98b1eSPeter Korsgaard }
73218f98b1eSPeter Korsgaard 
ocores_i2c_remove(struct platform_device * pdev)733e190a0c3SUwe Kleine-König static void ocores_i2c_remove(struct platform_device *pdev)
73418f98b1eSPeter Korsgaard {
73518f98b1eSPeter Korsgaard 	struct ocores_i2c *i2c = platform_get_drvdata(pdev);
736fac9c29fSFederico Vaga 	u8 ctrl = oc_getreg(i2c, OCI2C_CONTROL);
73718f98b1eSPeter Korsgaard 
73818f98b1eSPeter Korsgaard 	/* disable i2c logic */
739fac9c29fSFederico Vaga 	ctrl &= ~(OCI2C_CTRL_EN | OCI2C_CTRL_IEN);
740fac9c29fSFederico Vaga 	oc_setreg(i2c, OCI2C_CONTROL, ctrl);
74118f98b1eSPeter Korsgaard 
74218f98b1eSPeter Korsgaard 	/* remove adapter & data */
74318f98b1eSPeter Korsgaard 	i2c_del_adapter(&i2c->adap);
74418f98b1eSPeter Korsgaard }
74518f98b1eSPeter Korsgaard 
ocores_i2c_suspend(struct device * dev)74684603c7cSRafael J. Wysocki static int ocores_i2c_suspend(struct device *dev)
7472373c180SManuel Lauss {
74884603c7cSRafael J. Wysocki 	struct ocores_i2c *i2c = dev_get_drvdata(dev);
7492373c180SManuel Lauss 	u8 ctrl = oc_getreg(i2c, OCI2C_CONTROL);
7502373c180SManuel Lauss 
7512373c180SManuel Lauss 	/* make sure the device is disabled */
752fac9c29fSFederico Vaga 	ctrl &= ~(OCI2C_CTRL_EN | OCI2C_CTRL_IEN);
753fac9c29fSFederico Vaga 	oc_setreg(i2c, OCI2C_CONTROL, ctrl);
7542373c180SManuel Lauss 
755e961a094SMax Filippov 	clk_disable_unprepare(i2c->clk);
7562373c180SManuel Lauss 	return 0;
7572373c180SManuel Lauss }
7582373c180SManuel Lauss 
ocores_i2c_resume(struct device * dev)75984603c7cSRafael J. Wysocki static int ocores_i2c_resume(struct device *dev)
7602373c180SManuel Lauss {
76184603c7cSRafael J. Wysocki 	struct ocores_i2c *i2c = dev_get_drvdata(dev);
7620d8fb599SWolfram Sang 	unsigned long rate;
7639e1a1ee9SWang Zhang 	int ret;
764e961a094SMax Filippov 
7659e1a1ee9SWang Zhang 	ret = clk_prepare_enable(i2c->clk);
7669e1a1ee9SWang Zhang 	if (ret)
7679e1a1ee9SWang Zhang 		return dev_err_probe(dev, ret, "clk_prepare_enable failed\n");
7680d8fb599SWolfram Sang 	rate = clk_get_rate(i2c->clk) / 1000;
7690d8fb599SWolfram Sang 	if (rate)
7700d8fb599SWolfram Sang 		i2c->ip_clock_khz = rate;
7713a33a854SMax Filippov 	return ocores_init(dev, i2c);
7722373c180SManuel Lauss }
77384603c7cSRafael J. Wysocki 
77422a59e51SSamuel Holland static DEFINE_NOIRQ_DEV_PM_OPS(ocores_i2c_pm,
7750ad93449SPaul Cercueil 			       ocores_i2c_suspend, ocores_i2c_resume);
7762373c180SManuel Lauss 
77718f98b1eSPeter Korsgaard static struct platform_driver ocores_i2c_driver = {
77818f98b1eSPeter Korsgaard 	.probe   = ocores_i2c_probe,
779e190a0c3SUwe Kleine-König 	.remove_new = ocores_i2c_remove,
78018f98b1eSPeter Korsgaard 	.driver  = {
78118f98b1eSPeter Korsgaard 		.name = "ocores-i2c",
782049bb69dSJonas Bonn 		.of_match_table = ocores_i2c_match,
7830ad93449SPaul Cercueil 		.pm = pm_sleep_ptr(&ocores_i2c_pm),
78418f98b1eSPeter Korsgaard 	},
78518f98b1eSPeter Korsgaard };
78618f98b1eSPeter Korsgaard 
787a3664b51SAxel Lin module_platform_driver(ocores_i2c_driver);
78818f98b1eSPeter Korsgaard 
7895d3a01a2SPeter Korsgaard MODULE_AUTHOR("Peter Korsgaard <peter@korsgaard.com>");
79018f98b1eSPeter Korsgaard MODULE_DESCRIPTION("OpenCores I2C bus driver");
79118f98b1eSPeter Korsgaard MODULE_LICENSE("GPL");
792a3664b51SAxel Lin MODULE_ALIAS("platform:ocores-i2c");
793