1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
230021e37SBeniamino Galvani /*
330021e37SBeniamino Galvani * I2C bus driver for Amlogic Meson SoCs
430021e37SBeniamino Galvani *
530021e37SBeniamino Galvani * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
630021e37SBeniamino Galvani */
730021e37SBeniamino Galvani
828683e84SJerome Brunet #include <linux/bitfield.h>
930021e37SBeniamino Galvani #include <linux/clk.h>
1030021e37SBeniamino Galvani #include <linux/completion.h>
1130021e37SBeniamino Galvani #include <linux/i2c.h>
1230021e37SBeniamino Galvani #include <linux/interrupt.h>
1330021e37SBeniamino Galvani #include <linux/io.h>
14fe402bd0SMartin Blumenstingl #include <linux/iopoll.h>
1530021e37SBeniamino Galvani #include <linux/kernel.h>
1630021e37SBeniamino Galvani #include <linux/module.h>
1730021e37SBeniamino Galvani #include <linux/of.h>
1830021e37SBeniamino Galvani #include <linux/platform_device.h>
1930021e37SBeniamino Galvani #include <linux/types.h>
2030021e37SBeniamino Galvani
2130021e37SBeniamino Galvani /* Meson I2C register map */
2230021e37SBeniamino Galvani #define REG_CTRL 0x00
2330021e37SBeniamino Galvani #define REG_SLAVE_ADDR 0x04
2430021e37SBeniamino Galvani #define REG_TOK_LIST0 0x08
2530021e37SBeniamino Galvani #define REG_TOK_LIST1 0x0c
2630021e37SBeniamino Galvani #define REG_TOK_WDATA0 0x10
2730021e37SBeniamino Galvani #define REG_TOK_WDATA1 0x14
2830021e37SBeniamino Galvani #define REG_TOK_RDATA0 0x18
2930021e37SBeniamino Galvani #define REG_TOK_RDATA1 0x1c
3030021e37SBeniamino Galvani
3130021e37SBeniamino Galvani /* Control register fields */
3230021e37SBeniamino Galvani #define REG_CTRL_START BIT(0)
3330021e37SBeniamino Galvani #define REG_CTRL_ACK_IGNORE BIT(1)
3430021e37SBeniamino Galvani #define REG_CTRL_STATUS BIT(2)
3530021e37SBeniamino Galvani #define REG_CTRL_ERROR BIT(3)
361b9a8a6dSLucas Tanure #define REG_CTRL_CLKDIV_SHIFT 12
371b9a8a6dSLucas Tanure #define REG_CTRL_CLKDIV_MASK GENMASK(21, REG_CTRL_CLKDIV_SHIFT)
381b9a8a6dSLucas Tanure #define REG_CTRL_CLKDIVEXT_SHIFT 28
391b9a8a6dSLucas Tanure #define REG_CTRL_CLKDIVEXT_MASK GENMASK(29, REG_CTRL_CLKDIVEXT_SHIFT)
4030021e37SBeniamino Galvani
411b9a8a6dSLucas Tanure #define REG_SLV_ADDR_MASK GENMASK(7, 0)
421b9a8a6dSLucas Tanure #define REG_SLV_SDA_FILTER_MASK GENMASK(10, 8)
431b9a8a6dSLucas Tanure #define REG_SLV_SCL_FILTER_MASK GENMASK(13, 11)
441b9a8a6dSLucas Tanure #define REG_SLV_SCL_LOW_SHIFT 16
451b9a8a6dSLucas Tanure #define REG_SLV_SCL_LOW_MASK GENMASK(27, REG_SLV_SCL_LOW_SHIFT)
4628683e84SJerome Brunet #define REG_SLV_SCL_LOW_EN BIT(28)
4728683e84SJerome Brunet
4830021e37SBeniamino Galvani #define I2C_TIMEOUT_MS 500
491334d3b4SNicolas Belin #define FILTER_DELAY 15
5030021e37SBeniamino Galvani
5130021e37SBeniamino Galvani enum {
5230021e37SBeniamino Galvani TOKEN_END = 0,
5330021e37SBeniamino Galvani TOKEN_START,
5430021e37SBeniamino Galvani TOKEN_SLAVE_ADDR_WRITE,
5530021e37SBeniamino Galvani TOKEN_SLAVE_ADDR_READ,
5630021e37SBeniamino Galvani TOKEN_DATA,
5730021e37SBeniamino Galvani TOKEN_DATA_LAST,
5830021e37SBeniamino Galvani TOKEN_STOP,
5930021e37SBeniamino Galvani };
6030021e37SBeniamino Galvani
6130021e37SBeniamino Galvani enum {
6230021e37SBeniamino Galvani STATE_IDLE,
6330021e37SBeniamino Galvani STATE_READ,
6430021e37SBeniamino Galvani STATE_WRITE,
6530021e37SBeniamino Galvani };
6630021e37SBeniamino Galvani
6730021e37SBeniamino Galvani /**
6830021e37SBeniamino Galvani * struct meson_i2c - Meson I2C device private data
6930021e37SBeniamino Galvani *
7030021e37SBeniamino Galvani * @adap: I2C adapter instance
7130021e37SBeniamino Galvani * @dev: Pointer to device structure
7230021e37SBeniamino Galvani * @regs: Base address of the device memory mapped registers
7330021e37SBeniamino Galvani * @clk: Pointer to clock structure
7430021e37SBeniamino Galvani * @msg: Pointer to the current I2C message
7530021e37SBeniamino Galvani * @state: Current state in the driver state machine
7630021e37SBeniamino Galvani * @last: Flag set for the last message in the transfer
7730021e37SBeniamino Galvani * @count: Number of bytes to be sent/received in current transfer
7830021e37SBeniamino Galvani * @pos: Current position in the send/receive buffer
7930021e37SBeniamino Galvani * @error: Flag set when an error is received
8030021e37SBeniamino Galvani * @lock: To avoid race conditions between irq handler and xfer code
8130021e37SBeniamino Galvani * @done: Completion used to wait for transfer termination
8230021e37SBeniamino Galvani * @tokens: Sequence of tokens to be written to the device
8330021e37SBeniamino Galvani * @num_tokens: Number of tokens
843cd4030dSJulia Lawall * @data: Pointer to the controller's platform data
8530021e37SBeniamino Galvani */
8630021e37SBeniamino Galvani struct meson_i2c {
8730021e37SBeniamino Galvani struct i2c_adapter adap;
8830021e37SBeniamino Galvani struct device *dev;
8930021e37SBeniamino Galvani void __iomem *regs;
9030021e37SBeniamino Galvani struct clk *clk;
9130021e37SBeniamino Galvani
9230021e37SBeniamino Galvani struct i2c_msg *msg;
9330021e37SBeniamino Galvani int state;
9430021e37SBeniamino Galvani bool last;
9530021e37SBeniamino Galvani int count;
9630021e37SBeniamino Galvani int pos;
9730021e37SBeniamino Galvani int error;
9830021e37SBeniamino Galvani
9930021e37SBeniamino Galvani spinlock_t lock;
10030021e37SBeniamino Galvani struct completion done;
10130021e37SBeniamino Galvani u32 tokens[2];
10230021e37SBeniamino Galvani int num_tokens;
103931b18e9SJian Hu
104931b18e9SJian Hu const struct meson_i2c_data *data;
10530021e37SBeniamino Galvani };
10630021e37SBeniamino Galvani
107a57f9b4dSLucas Tanure struct meson_i2c_data {
108a57f9b4dSLucas Tanure void (*set_clk_div)(struct meson_i2c *i2c, unsigned int freq);
109a57f9b4dSLucas Tanure };
110a57f9b4dSLucas Tanure
meson_i2c_set_mask(struct meson_i2c * i2c,int reg,u32 mask,u32 val)11130021e37SBeniamino Galvani static void meson_i2c_set_mask(struct meson_i2c *i2c, int reg, u32 mask,
11230021e37SBeniamino Galvani u32 val)
11330021e37SBeniamino Galvani {
11430021e37SBeniamino Galvani u32 data;
11530021e37SBeniamino Galvani
11630021e37SBeniamino Galvani data = readl(i2c->regs + reg);
11730021e37SBeniamino Galvani data &= ~mask;
11830021e37SBeniamino Galvani data |= val & mask;
11930021e37SBeniamino Galvani writel(data, i2c->regs + reg);
12030021e37SBeniamino Galvani }
12130021e37SBeniamino Galvani
meson_i2c_reset_tokens(struct meson_i2c * i2c)12230021e37SBeniamino Galvani static void meson_i2c_reset_tokens(struct meson_i2c *i2c)
12330021e37SBeniamino Galvani {
12430021e37SBeniamino Galvani i2c->tokens[0] = 0;
12530021e37SBeniamino Galvani i2c->tokens[1] = 0;
12630021e37SBeniamino Galvani i2c->num_tokens = 0;
12730021e37SBeniamino Galvani }
12830021e37SBeniamino Galvani
meson_i2c_add_token(struct meson_i2c * i2c,int token)12930021e37SBeniamino Galvani static void meson_i2c_add_token(struct meson_i2c *i2c, int token)
13030021e37SBeniamino Galvani {
13130021e37SBeniamino Galvani if (i2c->num_tokens < 8)
13230021e37SBeniamino Galvani i2c->tokens[0] |= (token & 0xf) << (i2c->num_tokens * 4);
13330021e37SBeniamino Galvani else
13430021e37SBeniamino Galvani i2c->tokens[1] |= (token & 0xf) << ((i2c->num_tokens % 8) * 4);
13530021e37SBeniamino Galvani
13630021e37SBeniamino Galvani i2c->num_tokens++;
13730021e37SBeniamino Galvani }
13830021e37SBeniamino Galvani
meson_gxbb_axg_i2c_set_clk_div(struct meson_i2c * i2c,unsigned int freq)139a57f9b4dSLucas Tanure static void meson_gxbb_axg_i2c_set_clk_div(struct meson_i2c *i2c, unsigned int freq)
140a57f9b4dSLucas Tanure {
141a57f9b4dSLucas Tanure unsigned long clk_rate = clk_get_rate(i2c->clk);
142a57f9b4dSLucas Tanure unsigned int div_h, div_l;
143a57f9b4dSLucas Tanure
144a57f9b4dSLucas Tanure /* According to I2C-BUS Spec 2.1, in FAST-MODE, the minimum LOW period is 1.3uS, and
145a57f9b4dSLucas Tanure * minimum HIGH is least 0.6us.
146a57f9b4dSLucas Tanure * For 400000 freq, the period is 2.5us. To keep within the specs, give 40% of period to
147a57f9b4dSLucas Tanure * HIGH and 60% to LOW. This means HIGH at 1.0us and LOW 1.5us.
148a57f9b4dSLucas Tanure * The same applies for Fast-mode plus, where LOW is 0.5us and HIGH is 0.26us.
149a57f9b4dSLucas Tanure * Duty = H/(H + L) = 2/5
150a57f9b4dSLucas Tanure */
151a57f9b4dSLucas Tanure if (freq <= I2C_MAX_STANDARD_MODE_FREQ) {
152a57f9b4dSLucas Tanure div_h = DIV_ROUND_UP(clk_rate, freq);
153a57f9b4dSLucas Tanure div_l = DIV_ROUND_UP(div_h, 4);
154a57f9b4dSLucas Tanure div_h = DIV_ROUND_UP(div_h, 2) - FILTER_DELAY;
155a57f9b4dSLucas Tanure } else {
156a57f9b4dSLucas Tanure div_h = DIV_ROUND_UP(clk_rate * 2, freq * 5) - FILTER_DELAY;
157a57f9b4dSLucas Tanure div_l = DIV_ROUND_UP(clk_rate * 3, freq * 5 * 2);
158a57f9b4dSLucas Tanure }
159a57f9b4dSLucas Tanure
160a57f9b4dSLucas Tanure /* clock divider has 12 bits */
161a57f9b4dSLucas Tanure if (div_h > GENMASK(11, 0)) {
162a57f9b4dSLucas Tanure dev_err(i2c->dev, "requested bus frequency too low\n");
163a57f9b4dSLucas Tanure div_h = GENMASK(11, 0);
164a57f9b4dSLucas Tanure }
165a57f9b4dSLucas Tanure if (div_l > GENMASK(11, 0)) {
166a57f9b4dSLucas Tanure dev_err(i2c->dev, "requested bus frequency too low\n");
167a57f9b4dSLucas Tanure div_l = GENMASK(11, 0);
168a57f9b4dSLucas Tanure }
169a57f9b4dSLucas Tanure
170a57f9b4dSLucas Tanure meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIV_MASK,
171a57f9b4dSLucas Tanure FIELD_PREP(REG_CTRL_CLKDIV_MASK, div_h & GENMASK(9, 0)));
172a57f9b4dSLucas Tanure
173a57f9b4dSLucas Tanure meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIVEXT_MASK,
174a57f9b4dSLucas Tanure FIELD_PREP(REG_CTRL_CLKDIVEXT_MASK, div_h >> 10));
175a57f9b4dSLucas Tanure
176a57f9b4dSLucas Tanure /* set SCL low delay */
177a57f9b4dSLucas Tanure meson_i2c_set_mask(i2c, REG_SLAVE_ADDR, REG_SLV_SCL_LOW_MASK,
178a57f9b4dSLucas Tanure FIELD_PREP(REG_SLV_SCL_LOW_MASK, div_l));
179a57f9b4dSLucas Tanure
180a57f9b4dSLucas Tanure /* Enable HIGH/LOW mode */
181a57f9b4dSLucas Tanure meson_i2c_set_mask(i2c, REG_SLAVE_ADDR, REG_SLV_SCL_LOW_EN, REG_SLV_SCL_LOW_EN);
182a57f9b4dSLucas Tanure
183a57f9b4dSLucas Tanure dev_dbg(i2c->dev, "%s: clk %lu, freq %u, divh %u, divl %u\n", __func__,
184a57f9b4dSLucas Tanure clk_rate, freq, div_h, div_l);
185a57f9b4dSLucas Tanure }
186a57f9b4dSLucas Tanure
meson6_i2c_set_clk_div(struct meson_i2c * i2c,unsigned int freq)187a57f9b4dSLucas Tanure static void meson6_i2c_set_clk_div(struct meson_i2c *i2c, unsigned int freq)
18830021e37SBeniamino Galvani {
18930021e37SBeniamino Galvani unsigned long clk_rate = clk_get_rate(i2c->clk);
19030021e37SBeniamino Galvani unsigned int div;
19130021e37SBeniamino Galvani
1921334d3b4SNicolas Belin div = DIV_ROUND_UP(clk_rate, freq);
1931334d3b4SNicolas Belin div -= FILTER_DELAY;
194a57f9b4dSLucas Tanure div = DIV_ROUND_UP(div, 4);
19547bb8f71SHeiner Kallweit
19647bb8f71SHeiner Kallweit /* clock divider has 12 bits */
1971334d3b4SNicolas Belin if (div > GENMASK(11, 0)) {
19847bb8f71SHeiner Kallweit dev_err(i2c->dev, "requested bus frequency too low\n");
1991334d3b4SNicolas Belin div = GENMASK(11, 0);
20047bb8f71SHeiner Kallweit }
20147bb8f71SHeiner Kallweit
2021b9a8a6dSLucas Tanure meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIV_MASK,
2031b9a8a6dSLucas Tanure FIELD_PREP(REG_CTRL_CLKDIV_MASK, div & GENMASK(9, 0)));
20447bb8f71SHeiner Kallweit
2051b9a8a6dSLucas Tanure meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIVEXT_MASK,
2061b9a8a6dSLucas Tanure FIELD_PREP(REG_CTRL_CLKDIVEXT_MASK, div >> 10));
20730021e37SBeniamino Galvani
20828683e84SJerome Brunet /* Disable HIGH/LOW mode */
20928683e84SJerome Brunet meson_i2c_set_mask(i2c, REG_SLAVE_ADDR, REG_SLV_SCL_LOW_EN, 0);
21028683e84SJerome Brunet
21130021e37SBeniamino Galvani dev_dbg(i2c->dev, "%s: clk %lu, freq %u, div %u\n", __func__,
21209af1c2fSHeiner Kallweit clk_rate, freq, div);
21330021e37SBeniamino Galvani }
21430021e37SBeniamino Galvani
meson_i2c_get_data(struct meson_i2c * i2c,char * buf,int len)21530021e37SBeniamino Galvani static void meson_i2c_get_data(struct meson_i2c *i2c, char *buf, int len)
21630021e37SBeniamino Galvani {
21730021e37SBeniamino Galvani u32 rdata0, rdata1;
21830021e37SBeniamino Galvani int i;
21930021e37SBeniamino Galvani
22030021e37SBeniamino Galvani rdata0 = readl(i2c->regs + REG_TOK_RDATA0);
22130021e37SBeniamino Galvani rdata1 = readl(i2c->regs + REG_TOK_RDATA1);
22230021e37SBeniamino Galvani
22330021e37SBeniamino Galvani dev_dbg(i2c->dev, "%s: data %08x %08x len %d\n", __func__,
22430021e37SBeniamino Galvani rdata0, rdata1, len);
22530021e37SBeniamino Galvani
2268edf52a1SHeiner Kallweit for (i = 0; i < min(4, len); i++)
22730021e37SBeniamino Galvani *buf++ = (rdata0 >> i * 8) & 0xff;
22830021e37SBeniamino Galvani
2298edf52a1SHeiner Kallweit for (i = 4; i < min(8, len); i++)
23030021e37SBeniamino Galvani *buf++ = (rdata1 >> (i - 4) * 8) & 0xff;
23130021e37SBeniamino Galvani }
23230021e37SBeniamino Galvani
meson_i2c_put_data(struct meson_i2c * i2c,char * buf,int len)23330021e37SBeniamino Galvani static void meson_i2c_put_data(struct meson_i2c *i2c, char *buf, int len)
23430021e37SBeniamino Galvani {
23530021e37SBeniamino Galvani u32 wdata0 = 0, wdata1 = 0;
23630021e37SBeniamino Galvani int i;
23730021e37SBeniamino Galvani
2388edf52a1SHeiner Kallweit for (i = 0; i < min(4, len); i++)
23930021e37SBeniamino Galvani wdata0 |= *buf++ << (i * 8);
24030021e37SBeniamino Galvani
2418edf52a1SHeiner Kallweit for (i = 4; i < min(8, len); i++)
24230021e37SBeniamino Galvani wdata1 |= *buf++ << ((i - 4) * 8);
24330021e37SBeniamino Galvani
24430021e37SBeniamino Galvani writel(wdata0, i2c->regs + REG_TOK_WDATA0);
2453b0277f1SHeiner Kallweit writel(wdata1, i2c->regs + REG_TOK_WDATA1);
24630021e37SBeniamino Galvani
24730021e37SBeniamino Galvani dev_dbg(i2c->dev, "%s: data %08x %08x len %d\n", __func__,
24830021e37SBeniamino Galvani wdata0, wdata1, len);
24930021e37SBeniamino Galvani }
25030021e37SBeniamino Galvani
meson_i2c_prepare_xfer(struct meson_i2c * i2c)25130021e37SBeniamino Galvani static void meson_i2c_prepare_xfer(struct meson_i2c *i2c)
25230021e37SBeniamino Galvani {
25330021e37SBeniamino Galvani bool write = !(i2c->msg->flags & I2C_M_RD);
25430021e37SBeniamino Galvani int i;
25530021e37SBeniamino Galvani
2568edf52a1SHeiner Kallweit i2c->count = min(i2c->msg->len - i2c->pos, 8);
25730021e37SBeniamino Galvani
25830021e37SBeniamino Galvani for (i = 0; i < i2c->count - 1; i++)
25930021e37SBeniamino Galvani meson_i2c_add_token(i2c, TOKEN_DATA);
26030021e37SBeniamino Galvani
26130021e37SBeniamino Galvani if (i2c->count) {
26230021e37SBeniamino Galvani if (write || i2c->pos + i2c->count < i2c->msg->len)
26330021e37SBeniamino Galvani meson_i2c_add_token(i2c, TOKEN_DATA);
26430021e37SBeniamino Galvani else
26530021e37SBeniamino Galvani meson_i2c_add_token(i2c, TOKEN_DATA_LAST);
26630021e37SBeniamino Galvani }
26730021e37SBeniamino Galvani
26830021e37SBeniamino Galvani if (write)
26930021e37SBeniamino Galvani meson_i2c_put_data(i2c, i2c->msg->buf + i2c->pos, i2c->count);
27030021e37SBeniamino Galvani
2713f205d7bSHeiner Kallweit if (i2c->last && i2c->pos + i2c->count >= i2c->msg->len)
27230021e37SBeniamino Galvani meson_i2c_add_token(i2c, TOKEN_STOP);
2733911764cSHeiner Kallweit
2743911764cSHeiner Kallweit writel(i2c->tokens[0], i2c->regs + REG_TOK_LIST0);
2753911764cSHeiner Kallweit writel(i2c->tokens[1], i2c->regs + REG_TOK_LIST1);
27630021e37SBeniamino Galvani }
27730021e37SBeniamino Galvani
meson_i2c_transfer_complete(struct meson_i2c * i2c,u32 ctrl)278fe402bd0SMartin Blumenstingl static void meson_i2c_transfer_complete(struct meson_i2c *i2c, u32 ctrl)
279fe402bd0SMartin Blumenstingl {
280fe402bd0SMartin Blumenstingl if (ctrl & REG_CTRL_ERROR) {
281fe402bd0SMartin Blumenstingl /*
282fe402bd0SMartin Blumenstingl * The bit is set when the IGNORE_NAK bit is cleared
283fe402bd0SMartin Blumenstingl * and the device didn't respond. In this case, the
284fe402bd0SMartin Blumenstingl * I2C controller automatically generates a STOP
285fe402bd0SMartin Blumenstingl * condition.
286fe402bd0SMartin Blumenstingl */
287fe402bd0SMartin Blumenstingl dev_dbg(i2c->dev, "error bit set\n");
288fe402bd0SMartin Blumenstingl i2c->error = -ENXIO;
289fe402bd0SMartin Blumenstingl i2c->state = STATE_IDLE;
290fe402bd0SMartin Blumenstingl } else {
291fe402bd0SMartin Blumenstingl if (i2c->state == STATE_READ && i2c->count)
292fe402bd0SMartin Blumenstingl meson_i2c_get_data(i2c, i2c->msg->buf + i2c->pos,
293fe402bd0SMartin Blumenstingl i2c->count);
294fe402bd0SMartin Blumenstingl
295fe402bd0SMartin Blumenstingl i2c->pos += i2c->count;
296fe402bd0SMartin Blumenstingl
297fe402bd0SMartin Blumenstingl if (i2c->pos >= i2c->msg->len)
298fe402bd0SMartin Blumenstingl i2c->state = STATE_IDLE;
299fe402bd0SMartin Blumenstingl }
300fe402bd0SMartin Blumenstingl }
301fe402bd0SMartin Blumenstingl
meson_i2c_irq(int irqno,void * dev_id)30230021e37SBeniamino Galvani static irqreturn_t meson_i2c_irq(int irqno, void *dev_id)
30330021e37SBeniamino Galvani {
30430021e37SBeniamino Galvani struct meson_i2c *i2c = dev_id;
30530021e37SBeniamino Galvani unsigned int ctrl;
30630021e37SBeniamino Galvani
30730021e37SBeniamino Galvani spin_lock(&i2c->lock);
30830021e37SBeniamino Galvani
30930021e37SBeniamino Galvani meson_i2c_reset_tokens(i2c);
31038ed55caSHeiner Kallweit meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0);
31130021e37SBeniamino Galvani ctrl = readl(i2c->regs + REG_CTRL);
31230021e37SBeniamino Galvani
31330021e37SBeniamino Galvani dev_dbg(i2c->dev, "irq: state %d, pos %d, count %d, ctrl %08x\n",
31430021e37SBeniamino Galvani i2c->state, i2c->pos, i2c->count, ctrl);
31530021e37SBeniamino Galvani
31638ed55caSHeiner Kallweit if (i2c->state == STATE_IDLE) {
31738ed55caSHeiner Kallweit spin_unlock(&i2c->lock);
31838ed55caSHeiner Kallweit return IRQ_NONE;
31938ed55caSHeiner Kallweit }
32038ed55caSHeiner Kallweit
321fe402bd0SMartin Blumenstingl meson_i2c_transfer_complete(i2c, ctrl);
32230021e37SBeniamino Galvani
323fe402bd0SMartin Blumenstingl if (i2c->state == STATE_IDLE) {
3243f205d7bSHeiner Kallweit complete(&i2c->done);
325cda816d1SHeiner Kallweit goto out;
32630021e37SBeniamino Galvani }
32730021e37SBeniamino Galvani
32830021e37SBeniamino Galvani /* Restart the processing */
329cda816d1SHeiner Kallweit meson_i2c_prepare_xfer(i2c);
330cda816d1SHeiner Kallweit meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, REG_CTRL_START);
331cda816d1SHeiner Kallweit out:
33230021e37SBeniamino Galvani spin_unlock(&i2c->lock);
33330021e37SBeniamino Galvani
33430021e37SBeniamino Galvani return IRQ_HANDLED;
33530021e37SBeniamino Galvani }
33630021e37SBeniamino Galvani
meson_i2c_do_start(struct meson_i2c * i2c,struct i2c_msg * msg)33730021e37SBeniamino Galvani static void meson_i2c_do_start(struct meson_i2c *i2c, struct i2c_msg *msg)
33830021e37SBeniamino Galvani {
33930021e37SBeniamino Galvani int token;
34030021e37SBeniamino Galvani
34130021e37SBeniamino Galvani token = (msg->flags & I2C_M_RD) ? TOKEN_SLAVE_ADDR_READ :
34230021e37SBeniamino Galvani TOKEN_SLAVE_ADDR_WRITE;
34330021e37SBeniamino Galvani
34428683e84SJerome Brunet
3451b9a8a6dSLucas Tanure meson_i2c_set_mask(i2c, REG_SLAVE_ADDR, REG_SLV_ADDR_MASK,
3461b9a8a6dSLucas Tanure FIELD_PREP(REG_SLV_ADDR_MASK, msg->addr << 1));
34728683e84SJerome Brunet
34830021e37SBeniamino Galvani meson_i2c_add_token(i2c, TOKEN_START);
34930021e37SBeniamino Galvani meson_i2c_add_token(i2c, token);
35030021e37SBeniamino Galvani }
35130021e37SBeniamino Galvani
meson_i2c_xfer_msg(struct meson_i2c * i2c,struct i2c_msg * msg,int last,bool atomic)35230021e37SBeniamino Galvani static int meson_i2c_xfer_msg(struct meson_i2c *i2c, struct i2c_msg *msg,
353fe402bd0SMartin Blumenstingl int last, bool atomic)
35430021e37SBeniamino Galvani {
35530021e37SBeniamino Galvani unsigned long time_left, flags;
35630021e37SBeniamino Galvani int ret = 0;
357fe402bd0SMartin Blumenstingl u32 ctrl;
35830021e37SBeniamino Galvani
35930021e37SBeniamino Galvani i2c->msg = msg;
36030021e37SBeniamino Galvani i2c->last = last;
36130021e37SBeniamino Galvani i2c->pos = 0;
36230021e37SBeniamino Galvani i2c->count = 0;
36330021e37SBeniamino Galvani i2c->error = 0;
36430021e37SBeniamino Galvani
36530021e37SBeniamino Galvani meson_i2c_reset_tokens(i2c);
36630021e37SBeniamino Galvani
36730021e37SBeniamino Galvani flags = (msg->flags & I2C_M_IGNORE_NAK) ? REG_CTRL_ACK_IGNORE : 0;
36830021e37SBeniamino Galvani meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_ACK_IGNORE, flags);
36930021e37SBeniamino Galvani
37030021e37SBeniamino Galvani if (!(msg->flags & I2C_M_NOSTART))
37130021e37SBeniamino Galvani meson_i2c_do_start(i2c, msg);
37230021e37SBeniamino Galvani
37330021e37SBeniamino Galvani i2c->state = (msg->flags & I2C_M_RD) ? STATE_READ : STATE_WRITE;
37430021e37SBeniamino Galvani meson_i2c_prepare_xfer(i2c);
375fe402bd0SMartin Blumenstingl
376fe402bd0SMartin Blumenstingl if (!atomic)
37730021e37SBeniamino Galvani reinit_completion(&i2c->done);
37830021e37SBeniamino Galvani
37930021e37SBeniamino Galvani /* Start the transfer */
38030021e37SBeniamino Galvani meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, REG_CTRL_START);
38130021e37SBeniamino Galvani
382fe402bd0SMartin Blumenstingl if (atomic) {
383fe402bd0SMartin Blumenstingl ret = readl_poll_timeout_atomic(i2c->regs + REG_CTRL, ctrl,
384fe402bd0SMartin Blumenstingl !(ctrl & REG_CTRL_STATUS),
385fe402bd0SMartin Blumenstingl 10, I2C_TIMEOUT_MS * 1000);
386fe402bd0SMartin Blumenstingl } else {
38730021e37SBeniamino Galvani time_left = msecs_to_jiffies(I2C_TIMEOUT_MS);
38830021e37SBeniamino Galvani time_left = wait_for_completion_timeout(&i2c->done, time_left);
38930021e37SBeniamino Galvani
390fe402bd0SMartin Blumenstingl if (!time_left)
391fe402bd0SMartin Blumenstingl ret = -ETIMEDOUT;
392fe402bd0SMartin Blumenstingl }
393fe402bd0SMartin Blumenstingl
39430021e37SBeniamino Galvani /*
39530021e37SBeniamino Galvani * Protect access to i2c struct and registers from interrupt
39630021e37SBeniamino Galvani * handlers triggered by a transfer terminated after the
39730021e37SBeniamino Galvani * timeout period
39830021e37SBeniamino Galvani */
39930021e37SBeniamino Galvani spin_lock_irqsave(&i2c->lock, flags);
40030021e37SBeniamino Galvani
401fe402bd0SMartin Blumenstingl if (atomic && !ret)
402fe402bd0SMartin Blumenstingl meson_i2c_transfer_complete(i2c, ctrl);
403fe402bd0SMartin Blumenstingl
40430021e37SBeniamino Galvani /* Abort any active operation */
40530021e37SBeniamino Galvani meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0);
40630021e37SBeniamino Galvani
407fe402bd0SMartin Blumenstingl if (ret)
40830021e37SBeniamino Galvani i2c->state = STATE_IDLE;
40930021e37SBeniamino Galvani
41030021e37SBeniamino Galvani if (i2c->error)
41130021e37SBeniamino Galvani ret = i2c->error;
41230021e37SBeniamino Galvani
41330021e37SBeniamino Galvani spin_unlock_irqrestore(&i2c->lock, flags);
41430021e37SBeniamino Galvani
41530021e37SBeniamino Galvani return ret;
41630021e37SBeniamino Galvani }
41730021e37SBeniamino Galvani
meson_i2c_xfer_messages(struct i2c_adapter * adap,struct i2c_msg * msgs,int num,bool atomic)418fe402bd0SMartin Blumenstingl static int meson_i2c_xfer_messages(struct i2c_adapter *adap,
419fe402bd0SMartin Blumenstingl struct i2c_msg *msgs, int num, bool atomic)
42030021e37SBeniamino Galvani {
42130021e37SBeniamino Galvani struct meson_i2c *i2c = adap->algo_data;
422e4d6bc38SHeiner Kallweit int i, ret = 0;
42330021e37SBeniamino Galvani
42430021e37SBeniamino Galvani for (i = 0; i < num; i++) {
425fe402bd0SMartin Blumenstingl ret = meson_i2c_xfer_msg(i2c, msgs + i, i == num - 1, atomic);
42630021e37SBeniamino Galvani if (ret)
42730021e37SBeniamino Galvani break;
42830021e37SBeniamino Galvani }
42930021e37SBeniamino Galvani
430e4d6bc38SHeiner Kallweit return ret ?: i;
43130021e37SBeniamino Galvani }
43230021e37SBeniamino Galvani
meson_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)433fe402bd0SMartin Blumenstingl static int meson_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
434fe402bd0SMartin Blumenstingl int num)
435fe402bd0SMartin Blumenstingl {
436fe402bd0SMartin Blumenstingl return meson_i2c_xfer_messages(adap, msgs, num, false);
437fe402bd0SMartin Blumenstingl }
438fe402bd0SMartin Blumenstingl
meson_i2c_xfer_atomic(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)439fe402bd0SMartin Blumenstingl static int meson_i2c_xfer_atomic(struct i2c_adapter *adap,
440fe402bd0SMartin Blumenstingl struct i2c_msg *msgs, int num)
441fe402bd0SMartin Blumenstingl {
442fe402bd0SMartin Blumenstingl return meson_i2c_xfer_messages(adap, msgs, num, true);
443fe402bd0SMartin Blumenstingl }
444fe402bd0SMartin Blumenstingl
meson_i2c_func(struct i2c_adapter * adap)44530021e37SBeniamino Galvani static u32 meson_i2c_func(struct i2c_adapter *adap)
44630021e37SBeniamino Galvani {
44730021e37SBeniamino Galvani return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
44830021e37SBeniamino Galvani }
44930021e37SBeniamino Galvani
45030021e37SBeniamino Galvani static const struct i2c_algorithm meson_i2c_algorithm = {
45130021e37SBeniamino Galvani .master_xfer = meson_i2c_xfer,
452fe402bd0SMartin Blumenstingl .master_xfer_atomic = meson_i2c_xfer_atomic,
45330021e37SBeniamino Galvani .functionality = meson_i2c_func,
45430021e37SBeniamino Galvani };
45530021e37SBeniamino Galvani
meson_i2c_probe(struct platform_device * pdev)45630021e37SBeniamino Galvani static int meson_i2c_probe(struct platform_device *pdev)
45730021e37SBeniamino Galvani {
45830021e37SBeniamino Galvani struct device_node *np = pdev->dev.of_node;
45930021e37SBeniamino Galvani struct meson_i2c *i2c;
46039b2ca68SHeiner Kallweit struct i2c_timings timings;
461a55cc70aSHeiner Kallweit int irq, ret = 0;
46230021e37SBeniamino Galvani
46330021e37SBeniamino Galvani i2c = devm_kzalloc(&pdev->dev, sizeof(struct meson_i2c), GFP_KERNEL);
46430021e37SBeniamino Galvani if (!i2c)
46530021e37SBeniamino Galvani return -ENOMEM;
46630021e37SBeniamino Galvani
46739b2ca68SHeiner Kallweit i2c_parse_fw_timings(&pdev->dev, &timings, true);
46830021e37SBeniamino Galvani
46930021e37SBeniamino Galvani i2c->dev = &pdev->dev;
47030021e37SBeniamino Galvani platform_set_drvdata(pdev, i2c);
47130021e37SBeniamino Galvani
47230021e37SBeniamino Galvani spin_lock_init(&i2c->lock);
47330021e37SBeniamino Galvani init_completion(&i2c->done);
47430021e37SBeniamino Galvani
475931b18e9SJian Hu i2c->data = (const struct meson_i2c_data *)
476931b18e9SJian Hu of_device_get_match_data(&pdev->dev);
477931b18e9SJian Hu
47830021e37SBeniamino Galvani i2c->clk = devm_clk_get(&pdev->dev, NULL);
47930021e37SBeniamino Galvani if (IS_ERR(i2c->clk)) {
48030021e37SBeniamino Galvani dev_err(&pdev->dev, "can't get device clock\n");
48130021e37SBeniamino Galvani return PTR_ERR(i2c->clk);
48230021e37SBeniamino Galvani }
48330021e37SBeniamino Galvani
484e0442d76SDejin Zheng i2c->regs = devm_platform_ioremap_resource(pdev, 0);
48530021e37SBeniamino Galvani if (IS_ERR(i2c->regs))
48630021e37SBeniamino Galvani return PTR_ERR(i2c->regs);
48730021e37SBeniamino Galvani
488a55cc70aSHeiner Kallweit irq = platform_get_irq(pdev, 0);
489e42688edSDejin Zheng if (irq < 0)
490a55cc70aSHeiner Kallweit return irq;
49130021e37SBeniamino Galvani
492a55cc70aSHeiner Kallweit ret = devm_request_irq(&pdev->dev, irq, meson_i2c_irq, 0, NULL, i2c);
49330021e37SBeniamino Galvani if (ret < 0) {
49430021e37SBeniamino Galvani dev_err(&pdev->dev, "can't request IRQ\n");
49530021e37SBeniamino Galvani return ret;
49630021e37SBeniamino Galvani }
49730021e37SBeniamino Galvani
49879e137b1SJerome Brunet ret = clk_prepare_enable(i2c->clk);
49930021e37SBeniamino Galvani if (ret < 0) {
50030021e37SBeniamino Galvani dev_err(&pdev->dev, "can't prepare clock\n");
50130021e37SBeniamino Galvani return ret;
50230021e37SBeniamino Galvani }
50330021e37SBeniamino Galvani
504ea1558ceSWolfram Sang strscpy(i2c->adap.name, "Meson I2C adapter",
50530021e37SBeniamino Galvani sizeof(i2c->adap.name));
50630021e37SBeniamino Galvani i2c->adap.owner = THIS_MODULE;
50730021e37SBeniamino Galvani i2c->adap.algo = &meson_i2c_algorithm;
50830021e37SBeniamino Galvani i2c->adap.dev.parent = &pdev->dev;
50930021e37SBeniamino Galvani i2c->adap.dev.of_node = np;
51030021e37SBeniamino Galvani i2c->adap.algo_data = i2c;
51130021e37SBeniamino Galvani
51230021e37SBeniamino Galvani /*
51330021e37SBeniamino Galvani * A transfer is triggered when START bit changes from 0 to 1.
51430021e37SBeniamino Galvani * Ensure that the bit is set to 0 after probe
51530021e37SBeniamino Galvani */
51630021e37SBeniamino Galvani meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0);
51730021e37SBeniamino Galvani
51828683e84SJerome Brunet /* Disable filtering */
51928683e84SJerome Brunet meson_i2c_set_mask(i2c, REG_SLAVE_ADDR,
5201b9a8a6dSLucas Tanure REG_SLV_SDA_FILTER_MASK | REG_SLV_SCL_FILTER_MASK, 0);
52128683e84SJerome Brunet
5225692900bSYang Yingliang if (!i2c->data->set_clk_div) {
5235692900bSYang Yingliang clk_disable_unprepare(i2c->clk);
524a57f9b4dSLucas Tanure return -EINVAL;
5255692900bSYang Yingliang }
526a57f9b4dSLucas Tanure i2c->data->set_clk_div(i2c, timings.bus_freq_hz);
52709af1c2fSHeiner Kallweit
528cb13aa16SLucas Tanure ret = i2c_add_adapter(&i2c->adap);
529cb13aa16SLucas Tanure if (ret < 0) {
530cb13aa16SLucas Tanure clk_disable_unprepare(i2c->clk);
531cb13aa16SLucas Tanure return ret;
532cb13aa16SLucas Tanure }
533cb13aa16SLucas Tanure
53430021e37SBeniamino Galvani return 0;
53530021e37SBeniamino Galvani }
53630021e37SBeniamino Galvani
meson_i2c_remove(struct platform_device * pdev)537*e190a0c3SUwe Kleine-König static void meson_i2c_remove(struct platform_device *pdev)
53830021e37SBeniamino Galvani {
53930021e37SBeniamino Galvani struct meson_i2c *i2c = platform_get_drvdata(pdev);
54030021e37SBeniamino Galvani
54130021e37SBeniamino Galvani i2c_del_adapter(&i2c->adap);
54279e137b1SJerome Brunet clk_disable_unprepare(i2c->clk);
54330021e37SBeniamino Galvani }
54430021e37SBeniamino Galvani
545931b18e9SJian Hu static const struct meson_i2c_data i2c_meson6_data = {
546a57f9b4dSLucas Tanure .set_clk_div = meson6_i2c_set_clk_div,
547931b18e9SJian Hu };
548931b18e9SJian Hu
549931b18e9SJian Hu static const struct meson_i2c_data i2c_gxbb_data = {
550a57f9b4dSLucas Tanure .set_clk_div = meson_gxbb_axg_i2c_set_clk_div,
551931b18e9SJian Hu };
552931b18e9SJian Hu
553931b18e9SJian Hu static const struct meson_i2c_data i2c_axg_data = {
554a57f9b4dSLucas Tanure .set_clk_div = meson_gxbb_axg_i2c_set_clk_div,
555931b18e9SJian Hu };
556931b18e9SJian Hu
55730021e37SBeniamino Galvani static const struct of_device_id meson_i2c_match[] = {
558931b18e9SJian Hu { .compatible = "amlogic,meson6-i2c", .data = &i2c_meson6_data },
559931b18e9SJian Hu { .compatible = "amlogic,meson-gxbb-i2c", .data = &i2c_gxbb_data },
560931b18e9SJian Hu { .compatible = "amlogic,meson-axg-i2c", .data = &i2c_axg_data },
56130021e37SBeniamino Galvani {},
56230021e37SBeniamino Galvani };
563931b18e9SJian Hu
56493ae9650SLuis de Bethencourt MODULE_DEVICE_TABLE(of, meson_i2c_match);
56530021e37SBeniamino Galvani
56630021e37SBeniamino Galvani static struct platform_driver meson_i2c_driver = {
56730021e37SBeniamino Galvani .probe = meson_i2c_probe,
568*e190a0c3SUwe Kleine-König .remove_new = meson_i2c_remove,
56930021e37SBeniamino Galvani .driver = {
57030021e37SBeniamino Galvani .name = "meson-i2c",
57130021e37SBeniamino Galvani .of_match_table = meson_i2c_match,
57230021e37SBeniamino Galvani },
57330021e37SBeniamino Galvani };
57430021e37SBeniamino Galvani
57530021e37SBeniamino Galvani module_platform_driver(meson_i2c_driver);
57630021e37SBeniamino Galvani
57730021e37SBeniamino Galvani MODULE_DESCRIPTION("Amlogic Meson I2C Bus driver");
57830021e37SBeniamino Galvani MODULE_AUTHOR("Beniamino Galvani <b.galvani@gmail.com>");
57930021e37SBeniamino Galvani MODULE_LICENSE("GPL v2");
580