xref: /openbmc/linux/drivers/i2c/busses/i2c-davinci.c (revision 857968434bb6dbda0911f38ec46b0c3d0c963771)
195a7f10eSVladimir Barinov /*
295a7f10eSVladimir Barinov  * TI DAVINCI I2C adapter driver.
395a7f10eSVladimir Barinov  *
495a7f10eSVladimir Barinov  * Copyright (C) 2006 Texas Instruments.
595a7f10eSVladimir Barinov  * Copyright (C) 2007 MontaVista Software Inc.
695a7f10eSVladimir Barinov  *
795a7f10eSVladimir Barinov  * Updated by Vinod & Sudhakar Feb 2005
895a7f10eSVladimir Barinov  *
995a7f10eSVladimir Barinov  * ----------------------------------------------------------------------------
1095a7f10eSVladimir Barinov  *
1195a7f10eSVladimir Barinov  * This program is free software; you can redistribute it and/or modify
1295a7f10eSVladimir Barinov  * it under the terms of the GNU General Public License as published by
1395a7f10eSVladimir Barinov  * the Free Software Foundation; either version 2 of the License, or
1495a7f10eSVladimir Barinov  * (at your option) any later version.
1595a7f10eSVladimir Barinov  *
1695a7f10eSVladimir Barinov  * This program is distributed in the hope that it will be useful,
1795a7f10eSVladimir Barinov  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1895a7f10eSVladimir Barinov  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1995a7f10eSVladimir Barinov  * GNU General Public License for more details.
2095a7f10eSVladimir Barinov  *
2195a7f10eSVladimir Barinov  * You should have received a copy of the GNU General Public License
2295a7f10eSVladimir Barinov  * along with this program; if not, write to the Free Software
2395a7f10eSVladimir Barinov  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
2495a7f10eSVladimir Barinov  * ----------------------------------------------------------------------------
2595a7f10eSVladimir Barinov  *
2695a7f10eSVladimir Barinov  */
2795a7f10eSVladimir Barinov #include <linux/kernel.h>
2895a7f10eSVladimir Barinov #include <linux/module.h>
2995a7f10eSVladimir Barinov #include <linux/delay.h>
3095a7f10eSVladimir Barinov #include <linux/i2c.h>
3195a7f10eSVladimir Barinov #include <linux/clk.h>
3295a7f10eSVladimir Barinov #include <linux/errno.h>
3395a7f10eSVladimir Barinov #include <linux/sched.h>
3495a7f10eSVladimir Barinov #include <linux/err.h>
3595a7f10eSVladimir Barinov #include <linux/interrupt.h>
3695a7f10eSVladimir Barinov #include <linux/platform_device.h>
3795a7f10eSVladimir Barinov #include <linux/io.h>
385a0e3ad6STejun Heo #include <linux/slab.h>
3982c0de11SChaithrika U S #include <linux/cpufreq.h>
408574faf9SPhilby John #include <linux/gpio.h>
415c3d8a46SHeiko Schocher #include <linux/of_i2c.h>
425c3d8a46SHeiko Schocher #include <linux/of_device.h>
4395a7f10eSVladimir Barinov 
44a09e64fbSRussell King #include <mach/hardware.h>
45ec2a0833SArnd Bergmann #include <linux/platform_data/i2c-davinci.h>
4695a7f10eSVladimir Barinov 
4795a7f10eSVladimir Barinov /* ----- global defines ----------------------------------------------- */
4895a7f10eSVladimir Barinov 
4995a7f10eSVladimir Barinov #define DAVINCI_I2C_TIMEOUT	(1*HZ)
508574faf9SPhilby John #define DAVINCI_I2C_MAX_TRIES	2
5195a7f10eSVladimir Barinov #define I2C_DAVINCI_INTR_ALL    (DAVINCI_I2C_IMR_AAS | \
5295a7f10eSVladimir Barinov 				 DAVINCI_I2C_IMR_SCD | \
5395a7f10eSVladimir Barinov 				 DAVINCI_I2C_IMR_ARDY | \
5495a7f10eSVladimir Barinov 				 DAVINCI_I2C_IMR_NACK | \
5595a7f10eSVladimir Barinov 				 DAVINCI_I2C_IMR_AL)
5695a7f10eSVladimir Barinov 
5795a7f10eSVladimir Barinov #define DAVINCI_I2C_OAR_REG	0x00
5895a7f10eSVladimir Barinov #define DAVINCI_I2C_IMR_REG	0x04
5995a7f10eSVladimir Barinov #define DAVINCI_I2C_STR_REG	0x08
6095a7f10eSVladimir Barinov #define DAVINCI_I2C_CLKL_REG	0x0c
6195a7f10eSVladimir Barinov #define DAVINCI_I2C_CLKH_REG	0x10
6295a7f10eSVladimir Barinov #define DAVINCI_I2C_CNT_REG	0x14
6395a7f10eSVladimir Barinov #define DAVINCI_I2C_DRR_REG	0x18
6495a7f10eSVladimir Barinov #define DAVINCI_I2C_SAR_REG	0x1c
6595a7f10eSVladimir Barinov #define DAVINCI_I2C_DXR_REG	0x20
6695a7f10eSVladimir Barinov #define DAVINCI_I2C_MDR_REG	0x24
6795a7f10eSVladimir Barinov #define DAVINCI_I2C_IVR_REG	0x28
6895a7f10eSVladimir Barinov #define DAVINCI_I2C_EMDR_REG	0x2c
6995a7f10eSVladimir Barinov #define DAVINCI_I2C_PSC_REG	0x30
7095a7f10eSVladimir Barinov 
7195a7f10eSVladimir Barinov #define DAVINCI_I2C_IVR_AAS	0x07
7295a7f10eSVladimir Barinov #define DAVINCI_I2C_IVR_SCD	0x06
7395a7f10eSVladimir Barinov #define DAVINCI_I2C_IVR_XRDY	0x05
7495a7f10eSVladimir Barinov #define DAVINCI_I2C_IVR_RDR	0x04
7595a7f10eSVladimir Barinov #define DAVINCI_I2C_IVR_ARDY	0x03
7695a7f10eSVladimir Barinov #define DAVINCI_I2C_IVR_NACK	0x02
7795a7f10eSVladimir Barinov #define DAVINCI_I2C_IVR_AL	0x01
7895a7f10eSVladimir Barinov 
79c062a251SChaithrika U S #define DAVINCI_I2C_STR_BB	BIT(12)
80c062a251SChaithrika U S #define DAVINCI_I2C_STR_RSFULL	BIT(11)
81c062a251SChaithrika U S #define DAVINCI_I2C_STR_SCD	BIT(5)
82c062a251SChaithrika U S #define DAVINCI_I2C_STR_ARDY	BIT(2)
83c062a251SChaithrika U S #define DAVINCI_I2C_STR_NACK	BIT(1)
84c062a251SChaithrika U S #define DAVINCI_I2C_STR_AL	BIT(0)
8595a7f10eSVladimir Barinov 
86c062a251SChaithrika U S #define DAVINCI_I2C_MDR_NACK	BIT(15)
87c062a251SChaithrika U S #define DAVINCI_I2C_MDR_STT	BIT(13)
88c062a251SChaithrika U S #define DAVINCI_I2C_MDR_STP	BIT(11)
89c062a251SChaithrika U S #define DAVINCI_I2C_MDR_MST	BIT(10)
90c062a251SChaithrika U S #define DAVINCI_I2C_MDR_TRX	BIT(9)
91c062a251SChaithrika U S #define DAVINCI_I2C_MDR_XA	BIT(8)
92c062a251SChaithrika U S #define DAVINCI_I2C_MDR_RM	BIT(7)
93c062a251SChaithrika U S #define DAVINCI_I2C_MDR_IRS	BIT(5)
9495a7f10eSVladimir Barinov 
95c062a251SChaithrika U S #define DAVINCI_I2C_IMR_AAS	BIT(6)
96c062a251SChaithrika U S #define DAVINCI_I2C_IMR_SCD	BIT(5)
97c062a251SChaithrika U S #define DAVINCI_I2C_IMR_XRDY	BIT(4)
98c062a251SChaithrika U S #define DAVINCI_I2C_IMR_RRDY	BIT(3)
99c062a251SChaithrika U S #define DAVINCI_I2C_IMR_ARDY	BIT(2)
100c062a251SChaithrika U S #define DAVINCI_I2C_IMR_NACK	BIT(1)
101c062a251SChaithrika U S #define DAVINCI_I2C_IMR_AL	BIT(0)
10295a7f10eSVladimir Barinov 
10395a7f10eSVladimir Barinov struct davinci_i2c_dev {
10495a7f10eSVladimir Barinov 	struct device           *dev;
10595a7f10eSVladimir Barinov 	void __iomem		*base;
10695a7f10eSVladimir Barinov 	struct completion	cmd_complete;
10795a7f10eSVladimir Barinov 	struct clk              *clk;
10895a7f10eSVladimir Barinov 	int			cmd_err;
10995a7f10eSVladimir Barinov 	u8			*buf;
11095a7f10eSVladimir Barinov 	size_t			buf_len;
11195a7f10eSVladimir Barinov 	int			irq;
112c6c7c729SDirk Behme 	int			stop;
1135a0d5f5fSTroy Kisky 	u8			terminate;
11495a7f10eSVladimir Barinov 	struct i2c_adapter	adapter;
11582c0de11SChaithrika U S #ifdef CONFIG_CPU_FREQ
11682c0de11SChaithrika U S 	struct completion	xfr_complete;
11782c0de11SChaithrika U S 	struct notifier_block	freq_transition;
11882c0de11SChaithrika U S #endif
1195c3d8a46SHeiko Schocher 	struct davinci_i2c_platform_data *pdata;
12095a7f10eSVladimir Barinov };
12195a7f10eSVladimir Barinov 
12295a7f10eSVladimir Barinov /* default platform data to use if not supplied in the platform_device */
12395a7f10eSVladimir Barinov static struct davinci_i2c_platform_data davinci_i2c_platform_data_default = {
12495a7f10eSVladimir Barinov 	.bus_freq	= 100,
12595a7f10eSVladimir Barinov 	.bus_delay	= 0,
12695a7f10eSVladimir Barinov };
12795a7f10eSVladimir Barinov 
12895a7f10eSVladimir Barinov static inline void davinci_i2c_write_reg(struct davinci_i2c_dev *i2c_dev,
12995a7f10eSVladimir Barinov 					 int reg, u16 val)
13095a7f10eSVladimir Barinov {
13195a7f10eSVladimir Barinov 	__raw_writew(val, i2c_dev->base + reg);
13295a7f10eSVladimir Barinov }
13395a7f10eSVladimir Barinov 
13495a7f10eSVladimir Barinov static inline u16 davinci_i2c_read_reg(struct davinci_i2c_dev *i2c_dev, int reg)
13595a7f10eSVladimir Barinov {
13695a7f10eSVladimir Barinov 	return __raw_readw(i2c_dev->base + reg);
13795a7f10eSVladimir Barinov }
13895a7f10eSVladimir Barinov 
1398574faf9SPhilby John /* Generate a pulse on the i2c clock pin. */
140adf68acfSWolfram Sang static void davinci_i2c_clock_pulse(unsigned int scl_pin)
1418574faf9SPhilby John {
1428574faf9SPhilby John 	u16 i;
1438574faf9SPhilby John 
1448574faf9SPhilby John 	if (scl_pin) {
1458574faf9SPhilby John 		/* Send high and low on the SCL line */
1468574faf9SPhilby John 		for (i = 0; i < 9; i++) {
1478574faf9SPhilby John 			gpio_set_value(scl_pin, 0);
1488574faf9SPhilby John 			udelay(20);
1498574faf9SPhilby John 			gpio_set_value(scl_pin, 1);
1508574faf9SPhilby John 			udelay(20);
1518574faf9SPhilby John 		}
1528574faf9SPhilby John 	}
1538574faf9SPhilby John }
1548574faf9SPhilby John 
1558574faf9SPhilby John /* This routine does i2c bus recovery as specified in the
1568574faf9SPhilby John  * i2c protocol Rev. 03 section 3.16 titled "Bus clear"
1578574faf9SPhilby John  */
158adf68acfSWolfram Sang static void davinci_i2c_recover_bus(struct davinci_i2c_dev *dev)
1598574faf9SPhilby John {
1608574faf9SPhilby John 	u32 flag = 0;
1615c3d8a46SHeiko Schocher 	struct davinci_i2c_platform_data *pdata = dev->pdata;
1628574faf9SPhilby John 
1638574faf9SPhilby John 	dev_err(dev->dev, "initiating i2c bus recovery\n");
1648574faf9SPhilby John 	/* Send NACK to the slave */
1658574faf9SPhilby John 	flag = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
1668574faf9SPhilby John 	flag |=  DAVINCI_I2C_MDR_NACK;
1678574faf9SPhilby John 	/* write the data into mode register */
1688574faf9SPhilby John 	davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, flag);
169adf68acfSWolfram Sang 	davinci_i2c_clock_pulse(pdata->scl_pin);
1708574faf9SPhilby John 	/* Send STOP */
1718574faf9SPhilby John 	flag = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
1728574faf9SPhilby John 	flag |= DAVINCI_I2C_MDR_STP;
1738574faf9SPhilby John 	davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, flag);
1748574faf9SPhilby John }
1758574faf9SPhilby John 
1765ae5b113SChaithrika U S static inline void davinci_i2c_reset_ctrl(struct davinci_i2c_dev *i2c_dev,
1775ae5b113SChaithrika U S 								int val)
1785ae5b113SChaithrika U S {
1795ae5b113SChaithrika U S 	u16 w;
1805ae5b113SChaithrika U S 
1815ae5b113SChaithrika U S 	w = davinci_i2c_read_reg(i2c_dev, DAVINCI_I2C_MDR_REG);
1825ae5b113SChaithrika U S 	if (!val)	/* put I2C into reset */
1835ae5b113SChaithrika U S 		w &= ~DAVINCI_I2C_MDR_IRS;
1845ae5b113SChaithrika U S 	else		/* take I2C out of reset */
1855ae5b113SChaithrika U S 		w |= DAVINCI_I2C_MDR_IRS;
1865ae5b113SChaithrika U S 
1875ae5b113SChaithrika U S 	davinci_i2c_write_reg(i2c_dev, DAVINCI_I2C_MDR_REG, w);
1885ae5b113SChaithrika U S }
1895ae5b113SChaithrika U S 
1905ae5b113SChaithrika U S static void i2c_davinci_calc_clk_dividers(struct davinci_i2c_dev *dev)
19195a7f10eSVladimir Barinov {
1925c3d8a46SHeiko Schocher 	struct davinci_i2c_platform_data *pdata = dev->pdata;
19395a7f10eSVladimir Barinov 	u16 psc;
19495a7f10eSVladimir Barinov 	u32 clk;
195cc99ff70STroy Kisky 	u32 d;
19695a7f10eSVladimir Barinov 	u32 clkh;
19795a7f10eSVladimir Barinov 	u32 clkl;
19895a7f10eSVladimir Barinov 	u32 input_clock = clk_get_rate(dev->clk);
19995a7f10eSVladimir Barinov 
20095a7f10eSVladimir Barinov 	/* NOTE: I2C Clock divider programming info
20195a7f10eSVladimir Barinov 	 * As per I2C specs the following formulas provide prescaler
20295a7f10eSVladimir Barinov 	 * and low/high divider values
20395a7f10eSVladimir Barinov 	 * input clk --> PSC Div -----------> ICCL/H Div --> output clock
20495a7f10eSVladimir Barinov 	 *                       module clk
20595a7f10eSVladimir Barinov 	 *
20695a7f10eSVladimir Barinov 	 * output clk = module clk / (PSC + 1) [ (ICCL + d) + (ICCH + d) ]
20795a7f10eSVladimir Barinov 	 *
20895a7f10eSVladimir Barinov 	 * Thus,
20995a7f10eSVladimir Barinov 	 * (ICCL + ICCH) = clk = (input clk / ((psc +1) * output clk)) - 2d;
21095a7f10eSVladimir Barinov 	 *
21195a7f10eSVladimir Barinov 	 * where if PSC == 0, d = 7,
21295a7f10eSVladimir Barinov 	 *       if PSC == 1, d = 6
21395a7f10eSVladimir Barinov 	 *       if PSC > 1 , d = 5
21495a7f10eSVladimir Barinov 	 */
21595a7f10eSVladimir Barinov 
216cc99ff70STroy Kisky 	/* get minimum of 7 MHz clock, but max of 12 MHz */
217cc99ff70STroy Kisky 	psc = (input_clock / 7000000) - 1;
218cc99ff70STroy Kisky 	if ((input_clock / (psc + 1)) > 12000000)
219cc99ff70STroy Kisky 		psc++;	/* better to run under spec than over */
220cc99ff70STroy Kisky 	d = (psc >= 2) ? 5 : 7 - psc;
22195a7f10eSVladimir Barinov 
222cc99ff70STroy Kisky 	clk = ((input_clock / (psc + 1)) / (pdata->bus_freq * 1000)) - (d << 1);
223cc99ff70STroy Kisky 	clkh = clk >> 1;
22495a7f10eSVladimir Barinov 	clkl = clk - clkh;
22595a7f10eSVladimir Barinov 
22695a7f10eSVladimir Barinov 	davinci_i2c_write_reg(dev, DAVINCI_I2C_PSC_REG, psc);
22795a7f10eSVladimir Barinov 	davinci_i2c_write_reg(dev, DAVINCI_I2C_CLKH_REG, clkh);
22895a7f10eSVladimir Barinov 	davinci_i2c_write_reg(dev, DAVINCI_I2C_CLKL_REG, clkl);
22995a7f10eSVladimir Barinov 
2305ae5b113SChaithrika U S 	dev_dbg(dev->dev, "input_clock = %d, CLK = %d\n", input_clock, clk);
2315ae5b113SChaithrika U S }
2325ae5b113SChaithrika U S 
2335ae5b113SChaithrika U S /*
2345ae5b113SChaithrika U S  * This function configures I2C and brings I2C out of reset.
2355ae5b113SChaithrika U S  * This function is called during I2C init function. This function
2365ae5b113SChaithrika U S  * also gets called if I2C encounters any errors.
2375ae5b113SChaithrika U S  */
2385ae5b113SChaithrika U S static int i2c_davinci_init(struct davinci_i2c_dev *dev)
2395ae5b113SChaithrika U S {
2405c3d8a46SHeiko Schocher 	struct davinci_i2c_platform_data *pdata = dev->pdata;
2415ae5b113SChaithrika U S 
2425ae5b113SChaithrika U S 	/* put I2C into reset */
2435ae5b113SChaithrika U S 	davinci_i2c_reset_ctrl(dev, 0);
2445ae5b113SChaithrika U S 
2455ae5b113SChaithrika U S 	/* compute clock dividers */
2465ae5b113SChaithrika U S 	i2c_davinci_calc_clk_dividers(dev);
2475ae5b113SChaithrika U S 
2487605fa3bSDavid Brownell 	/* Respond at reserved "SMBus Host" slave address" (and zero);
2497605fa3bSDavid Brownell 	 * we seem to have no option to not respond...
2507605fa3bSDavid Brownell 	 */
2517605fa3bSDavid Brownell 	davinci_i2c_write_reg(dev, DAVINCI_I2C_OAR_REG, 0x08);
2527605fa3bSDavid Brownell 
25395a7f10eSVladimir Barinov 	dev_dbg(dev->dev, "PSC  = %d\n",
25495a7f10eSVladimir Barinov 		davinci_i2c_read_reg(dev, DAVINCI_I2C_PSC_REG));
25595a7f10eSVladimir Barinov 	dev_dbg(dev->dev, "CLKL = %d\n",
25695a7f10eSVladimir Barinov 		davinci_i2c_read_reg(dev, DAVINCI_I2C_CLKL_REG));
25795a7f10eSVladimir Barinov 	dev_dbg(dev->dev, "CLKH = %d\n",
25895a7f10eSVladimir Barinov 		davinci_i2c_read_reg(dev, DAVINCI_I2C_CLKH_REG));
259cc99ff70STroy Kisky 	dev_dbg(dev->dev, "bus_freq = %dkHz, bus_delay = %d\n",
260cc99ff70STroy Kisky 		pdata->bus_freq, pdata->bus_delay);
26195a7f10eSVladimir Barinov 
2625c3d8a46SHeiko Schocher 
26395a7f10eSVladimir Barinov 	/* Take the I2C module out of reset: */
2645ae5b113SChaithrika U S 	davinci_i2c_reset_ctrl(dev, 1);
26595a7f10eSVladimir Barinov 
26695a7f10eSVladimir Barinov 	/* Enable interrupts */
26795a7f10eSVladimir Barinov 	davinci_i2c_write_reg(dev, DAVINCI_I2C_IMR_REG, I2C_DAVINCI_INTR_ALL);
26895a7f10eSVladimir Barinov 
26995a7f10eSVladimir Barinov 	return 0;
27095a7f10eSVladimir Barinov }
27195a7f10eSVladimir Barinov 
27295a7f10eSVladimir Barinov /*
27395a7f10eSVladimir Barinov  * Waiting for bus not busy
27495a7f10eSVladimir Barinov  */
27595a7f10eSVladimir Barinov static int i2c_davinci_wait_bus_not_busy(struct davinci_i2c_dev *dev,
27695a7f10eSVladimir Barinov 					 char allow_sleep)
27795a7f10eSVladimir Barinov {
27895a7f10eSVladimir Barinov 	unsigned long timeout;
2798574faf9SPhilby John 	static u16 to_cnt;
28095a7f10eSVladimir Barinov 
28198a679caSJean Delvare 	timeout = jiffies + dev->adapter.timeout;
28295a7f10eSVladimir Barinov 	while (davinci_i2c_read_reg(dev, DAVINCI_I2C_STR_REG)
28395a7f10eSVladimir Barinov 	       & DAVINCI_I2C_STR_BB) {
2848574faf9SPhilby John 		if (to_cnt <= DAVINCI_I2C_MAX_TRIES) {
28595a7f10eSVladimir Barinov 			if (time_after(jiffies, timeout)) {
28695a7f10eSVladimir Barinov 				dev_warn(dev->dev,
28795a7f10eSVladimir Barinov 				"timeout waiting for bus ready\n");
2888574faf9SPhilby John 				to_cnt++;
28995a7f10eSVladimir Barinov 				return -ETIMEDOUT;
2908574faf9SPhilby John 			} else {
2918574faf9SPhilby John 				to_cnt = 0;
292adf68acfSWolfram Sang 				davinci_i2c_recover_bus(dev);
2938574faf9SPhilby John 				i2c_davinci_init(dev);
2948574faf9SPhilby John 			}
29595a7f10eSVladimir Barinov 		}
29695a7f10eSVladimir Barinov 		if (allow_sleep)
29795a7f10eSVladimir Barinov 			schedule_timeout(1);
29895a7f10eSVladimir Barinov 	}
29995a7f10eSVladimir Barinov 
30095a7f10eSVladimir Barinov 	return 0;
30195a7f10eSVladimir Barinov }
30295a7f10eSVladimir Barinov 
30395a7f10eSVladimir Barinov /*
30495a7f10eSVladimir Barinov  * Low level master read/write transaction. This function is called
30595a7f10eSVladimir Barinov  * from i2c_davinci_xfer.
30695a7f10eSVladimir Barinov  */
30795a7f10eSVladimir Barinov static int
30895a7f10eSVladimir Barinov i2c_davinci_xfer_msg(struct i2c_adapter *adap, struct i2c_msg *msg, int stop)
30995a7f10eSVladimir Barinov {
31095a7f10eSVladimir Barinov 	struct davinci_i2c_dev *dev = i2c_get_adapdata(adap);
3115c3d8a46SHeiko Schocher 	struct davinci_i2c_platform_data *pdata = dev->pdata;
31295a7f10eSVladimir Barinov 	u32 flag;
31395a7f10eSVladimir Barinov 	u16 w;
31495a7f10eSVladimir Barinov 	int r;
31595a7f10eSVladimir Barinov 
31695a7f10eSVladimir Barinov 	/* Introduce a delay, required for some boards (e.g Davinci EVM) */
31795a7f10eSVladimir Barinov 	if (pdata->bus_delay)
31895a7f10eSVladimir Barinov 		udelay(pdata->bus_delay);
31995a7f10eSVladimir Barinov 
32095a7f10eSVladimir Barinov 	/* set the slave address */
32195a7f10eSVladimir Barinov 	davinci_i2c_write_reg(dev, DAVINCI_I2C_SAR_REG, msg->addr);
32295a7f10eSVladimir Barinov 
32395a7f10eSVladimir Barinov 	dev->buf = msg->buf;
32495a7f10eSVladimir Barinov 	dev->buf_len = msg->len;
325c6c7c729SDirk Behme 	dev->stop = stop;
32695a7f10eSVladimir Barinov 
32795a7f10eSVladimir Barinov 	davinci_i2c_write_reg(dev, DAVINCI_I2C_CNT_REG, dev->buf_len);
32895a7f10eSVladimir Barinov 
3292e743787STroy Kisky 	INIT_COMPLETION(dev->cmd_complete);
33095a7f10eSVladimir Barinov 	dev->cmd_err = 0;
33195a7f10eSVladimir Barinov 
332c5b4afecSJon Povey 	/* Take I2C out of reset and configure it as master */
333c5b4afecSJon Povey 	flag = DAVINCI_I2C_MDR_IRS | DAVINCI_I2C_MDR_MST;
33495a7f10eSVladimir Barinov 
33595a7f10eSVladimir Barinov 	/* if the slave address is ten bit address, enable XA bit */
33695a7f10eSVladimir Barinov 	if (msg->flags & I2C_M_TEN)
33795a7f10eSVladimir Barinov 		flag |= DAVINCI_I2C_MDR_XA;
33895a7f10eSVladimir Barinov 	if (!(msg->flags & I2C_M_RD))
33995a7f10eSVladimir Barinov 		flag |= DAVINCI_I2C_MDR_TRX;
340c5b4afecSJon Povey 	if (msg->len == 0)
341c6c7c729SDirk Behme 		flag |= DAVINCI_I2C_MDR_RM;
34295a7f10eSVladimir Barinov 
34395a7f10eSVladimir Barinov 	/* Enable receive or transmit interrupts */
34495a7f10eSVladimir Barinov 	w = davinci_i2c_read_reg(dev, DAVINCI_I2C_IMR_REG);
34595a7f10eSVladimir Barinov 	if (msg->flags & I2C_M_RD)
346c062a251SChaithrika U S 		w |= DAVINCI_I2C_IMR_RRDY;
34795a7f10eSVladimir Barinov 	else
348c062a251SChaithrika U S 		w |= DAVINCI_I2C_IMR_XRDY;
34995a7f10eSVladimir Barinov 	davinci_i2c_write_reg(dev, DAVINCI_I2C_IMR_REG, w);
35095a7f10eSVladimir Barinov 
3515a0d5f5fSTroy Kisky 	dev->terminate = 0;
352c6c7c729SDirk Behme 
353c6c7c729SDirk Behme 	/*
354c5b4afecSJon Povey 	 * Write mode register first as needed for correct behaviour
355c5b4afecSJon Povey 	 * on OMAP-L138, but don't set STT yet to avoid a race with XRDY
35625985edcSLucas De Marchi 	 * occurring before we have loaded DXR
357c5b4afecSJon Povey 	 */
358c5b4afecSJon Povey 	davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, flag);
359c5b4afecSJon Povey 
360c5b4afecSJon Povey 	/*
361c6c7c729SDirk Behme 	 * First byte should be set here, not after interrupt,
362c6c7c729SDirk Behme 	 * because transmit-data-ready interrupt can come before
363c6c7c729SDirk Behme 	 * NACK-interrupt during sending of previous message and
364c6c7c729SDirk Behme 	 * ICDXR may have wrong data
365c5b4afecSJon Povey 	 * It also saves us one interrupt, slightly faster
366c6c7c729SDirk Behme 	 */
367c6c7c729SDirk Behme 	if ((!(msg->flags & I2C_M_RD)) && dev->buf_len) {
368c6c7c729SDirk Behme 		davinci_i2c_write_reg(dev, DAVINCI_I2C_DXR_REG, *dev->buf++);
369c6c7c729SDirk Behme 		dev->buf_len--;
370c6c7c729SDirk Behme 	}
371c6c7c729SDirk Behme 
372c5b4afecSJon Povey 	/* Set STT to begin transmit now DXR is loaded */
373c5b4afecSJon Povey 	flag |= DAVINCI_I2C_MDR_STT;
374c5b4afecSJon Povey 	if (stop && msg->len != 0)
375c5b4afecSJon Povey 		flag |= DAVINCI_I2C_MDR_STP;
3764bba0fd8SJon Povey 	davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, flag);
3774bba0fd8SJon Povey 
37895a7f10eSVladimir Barinov 	r = wait_for_completion_interruptible_timeout(&dev->cmd_complete,
37998a679caSJean Delvare 						      dev->adapter.timeout);
38095a7f10eSVladimir Barinov 	if (r == 0) {
38195a7f10eSVladimir Barinov 		dev_err(dev->dev, "controller timed out\n");
382adf68acfSWolfram Sang 		davinci_i2c_recover_bus(dev);
38395a7f10eSVladimir Barinov 		i2c_davinci_init(dev);
3845a0d5f5fSTroy Kisky 		dev->buf_len = 0;
38595a7f10eSVladimir Barinov 		return -ETIMEDOUT;
38695a7f10eSVladimir Barinov 	}
3875a0d5f5fSTroy Kisky 	if (dev->buf_len) {
3885a0d5f5fSTroy Kisky 		/* This should be 0 if all bytes were transferred
3895a0d5f5fSTroy Kisky 		 * or dev->cmd_err denotes an error.
3905a0d5f5fSTroy Kisky 		 * A signal may have aborted the transfer.
3915a0d5f5fSTroy Kisky 		 */
3925a0d5f5fSTroy Kisky 		if (r >= 0) {
3935a0d5f5fSTroy Kisky 			dev_err(dev->dev, "abnormal termination buf_len=%i\n",
3945a0d5f5fSTroy Kisky 				dev->buf_len);
3955a0d5f5fSTroy Kisky 			r = -EREMOTEIO;
3965a0d5f5fSTroy Kisky 		}
3975a0d5f5fSTroy Kisky 		dev->terminate = 1;
3985a0d5f5fSTroy Kisky 		wmb();
3995a0d5f5fSTroy Kisky 		dev->buf_len = 0;
4005a0d5f5fSTroy Kisky 	}
4015a0d5f5fSTroy Kisky 	if (r < 0)
4025a0d5f5fSTroy Kisky 		return r;
40395a7f10eSVladimir Barinov 
40495a7f10eSVladimir Barinov 	/* no error */
40595a7f10eSVladimir Barinov 	if (likely(!dev->cmd_err))
40695a7f10eSVladimir Barinov 		return msg->len;
40795a7f10eSVladimir Barinov 
40895a7f10eSVladimir Barinov 	/* We have an error */
40995a7f10eSVladimir Barinov 	if (dev->cmd_err & DAVINCI_I2C_STR_AL) {
41095a7f10eSVladimir Barinov 		i2c_davinci_init(dev);
41195a7f10eSVladimir Barinov 		return -EIO;
41295a7f10eSVladimir Barinov 	}
41395a7f10eSVladimir Barinov 
41495a7f10eSVladimir Barinov 	if (dev->cmd_err & DAVINCI_I2C_STR_NACK) {
41595a7f10eSVladimir Barinov 		if (msg->flags & I2C_M_IGNORE_NAK)
41695a7f10eSVladimir Barinov 			return msg->len;
41795a7f10eSVladimir Barinov 		if (stop) {
41895a7f10eSVladimir Barinov 			w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
419c062a251SChaithrika U S 			w |= DAVINCI_I2C_MDR_STP;
42095a7f10eSVladimir Barinov 			davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
42195a7f10eSVladimir Barinov 		}
42295a7f10eSVladimir Barinov 		return -EREMOTEIO;
42395a7f10eSVladimir Barinov 	}
42495a7f10eSVladimir Barinov 	return -EIO;
42595a7f10eSVladimir Barinov }
42695a7f10eSVladimir Barinov 
42795a7f10eSVladimir Barinov /*
42895a7f10eSVladimir Barinov  * Prepare controller for a transaction and call i2c_davinci_xfer_msg
42995a7f10eSVladimir Barinov  */
43095a7f10eSVladimir Barinov static int
43195a7f10eSVladimir Barinov i2c_davinci_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
43295a7f10eSVladimir Barinov {
43395a7f10eSVladimir Barinov 	struct davinci_i2c_dev *dev = i2c_get_adapdata(adap);
43495a7f10eSVladimir Barinov 	int i;
43595a7f10eSVladimir Barinov 	int ret;
43695a7f10eSVladimir Barinov 
43708882d20SHarvey Harrison 	dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
43895a7f10eSVladimir Barinov 
43995a7f10eSVladimir Barinov 	ret = i2c_davinci_wait_bus_not_busy(dev, 1);
44095a7f10eSVladimir Barinov 	if (ret < 0) {
44195a7f10eSVladimir Barinov 		dev_warn(dev->dev, "timeout waiting for bus ready\n");
44295a7f10eSVladimir Barinov 		return ret;
44395a7f10eSVladimir Barinov 	}
44495a7f10eSVladimir Barinov 
44595a7f10eSVladimir Barinov 	for (i = 0; i < num; i++) {
44695a7f10eSVladimir Barinov 		ret = i2c_davinci_xfer_msg(adap, &msgs[i], (i == (num - 1)));
447d868caa1STroy Kisky 		dev_dbg(dev->dev, "%s [%d/%d] ret: %d\n", __func__, i + 1, num,
448d868caa1STroy Kisky 			ret);
44995a7f10eSVladimir Barinov 		if (ret < 0)
45095a7f10eSVladimir Barinov 			return ret;
45195a7f10eSVladimir Barinov 	}
45282c0de11SChaithrika U S 
45382c0de11SChaithrika U S #ifdef CONFIG_CPU_FREQ
45482c0de11SChaithrika U S 	complete(&dev->xfr_complete);
45582c0de11SChaithrika U S #endif
45682c0de11SChaithrika U S 
45795a7f10eSVladimir Barinov 	return num;
45895a7f10eSVladimir Barinov }
45995a7f10eSVladimir Barinov 
46095a7f10eSVladimir Barinov static u32 i2c_davinci_func(struct i2c_adapter *adap)
46195a7f10eSVladimir Barinov {
462c6c7c729SDirk Behme 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
46395a7f10eSVladimir Barinov }
46495a7f10eSVladimir Barinov 
4655a0d5f5fSTroy Kisky static void terminate_read(struct davinci_i2c_dev *dev)
4665a0d5f5fSTroy Kisky {
4675a0d5f5fSTroy Kisky 	u16 w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
4685a0d5f5fSTroy Kisky 	w |= DAVINCI_I2C_MDR_NACK;
4695a0d5f5fSTroy Kisky 	davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
4705a0d5f5fSTroy Kisky 
4715a0d5f5fSTroy Kisky 	/* Throw away data */
4725a0d5f5fSTroy Kisky 	davinci_i2c_read_reg(dev, DAVINCI_I2C_DRR_REG);
4735a0d5f5fSTroy Kisky 	if (!dev->terminate)
4745a0d5f5fSTroy Kisky 		dev_err(dev->dev, "RDR IRQ while no data requested\n");
4755a0d5f5fSTroy Kisky }
4765a0d5f5fSTroy Kisky static void terminate_write(struct davinci_i2c_dev *dev)
4775a0d5f5fSTroy Kisky {
4785a0d5f5fSTroy Kisky 	u16 w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
4795a0d5f5fSTroy Kisky 	w |= DAVINCI_I2C_MDR_RM | DAVINCI_I2C_MDR_STP;
4805a0d5f5fSTroy Kisky 	davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
4815a0d5f5fSTroy Kisky 
4825a0d5f5fSTroy Kisky 	if (!dev->terminate)
4837605fa3bSDavid Brownell 		dev_dbg(dev->dev, "TDR IRQ while no data to send\n");
4845a0d5f5fSTroy Kisky }
4855a0d5f5fSTroy Kisky 
48695a7f10eSVladimir Barinov /*
48795a7f10eSVladimir Barinov  * Interrupt service routine. This gets called whenever an I2C interrupt
48895a7f10eSVladimir Barinov  * occurs.
48995a7f10eSVladimir Barinov  */
49095a7f10eSVladimir Barinov static irqreturn_t i2c_davinci_isr(int this_irq, void *dev_id)
49195a7f10eSVladimir Barinov {
49295a7f10eSVladimir Barinov 	struct davinci_i2c_dev *dev = dev_id;
49395a7f10eSVladimir Barinov 	u32 stat;
49495a7f10eSVladimir Barinov 	int count = 0;
49595a7f10eSVladimir Barinov 	u16 w;
49695a7f10eSVladimir Barinov 
49795a7f10eSVladimir Barinov 	while ((stat = davinci_i2c_read_reg(dev, DAVINCI_I2C_IVR_REG))) {
49808882d20SHarvey Harrison 		dev_dbg(dev->dev, "%s: stat=0x%x\n", __func__, stat);
49995a7f10eSVladimir Barinov 		if (count++ == 100) {
50095a7f10eSVladimir Barinov 			dev_warn(dev->dev, "Too much work in one IRQ\n");
50195a7f10eSVladimir Barinov 			break;
50295a7f10eSVladimir Barinov 		}
50395a7f10eSVladimir Barinov 
50495a7f10eSVladimir Barinov 		switch (stat) {
50595a7f10eSVladimir Barinov 		case DAVINCI_I2C_IVR_AL:
5065a0d5f5fSTroy Kisky 			/* Arbitration lost, must retry */
50795a7f10eSVladimir Barinov 			dev->cmd_err |= DAVINCI_I2C_STR_AL;
5085a0d5f5fSTroy Kisky 			dev->buf_len = 0;
50995a7f10eSVladimir Barinov 			complete(&dev->cmd_complete);
51095a7f10eSVladimir Barinov 			break;
51195a7f10eSVladimir Barinov 
51295a7f10eSVladimir Barinov 		case DAVINCI_I2C_IVR_NACK:
51395a7f10eSVladimir Barinov 			dev->cmd_err |= DAVINCI_I2C_STR_NACK;
5145a0d5f5fSTroy Kisky 			dev->buf_len = 0;
51595a7f10eSVladimir Barinov 			complete(&dev->cmd_complete);
51695a7f10eSVladimir Barinov 			break;
51795a7f10eSVladimir Barinov 
51895a7f10eSVladimir Barinov 		case DAVINCI_I2C_IVR_ARDY:
519b73a9aecSTroy Kisky 			davinci_i2c_write_reg(dev,
520b73a9aecSTroy Kisky 				DAVINCI_I2C_STR_REG, DAVINCI_I2C_STR_ARDY);
521c6c7c729SDirk Behme 			if (((dev->buf_len == 0) && (dev->stop != 0)) ||
522c6c7c729SDirk Behme 			    (dev->cmd_err & DAVINCI_I2C_STR_NACK)) {
523c6c7c729SDirk Behme 				w = davinci_i2c_read_reg(dev,
524c6c7c729SDirk Behme 							 DAVINCI_I2C_MDR_REG);
525c6c7c729SDirk Behme 				w |= DAVINCI_I2C_MDR_STP;
526c6c7c729SDirk Behme 				davinci_i2c_write_reg(dev,
527c6c7c729SDirk Behme 						      DAVINCI_I2C_MDR_REG, w);
528c6c7c729SDirk Behme 			}
52995a7f10eSVladimir Barinov 			complete(&dev->cmd_complete);
53095a7f10eSVladimir Barinov 			break;
53195a7f10eSVladimir Barinov 
53295a7f10eSVladimir Barinov 		case DAVINCI_I2C_IVR_RDR:
53395a7f10eSVladimir Barinov 			if (dev->buf_len) {
53495a7f10eSVladimir Barinov 				*dev->buf++ =
53595a7f10eSVladimir Barinov 				    davinci_i2c_read_reg(dev,
53695a7f10eSVladimir Barinov 							 DAVINCI_I2C_DRR_REG);
53795a7f10eSVladimir Barinov 				dev->buf_len--;
53895a7f10eSVladimir Barinov 				if (dev->buf_len)
53995a7f10eSVladimir Barinov 					continue;
54095a7f10eSVladimir Barinov 
54195a7f10eSVladimir Barinov 				davinci_i2c_write_reg(dev,
54295a7f10eSVladimir Barinov 					DAVINCI_I2C_STR_REG,
543b73a9aecSTroy Kisky 					DAVINCI_I2C_IMR_RRDY);
5445a0d5f5fSTroy Kisky 			} else {
5455a0d5f5fSTroy Kisky 				/* signal can terminate transfer */
5465a0d5f5fSTroy Kisky 				terminate_read(dev);
5475a0d5f5fSTroy Kisky 			}
54895a7f10eSVladimir Barinov 			break;
54995a7f10eSVladimir Barinov 
55095a7f10eSVladimir Barinov 		case DAVINCI_I2C_IVR_XRDY:
55195a7f10eSVladimir Barinov 			if (dev->buf_len) {
55295a7f10eSVladimir Barinov 				davinci_i2c_write_reg(dev, DAVINCI_I2C_DXR_REG,
55395a7f10eSVladimir Barinov 						      *dev->buf++);
55495a7f10eSVladimir Barinov 				dev->buf_len--;
55595a7f10eSVladimir Barinov 				if (dev->buf_len)
55695a7f10eSVladimir Barinov 					continue;
55795a7f10eSVladimir Barinov 
55895a7f10eSVladimir Barinov 				w = davinci_i2c_read_reg(dev,
55995a7f10eSVladimir Barinov 							 DAVINCI_I2C_IMR_REG);
560c062a251SChaithrika U S 				w &= ~DAVINCI_I2C_IMR_XRDY;
56195a7f10eSVladimir Barinov 				davinci_i2c_write_reg(dev,
56295a7f10eSVladimir Barinov 						      DAVINCI_I2C_IMR_REG,
56395a7f10eSVladimir Barinov 						      w);
5645a0d5f5fSTroy Kisky 			} else {
5655a0d5f5fSTroy Kisky 				/* signal can terminate transfer */
5665a0d5f5fSTroy Kisky 				terminate_write(dev);
5675a0d5f5fSTroy Kisky 			}
56895a7f10eSVladimir Barinov 			break;
56995a7f10eSVladimir Barinov 
57095a7f10eSVladimir Barinov 		case DAVINCI_I2C_IVR_SCD:
571b73a9aecSTroy Kisky 			davinci_i2c_write_reg(dev,
572b73a9aecSTroy Kisky 				DAVINCI_I2C_STR_REG, DAVINCI_I2C_STR_SCD);
57395a7f10eSVladimir Barinov 			complete(&dev->cmd_complete);
57495a7f10eSVladimir Barinov 			break;
57595a7f10eSVladimir Barinov 
57695a7f10eSVladimir Barinov 		case DAVINCI_I2C_IVR_AAS:
5777605fa3bSDavid Brownell 			dev_dbg(dev->dev, "Address as slave interrupt\n");
5787605fa3bSDavid Brownell 			break;
5797605fa3bSDavid Brownell 
5807605fa3bSDavid Brownell 		default:
5817605fa3bSDavid Brownell 			dev_warn(dev->dev, "Unrecognized irq stat %d\n", stat);
5827605fa3bSDavid Brownell 			break;
5837605fa3bSDavid Brownell 		}
5847605fa3bSDavid Brownell 	}
58595a7f10eSVladimir Barinov 
58695a7f10eSVladimir Barinov 	return count ? IRQ_HANDLED : IRQ_NONE;
58795a7f10eSVladimir Barinov }
58895a7f10eSVladimir Barinov 
58982c0de11SChaithrika U S #ifdef CONFIG_CPU_FREQ
59082c0de11SChaithrika U S static int i2c_davinci_cpufreq_transition(struct notifier_block *nb,
59182c0de11SChaithrika U S 				     unsigned long val, void *data)
59282c0de11SChaithrika U S {
59382c0de11SChaithrika U S 	struct davinci_i2c_dev *dev;
59482c0de11SChaithrika U S 
59582c0de11SChaithrika U S 	dev = container_of(nb, struct davinci_i2c_dev, freq_transition);
59682c0de11SChaithrika U S 	if (val == CPUFREQ_PRECHANGE) {
59782c0de11SChaithrika U S 		wait_for_completion(&dev->xfr_complete);
59882c0de11SChaithrika U S 		davinci_i2c_reset_ctrl(dev, 0);
59982c0de11SChaithrika U S 	} else if (val == CPUFREQ_POSTCHANGE) {
60082c0de11SChaithrika U S 		i2c_davinci_calc_clk_dividers(dev);
60182c0de11SChaithrika U S 		davinci_i2c_reset_ctrl(dev, 1);
60282c0de11SChaithrika U S 	}
60382c0de11SChaithrika U S 
60482c0de11SChaithrika U S 	return 0;
60582c0de11SChaithrika U S }
60682c0de11SChaithrika U S 
60782c0de11SChaithrika U S static inline int i2c_davinci_cpufreq_register(struct davinci_i2c_dev *dev)
60882c0de11SChaithrika U S {
60982c0de11SChaithrika U S 	dev->freq_transition.notifier_call = i2c_davinci_cpufreq_transition;
61082c0de11SChaithrika U S 
61182c0de11SChaithrika U S 	return cpufreq_register_notifier(&dev->freq_transition,
61282c0de11SChaithrika U S 					 CPUFREQ_TRANSITION_NOTIFIER);
61382c0de11SChaithrika U S }
61482c0de11SChaithrika U S 
61582c0de11SChaithrika U S static inline void i2c_davinci_cpufreq_deregister(struct davinci_i2c_dev *dev)
61682c0de11SChaithrika U S {
61782c0de11SChaithrika U S 	cpufreq_unregister_notifier(&dev->freq_transition,
61882c0de11SChaithrika U S 				    CPUFREQ_TRANSITION_NOTIFIER);
61982c0de11SChaithrika U S }
62082c0de11SChaithrika U S #else
62182c0de11SChaithrika U S static inline int i2c_davinci_cpufreq_register(struct davinci_i2c_dev *dev)
62282c0de11SChaithrika U S {
62382c0de11SChaithrika U S 	return 0;
62482c0de11SChaithrika U S }
62582c0de11SChaithrika U S 
62682c0de11SChaithrika U S static inline void i2c_davinci_cpufreq_deregister(struct davinci_i2c_dev *dev)
62782c0de11SChaithrika U S {
62882c0de11SChaithrika U S }
62982c0de11SChaithrika U S #endif
63082c0de11SChaithrika U S 
63195a7f10eSVladimir Barinov static struct i2c_algorithm i2c_davinci_algo = {
63295a7f10eSVladimir Barinov 	.master_xfer	= i2c_davinci_xfer,
63395a7f10eSVladimir Barinov 	.functionality	= i2c_davinci_func,
63495a7f10eSVladimir Barinov };
63595a7f10eSVladimir Barinov 
6365c3d8a46SHeiko Schocher static const struct of_device_id davinci_i2c_of_match[] = {
6375c3d8a46SHeiko Schocher 	{.compatible = "ti,davinci-i2c", },
6385c3d8a46SHeiko Schocher 	{},
6395c3d8a46SHeiko Schocher };
6405c3d8a46SHeiko Schocher MODULE_DEVICE_TABLE(of, davinci_i2c_of_match);
6415c3d8a46SHeiko Schocher 
64295a7f10eSVladimir Barinov static int davinci_i2c_probe(struct platform_device *pdev)
64395a7f10eSVladimir Barinov {
64495a7f10eSVladimir Barinov 	struct davinci_i2c_dev *dev;
64595a7f10eSVladimir Barinov 	struct i2c_adapter *adap;
646*85796843SVishwanathrao Badarkhe, Manish 	struct resource *mem, *irq;
64795a7f10eSVladimir Barinov 	int r;
64895a7f10eSVladimir Barinov 
64995a7f10eSVladimir Barinov 	/* NOTE: driver uses the static register mapping */
65095a7f10eSVladimir Barinov 	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
65195a7f10eSVladimir Barinov 	if (!mem) {
65295a7f10eSVladimir Barinov 		dev_err(&pdev->dev, "no mem resource?\n");
65395a7f10eSVladimir Barinov 		return -ENODEV;
65495a7f10eSVladimir Barinov 	}
65595a7f10eSVladimir Barinov 
65695a7f10eSVladimir Barinov 	irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
65795a7f10eSVladimir Barinov 	if (!irq) {
65895a7f10eSVladimir Barinov 		dev_err(&pdev->dev, "no irq resource?\n");
65995a7f10eSVladimir Barinov 		return -ENODEV;
66095a7f10eSVladimir Barinov 	}
66195a7f10eSVladimir Barinov 
662*85796843SVishwanathrao Badarkhe, Manish 	dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_i2c_dev),
663*85796843SVishwanathrao Badarkhe, Manish 			GFP_KERNEL);
66495a7f10eSVladimir Barinov 	if (!dev) {
665*85796843SVishwanathrao Badarkhe, Manish 		dev_err(&pdev->dev, "Memory allocation failed\n");
666*85796843SVishwanathrao Badarkhe, Manish 		return -ENOMEM;
66795a7f10eSVladimir Barinov 	}
66895a7f10eSVladimir Barinov 
6692e743787STroy Kisky 	init_completion(&dev->cmd_complete);
67082c0de11SChaithrika U S #ifdef CONFIG_CPU_FREQ
67182c0de11SChaithrika U S 	init_completion(&dev->xfr_complete);
67282c0de11SChaithrika U S #endif
67395a7f10eSVladimir Barinov 	dev->dev = get_device(&pdev->dev);
67495a7f10eSVladimir Barinov 	dev->irq = irq->start;
6755c3d8a46SHeiko Schocher 	dev->pdata = dev->dev->platform_data;
67695a7f10eSVladimir Barinov 	platform_set_drvdata(pdev, dev);
67795a7f10eSVladimir Barinov 
6785c3d8a46SHeiko Schocher 	if (!dev->pdata && pdev->dev.of_node) {
6795c3d8a46SHeiko Schocher 		u32 prop;
6805c3d8a46SHeiko Schocher 
6815c3d8a46SHeiko Schocher 		dev->pdata = devm_kzalloc(&pdev->dev,
6825c3d8a46SHeiko Schocher 			sizeof(struct davinci_i2c_platform_data), GFP_KERNEL);
6835c3d8a46SHeiko Schocher 		if (!dev->pdata) {
6845c3d8a46SHeiko Schocher 			r = -ENOMEM;
6855c3d8a46SHeiko Schocher 			goto err_free_mem;
6865c3d8a46SHeiko Schocher 		}
6875c3d8a46SHeiko Schocher 		memcpy(dev->pdata, &davinci_i2c_platform_data_default,
6885c3d8a46SHeiko Schocher 			sizeof(struct davinci_i2c_platform_data));
6895c3d8a46SHeiko Schocher 		if (!of_property_read_u32(pdev->dev.of_node, "clock-frequency",
6905c3d8a46SHeiko Schocher 			&prop))
6915c3d8a46SHeiko Schocher 			dev->pdata->bus_freq = prop / 1000;
6925c3d8a46SHeiko Schocher 	} else if (!dev->pdata) {
6935c3d8a46SHeiko Schocher 		dev->pdata = &davinci_i2c_platform_data_default;
6945c3d8a46SHeiko Schocher 	}
6955c3d8a46SHeiko Schocher 
696*85796843SVishwanathrao Badarkhe, Manish 	dev->clk = devm_clk_get(&pdev->dev, NULL);
69795a7f10eSVladimir Barinov 	if (IS_ERR(dev->clk)) {
69895a7f10eSVladimir Barinov 		r = -ENODEV;
69995a7f10eSVladimir Barinov 		goto err_free_mem;
70095a7f10eSVladimir Barinov 	}
7012bdbfa9cSMurali Karicheri 	clk_prepare_enable(dev->clk);
70295a7f10eSVladimir Barinov 
703*85796843SVishwanathrao Badarkhe, Manish 	dev->base = devm_ioremap_resource(&pdev->dev, mem);
704*85796843SVishwanathrao Badarkhe, Manish 	if (IS_ERR(dev->base)) {
705*85796843SVishwanathrao Badarkhe, Manish 		r = PTR_ERR(dev->base);
706*85796843SVishwanathrao Badarkhe, Manish 		goto err_unuse_clocks;
707c062a251SChaithrika U S 	}
708c062a251SChaithrika U S 
70995a7f10eSVladimir Barinov 	i2c_davinci_init(dev);
71095a7f10eSVladimir Barinov 
711*85796843SVishwanathrao Badarkhe, Manish 	r = devm_request_irq(&pdev->dev, dev->irq, i2c_davinci_isr, 0,
712*85796843SVishwanathrao Badarkhe, Manish 			pdev->name, dev);
71395a7f10eSVladimir Barinov 	if (r) {
71495a7f10eSVladimir Barinov 		dev_err(&pdev->dev, "failure requesting irq %i\n", dev->irq);
71595a7f10eSVladimir Barinov 		goto err_unuse_clocks;
71695a7f10eSVladimir Barinov 	}
71795a7f10eSVladimir Barinov 
71882c0de11SChaithrika U S 	r = i2c_davinci_cpufreq_register(dev);
71982c0de11SChaithrika U S 	if (r) {
72082c0de11SChaithrika U S 		dev_err(&pdev->dev, "failed to register cpufreq\n");
721*85796843SVishwanathrao Badarkhe, Manish 		goto err_unuse_clocks;
72282c0de11SChaithrika U S 	}
72382c0de11SChaithrika U S 
72495a7f10eSVladimir Barinov 	adap = &dev->adapter;
72595a7f10eSVladimir Barinov 	i2c_set_adapdata(adap, dev);
72695a7f10eSVladimir Barinov 	adap->owner = THIS_MODULE;
72795a7f10eSVladimir Barinov 	adap->class = I2C_CLASS_HWMON;
72895a7f10eSVladimir Barinov 	strlcpy(adap->name, "DaVinci I2C adapter", sizeof(adap->name));
72995a7f10eSVladimir Barinov 	adap->algo = &i2c_davinci_algo;
73095a7f10eSVladimir Barinov 	adap->dev.parent = &pdev->dev;
73198a679caSJean Delvare 	adap->timeout = DAVINCI_I2C_TIMEOUT;
7325c3d8a46SHeiko Schocher 	adap->dev.of_node = pdev->dev.of_node;
73395a7f10eSVladimir Barinov 
73495a7f10eSVladimir Barinov 	adap->nr = pdev->id;
73595a7f10eSVladimir Barinov 	r = i2c_add_numbered_adapter(adap);
73695a7f10eSVladimir Barinov 	if (r) {
73795a7f10eSVladimir Barinov 		dev_err(&pdev->dev, "failure adding adapter\n");
738*85796843SVishwanathrao Badarkhe, Manish 		goto err_unuse_clocks;
73995a7f10eSVladimir Barinov 	}
7405c3d8a46SHeiko Schocher 	of_i2c_register_devices(adap);
74195a7f10eSVladimir Barinov 
74295a7f10eSVladimir Barinov 	return 0;
74395a7f10eSVladimir Barinov 
74495a7f10eSVladimir Barinov err_unuse_clocks:
7452bdbfa9cSMurali Karicheri 	clk_disable_unprepare(dev->clk);
74695a7f10eSVladimir Barinov 	dev->clk = NULL;
74795a7f10eSVladimir Barinov err_free_mem:
74895a7f10eSVladimir Barinov 	put_device(&pdev->dev);
74995a7f10eSVladimir Barinov 
75095a7f10eSVladimir Barinov 	return r;
75195a7f10eSVladimir Barinov }
75295a7f10eSVladimir Barinov 
75395a7f10eSVladimir Barinov static int davinci_i2c_remove(struct platform_device *pdev)
75495a7f10eSVladimir Barinov {
75595a7f10eSVladimir Barinov 	struct davinci_i2c_dev *dev = platform_get_drvdata(pdev);
75695a7f10eSVladimir Barinov 
75782c0de11SChaithrika U S 	i2c_davinci_cpufreq_deregister(dev);
75882c0de11SChaithrika U S 
75995a7f10eSVladimir Barinov 	i2c_del_adapter(&dev->adapter);
76095a7f10eSVladimir Barinov 	put_device(&pdev->dev);
76195a7f10eSVladimir Barinov 
7622bdbfa9cSMurali Karicheri 	clk_disable_unprepare(dev->clk);
76395a7f10eSVladimir Barinov 	dev->clk = NULL;
76495a7f10eSVladimir Barinov 
76595a7f10eSVladimir Barinov 	davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, 0);
76695a7f10eSVladimir Barinov 
76795a7f10eSVladimir Barinov 	return 0;
76895a7f10eSVladimir Barinov }
76995a7f10eSVladimir Barinov 
77068f15de9SChaithrika U S #ifdef CONFIG_PM
77168f15de9SChaithrika U S static int davinci_i2c_suspend(struct device *dev)
77268f15de9SChaithrika U S {
77368f15de9SChaithrika U S 	struct platform_device *pdev = to_platform_device(dev);
77468f15de9SChaithrika U S 	struct davinci_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
77568f15de9SChaithrika U S 
77668f15de9SChaithrika U S 	/* put I2C into reset */
77768f15de9SChaithrika U S 	davinci_i2c_reset_ctrl(i2c_dev, 0);
7782bdbfa9cSMurali Karicheri 	clk_disable_unprepare(i2c_dev->clk);
77968f15de9SChaithrika U S 
78068f15de9SChaithrika U S 	return 0;
78168f15de9SChaithrika U S }
78268f15de9SChaithrika U S 
78368f15de9SChaithrika U S static int davinci_i2c_resume(struct device *dev)
78468f15de9SChaithrika U S {
78568f15de9SChaithrika U S 	struct platform_device *pdev = to_platform_device(dev);
78668f15de9SChaithrika U S 	struct davinci_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
78768f15de9SChaithrika U S 
7882bdbfa9cSMurali Karicheri 	clk_prepare_enable(i2c_dev->clk);
78968f15de9SChaithrika U S 	/* take I2C out of reset */
79068f15de9SChaithrika U S 	davinci_i2c_reset_ctrl(i2c_dev, 1);
79168f15de9SChaithrika U S 
79268f15de9SChaithrika U S 	return 0;
79368f15de9SChaithrika U S }
79468f15de9SChaithrika U S 
79568f15de9SChaithrika U S static const struct dev_pm_ops davinci_i2c_pm = {
79668f15de9SChaithrika U S 	.suspend        = davinci_i2c_suspend,
79768f15de9SChaithrika U S 	.resume         = davinci_i2c_resume,
79868f15de9SChaithrika U S };
79968f15de9SChaithrika U S 
80068f15de9SChaithrika U S #define davinci_i2c_pm_ops (&davinci_i2c_pm)
80168f15de9SChaithrika U S #else
80268f15de9SChaithrika U S #define davinci_i2c_pm_ops NULL
80368f15de9SChaithrika U S #endif
80468f15de9SChaithrika U S 
805add8eda7SKay Sievers /* work with hotplug and coldplug */
806add8eda7SKay Sievers MODULE_ALIAS("platform:i2c_davinci");
807add8eda7SKay Sievers 
80895a7f10eSVladimir Barinov static struct platform_driver davinci_i2c_driver = {
80995a7f10eSVladimir Barinov 	.probe		= davinci_i2c_probe,
81095a7f10eSVladimir Barinov 	.remove		= davinci_i2c_remove,
81195a7f10eSVladimir Barinov 	.driver		= {
81295a7f10eSVladimir Barinov 		.name	= "i2c_davinci",
81395a7f10eSVladimir Barinov 		.owner	= THIS_MODULE,
81468f15de9SChaithrika U S 		.pm	= davinci_i2c_pm_ops,
8155c3d8a46SHeiko Schocher 		.of_match_table = of_match_ptr(davinci_i2c_of_match),
81695a7f10eSVladimir Barinov 	},
81795a7f10eSVladimir Barinov };
81895a7f10eSVladimir Barinov 
81995a7f10eSVladimir Barinov /* I2C may be needed to bring up other drivers */
82095a7f10eSVladimir Barinov static int __init davinci_i2c_init_driver(void)
82195a7f10eSVladimir Barinov {
82295a7f10eSVladimir Barinov 	return platform_driver_register(&davinci_i2c_driver);
82395a7f10eSVladimir Barinov }
82495a7f10eSVladimir Barinov subsys_initcall(davinci_i2c_init_driver);
82595a7f10eSVladimir Barinov 
82695a7f10eSVladimir Barinov static void __exit davinci_i2c_exit_driver(void)
82795a7f10eSVladimir Barinov {
82895a7f10eSVladimir Barinov 	platform_driver_unregister(&davinci_i2c_driver);
82995a7f10eSVladimir Barinov }
83095a7f10eSVladimir Barinov module_exit(davinci_i2c_exit_driver);
83195a7f10eSVladimir Barinov 
83295a7f10eSVladimir Barinov MODULE_AUTHOR("Texas Instruments India");
83395a7f10eSVladimir Barinov MODULE_DESCRIPTION("TI DaVinci I2C bus adapter");
83495a7f10eSVladimir Barinov MODULE_LICENSE("GPL");
835