14453d736SGuenter Roeck /* 24453d736SGuenter Roeck * jc42.c - driver for Jedec JC42.4 compliant temperature sensors 34453d736SGuenter Roeck * 44453d736SGuenter Roeck * Copyright (c) 2010 Ericsson AB. 54453d736SGuenter Roeck * 64453d736SGuenter Roeck * Derived from lm77.c by Andras BALI <drewie@freemail.hu>. 74453d736SGuenter Roeck * 84453d736SGuenter Roeck * JC42.4 compliant temperature sensors are typically used on memory modules. 94453d736SGuenter Roeck * 104453d736SGuenter Roeck * This program is free software; you can redistribute it and/or modify 114453d736SGuenter Roeck * it under the terms of the GNU General Public License as published by 124453d736SGuenter Roeck * the Free Software Foundation; either version 2 of the License, or 134453d736SGuenter Roeck * (at your option) any later version. 144453d736SGuenter Roeck * 154453d736SGuenter Roeck * This program is distributed in the hope that it will be useful, 164453d736SGuenter Roeck * but WITHOUT ANY WARRANTY; without even the implied warranty of 174453d736SGuenter Roeck * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 184453d736SGuenter Roeck * GNU General Public License for more details. 194453d736SGuenter Roeck * 204453d736SGuenter Roeck * You should have received a copy of the GNU General Public License 214453d736SGuenter Roeck * along with this program; if not, write to the Free Software 224453d736SGuenter Roeck * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 234453d736SGuenter Roeck */ 244453d736SGuenter Roeck 25*68615eb0SPeter Rosin #include <linux/bitops.h> 264453d736SGuenter Roeck #include <linux/module.h> 274453d736SGuenter Roeck #include <linux/init.h> 284453d736SGuenter Roeck #include <linux/slab.h> 294453d736SGuenter Roeck #include <linux/jiffies.h> 304453d736SGuenter Roeck #include <linux/i2c.h> 314453d736SGuenter Roeck #include <linux/hwmon.h> 324453d736SGuenter Roeck #include <linux/err.h> 334453d736SGuenter Roeck #include <linux/mutex.h> 34803decceSGuenter Roeck #include <linux/of.h> 354453d736SGuenter Roeck 364453d736SGuenter Roeck /* Addresses to scan */ 374453d736SGuenter Roeck static const unsigned short normal_i2c[] = { 384453d736SGuenter Roeck 0x18, 0x19, 0x1a, 0x1b, 0x1c, 0x1d, 0x1e, 0x1f, I2C_CLIENT_END }; 394453d736SGuenter Roeck 404453d736SGuenter Roeck /* JC42 registers. All registers are 16 bit. */ 414453d736SGuenter Roeck #define JC42_REG_CAP 0x00 424453d736SGuenter Roeck #define JC42_REG_CONFIG 0x01 434453d736SGuenter Roeck #define JC42_REG_TEMP_UPPER 0x02 444453d736SGuenter Roeck #define JC42_REG_TEMP_LOWER 0x03 454453d736SGuenter Roeck #define JC42_REG_TEMP_CRITICAL 0x04 464453d736SGuenter Roeck #define JC42_REG_TEMP 0x05 474453d736SGuenter Roeck #define JC42_REG_MANID 0x06 484453d736SGuenter Roeck #define JC42_REG_DEVICEID 0x07 49*68615eb0SPeter Rosin #define JC42_REG_SMBUS 0x22 /* NXP and Atmel, possibly others? */ 504453d736SGuenter Roeck 514453d736SGuenter Roeck /* Status bits in temperature register */ 524453d736SGuenter Roeck #define JC42_ALARM_CRIT_BIT 15 534453d736SGuenter Roeck #define JC42_ALARM_MAX_BIT 14 544453d736SGuenter Roeck #define JC42_ALARM_MIN_BIT 13 554453d736SGuenter Roeck 564453d736SGuenter Roeck /* Configuration register defines */ 574453d736SGuenter Roeck #define JC42_CFG_CRIT_ONLY (1 << 2) 582c6315daSClemens Ladisch #define JC42_CFG_TCRIT_LOCK (1 << 6) 592c6315daSClemens Ladisch #define JC42_CFG_EVENT_LOCK (1 << 7) 604453d736SGuenter Roeck #define JC42_CFG_SHUTDOWN (1 << 8) 614453d736SGuenter Roeck #define JC42_CFG_HYST_SHIFT 9 622ccc8731SJean Delvare #define JC42_CFG_HYST_MASK (0x03 << 9) 634453d736SGuenter Roeck 644453d736SGuenter Roeck /* Capabilities */ 654453d736SGuenter Roeck #define JC42_CAP_RANGE (1 << 2) 664453d736SGuenter Roeck 674453d736SGuenter Roeck /* Manufacturer IDs */ 684453d736SGuenter Roeck #define ADT_MANID 0x11d4 /* Analog Devices */ 691bd612a2SGuenter Roeck #define ATMEL_MANID 0x001f /* Atmel */ 70175c490cSGuenter Roeck #define ATMEL_MANID2 0x1114 /* Atmel */ 714453d736SGuenter Roeck #define MAX_MANID 0x004d /* Maxim */ 724453d736SGuenter Roeck #define IDT_MANID 0x00b3 /* IDT */ 734453d736SGuenter Roeck #define MCP_MANID 0x0054 /* Microchip */ 744453d736SGuenter Roeck #define NXP_MANID 0x1131 /* NXP Semiconductors */ 754453d736SGuenter Roeck #define ONS_MANID 0x1b09 /* ON Semiconductor */ 764453d736SGuenter Roeck #define STM_MANID 0x104a /* ST Microelectronics */ 77568003ceSGuenter Roeck #define GT_MANID 0x1c68 /* Giantec */ 78568003ceSGuenter Roeck #define GT_MANID2 0x132d /* Giantec, 2nd mfg ID */ 794453d736SGuenter Roeck 80*68615eb0SPeter Rosin /* SMBUS register */ 81*68615eb0SPeter Rosin #define SMBUS_STMOUT BIT(7) /* SMBus time-out, active low */ 82*68615eb0SPeter Rosin 834453d736SGuenter Roeck /* Supported chips */ 844453d736SGuenter Roeck 854453d736SGuenter Roeck /* Analog Devices */ 864453d736SGuenter Roeck #define ADT7408_DEVID 0x0801 874453d736SGuenter Roeck #define ADT7408_DEVID_MASK 0xffff 884453d736SGuenter Roeck 891bd612a2SGuenter Roeck /* Atmel */ 901bd612a2SGuenter Roeck #define AT30TS00_DEVID 0x8201 911bd612a2SGuenter Roeck #define AT30TS00_DEVID_MASK 0xffff 921bd612a2SGuenter Roeck 93175c490cSGuenter Roeck #define AT30TSE004_DEVID 0x2200 94175c490cSGuenter Roeck #define AT30TSE004_DEVID_MASK 0xffff 95175c490cSGuenter Roeck 96568003ceSGuenter Roeck /* Giantec */ 97568003ceSGuenter Roeck #define GT30TS00_DEVID 0x2200 98568003ceSGuenter Roeck #define GT30TS00_DEVID_MASK 0xff00 99568003ceSGuenter Roeck 100568003ceSGuenter Roeck #define GT34TS02_DEVID 0x3300 101568003ceSGuenter Roeck #define GT34TS02_DEVID_MASK 0xff00 102568003ceSGuenter Roeck 1034453d736SGuenter Roeck /* IDT */ 1040ea2f1dbSGuenter Roeck #define TSE2004_DEVID 0x2200 1050ea2f1dbSGuenter Roeck #define TSE2004_DEVID_MASK 0xff00 1064453d736SGuenter Roeck 1070ea2f1dbSGuenter Roeck #define TS3000_DEVID 0x2900 /* Also matches TSE2002 */ 1080ea2f1dbSGuenter Roeck #define TS3000_DEVID_MASK 0xff00 1090ea2f1dbSGuenter Roeck 1100ea2f1dbSGuenter Roeck #define TS3001_DEVID 0x3000 1110ea2f1dbSGuenter Roeck #define TS3001_DEVID_MASK 0xff00 1121bd612a2SGuenter Roeck 1134453d736SGuenter Roeck /* Maxim */ 1144453d736SGuenter Roeck #define MAX6604_DEVID 0x3e00 1154453d736SGuenter Roeck #define MAX6604_DEVID_MASK 0xffff 1164453d736SGuenter Roeck 1174453d736SGuenter Roeck /* Microchip */ 1181bd612a2SGuenter Roeck #define MCP9804_DEVID 0x0200 1191bd612a2SGuenter Roeck #define MCP9804_DEVID_MASK 0xfffc 1201bd612a2SGuenter Roeck 121a31887dcSAlison Schofield #define MCP9808_DEVID 0x0400 122a31887dcSAlison Schofield #define MCP9808_DEVID_MASK 0xfffc 123a31887dcSAlison Schofield 1244453d736SGuenter Roeck #define MCP98242_DEVID 0x2000 1254453d736SGuenter Roeck #define MCP98242_DEVID_MASK 0xfffc 1264453d736SGuenter Roeck 1274453d736SGuenter Roeck #define MCP98243_DEVID 0x2100 1284453d736SGuenter Roeck #define MCP98243_DEVID_MASK 0xfffc 1294453d736SGuenter Roeck 130d4768280SGuenter Roeck #define MCP98244_DEVID 0x2200 131d4768280SGuenter Roeck #define MCP98244_DEVID_MASK 0xfffc 132d4768280SGuenter Roeck 1334453d736SGuenter Roeck #define MCP9843_DEVID 0x0000 /* Also matches mcp9805 */ 1344453d736SGuenter Roeck #define MCP9843_DEVID_MASK 0xfffe 1354453d736SGuenter Roeck 1364453d736SGuenter Roeck /* NXP */ 1374453d736SGuenter Roeck #define SE97_DEVID 0xa200 1384453d736SGuenter Roeck #define SE97_DEVID_MASK 0xfffc 1394453d736SGuenter Roeck 1404453d736SGuenter Roeck #define SE98_DEVID 0xa100 1414453d736SGuenter Roeck #define SE98_DEVID_MASK 0xfffc 1424453d736SGuenter Roeck 1434453d736SGuenter Roeck /* ON Semiconductor */ 1444453d736SGuenter Roeck #define CAT6095_DEVID 0x0800 /* Also matches CAT34TS02 */ 1454453d736SGuenter Roeck #define CAT6095_DEVID_MASK 0xffe0 1464453d736SGuenter Roeck 14799b981b2SGuenter Roeck #define CAT34TS02C_DEVID 0x0a00 14899b981b2SGuenter Roeck #define CAT34TS02C_DEVID_MASK 0xfff0 14999b981b2SGuenter Roeck 150568003ceSGuenter Roeck #define CAT34TS04_DEVID 0x2200 151568003ceSGuenter Roeck #define CAT34TS04_DEVID_MASK 0xfff0 152568003ceSGuenter Roeck 1534453d736SGuenter Roeck /* ST Microelectronics */ 1544453d736SGuenter Roeck #define STTS424_DEVID 0x0101 1554453d736SGuenter Roeck #define STTS424_DEVID_MASK 0xffff 1564453d736SGuenter Roeck 1574453d736SGuenter Roeck #define STTS424E_DEVID 0x0000 1584453d736SGuenter Roeck #define STTS424E_DEVID_MASK 0xfffe 1594453d736SGuenter Roeck 1604de86126SJean Delvare #define STTS2002_DEVID 0x0300 1614de86126SJean Delvare #define STTS2002_DEVID_MASK 0xffff 1624de86126SJean Delvare 163175c490cSGuenter Roeck #define STTS2004_DEVID 0x2201 164175c490cSGuenter Roeck #define STTS2004_DEVID_MASK 0xffff 165175c490cSGuenter Roeck 1664de86126SJean Delvare #define STTS3000_DEVID 0x0200 1674de86126SJean Delvare #define STTS3000_DEVID_MASK 0xffff 1684de86126SJean Delvare 1694453d736SGuenter Roeck static u16 jc42_hysteresis[] = { 0, 1500, 3000, 6000 }; 1704453d736SGuenter Roeck 1714453d736SGuenter Roeck struct jc42_chips { 1724453d736SGuenter Roeck u16 manid; 1734453d736SGuenter Roeck u16 devid; 1744453d736SGuenter Roeck u16 devid_mask; 1754453d736SGuenter Roeck }; 1764453d736SGuenter Roeck 1774453d736SGuenter Roeck static struct jc42_chips jc42_chips[] = { 1784453d736SGuenter Roeck { ADT_MANID, ADT7408_DEVID, ADT7408_DEVID_MASK }, 1791bd612a2SGuenter Roeck { ATMEL_MANID, AT30TS00_DEVID, AT30TS00_DEVID_MASK }, 180175c490cSGuenter Roeck { ATMEL_MANID2, AT30TSE004_DEVID, AT30TSE004_DEVID_MASK }, 181568003ceSGuenter Roeck { GT_MANID, GT30TS00_DEVID, GT30TS00_DEVID_MASK }, 182568003ceSGuenter Roeck { GT_MANID2, GT34TS02_DEVID, GT34TS02_DEVID_MASK }, 1830ea2f1dbSGuenter Roeck { IDT_MANID, TSE2004_DEVID, TSE2004_DEVID_MASK }, 1840ea2f1dbSGuenter Roeck { IDT_MANID, TS3000_DEVID, TS3000_DEVID_MASK }, 1850ea2f1dbSGuenter Roeck { IDT_MANID, TS3001_DEVID, TS3001_DEVID_MASK }, 1864453d736SGuenter Roeck { MAX_MANID, MAX6604_DEVID, MAX6604_DEVID_MASK }, 1871bd612a2SGuenter Roeck { MCP_MANID, MCP9804_DEVID, MCP9804_DEVID_MASK }, 188a31887dcSAlison Schofield { MCP_MANID, MCP9808_DEVID, MCP9808_DEVID_MASK }, 1894453d736SGuenter Roeck { MCP_MANID, MCP98242_DEVID, MCP98242_DEVID_MASK }, 1904453d736SGuenter Roeck { MCP_MANID, MCP98243_DEVID, MCP98243_DEVID_MASK }, 191d4768280SGuenter Roeck { MCP_MANID, MCP98244_DEVID, MCP98244_DEVID_MASK }, 1924453d736SGuenter Roeck { MCP_MANID, MCP9843_DEVID, MCP9843_DEVID_MASK }, 1934453d736SGuenter Roeck { NXP_MANID, SE97_DEVID, SE97_DEVID_MASK }, 1944453d736SGuenter Roeck { ONS_MANID, CAT6095_DEVID, CAT6095_DEVID_MASK }, 19599b981b2SGuenter Roeck { ONS_MANID, CAT34TS02C_DEVID, CAT34TS02C_DEVID_MASK }, 196568003ceSGuenter Roeck { ONS_MANID, CAT34TS04_DEVID, CAT34TS04_DEVID_MASK }, 1974453d736SGuenter Roeck { NXP_MANID, SE98_DEVID, SE98_DEVID_MASK }, 1984453d736SGuenter Roeck { STM_MANID, STTS424_DEVID, STTS424_DEVID_MASK }, 1994453d736SGuenter Roeck { STM_MANID, STTS424E_DEVID, STTS424E_DEVID_MASK }, 2004de86126SJean Delvare { STM_MANID, STTS2002_DEVID, STTS2002_DEVID_MASK }, 201175c490cSGuenter Roeck { STM_MANID, STTS2004_DEVID, STTS2004_DEVID_MASK }, 2024de86126SJean Delvare { STM_MANID, STTS3000_DEVID, STTS3000_DEVID_MASK }, 2034453d736SGuenter Roeck }; 2044453d736SGuenter Roeck 20510192bc6SGuenter Roeck enum temp_index { 20610192bc6SGuenter Roeck t_input = 0, 20710192bc6SGuenter Roeck t_crit, 20810192bc6SGuenter Roeck t_min, 20910192bc6SGuenter Roeck t_max, 21010192bc6SGuenter Roeck t_num_temp 21110192bc6SGuenter Roeck }; 21210192bc6SGuenter Roeck 21310192bc6SGuenter Roeck static const u8 temp_regs[t_num_temp] = { 21410192bc6SGuenter Roeck [t_input] = JC42_REG_TEMP, 21510192bc6SGuenter Roeck [t_crit] = JC42_REG_TEMP_CRITICAL, 21610192bc6SGuenter Roeck [t_min] = JC42_REG_TEMP_LOWER, 21710192bc6SGuenter Roeck [t_max] = JC42_REG_TEMP_UPPER, 21810192bc6SGuenter Roeck }; 21910192bc6SGuenter Roeck 2204453d736SGuenter Roeck /* Each client has this additional data */ 2214453d736SGuenter Roeck struct jc42_data { 22262f9a57cSGuenter Roeck struct i2c_client *client; 2234453d736SGuenter Roeck struct mutex update_lock; /* protect register access */ 2244453d736SGuenter Roeck bool extended; /* true if extended range supported */ 2254453d736SGuenter Roeck bool valid; 2264453d736SGuenter Roeck unsigned long last_updated; /* In jiffies */ 2274453d736SGuenter Roeck u16 orig_config; /* original configuration */ 2284453d736SGuenter Roeck u16 config; /* current configuration */ 22910192bc6SGuenter Roeck u16 temp[t_num_temp];/* Temperatures */ 2304453d736SGuenter Roeck }; 2314453d736SGuenter Roeck 2324453d736SGuenter Roeck #define JC42_TEMP_MIN_EXTENDED (-40000) 2334453d736SGuenter Roeck #define JC42_TEMP_MIN 0 2344453d736SGuenter Roeck #define JC42_TEMP_MAX 125000 2354453d736SGuenter Roeck 2363a05633bSGuenter Roeck static u16 jc42_temp_to_reg(long temp, bool extended) 2374453d736SGuenter Roeck { 2382a844c14SGuenter Roeck int ntemp = clamp_val(temp, 2394453d736SGuenter Roeck extended ? JC42_TEMP_MIN_EXTENDED : 2404453d736SGuenter Roeck JC42_TEMP_MIN, JC42_TEMP_MAX); 2414453d736SGuenter Roeck 2424453d736SGuenter Roeck /* convert from 0.001 to 0.0625 resolution */ 2434453d736SGuenter Roeck return (ntemp * 2 / 125) & 0x1fff; 2444453d736SGuenter Roeck } 2454453d736SGuenter Roeck 2464453d736SGuenter Roeck static int jc42_temp_from_reg(s16 reg) 2474453d736SGuenter Roeck { 248bca6a1adSGuenter Roeck reg = sign_extend32(reg, 12); 2494453d736SGuenter Roeck 2504453d736SGuenter Roeck /* convert from 0.0625 to 0.001 resolution */ 2514453d736SGuenter Roeck return reg * 125 / 2; 2524453d736SGuenter Roeck } 2534453d736SGuenter Roeck 254d397276bSGuenter Roeck static struct jc42_data *jc42_update_device(struct device *dev) 255d397276bSGuenter Roeck { 256d397276bSGuenter Roeck struct jc42_data *data = dev_get_drvdata(dev); 257d397276bSGuenter Roeck struct i2c_client *client = data->client; 258d397276bSGuenter Roeck struct jc42_data *ret = data; 25910192bc6SGuenter Roeck int i, val; 260d397276bSGuenter Roeck 261d397276bSGuenter Roeck mutex_lock(&data->update_lock); 262d397276bSGuenter Roeck 263d397276bSGuenter Roeck if (time_after(jiffies, data->last_updated + HZ) || !data->valid) { 26410192bc6SGuenter Roeck for (i = 0; i < t_num_temp; i++) { 26510192bc6SGuenter Roeck val = i2c_smbus_read_word_swapped(client, temp_regs[i]); 266d397276bSGuenter Roeck if (val < 0) { 267d397276bSGuenter Roeck ret = ERR_PTR(val); 268d397276bSGuenter Roeck goto abort; 269d397276bSGuenter Roeck } 27010192bc6SGuenter Roeck data->temp[i] = val; 271d397276bSGuenter Roeck } 272d397276bSGuenter Roeck data->last_updated = jiffies; 273d397276bSGuenter Roeck data->valid = true; 274d397276bSGuenter Roeck } 275d397276bSGuenter Roeck abort: 276d397276bSGuenter Roeck mutex_unlock(&data->update_lock); 277d397276bSGuenter Roeck return ret; 278d397276bSGuenter Roeck } 279d397276bSGuenter Roeck 280fcc448cfSGuenter Roeck static int jc42_read(struct device *dev, enum hwmon_sensor_types type, 281fcc448cfSGuenter Roeck u32 attr, int channel, long *val) 28210192bc6SGuenter Roeck { 2834453d736SGuenter Roeck struct jc42_data *data = jc42_update_device(dev); 2844453d736SGuenter Roeck int temp, hyst; 2854453d736SGuenter Roeck 2864453d736SGuenter Roeck if (IS_ERR(data)) 2874453d736SGuenter Roeck return PTR_ERR(data); 2884453d736SGuenter Roeck 289fcc448cfSGuenter Roeck switch (attr) { 290fcc448cfSGuenter Roeck case hwmon_temp_input: 291fcc448cfSGuenter Roeck *val = jc42_temp_from_reg(data->temp[t_input]); 292fcc448cfSGuenter Roeck return 0; 293fcc448cfSGuenter Roeck case hwmon_temp_min: 294fcc448cfSGuenter Roeck *val = jc42_temp_from_reg(data->temp[t_min]); 295fcc448cfSGuenter Roeck return 0; 296fcc448cfSGuenter Roeck case hwmon_temp_max: 297fcc448cfSGuenter Roeck *val = jc42_temp_from_reg(data->temp[t_max]); 298fcc448cfSGuenter Roeck return 0; 299fcc448cfSGuenter Roeck case hwmon_temp_crit: 300fcc448cfSGuenter Roeck *val = jc42_temp_from_reg(data->temp[t_crit]); 301fcc448cfSGuenter Roeck return 0; 302fcc448cfSGuenter Roeck case hwmon_temp_max_hyst: 303fcc448cfSGuenter Roeck temp = jc42_temp_from_reg(data->temp[t_max]); 3042ccc8731SJean Delvare hyst = jc42_hysteresis[(data->config & JC42_CFG_HYST_MASK) 3052ccc8731SJean Delvare >> JC42_CFG_HYST_SHIFT]; 306fcc448cfSGuenter Roeck *val = temp - hyst; 307fcc448cfSGuenter Roeck return 0; 308fcc448cfSGuenter Roeck case hwmon_temp_crit_hyst: 309fcc448cfSGuenter Roeck temp = jc42_temp_from_reg(data->temp[t_crit]); 310fcc448cfSGuenter Roeck hyst = jc42_hysteresis[(data->config & JC42_CFG_HYST_MASK) 311fcc448cfSGuenter Roeck >> JC42_CFG_HYST_SHIFT]; 312fcc448cfSGuenter Roeck *val = temp - hyst; 313fcc448cfSGuenter Roeck return 0; 314fcc448cfSGuenter Roeck case hwmon_temp_min_alarm: 315fcc448cfSGuenter Roeck *val = (data->temp[t_input] >> JC42_ALARM_MIN_BIT) & 1; 316fcc448cfSGuenter Roeck return 0; 317fcc448cfSGuenter Roeck case hwmon_temp_max_alarm: 318fcc448cfSGuenter Roeck *val = (data->temp[t_input] >> JC42_ALARM_MAX_BIT) & 1; 319fcc448cfSGuenter Roeck return 0; 320fcc448cfSGuenter Roeck case hwmon_temp_crit_alarm: 321fcc448cfSGuenter Roeck *val = (data->temp[t_input] >> JC42_ALARM_CRIT_BIT) & 1; 322fcc448cfSGuenter Roeck return 0; 323fcc448cfSGuenter Roeck default: 324fcc448cfSGuenter Roeck return -EOPNOTSUPP; 325fcc448cfSGuenter Roeck } 3264453d736SGuenter Roeck } 3274453d736SGuenter Roeck 328fcc448cfSGuenter Roeck static int jc42_write(struct device *dev, enum hwmon_sensor_types type, 329fcc448cfSGuenter Roeck u32 attr, int channel, long val) 3304453d736SGuenter Roeck { 33110192bc6SGuenter Roeck struct jc42_data *data = dev_get_drvdata(dev); 332fcc448cfSGuenter Roeck struct i2c_client *client = data->client; 333fcc448cfSGuenter Roeck int diff, hyst; 334fcc448cfSGuenter Roeck int ret; 3354453d736SGuenter Roeck 33610192bc6SGuenter Roeck mutex_lock(&data->update_lock); 3374453d736SGuenter Roeck 338fcc448cfSGuenter Roeck switch (attr) { 339fcc448cfSGuenter Roeck case hwmon_temp_min: 340fcc448cfSGuenter Roeck data->temp[t_min] = jc42_temp_to_reg(val, data->extended); 341fcc448cfSGuenter Roeck ret = i2c_smbus_write_word_swapped(client, temp_regs[t_min], 342fcc448cfSGuenter Roeck data->temp[t_min]); 343fcc448cfSGuenter Roeck break; 344fcc448cfSGuenter Roeck case hwmon_temp_max: 345fcc448cfSGuenter Roeck data->temp[t_max] = jc42_temp_to_reg(val, data->extended); 346fcc448cfSGuenter Roeck ret = i2c_smbus_write_word_swapped(client, temp_regs[t_max], 347fcc448cfSGuenter Roeck data->temp[t_max]); 348fcc448cfSGuenter Roeck break; 349fcc448cfSGuenter Roeck case hwmon_temp_crit: 350fcc448cfSGuenter Roeck data->temp[t_crit] = jc42_temp_to_reg(val, data->extended); 351fcc448cfSGuenter Roeck ret = i2c_smbus_write_word_swapped(client, temp_regs[t_crit], 352fcc448cfSGuenter Roeck data->temp[t_crit]); 353fcc448cfSGuenter Roeck break; 354fcc448cfSGuenter Roeck case hwmon_temp_crit_hyst: 3555d577dbaSGuenter Roeck /* 3565d577dbaSGuenter Roeck * JC42.4 compliant chips only support four hysteresis values. 3575d577dbaSGuenter Roeck * Pick best choice and go from there. 3585d577dbaSGuenter Roeck */ 359fcc448cfSGuenter Roeck val = clamp_val(val, (data->extended ? JC42_TEMP_MIN_EXTENDED 360fcc448cfSGuenter Roeck : JC42_TEMP_MIN) - 6000, 361fcc448cfSGuenter Roeck JC42_TEMP_MAX); 36210192bc6SGuenter Roeck diff = jc42_temp_from_reg(data->temp[t_crit]) - val; 3634453d736SGuenter Roeck hyst = 0; 3644453d736SGuenter Roeck if (diff > 0) { 3654453d736SGuenter Roeck if (diff < 2250) 3664453d736SGuenter Roeck hyst = 1; /* 1.5 degrees C */ 3674453d736SGuenter Roeck else if (diff < 4500) 3684453d736SGuenter Roeck hyst = 2; /* 3.0 degrees C */ 3694453d736SGuenter Roeck else 3704453d736SGuenter Roeck hyst = 3; /* 6.0 degrees C */ 3714453d736SGuenter Roeck } 372fcc448cfSGuenter Roeck data->config = (data->config & ~JC42_CFG_HYST_MASK) | 373fcc448cfSGuenter Roeck (hyst << JC42_CFG_HYST_SHIFT); 374fcc448cfSGuenter Roeck ret = i2c_smbus_write_word_swapped(data->client, 375fcc448cfSGuenter Roeck JC42_REG_CONFIG, 37690f4102cSJean Delvare data->config); 377fcc448cfSGuenter Roeck break; 378fcc448cfSGuenter Roeck default: 379fcc448cfSGuenter Roeck ret = -EOPNOTSUPP; 380fcc448cfSGuenter Roeck break; 381fcc448cfSGuenter Roeck } 382fcc448cfSGuenter Roeck 3834453d736SGuenter Roeck mutex_unlock(&data->update_lock); 384fcc448cfSGuenter Roeck 3854453d736SGuenter Roeck return ret; 3864453d736SGuenter Roeck } 3874453d736SGuenter Roeck 388fcc448cfSGuenter Roeck static umode_t jc42_is_visible(const void *_data, enum hwmon_sensor_types type, 389fcc448cfSGuenter Roeck u32 attr, int channel) 3904453d736SGuenter Roeck { 391fcc448cfSGuenter Roeck const struct jc42_data *data = _data; 3922c6315daSClemens Ladisch unsigned int config = data->config; 393fcc448cfSGuenter Roeck umode_t mode = S_IRUGO; 3942c6315daSClemens Ladisch 395fcc448cfSGuenter Roeck switch (attr) { 396fcc448cfSGuenter Roeck case hwmon_temp_min: 397fcc448cfSGuenter Roeck case hwmon_temp_max: 398fcc448cfSGuenter Roeck if (!(config & JC42_CFG_EVENT_LOCK)) 399fcc448cfSGuenter Roeck mode |= S_IWUSR; 400fcc448cfSGuenter Roeck break; 401fcc448cfSGuenter Roeck case hwmon_temp_crit: 402fcc448cfSGuenter Roeck if (!(config & JC42_CFG_TCRIT_LOCK)) 403fcc448cfSGuenter Roeck mode |= S_IWUSR; 404fcc448cfSGuenter Roeck break; 405fcc448cfSGuenter Roeck case hwmon_temp_crit_hyst: 406fcc448cfSGuenter Roeck if (!(config & (JC42_CFG_EVENT_LOCK | JC42_CFG_TCRIT_LOCK))) 407fcc448cfSGuenter Roeck mode |= S_IWUSR; 408fcc448cfSGuenter Roeck break; 409fcc448cfSGuenter Roeck case hwmon_temp_input: 410fcc448cfSGuenter Roeck case hwmon_temp_max_hyst: 411fcc448cfSGuenter Roeck case hwmon_temp_min_alarm: 412fcc448cfSGuenter Roeck case hwmon_temp_max_alarm: 413fcc448cfSGuenter Roeck case hwmon_temp_crit_alarm: 414fcc448cfSGuenter Roeck break; 415fcc448cfSGuenter Roeck default: 416fcc448cfSGuenter Roeck mode = 0; 417fcc448cfSGuenter Roeck break; 4182c6315daSClemens Ladisch } 419fcc448cfSGuenter Roeck return mode; 420fcc448cfSGuenter Roeck } 4214453d736SGuenter Roeck 4224453d736SGuenter Roeck /* Return 0 if detection is successful, -ENODEV otherwise */ 423f15df57dSGuenter Roeck static int jc42_detect(struct i2c_client *client, struct i2c_board_info *info) 4244453d736SGuenter Roeck { 425f15df57dSGuenter Roeck struct i2c_adapter *adapter = client->adapter; 4264453d736SGuenter Roeck int i, config, cap, manid, devid; 4274453d736SGuenter Roeck 4284453d736SGuenter Roeck if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA | 4294453d736SGuenter Roeck I2C_FUNC_SMBUS_WORD_DATA)) 4304453d736SGuenter Roeck return -ENODEV; 4314453d736SGuenter Roeck 432f15df57dSGuenter Roeck cap = i2c_smbus_read_word_swapped(client, JC42_REG_CAP); 433f15df57dSGuenter Roeck config = i2c_smbus_read_word_swapped(client, JC42_REG_CONFIG); 434f15df57dSGuenter Roeck manid = i2c_smbus_read_word_swapped(client, JC42_REG_MANID); 435f15df57dSGuenter Roeck devid = i2c_smbus_read_word_swapped(client, JC42_REG_DEVICEID); 4364453d736SGuenter Roeck 4374453d736SGuenter Roeck if (cap < 0 || config < 0 || manid < 0 || devid < 0) 4384453d736SGuenter Roeck return -ENODEV; 4394453d736SGuenter Roeck 4404453d736SGuenter Roeck if ((cap & 0xff00) || (config & 0xf800)) 4414453d736SGuenter Roeck return -ENODEV; 4424453d736SGuenter Roeck 4434453d736SGuenter Roeck for (i = 0; i < ARRAY_SIZE(jc42_chips); i++) { 4444453d736SGuenter Roeck struct jc42_chips *chip = &jc42_chips[i]; 4454453d736SGuenter Roeck if (manid == chip->manid && 4464453d736SGuenter Roeck (devid & chip->devid_mask) == chip->devid) { 4474453d736SGuenter Roeck strlcpy(info->type, "jc42", I2C_NAME_SIZE); 4484453d736SGuenter Roeck return 0; 4494453d736SGuenter Roeck } 4504453d736SGuenter Roeck } 4514453d736SGuenter Roeck return -ENODEV; 4524453d736SGuenter Roeck } 4534453d736SGuenter Roeck 454fcc448cfSGuenter Roeck static const u32 jc42_temp_config[] = { 455fcc448cfSGuenter Roeck HWMON_T_INPUT | HWMON_T_MIN | HWMON_T_MAX | HWMON_T_CRIT | 456fcc448cfSGuenter Roeck HWMON_T_MAX_HYST | HWMON_T_CRIT_HYST | 457fcc448cfSGuenter Roeck HWMON_T_MIN_ALARM | HWMON_T_MAX_ALARM | HWMON_T_CRIT_ALARM, 458fcc448cfSGuenter Roeck 0 459fcc448cfSGuenter Roeck }; 460fcc448cfSGuenter Roeck 461fcc448cfSGuenter Roeck static const struct hwmon_channel_info jc42_temp = { 462fcc448cfSGuenter Roeck .type = hwmon_temp, 463fcc448cfSGuenter Roeck .config = jc42_temp_config, 464fcc448cfSGuenter Roeck }; 465fcc448cfSGuenter Roeck 466fcc448cfSGuenter Roeck static const struct hwmon_channel_info *jc42_info[] = { 467fcc448cfSGuenter Roeck &jc42_temp, 468fcc448cfSGuenter Roeck NULL 469fcc448cfSGuenter Roeck }; 470fcc448cfSGuenter Roeck 471fcc448cfSGuenter Roeck static const struct hwmon_ops jc42_hwmon_ops = { 472fcc448cfSGuenter Roeck .is_visible = jc42_is_visible, 473fcc448cfSGuenter Roeck .read = jc42_read, 474fcc448cfSGuenter Roeck .write = jc42_write, 475fcc448cfSGuenter Roeck }; 476fcc448cfSGuenter Roeck 477fcc448cfSGuenter Roeck static const struct hwmon_chip_info jc42_chip_info = { 478fcc448cfSGuenter Roeck .ops = &jc42_hwmon_ops, 479fcc448cfSGuenter Roeck .info = jc42_info, 480fcc448cfSGuenter Roeck }; 481fcc448cfSGuenter Roeck 482f15df57dSGuenter Roeck static int jc42_probe(struct i2c_client *client, const struct i2c_device_id *id) 4834453d736SGuenter Roeck { 484f15df57dSGuenter Roeck struct device *dev = &client->dev; 48562f9a57cSGuenter Roeck struct device *hwmon_dev; 48662f9a57cSGuenter Roeck struct jc42_data *data; 48762f9a57cSGuenter Roeck int config, cap; 4884453d736SGuenter Roeck 489f15df57dSGuenter Roeck data = devm_kzalloc(dev, sizeof(struct jc42_data), GFP_KERNEL); 490f15df57dSGuenter Roeck if (!data) 491f15df57dSGuenter Roeck return -ENOMEM; 4924453d736SGuenter Roeck 49362f9a57cSGuenter Roeck data->client = client; 494f15df57dSGuenter Roeck i2c_set_clientdata(client, data); 4954453d736SGuenter Roeck mutex_init(&data->update_lock); 4964453d736SGuenter Roeck 497f15df57dSGuenter Roeck cap = i2c_smbus_read_word_swapped(client, JC42_REG_CAP); 498f15df57dSGuenter Roeck if (cap < 0) 499f15df57dSGuenter Roeck return cap; 500f15df57dSGuenter Roeck 5014453d736SGuenter Roeck data->extended = !!(cap & JC42_CAP_RANGE); 5024453d736SGuenter Roeck 503*68615eb0SPeter Rosin if (device_property_read_bool(dev, "smbus-timeout-disable")) { 504*68615eb0SPeter Rosin int smbus; 505*68615eb0SPeter Rosin 506*68615eb0SPeter Rosin /* 507*68615eb0SPeter Rosin * Not all chips support this register, but from a 508*68615eb0SPeter Rosin * quick read of various datasheets no chip appears 509*68615eb0SPeter Rosin * incompatible with the below attempt to disable 510*68615eb0SPeter Rosin * the timeout. And the whole thing is opt-in... 511*68615eb0SPeter Rosin */ 512*68615eb0SPeter Rosin smbus = i2c_smbus_read_word_swapped(client, JC42_REG_SMBUS); 513*68615eb0SPeter Rosin if (smbus < 0) 514*68615eb0SPeter Rosin return smbus; 515*68615eb0SPeter Rosin i2c_smbus_write_word_swapped(client, JC42_REG_SMBUS, 516*68615eb0SPeter Rosin smbus | SMBUS_STMOUT); 517*68615eb0SPeter Rosin } 518*68615eb0SPeter Rosin 519f15df57dSGuenter Roeck config = i2c_smbus_read_word_swapped(client, JC42_REG_CONFIG); 520f15df57dSGuenter Roeck if (config < 0) 521f15df57dSGuenter Roeck return config; 522f15df57dSGuenter Roeck 5234453d736SGuenter Roeck data->orig_config = config; 5244453d736SGuenter Roeck if (config & JC42_CFG_SHUTDOWN) { 5254453d736SGuenter Roeck config &= ~JC42_CFG_SHUTDOWN; 526f15df57dSGuenter Roeck i2c_smbus_write_word_swapped(client, JC42_REG_CONFIG, config); 5274453d736SGuenter Roeck } 5284453d736SGuenter Roeck data->config = config; 5294453d736SGuenter Roeck 530fcc448cfSGuenter Roeck hwmon_dev = devm_hwmon_device_register_with_info(dev, client->name, 531fcc448cfSGuenter Roeck data, &jc42_chip_info, 532fcc448cfSGuenter Roeck NULL); 533650a2c02SFengguang Wu return PTR_ERR_OR_ZERO(hwmon_dev); 5344453d736SGuenter Roeck } 5354453d736SGuenter Roeck 5364453d736SGuenter Roeck static int jc42_remove(struct i2c_client *client) 5374453d736SGuenter Roeck { 5384453d736SGuenter Roeck struct jc42_data *data = i2c_get_clientdata(client); 5395953e276SJean Delvare 5405953e276SJean Delvare /* Restore original configuration except hysteresis */ 5415953e276SJean Delvare if ((data->config & ~JC42_CFG_HYST_MASK) != 5425953e276SJean Delvare (data->orig_config & ~JC42_CFG_HYST_MASK)) { 5435953e276SJean Delvare int config; 5445953e276SJean Delvare 5455953e276SJean Delvare config = (data->orig_config & ~JC42_CFG_HYST_MASK) 5465953e276SJean Delvare | (data->config & JC42_CFG_HYST_MASK); 5475953e276SJean Delvare i2c_smbus_write_word_swapped(client, JC42_REG_CONFIG, config); 5485953e276SJean Delvare } 5494453d736SGuenter Roeck return 0; 5504453d736SGuenter Roeck } 5514453d736SGuenter Roeck 552d397276bSGuenter Roeck #ifdef CONFIG_PM 553d397276bSGuenter Roeck 554d397276bSGuenter Roeck static int jc42_suspend(struct device *dev) 5554453d736SGuenter Roeck { 55662f9a57cSGuenter Roeck struct jc42_data *data = dev_get_drvdata(dev); 5574453d736SGuenter Roeck 558d397276bSGuenter Roeck data->config |= JC42_CFG_SHUTDOWN; 559d397276bSGuenter Roeck i2c_smbus_write_word_swapped(data->client, JC42_REG_CONFIG, 560d397276bSGuenter Roeck data->config); 561d397276bSGuenter Roeck return 0; 562d397276bSGuenter Roeck } 5634453d736SGuenter Roeck 564d397276bSGuenter Roeck static int jc42_resume(struct device *dev) 565d397276bSGuenter Roeck { 566d397276bSGuenter Roeck struct jc42_data *data = dev_get_drvdata(dev); 5674453d736SGuenter Roeck 568d397276bSGuenter Roeck data->config &= ~JC42_CFG_SHUTDOWN; 569d397276bSGuenter Roeck i2c_smbus_write_word_swapped(data->client, JC42_REG_CONFIG, 570d397276bSGuenter Roeck data->config); 571d397276bSGuenter Roeck return 0; 5724453d736SGuenter Roeck } 5734453d736SGuenter Roeck 574d397276bSGuenter Roeck static const struct dev_pm_ops jc42_dev_pm_ops = { 575d397276bSGuenter Roeck .suspend = jc42_suspend, 576d397276bSGuenter Roeck .resume = jc42_resume, 577d397276bSGuenter Roeck }; 5784453d736SGuenter Roeck 579d397276bSGuenter Roeck #define JC42_DEV_PM_OPS (&jc42_dev_pm_ops) 580d397276bSGuenter Roeck #else 581d397276bSGuenter Roeck #define JC42_DEV_PM_OPS NULL 582d397276bSGuenter Roeck #endif /* CONFIG_PM */ 5834453d736SGuenter Roeck 584d397276bSGuenter Roeck static const struct i2c_device_id jc42_id[] = { 585d397276bSGuenter Roeck { "jc42", 0 }, 586d397276bSGuenter Roeck { } 587d397276bSGuenter Roeck }; 588d397276bSGuenter Roeck MODULE_DEVICE_TABLE(i2c, jc42_id); 589d397276bSGuenter Roeck 590803decceSGuenter Roeck #ifdef CONFIG_OF 591803decceSGuenter Roeck static const struct of_device_id jc42_of_ids[] = { 592803decceSGuenter Roeck { .compatible = "jedec,jc-42.4-temp", }, 593803decceSGuenter Roeck { } 594803decceSGuenter Roeck }; 595803decceSGuenter Roeck MODULE_DEVICE_TABLE(of, jc42_of_ids); 596803decceSGuenter Roeck #endif 597803decceSGuenter Roeck 598d397276bSGuenter Roeck static struct i2c_driver jc42_driver = { 599eacc48ceSAlison Schofield .class = I2C_CLASS_SPD | I2C_CLASS_HWMON, 600d397276bSGuenter Roeck .driver = { 601d397276bSGuenter Roeck .name = "jc42", 602d397276bSGuenter Roeck .pm = JC42_DEV_PM_OPS, 603803decceSGuenter Roeck .of_match_table = of_match_ptr(jc42_of_ids), 604d397276bSGuenter Roeck }, 605d397276bSGuenter Roeck .probe = jc42_probe, 606d397276bSGuenter Roeck .remove = jc42_remove, 607d397276bSGuenter Roeck .id_table = jc42_id, 608d397276bSGuenter Roeck .detect = jc42_detect, 609d397276bSGuenter Roeck .address_list = normal_i2c, 610d397276bSGuenter Roeck }; 6114453d736SGuenter Roeck 612f0967eeaSAxel Lin module_i2c_driver(jc42_driver); 6134453d736SGuenter Roeck 614bb9a80e5SGuenter Roeck MODULE_AUTHOR("Guenter Roeck <linux@roeck-us.net>"); 6154453d736SGuenter Roeck MODULE_DESCRIPTION("JC42 driver"); 6164453d736SGuenter Roeck MODULE_LICENSE("GPL"); 617