xref: /openbmc/linux/drivers/hwmon/jc42.c (revision 032c1623c9de51705d0a1c577ffdae746967e88d)
174ba9207SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
24453d736SGuenter Roeck /*
34453d736SGuenter Roeck  * jc42.c - driver for Jedec JC42.4 compliant temperature sensors
44453d736SGuenter Roeck  *
54453d736SGuenter Roeck  * Copyright (c) 2010  Ericsson AB.
64453d736SGuenter Roeck  *
74453d736SGuenter Roeck  * Derived from lm77.c by Andras BALI <drewie@freemail.hu>.
84453d736SGuenter Roeck  *
94453d736SGuenter Roeck  * JC42.4 compliant temperature sensors are typically used on memory modules.
104453d736SGuenter Roeck  */
114453d736SGuenter Roeck 
1268615eb0SPeter Rosin #include <linux/bitops.h>
134453d736SGuenter Roeck #include <linux/module.h>
144453d736SGuenter Roeck #include <linux/init.h>
154453d736SGuenter Roeck #include <linux/slab.h>
164453d736SGuenter Roeck #include <linux/jiffies.h>
174453d736SGuenter Roeck #include <linux/i2c.h>
184453d736SGuenter Roeck #include <linux/hwmon.h>
194453d736SGuenter Roeck #include <linux/err.h>
204453d736SGuenter Roeck #include <linux/mutex.h>
21803decceSGuenter Roeck #include <linux/of.h>
224453d736SGuenter Roeck 
234453d736SGuenter Roeck /* Addresses to scan */
244453d736SGuenter Roeck static const unsigned short normal_i2c[] = {
254453d736SGuenter Roeck 	0x18, 0x19, 0x1a, 0x1b, 0x1c, 0x1d, 0x1e, 0x1f, I2C_CLIENT_END };
264453d736SGuenter Roeck 
274453d736SGuenter Roeck /* JC42 registers. All registers are 16 bit. */
284453d736SGuenter Roeck #define JC42_REG_CAP		0x00
294453d736SGuenter Roeck #define JC42_REG_CONFIG		0x01
304453d736SGuenter Roeck #define JC42_REG_TEMP_UPPER	0x02
314453d736SGuenter Roeck #define JC42_REG_TEMP_LOWER	0x03
324453d736SGuenter Roeck #define JC42_REG_TEMP_CRITICAL	0x04
334453d736SGuenter Roeck #define JC42_REG_TEMP		0x05
344453d736SGuenter Roeck #define JC42_REG_MANID		0x06
354453d736SGuenter Roeck #define JC42_REG_DEVICEID	0x07
3668615eb0SPeter Rosin #define JC42_REG_SMBUS		0x22 /* NXP and Atmel, possibly others? */
374453d736SGuenter Roeck 
384453d736SGuenter Roeck /* Status bits in temperature register */
394453d736SGuenter Roeck #define JC42_ALARM_CRIT_BIT	15
404453d736SGuenter Roeck #define JC42_ALARM_MAX_BIT	14
414453d736SGuenter Roeck #define JC42_ALARM_MIN_BIT	13
424453d736SGuenter Roeck 
434453d736SGuenter Roeck /* Configuration register defines */
444453d736SGuenter Roeck #define JC42_CFG_CRIT_ONLY	(1 << 2)
452c6315daSClemens Ladisch #define JC42_CFG_TCRIT_LOCK	(1 << 6)
462c6315daSClemens Ladisch #define JC42_CFG_EVENT_LOCK	(1 << 7)
474453d736SGuenter Roeck #define JC42_CFG_SHUTDOWN	(1 << 8)
484453d736SGuenter Roeck #define JC42_CFG_HYST_SHIFT	9
492ccc8731SJean Delvare #define JC42_CFG_HYST_MASK	(0x03 << 9)
504453d736SGuenter Roeck 
514453d736SGuenter Roeck /* Capabilities */
524453d736SGuenter Roeck #define JC42_CAP_RANGE		(1 << 2)
534453d736SGuenter Roeck 
544453d736SGuenter Roeck /* Manufacturer IDs */
554453d736SGuenter Roeck #define ADT_MANID		0x11d4  /* Analog Devices */
561bd612a2SGuenter Roeck #define ATMEL_MANID		0x001f  /* Atmel */
57175c490cSGuenter Roeck #define ATMEL_MANID2		0x1114	/* Atmel */
584453d736SGuenter Roeck #define MAX_MANID		0x004d  /* Maxim */
594453d736SGuenter Roeck #define IDT_MANID		0x00b3  /* IDT */
604453d736SGuenter Roeck #define MCP_MANID		0x0054  /* Microchip */
614453d736SGuenter Roeck #define NXP_MANID		0x1131  /* NXP Semiconductors */
624453d736SGuenter Roeck #define ONS_MANID		0x1b09  /* ON Semiconductor */
634453d736SGuenter Roeck #define STM_MANID		0x104a  /* ST Microelectronics */
64568003ceSGuenter Roeck #define GT_MANID		0x1c68	/* Giantec */
65568003ceSGuenter Roeck #define GT_MANID2		0x132d	/* Giantec, 2nd mfg ID */
664453d736SGuenter Roeck 
6768615eb0SPeter Rosin /* SMBUS register */
6868615eb0SPeter Rosin #define SMBUS_STMOUT		BIT(7)  /* SMBus time-out, active low */
6968615eb0SPeter Rosin 
704453d736SGuenter Roeck /* Supported chips */
714453d736SGuenter Roeck 
724453d736SGuenter Roeck /* Analog Devices */
734453d736SGuenter Roeck #define ADT7408_DEVID		0x0801
744453d736SGuenter Roeck #define ADT7408_DEVID_MASK	0xffff
754453d736SGuenter Roeck 
761bd612a2SGuenter Roeck /* Atmel */
771bd612a2SGuenter Roeck #define AT30TS00_DEVID		0x8201
781bd612a2SGuenter Roeck #define AT30TS00_DEVID_MASK	0xffff
791bd612a2SGuenter Roeck 
80175c490cSGuenter Roeck #define AT30TSE004_DEVID	0x2200
81175c490cSGuenter Roeck #define AT30TSE004_DEVID_MASK	0xffff
82175c490cSGuenter Roeck 
83568003ceSGuenter Roeck /* Giantec */
84568003ceSGuenter Roeck #define GT30TS00_DEVID		0x2200
85568003ceSGuenter Roeck #define GT30TS00_DEVID_MASK	0xff00
86568003ceSGuenter Roeck 
87568003ceSGuenter Roeck #define GT34TS02_DEVID		0x3300
88568003ceSGuenter Roeck #define GT34TS02_DEVID_MASK	0xff00
89568003ceSGuenter Roeck 
904453d736SGuenter Roeck /* IDT */
910ea2f1dbSGuenter Roeck #define TSE2004_DEVID		0x2200
920ea2f1dbSGuenter Roeck #define TSE2004_DEVID_MASK	0xff00
934453d736SGuenter Roeck 
940ea2f1dbSGuenter Roeck #define TS3000_DEVID		0x2900  /* Also matches TSE2002 */
950ea2f1dbSGuenter Roeck #define TS3000_DEVID_MASK	0xff00
960ea2f1dbSGuenter Roeck 
970ea2f1dbSGuenter Roeck #define TS3001_DEVID		0x3000
980ea2f1dbSGuenter Roeck #define TS3001_DEVID_MASK	0xff00
991bd612a2SGuenter Roeck 
1004453d736SGuenter Roeck /* Maxim */
1014453d736SGuenter Roeck #define MAX6604_DEVID		0x3e00
1024453d736SGuenter Roeck #define MAX6604_DEVID_MASK	0xffff
1034453d736SGuenter Roeck 
1044453d736SGuenter Roeck /* Microchip */
1051bd612a2SGuenter Roeck #define MCP9804_DEVID		0x0200
1061bd612a2SGuenter Roeck #define MCP9804_DEVID_MASK	0xfffc
1071bd612a2SGuenter Roeck 
108a31887dcSAlison Schofield #define MCP9808_DEVID		0x0400
109a31887dcSAlison Schofield #define MCP9808_DEVID_MASK	0xfffc
110a31887dcSAlison Schofield 
1114453d736SGuenter Roeck #define MCP98242_DEVID		0x2000
1124453d736SGuenter Roeck #define MCP98242_DEVID_MASK	0xfffc
1134453d736SGuenter Roeck 
1144453d736SGuenter Roeck #define MCP98243_DEVID		0x2100
1154453d736SGuenter Roeck #define MCP98243_DEVID_MASK	0xfffc
1164453d736SGuenter Roeck 
117d4768280SGuenter Roeck #define MCP98244_DEVID		0x2200
118d4768280SGuenter Roeck #define MCP98244_DEVID_MASK	0xfffc
119d4768280SGuenter Roeck 
1204453d736SGuenter Roeck #define MCP9843_DEVID		0x0000	/* Also matches mcp9805 */
1214453d736SGuenter Roeck #define MCP9843_DEVID_MASK	0xfffe
1224453d736SGuenter Roeck 
1234453d736SGuenter Roeck /* NXP */
1244453d736SGuenter Roeck #define SE97_DEVID		0xa200
1254453d736SGuenter Roeck #define SE97_DEVID_MASK		0xfffc
1264453d736SGuenter Roeck 
1274453d736SGuenter Roeck #define SE98_DEVID		0xa100
1284453d736SGuenter Roeck #define SE98_DEVID_MASK		0xfffc
1294453d736SGuenter Roeck 
1304453d736SGuenter Roeck /* ON Semiconductor */
1314453d736SGuenter Roeck #define CAT6095_DEVID		0x0800	/* Also matches CAT34TS02 */
1324453d736SGuenter Roeck #define CAT6095_DEVID_MASK	0xffe0
1334453d736SGuenter Roeck 
13499b981b2SGuenter Roeck #define CAT34TS02C_DEVID	0x0a00
13599b981b2SGuenter Roeck #define CAT34TS02C_DEVID_MASK	0xfff0
13699b981b2SGuenter Roeck 
137568003ceSGuenter Roeck #define CAT34TS04_DEVID		0x2200
138568003ceSGuenter Roeck #define CAT34TS04_DEVID_MASK	0xfff0
139568003ceSGuenter Roeck 
140bf4d8430SGuenter Roeck #define N34TS04_DEVID		0x2230
141bf4d8430SGuenter Roeck #define N34TS04_DEVID_MASK	0xfff0
142bf4d8430SGuenter Roeck 
1434453d736SGuenter Roeck /* ST Microelectronics */
1444453d736SGuenter Roeck #define STTS424_DEVID		0x0101
1454453d736SGuenter Roeck #define STTS424_DEVID_MASK	0xffff
1464453d736SGuenter Roeck 
1474453d736SGuenter Roeck #define STTS424E_DEVID		0x0000
1484453d736SGuenter Roeck #define STTS424E_DEVID_MASK	0xfffe
1494453d736SGuenter Roeck 
1504de86126SJean Delvare #define STTS2002_DEVID		0x0300
1514de86126SJean Delvare #define STTS2002_DEVID_MASK	0xffff
1524de86126SJean Delvare 
153175c490cSGuenter Roeck #define STTS2004_DEVID		0x2201
154175c490cSGuenter Roeck #define STTS2004_DEVID_MASK	0xffff
155175c490cSGuenter Roeck 
1564de86126SJean Delvare #define STTS3000_DEVID		0x0200
1574de86126SJean Delvare #define STTS3000_DEVID_MASK	0xffff
1584de86126SJean Delvare 
1594453d736SGuenter Roeck static u16 jc42_hysteresis[] = { 0, 1500, 3000, 6000 };
1604453d736SGuenter Roeck 
1614453d736SGuenter Roeck struct jc42_chips {
1624453d736SGuenter Roeck 	u16 manid;
1634453d736SGuenter Roeck 	u16 devid;
1644453d736SGuenter Roeck 	u16 devid_mask;
1654453d736SGuenter Roeck };
1664453d736SGuenter Roeck 
1674453d736SGuenter Roeck static struct jc42_chips jc42_chips[] = {
1684453d736SGuenter Roeck 	{ ADT_MANID, ADT7408_DEVID, ADT7408_DEVID_MASK },
1691bd612a2SGuenter Roeck 	{ ATMEL_MANID, AT30TS00_DEVID, AT30TS00_DEVID_MASK },
170175c490cSGuenter Roeck 	{ ATMEL_MANID2, AT30TSE004_DEVID, AT30TSE004_DEVID_MASK },
171568003ceSGuenter Roeck 	{ GT_MANID, GT30TS00_DEVID, GT30TS00_DEVID_MASK },
172568003ceSGuenter Roeck 	{ GT_MANID2, GT34TS02_DEVID, GT34TS02_DEVID_MASK },
1730ea2f1dbSGuenter Roeck 	{ IDT_MANID, TSE2004_DEVID, TSE2004_DEVID_MASK },
1740ea2f1dbSGuenter Roeck 	{ IDT_MANID, TS3000_DEVID, TS3000_DEVID_MASK },
1750ea2f1dbSGuenter Roeck 	{ IDT_MANID, TS3001_DEVID, TS3001_DEVID_MASK },
1764453d736SGuenter Roeck 	{ MAX_MANID, MAX6604_DEVID, MAX6604_DEVID_MASK },
1771bd612a2SGuenter Roeck 	{ MCP_MANID, MCP9804_DEVID, MCP9804_DEVID_MASK },
178a31887dcSAlison Schofield 	{ MCP_MANID, MCP9808_DEVID, MCP9808_DEVID_MASK },
1794453d736SGuenter Roeck 	{ MCP_MANID, MCP98242_DEVID, MCP98242_DEVID_MASK },
1804453d736SGuenter Roeck 	{ MCP_MANID, MCP98243_DEVID, MCP98243_DEVID_MASK },
181d4768280SGuenter Roeck 	{ MCP_MANID, MCP98244_DEVID, MCP98244_DEVID_MASK },
1824453d736SGuenter Roeck 	{ MCP_MANID, MCP9843_DEVID, MCP9843_DEVID_MASK },
1834453d736SGuenter Roeck 	{ NXP_MANID, SE97_DEVID, SE97_DEVID_MASK },
1844453d736SGuenter Roeck 	{ ONS_MANID, CAT6095_DEVID, CAT6095_DEVID_MASK },
18599b981b2SGuenter Roeck 	{ ONS_MANID, CAT34TS02C_DEVID, CAT34TS02C_DEVID_MASK },
186568003ceSGuenter Roeck 	{ ONS_MANID, CAT34TS04_DEVID, CAT34TS04_DEVID_MASK },
187bf4d8430SGuenter Roeck 	{ ONS_MANID, N34TS04_DEVID, N34TS04_DEVID_MASK },
1884453d736SGuenter Roeck 	{ NXP_MANID, SE98_DEVID, SE98_DEVID_MASK },
1894453d736SGuenter Roeck 	{ STM_MANID, STTS424_DEVID, STTS424_DEVID_MASK },
1904453d736SGuenter Roeck 	{ STM_MANID, STTS424E_DEVID, STTS424E_DEVID_MASK },
1914de86126SJean Delvare 	{ STM_MANID, STTS2002_DEVID, STTS2002_DEVID_MASK },
192175c490cSGuenter Roeck 	{ STM_MANID, STTS2004_DEVID, STTS2004_DEVID_MASK },
1934de86126SJean Delvare 	{ STM_MANID, STTS3000_DEVID, STTS3000_DEVID_MASK },
1944453d736SGuenter Roeck };
1954453d736SGuenter Roeck 
19610192bc6SGuenter Roeck enum temp_index {
19710192bc6SGuenter Roeck 	t_input = 0,
19810192bc6SGuenter Roeck 	t_crit,
19910192bc6SGuenter Roeck 	t_min,
20010192bc6SGuenter Roeck 	t_max,
20110192bc6SGuenter Roeck 	t_num_temp
20210192bc6SGuenter Roeck };
20310192bc6SGuenter Roeck 
20410192bc6SGuenter Roeck static const u8 temp_regs[t_num_temp] = {
20510192bc6SGuenter Roeck 	[t_input] = JC42_REG_TEMP,
20610192bc6SGuenter Roeck 	[t_crit] = JC42_REG_TEMP_CRITICAL,
20710192bc6SGuenter Roeck 	[t_min] = JC42_REG_TEMP_LOWER,
20810192bc6SGuenter Roeck 	[t_max] = JC42_REG_TEMP_UPPER,
20910192bc6SGuenter Roeck };
21010192bc6SGuenter Roeck 
2114453d736SGuenter Roeck /* Each client has this additional data */
2124453d736SGuenter Roeck struct jc42_data {
21362f9a57cSGuenter Roeck 	struct i2c_client *client;
2144453d736SGuenter Roeck 	struct mutex	update_lock;	/* protect register access */
2154453d736SGuenter Roeck 	bool		extended;	/* true if extended range supported */
2164453d736SGuenter Roeck 	bool		valid;
2174453d736SGuenter Roeck 	unsigned long	last_updated;	/* In jiffies */
2184453d736SGuenter Roeck 	u16		orig_config;	/* original configuration */
2194453d736SGuenter Roeck 	u16		config;		/* current configuration */
22010192bc6SGuenter Roeck 	u16		temp[t_num_temp];/* Temperatures */
2214453d736SGuenter Roeck };
2224453d736SGuenter Roeck 
2234453d736SGuenter Roeck #define JC42_TEMP_MIN_EXTENDED	(-40000)
2244453d736SGuenter Roeck #define JC42_TEMP_MIN		0
2254453d736SGuenter Roeck #define JC42_TEMP_MAX		125000
2264453d736SGuenter Roeck 
2273a05633bSGuenter Roeck static u16 jc42_temp_to_reg(long temp, bool extended)
2284453d736SGuenter Roeck {
2292a844c14SGuenter Roeck 	int ntemp = clamp_val(temp,
2304453d736SGuenter Roeck 			      extended ? JC42_TEMP_MIN_EXTENDED :
2314453d736SGuenter Roeck 			      JC42_TEMP_MIN, JC42_TEMP_MAX);
2324453d736SGuenter Roeck 
2334453d736SGuenter Roeck 	/* convert from 0.001 to 0.0625 resolution */
2344453d736SGuenter Roeck 	return (ntemp * 2 / 125) & 0x1fff;
2354453d736SGuenter Roeck }
2364453d736SGuenter Roeck 
2374453d736SGuenter Roeck static int jc42_temp_from_reg(s16 reg)
2384453d736SGuenter Roeck {
239bca6a1adSGuenter Roeck 	reg = sign_extend32(reg, 12);
2404453d736SGuenter Roeck 
2414453d736SGuenter Roeck 	/* convert from 0.0625 to 0.001 resolution */
2424453d736SGuenter Roeck 	return reg * 125 / 2;
2434453d736SGuenter Roeck }
2444453d736SGuenter Roeck 
245d397276bSGuenter Roeck static struct jc42_data *jc42_update_device(struct device *dev)
246d397276bSGuenter Roeck {
247d397276bSGuenter Roeck 	struct jc42_data *data = dev_get_drvdata(dev);
248d397276bSGuenter Roeck 	struct i2c_client *client = data->client;
249d397276bSGuenter Roeck 	struct jc42_data *ret = data;
25010192bc6SGuenter Roeck 	int i, val;
251d397276bSGuenter Roeck 
252d397276bSGuenter Roeck 	mutex_lock(&data->update_lock);
253d397276bSGuenter Roeck 
254d397276bSGuenter Roeck 	if (time_after(jiffies, data->last_updated + HZ) || !data->valid) {
25510192bc6SGuenter Roeck 		for (i = 0; i < t_num_temp; i++) {
25610192bc6SGuenter Roeck 			val = i2c_smbus_read_word_swapped(client, temp_regs[i]);
257d397276bSGuenter Roeck 			if (val < 0) {
258d397276bSGuenter Roeck 				ret = ERR_PTR(val);
259d397276bSGuenter Roeck 				goto abort;
260d397276bSGuenter Roeck 			}
26110192bc6SGuenter Roeck 			data->temp[i] = val;
262d397276bSGuenter Roeck 		}
263d397276bSGuenter Roeck 		data->last_updated = jiffies;
264d397276bSGuenter Roeck 		data->valid = true;
265d397276bSGuenter Roeck 	}
266d397276bSGuenter Roeck abort:
267d397276bSGuenter Roeck 	mutex_unlock(&data->update_lock);
268d397276bSGuenter Roeck 	return ret;
269d397276bSGuenter Roeck }
270d397276bSGuenter Roeck 
271fcc448cfSGuenter Roeck static int jc42_read(struct device *dev, enum hwmon_sensor_types type,
272fcc448cfSGuenter Roeck 		     u32 attr, int channel, long *val)
27310192bc6SGuenter Roeck {
2744453d736SGuenter Roeck 	struct jc42_data *data = jc42_update_device(dev);
2754453d736SGuenter Roeck 	int temp, hyst;
2764453d736SGuenter Roeck 
2774453d736SGuenter Roeck 	if (IS_ERR(data))
2784453d736SGuenter Roeck 		return PTR_ERR(data);
2794453d736SGuenter Roeck 
280fcc448cfSGuenter Roeck 	switch (attr) {
281fcc448cfSGuenter Roeck 	case hwmon_temp_input:
282fcc448cfSGuenter Roeck 		*val = jc42_temp_from_reg(data->temp[t_input]);
283fcc448cfSGuenter Roeck 		return 0;
284fcc448cfSGuenter Roeck 	case hwmon_temp_min:
285fcc448cfSGuenter Roeck 		*val = jc42_temp_from_reg(data->temp[t_min]);
286fcc448cfSGuenter Roeck 		return 0;
287fcc448cfSGuenter Roeck 	case hwmon_temp_max:
288fcc448cfSGuenter Roeck 		*val = jc42_temp_from_reg(data->temp[t_max]);
289fcc448cfSGuenter Roeck 		return 0;
290fcc448cfSGuenter Roeck 	case hwmon_temp_crit:
291fcc448cfSGuenter Roeck 		*val = jc42_temp_from_reg(data->temp[t_crit]);
292fcc448cfSGuenter Roeck 		return 0;
293fcc448cfSGuenter Roeck 	case hwmon_temp_max_hyst:
294fcc448cfSGuenter Roeck 		temp = jc42_temp_from_reg(data->temp[t_max]);
2952ccc8731SJean Delvare 		hyst = jc42_hysteresis[(data->config & JC42_CFG_HYST_MASK)
2962ccc8731SJean Delvare 						>> JC42_CFG_HYST_SHIFT];
297fcc448cfSGuenter Roeck 		*val = temp - hyst;
298fcc448cfSGuenter Roeck 		return 0;
299fcc448cfSGuenter Roeck 	case hwmon_temp_crit_hyst:
300fcc448cfSGuenter Roeck 		temp = jc42_temp_from_reg(data->temp[t_crit]);
301fcc448cfSGuenter Roeck 		hyst = jc42_hysteresis[(data->config & JC42_CFG_HYST_MASK)
302fcc448cfSGuenter Roeck 						>> JC42_CFG_HYST_SHIFT];
303fcc448cfSGuenter Roeck 		*val = temp - hyst;
304fcc448cfSGuenter Roeck 		return 0;
305fcc448cfSGuenter Roeck 	case hwmon_temp_min_alarm:
306fcc448cfSGuenter Roeck 		*val = (data->temp[t_input] >> JC42_ALARM_MIN_BIT) & 1;
307fcc448cfSGuenter Roeck 		return 0;
308fcc448cfSGuenter Roeck 	case hwmon_temp_max_alarm:
309fcc448cfSGuenter Roeck 		*val = (data->temp[t_input] >> JC42_ALARM_MAX_BIT) & 1;
310fcc448cfSGuenter Roeck 		return 0;
311fcc448cfSGuenter Roeck 	case hwmon_temp_crit_alarm:
312fcc448cfSGuenter Roeck 		*val = (data->temp[t_input] >> JC42_ALARM_CRIT_BIT) & 1;
313fcc448cfSGuenter Roeck 		return 0;
314fcc448cfSGuenter Roeck 	default:
315fcc448cfSGuenter Roeck 		return -EOPNOTSUPP;
316fcc448cfSGuenter Roeck 	}
3174453d736SGuenter Roeck }
3184453d736SGuenter Roeck 
319fcc448cfSGuenter Roeck static int jc42_write(struct device *dev, enum hwmon_sensor_types type,
320fcc448cfSGuenter Roeck 		      u32 attr, int channel, long val)
3214453d736SGuenter Roeck {
32210192bc6SGuenter Roeck 	struct jc42_data *data = dev_get_drvdata(dev);
323fcc448cfSGuenter Roeck 	struct i2c_client *client = data->client;
324fcc448cfSGuenter Roeck 	int diff, hyst;
325fcc448cfSGuenter Roeck 	int ret;
3264453d736SGuenter Roeck 
32710192bc6SGuenter Roeck 	mutex_lock(&data->update_lock);
3284453d736SGuenter Roeck 
329fcc448cfSGuenter Roeck 	switch (attr) {
330fcc448cfSGuenter Roeck 	case hwmon_temp_min:
331fcc448cfSGuenter Roeck 		data->temp[t_min] = jc42_temp_to_reg(val, data->extended);
332fcc448cfSGuenter Roeck 		ret = i2c_smbus_write_word_swapped(client, temp_regs[t_min],
333fcc448cfSGuenter Roeck 						   data->temp[t_min]);
334fcc448cfSGuenter Roeck 		break;
335fcc448cfSGuenter Roeck 	case hwmon_temp_max:
336fcc448cfSGuenter Roeck 		data->temp[t_max] = jc42_temp_to_reg(val, data->extended);
337fcc448cfSGuenter Roeck 		ret = i2c_smbus_write_word_swapped(client, temp_regs[t_max],
338fcc448cfSGuenter Roeck 						   data->temp[t_max]);
339fcc448cfSGuenter Roeck 		break;
340fcc448cfSGuenter Roeck 	case hwmon_temp_crit:
341fcc448cfSGuenter Roeck 		data->temp[t_crit] = jc42_temp_to_reg(val, data->extended);
342fcc448cfSGuenter Roeck 		ret = i2c_smbus_write_word_swapped(client, temp_regs[t_crit],
343fcc448cfSGuenter Roeck 						   data->temp[t_crit]);
344fcc448cfSGuenter Roeck 		break;
345fcc448cfSGuenter Roeck 	case hwmon_temp_crit_hyst:
3465d577dbaSGuenter Roeck 		/*
3475d577dbaSGuenter Roeck 		 * JC42.4 compliant chips only support four hysteresis values.
3485d577dbaSGuenter Roeck 		 * Pick best choice and go from there.
3495d577dbaSGuenter Roeck 		 */
350fcc448cfSGuenter Roeck 		val = clamp_val(val, (data->extended ? JC42_TEMP_MIN_EXTENDED
351fcc448cfSGuenter Roeck 						     : JC42_TEMP_MIN) - 6000,
352fcc448cfSGuenter Roeck 				JC42_TEMP_MAX);
35310192bc6SGuenter Roeck 		diff = jc42_temp_from_reg(data->temp[t_crit]) - val;
3544453d736SGuenter Roeck 		hyst = 0;
3554453d736SGuenter Roeck 		if (diff > 0) {
3564453d736SGuenter Roeck 			if (diff < 2250)
3574453d736SGuenter Roeck 				hyst = 1;	/* 1.5 degrees C */
3584453d736SGuenter Roeck 			else if (diff < 4500)
3594453d736SGuenter Roeck 				hyst = 2;	/* 3.0 degrees C */
3604453d736SGuenter Roeck 			else
3614453d736SGuenter Roeck 				hyst = 3;	/* 6.0 degrees C */
3624453d736SGuenter Roeck 		}
363fcc448cfSGuenter Roeck 		data->config = (data->config & ~JC42_CFG_HYST_MASK) |
364fcc448cfSGuenter Roeck 				(hyst << JC42_CFG_HYST_SHIFT);
365fcc448cfSGuenter Roeck 		ret = i2c_smbus_write_word_swapped(data->client,
366fcc448cfSGuenter Roeck 						   JC42_REG_CONFIG,
36790f4102cSJean Delvare 						   data->config);
368fcc448cfSGuenter Roeck 		break;
369fcc448cfSGuenter Roeck 	default:
370fcc448cfSGuenter Roeck 		ret = -EOPNOTSUPP;
371fcc448cfSGuenter Roeck 		break;
372fcc448cfSGuenter Roeck 	}
373fcc448cfSGuenter Roeck 
3744453d736SGuenter Roeck 	mutex_unlock(&data->update_lock);
375fcc448cfSGuenter Roeck 
3764453d736SGuenter Roeck 	return ret;
3774453d736SGuenter Roeck }
3784453d736SGuenter Roeck 
379fcc448cfSGuenter Roeck static umode_t jc42_is_visible(const void *_data, enum hwmon_sensor_types type,
380fcc448cfSGuenter Roeck 			       u32 attr, int channel)
3814453d736SGuenter Roeck {
382fcc448cfSGuenter Roeck 	const struct jc42_data *data = _data;
3832c6315daSClemens Ladisch 	unsigned int config = data->config;
3844820d511SGuenter Roeck 	umode_t mode = 0444;
3852c6315daSClemens Ladisch 
386fcc448cfSGuenter Roeck 	switch (attr) {
387fcc448cfSGuenter Roeck 	case hwmon_temp_min:
388fcc448cfSGuenter Roeck 	case hwmon_temp_max:
389fcc448cfSGuenter Roeck 		if (!(config & JC42_CFG_EVENT_LOCK))
3904820d511SGuenter Roeck 			mode |= 0200;
391fcc448cfSGuenter Roeck 		break;
392fcc448cfSGuenter Roeck 	case hwmon_temp_crit:
393fcc448cfSGuenter Roeck 		if (!(config & JC42_CFG_TCRIT_LOCK))
3944820d511SGuenter Roeck 			mode |= 0200;
395fcc448cfSGuenter Roeck 		break;
396fcc448cfSGuenter Roeck 	case hwmon_temp_crit_hyst:
397fcc448cfSGuenter Roeck 		if (!(config & (JC42_CFG_EVENT_LOCK | JC42_CFG_TCRIT_LOCK)))
3984820d511SGuenter Roeck 			mode |= 0200;
399fcc448cfSGuenter Roeck 		break;
400fcc448cfSGuenter Roeck 	case hwmon_temp_input:
401fcc448cfSGuenter Roeck 	case hwmon_temp_max_hyst:
402fcc448cfSGuenter Roeck 	case hwmon_temp_min_alarm:
403fcc448cfSGuenter Roeck 	case hwmon_temp_max_alarm:
404fcc448cfSGuenter Roeck 	case hwmon_temp_crit_alarm:
405fcc448cfSGuenter Roeck 		break;
406fcc448cfSGuenter Roeck 	default:
407fcc448cfSGuenter Roeck 		mode = 0;
408fcc448cfSGuenter Roeck 		break;
4092c6315daSClemens Ladisch 	}
410fcc448cfSGuenter Roeck 	return mode;
411fcc448cfSGuenter Roeck }
4124453d736SGuenter Roeck 
4134453d736SGuenter Roeck /* Return 0 if detection is successful, -ENODEV otherwise */
414f15df57dSGuenter Roeck static int jc42_detect(struct i2c_client *client, struct i2c_board_info *info)
4154453d736SGuenter Roeck {
416f15df57dSGuenter Roeck 	struct i2c_adapter *adapter = client->adapter;
4174453d736SGuenter Roeck 	int i, config, cap, manid, devid;
4184453d736SGuenter Roeck 
4194453d736SGuenter Roeck 	if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA |
4204453d736SGuenter Roeck 				     I2C_FUNC_SMBUS_WORD_DATA))
4214453d736SGuenter Roeck 		return -ENODEV;
4224453d736SGuenter Roeck 
423f15df57dSGuenter Roeck 	cap = i2c_smbus_read_word_swapped(client, JC42_REG_CAP);
424f15df57dSGuenter Roeck 	config = i2c_smbus_read_word_swapped(client, JC42_REG_CONFIG);
425f15df57dSGuenter Roeck 	manid = i2c_smbus_read_word_swapped(client, JC42_REG_MANID);
426f15df57dSGuenter Roeck 	devid = i2c_smbus_read_word_swapped(client, JC42_REG_DEVICEID);
4274453d736SGuenter Roeck 
4284453d736SGuenter Roeck 	if (cap < 0 || config < 0 || manid < 0 || devid < 0)
4294453d736SGuenter Roeck 		return -ENODEV;
4304453d736SGuenter Roeck 
4314453d736SGuenter Roeck 	if ((cap & 0xff00) || (config & 0xf800))
4324453d736SGuenter Roeck 		return -ENODEV;
4334453d736SGuenter Roeck 
4344453d736SGuenter Roeck 	for (i = 0; i < ARRAY_SIZE(jc42_chips); i++) {
4354453d736SGuenter Roeck 		struct jc42_chips *chip = &jc42_chips[i];
4364453d736SGuenter Roeck 		if (manid == chip->manid &&
4374453d736SGuenter Roeck 		    (devid & chip->devid_mask) == chip->devid) {
4384453d736SGuenter Roeck 			strlcpy(info->type, "jc42", I2C_NAME_SIZE);
4394453d736SGuenter Roeck 			return 0;
4404453d736SGuenter Roeck 		}
4414453d736SGuenter Roeck 	}
4424453d736SGuenter Roeck 	return -ENODEV;
4434453d736SGuenter Roeck }
4444453d736SGuenter Roeck 
445fcc448cfSGuenter Roeck static const struct hwmon_channel_info *jc42_info[] = {
446*032c1623SEduardo Valentin 	HWMON_CHANNEL_INFO(chip,
447*032c1623SEduardo Valentin 			   HWMON_C_REGISTER_TZ | HWMON_C_UPDATE_INTERVAL),
4481eade10fSGuenter Roeck 	HWMON_CHANNEL_INFO(temp,
4491eade10fSGuenter Roeck 			   HWMON_T_INPUT | HWMON_T_MIN | HWMON_T_MAX |
4501eade10fSGuenter Roeck 			   HWMON_T_CRIT | HWMON_T_MAX_HYST |
4511eade10fSGuenter Roeck 			   HWMON_T_CRIT_HYST | HWMON_T_MIN_ALARM |
4521eade10fSGuenter Roeck 			   HWMON_T_MAX_ALARM | HWMON_T_CRIT_ALARM),
453fcc448cfSGuenter Roeck 	NULL
454fcc448cfSGuenter Roeck };
455fcc448cfSGuenter Roeck 
456fcc448cfSGuenter Roeck static const struct hwmon_ops jc42_hwmon_ops = {
457fcc448cfSGuenter Roeck 	.is_visible = jc42_is_visible,
458fcc448cfSGuenter Roeck 	.read = jc42_read,
459fcc448cfSGuenter Roeck 	.write = jc42_write,
460fcc448cfSGuenter Roeck };
461fcc448cfSGuenter Roeck 
462fcc448cfSGuenter Roeck static const struct hwmon_chip_info jc42_chip_info = {
463fcc448cfSGuenter Roeck 	.ops = &jc42_hwmon_ops,
464fcc448cfSGuenter Roeck 	.info = jc42_info,
465fcc448cfSGuenter Roeck };
466fcc448cfSGuenter Roeck 
46767487038SStephen Kitt static int jc42_probe(struct i2c_client *client)
4684453d736SGuenter Roeck {
469f15df57dSGuenter Roeck 	struct device *dev = &client->dev;
47062f9a57cSGuenter Roeck 	struct device *hwmon_dev;
47162f9a57cSGuenter Roeck 	struct jc42_data *data;
47262f9a57cSGuenter Roeck 	int config, cap;
4734453d736SGuenter Roeck 
474f15df57dSGuenter Roeck 	data = devm_kzalloc(dev, sizeof(struct jc42_data), GFP_KERNEL);
475f15df57dSGuenter Roeck 	if (!data)
476f15df57dSGuenter Roeck 		return -ENOMEM;
4774453d736SGuenter Roeck 
47862f9a57cSGuenter Roeck 	data->client = client;
479f15df57dSGuenter Roeck 	i2c_set_clientdata(client, data);
4804453d736SGuenter Roeck 	mutex_init(&data->update_lock);
4814453d736SGuenter Roeck 
482f15df57dSGuenter Roeck 	cap = i2c_smbus_read_word_swapped(client, JC42_REG_CAP);
483f15df57dSGuenter Roeck 	if (cap < 0)
484f15df57dSGuenter Roeck 		return cap;
485f15df57dSGuenter Roeck 
4864453d736SGuenter Roeck 	data->extended = !!(cap & JC42_CAP_RANGE);
4874453d736SGuenter Roeck 
48868615eb0SPeter Rosin 	if (device_property_read_bool(dev, "smbus-timeout-disable")) {
48968615eb0SPeter Rosin 		int smbus;
49068615eb0SPeter Rosin 
49168615eb0SPeter Rosin 		/*
49268615eb0SPeter Rosin 		 * Not all chips support this register, but from a
49368615eb0SPeter Rosin 		 * quick read of various datasheets no chip appears
49468615eb0SPeter Rosin 		 * incompatible with the below attempt to disable
49568615eb0SPeter Rosin 		 * the timeout. And the whole thing is opt-in...
49668615eb0SPeter Rosin 		 */
49768615eb0SPeter Rosin 		smbus = i2c_smbus_read_word_swapped(client, JC42_REG_SMBUS);
49868615eb0SPeter Rosin 		if (smbus < 0)
49968615eb0SPeter Rosin 			return smbus;
50068615eb0SPeter Rosin 		i2c_smbus_write_word_swapped(client, JC42_REG_SMBUS,
50168615eb0SPeter Rosin 					     smbus | SMBUS_STMOUT);
50268615eb0SPeter Rosin 	}
50368615eb0SPeter Rosin 
504f15df57dSGuenter Roeck 	config = i2c_smbus_read_word_swapped(client, JC42_REG_CONFIG);
505f15df57dSGuenter Roeck 	if (config < 0)
506f15df57dSGuenter Roeck 		return config;
507f15df57dSGuenter Roeck 
5084453d736SGuenter Roeck 	data->orig_config = config;
5094453d736SGuenter Roeck 	if (config & JC42_CFG_SHUTDOWN) {
5104453d736SGuenter Roeck 		config &= ~JC42_CFG_SHUTDOWN;
511f15df57dSGuenter Roeck 		i2c_smbus_write_word_swapped(client, JC42_REG_CONFIG, config);
5124453d736SGuenter Roeck 	}
5134453d736SGuenter Roeck 	data->config = config;
5144453d736SGuenter Roeck 
515c843b382SSascha Hauer 	hwmon_dev = devm_hwmon_device_register_with_info(dev, "jc42",
516fcc448cfSGuenter Roeck 							 data, &jc42_chip_info,
517fcc448cfSGuenter Roeck 							 NULL);
518650a2c02SFengguang Wu 	return PTR_ERR_OR_ZERO(hwmon_dev);
5194453d736SGuenter Roeck }
5204453d736SGuenter Roeck 
5214453d736SGuenter Roeck static int jc42_remove(struct i2c_client *client)
5224453d736SGuenter Roeck {
5234453d736SGuenter Roeck 	struct jc42_data *data = i2c_get_clientdata(client);
5245953e276SJean Delvare 
5255953e276SJean Delvare 	/* Restore original configuration except hysteresis */
5265953e276SJean Delvare 	if ((data->config & ~JC42_CFG_HYST_MASK) !=
5275953e276SJean Delvare 	    (data->orig_config & ~JC42_CFG_HYST_MASK)) {
5285953e276SJean Delvare 		int config;
5295953e276SJean Delvare 
5305953e276SJean Delvare 		config = (data->orig_config & ~JC42_CFG_HYST_MASK)
5315953e276SJean Delvare 		  | (data->config & JC42_CFG_HYST_MASK);
5325953e276SJean Delvare 		i2c_smbus_write_word_swapped(client, JC42_REG_CONFIG, config);
5335953e276SJean Delvare 	}
5344453d736SGuenter Roeck 	return 0;
5354453d736SGuenter Roeck }
5364453d736SGuenter Roeck 
537d397276bSGuenter Roeck #ifdef CONFIG_PM
538d397276bSGuenter Roeck 
539d397276bSGuenter Roeck static int jc42_suspend(struct device *dev)
5404453d736SGuenter Roeck {
54162f9a57cSGuenter Roeck 	struct jc42_data *data = dev_get_drvdata(dev);
5424453d736SGuenter Roeck 
543d397276bSGuenter Roeck 	data->config |= JC42_CFG_SHUTDOWN;
544d397276bSGuenter Roeck 	i2c_smbus_write_word_swapped(data->client, JC42_REG_CONFIG,
545d397276bSGuenter Roeck 				     data->config);
546d397276bSGuenter Roeck 	return 0;
547d397276bSGuenter Roeck }
5484453d736SGuenter Roeck 
549d397276bSGuenter Roeck static int jc42_resume(struct device *dev)
550d397276bSGuenter Roeck {
551d397276bSGuenter Roeck 	struct jc42_data *data = dev_get_drvdata(dev);
5524453d736SGuenter Roeck 
553d397276bSGuenter Roeck 	data->config &= ~JC42_CFG_SHUTDOWN;
554d397276bSGuenter Roeck 	i2c_smbus_write_word_swapped(data->client, JC42_REG_CONFIG,
555d397276bSGuenter Roeck 				     data->config);
556d397276bSGuenter Roeck 	return 0;
5574453d736SGuenter Roeck }
5584453d736SGuenter Roeck 
559d397276bSGuenter Roeck static const struct dev_pm_ops jc42_dev_pm_ops = {
560d397276bSGuenter Roeck 	.suspend = jc42_suspend,
561d397276bSGuenter Roeck 	.resume = jc42_resume,
562d397276bSGuenter Roeck };
5634453d736SGuenter Roeck 
564d397276bSGuenter Roeck #define JC42_DEV_PM_OPS (&jc42_dev_pm_ops)
565d397276bSGuenter Roeck #else
566d397276bSGuenter Roeck #define JC42_DEV_PM_OPS NULL
567d397276bSGuenter Roeck #endif /* CONFIG_PM */
5684453d736SGuenter Roeck 
569d397276bSGuenter Roeck static const struct i2c_device_id jc42_id[] = {
570d397276bSGuenter Roeck 	{ "jc42", 0 },
571d397276bSGuenter Roeck 	{ }
572d397276bSGuenter Roeck };
573d397276bSGuenter Roeck MODULE_DEVICE_TABLE(i2c, jc42_id);
574d397276bSGuenter Roeck 
575803decceSGuenter Roeck #ifdef CONFIG_OF
576803decceSGuenter Roeck static const struct of_device_id jc42_of_ids[] = {
577803decceSGuenter Roeck 	{ .compatible = "jedec,jc-42.4-temp", },
578803decceSGuenter Roeck 	{ }
579803decceSGuenter Roeck };
580803decceSGuenter Roeck MODULE_DEVICE_TABLE(of, jc42_of_ids);
581803decceSGuenter Roeck #endif
582803decceSGuenter Roeck 
583d397276bSGuenter Roeck static struct i2c_driver jc42_driver = {
584eacc48ceSAlison Schofield 	.class		= I2C_CLASS_SPD | I2C_CLASS_HWMON,
585d397276bSGuenter Roeck 	.driver = {
586d397276bSGuenter Roeck 		.name	= "jc42",
587d397276bSGuenter Roeck 		.pm = JC42_DEV_PM_OPS,
588803decceSGuenter Roeck 		.of_match_table = of_match_ptr(jc42_of_ids),
589d397276bSGuenter Roeck 	},
59067487038SStephen Kitt 	.probe_new	= jc42_probe,
591d397276bSGuenter Roeck 	.remove		= jc42_remove,
592d397276bSGuenter Roeck 	.id_table	= jc42_id,
593d397276bSGuenter Roeck 	.detect		= jc42_detect,
594d397276bSGuenter Roeck 	.address_list	= normal_i2c,
595d397276bSGuenter Roeck };
5964453d736SGuenter Roeck 
597f0967eeaSAxel Lin module_i2c_driver(jc42_driver);
5984453d736SGuenter Roeck 
599bb9a80e5SGuenter Roeck MODULE_AUTHOR("Guenter Roeck <linux@roeck-us.net>");
6004453d736SGuenter Roeck MODULE_DESCRIPTION("JC42 driver");
6014453d736SGuenter Roeck MODULE_LICENSE("GPL");
602