xref: /openbmc/linux/drivers/hwmon/aspeed-g6-pwm-tach.c (revision 54ceff4d1fafb3e67948127d62bef013fab09c12)
1*54ceff4dSBilly Tsai // SPDX-License-Identifier: GPL-2.0-or-later
2*54ceff4dSBilly Tsai /*
3*54ceff4dSBilly Tsai  * Copyright (C) 2021 Aspeed Technology Inc.
4*54ceff4dSBilly Tsai  *
5*54ceff4dSBilly Tsai  * PWM/TACH controller driver for Aspeed ast2600 SoCs.
6*54ceff4dSBilly Tsai  * This drivers doesn't support earlier version of the IP.
7*54ceff4dSBilly Tsai  *
8*54ceff4dSBilly Tsai  * The hardware operates in time quantities of length
9*54ceff4dSBilly Tsai  * Q := (DIV_L + 1) << DIV_H / input-clk
10*54ceff4dSBilly Tsai  * The length of a PWM period is (DUTY_CYCLE_PERIOD + 1) * Q.
11*54ceff4dSBilly Tsai  * The maximal value for DUTY_CYCLE_PERIOD is used here to provide
12*54ceff4dSBilly Tsai  * a fine grained selection for the duty cycle.
13*54ceff4dSBilly Tsai  *
14*54ceff4dSBilly Tsai  * This driver uses DUTY_CYCLE_RISING_POINT = 0, so from the start of a
15*54ceff4dSBilly Tsai  * period the output is active until DUTY_CYCLE_FALLING_POINT * Q. Note
16*54ceff4dSBilly Tsai  * that if DUTY_CYCLE_RISING_POINT = DUTY_CYCLE_FALLING_POINT the output is
17*54ceff4dSBilly Tsai  * always active.
18*54ceff4dSBilly Tsai  *
19*54ceff4dSBilly Tsai  * Register usage:
20*54ceff4dSBilly Tsai  * PIN_ENABLE: When it is unset the pwm controller will emit inactive level to the external.
21*54ceff4dSBilly Tsai  * Use to determine whether the PWM channel is enabled or disabled
22*54ceff4dSBilly Tsai  * CLK_ENABLE: When it is unset the pwm controller will assert the duty counter reset and
23*54ceff4dSBilly Tsai  * emit inactive level to the PIN_ENABLE mux after that the driver can still change the pwm period
24*54ceff4dSBilly Tsai  * and duty and the value will apply when CLK_ENABLE be set again.
25*54ceff4dSBilly Tsai  * Use to determine whether duty_cycle bigger than 0.
26*54ceff4dSBilly Tsai  * PWM_ASPEED_CTRL_INVERSE: When it is toggled the output value will inverse immediately.
27*54ceff4dSBilly Tsai  * PWM_ASPEED_DUTY_CYCLE_FALLING_POINT/PWM_ASPEED_DUTY_CYCLE_RISING_POINT: When these two
28*54ceff4dSBilly Tsai  * values are equal it means the duty cycle = 100%.
29*54ceff4dSBilly Tsai  *
30*54ceff4dSBilly Tsai  * The glitch may generate at:
31*54ceff4dSBilly Tsai  * - Enabled changing when the duty_cycle bigger than 0% and less than 100%.
32*54ceff4dSBilly Tsai  * - Polarity changing when the duty_cycle bigger than 0% and less than 100%.
33*54ceff4dSBilly Tsai  *
34*54ceff4dSBilly Tsai  * Limitations:
35*54ceff4dSBilly Tsai  * - When changing both duty cycle and period, we cannot prevent in
36*54ceff4dSBilly Tsai  *   software that the output might produce a period with mixed
37*54ceff4dSBilly Tsai  *   settings.
38*54ceff4dSBilly Tsai  * - Disabling the PWM doesn't complete the current period.
39*54ceff4dSBilly Tsai  *
40*54ceff4dSBilly Tsai  * Improvements:
41*54ceff4dSBilly Tsai  * - When only changing one of duty cycle or period, our pwm controller will not
42*54ceff4dSBilly Tsai  *   generate the glitch, the configure will change at next cycle of pwm.
43*54ceff4dSBilly Tsai  *   This improvement can disable/enable through PWM_ASPEED_CTRL_DUTY_SYNC_DISABLE.
44*54ceff4dSBilly Tsai  */
45*54ceff4dSBilly Tsai 
46*54ceff4dSBilly Tsai #include <linux/bitfield.h>
47*54ceff4dSBilly Tsai #include <linux/clk.h>
48*54ceff4dSBilly Tsai #include <linux/delay.h>
49*54ceff4dSBilly Tsai #include <linux/errno.h>
50*54ceff4dSBilly Tsai #include <linux/hwmon.h>
51*54ceff4dSBilly Tsai #include <linux/io.h>
52*54ceff4dSBilly Tsai #include <linux/kernel.h>
53*54ceff4dSBilly Tsai #include <linux/math64.h>
54*54ceff4dSBilly Tsai #include <linux/module.h>
55*54ceff4dSBilly Tsai #include <linux/of_device.h>
56*54ceff4dSBilly Tsai #include <linux/of_platform.h>
57*54ceff4dSBilly Tsai #include <linux/platform_device.h>
58*54ceff4dSBilly Tsai #include <linux/pwm.h>
59*54ceff4dSBilly Tsai #include <linux/reset.h>
60*54ceff4dSBilly Tsai #include <linux/sysfs.h>
61*54ceff4dSBilly Tsai 
62*54ceff4dSBilly Tsai /* The channel number of Aspeed pwm controller */
63*54ceff4dSBilly Tsai #define PWM_ASPEED_NR_PWMS			16
64*54ceff4dSBilly Tsai /* PWM Control Register */
65*54ceff4dSBilly Tsai #define PWM_ASPEED_CTRL(ch)			((ch) * 0x10 + 0x00)
66*54ceff4dSBilly Tsai #define PWM_ASPEED_CTRL_LOAD_SEL_RISING_AS_WDT	BIT(19)
67*54ceff4dSBilly Tsai #define PWM_ASPEED_CTRL_DUTY_LOAD_AS_WDT_ENABLE	BIT(18)
68*54ceff4dSBilly Tsai #define PWM_ASPEED_CTRL_DUTY_SYNC_DISABLE	BIT(17)
69*54ceff4dSBilly Tsai #define PWM_ASPEED_CTRL_CLK_ENABLE		BIT(16)
70*54ceff4dSBilly Tsai #define PWM_ASPEED_CTRL_LEVEL_OUTPUT		BIT(15)
71*54ceff4dSBilly Tsai #define PWM_ASPEED_CTRL_INVERSE			BIT(14)
72*54ceff4dSBilly Tsai #define PWM_ASPEED_CTRL_OPEN_DRAIN_ENABLE	BIT(13)
73*54ceff4dSBilly Tsai #define PWM_ASPEED_CTRL_PIN_ENABLE		BIT(12)
74*54ceff4dSBilly Tsai #define PWM_ASPEED_CTRL_CLK_DIV_H		GENMASK(11, 8)
75*54ceff4dSBilly Tsai #define PWM_ASPEED_CTRL_CLK_DIV_L		GENMASK(7, 0)
76*54ceff4dSBilly Tsai 
77*54ceff4dSBilly Tsai /* PWM Duty Cycle Register */
78*54ceff4dSBilly Tsai #define PWM_ASPEED_DUTY_CYCLE(ch)		((ch) * 0x10 + 0x04)
79*54ceff4dSBilly Tsai #define PWM_ASPEED_DUTY_CYCLE_PERIOD		GENMASK(31, 24)
80*54ceff4dSBilly Tsai #define PWM_ASPEED_DUTY_CYCLE_POINT_AS_WDT	GENMASK(23, 16)
81*54ceff4dSBilly Tsai #define PWM_ASPEED_DUTY_CYCLE_FALLING_POINT	GENMASK(15, 8)
82*54ceff4dSBilly Tsai #define PWM_ASPEED_DUTY_CYCLE_RISING_POINT	GENMASK(7, 0)
83*54ceff4dSBilly Tsai 
84*54ceff4dSBilly Tsai /* PWM fixed value */
85*54ceff4dSBilly Tsai #define PWM_ASPEED_FIXED_PERIOD			FIELD_MAX(PWM_ASPEED_DUTY_CYCLE_PERIOD)
86*54ceff4dSBilly Tsai 
87*54ceff4dSBilly Tsai /* The channel number of Aspeed tach controller */
88*54ceff4dSBilly Tsai #define TACH_ASPEED_NR_TACHS		16
89*54ceff4dSBilly Tsai /* TACH Control Register */
90*54ceff4dSBilly Tsai #define TACH_ASPEED_CTRL(ch)		(((ch) * 0x10) + 0x08)
91*54ceff4dSBilly Tsai #define TACH_ASPEED_IER			BIT(31)
92*54ceff4dSBilly Tsai #define TACH_ASPEED_INVERS_LIMIT	BIT(30)
93*54ceff4dSBilly Tsai #define TACH_ASPEED_LOOPBACK		BIT(29)
94*54ceff4dSBilly Tsai #define TACH_ASPEED_ENABLE		BIT(28)
95*54ceff4dSBilly Tsai #define TACH_ASPEED_DEBOUNCE_MASK	GENMASK(27, 26)
96*54ceff4dSBilly Tsai #define TACH_ASPEED_DEBOUNCE_BIT	26
97*54ceff4dSBilly Tsai #define TACH_ASPEED_IO_EDGE_MASK	GENMASK(25, 24)
98*54ceff4dSBilly Tsai #define TACH_ASPEED_IO_EDGE_BIT		24
99*54ceff4dSBilly Tsai #define TACH_ASPEED_CLK_DIV_T_MASK	GENMASK(23, 20)
100*54ceff4dSBilly Tsai #define TACH_ASPEED_CLK_DIV_BIT		20
101*54ceff4dSBilly Tsai #define TACH_ASPEED_THRESHOLD_MASK	GENMASK(19, 0)
102*54ceff4dSBilly Tsai /* [27:26] */
103*54ceff4dSBilly Tsai #define DEBOUNCE_3_CLK			0x00
104*54ceff4dSBilly Tsai #define DEBOUNCE_2_CLK			0x01
105*54ceff4dSBilly Tsai #define DEBOUNCE_1_CLK			0x02
106*54ceff4dSBilly Tsai #define DEBOUNCE_0_CLK			0x03
107*54ceff4dSBilly Tsai /* [25:24] */
108*54ceff4dSBilly Tsai #define F2F_EDGES			0x00
109*54ceff4dSBilly Tsai #define R2R_EDGES			0x01
110*54ceff4dSBilly Tsai #define BOTH_EDGES			0x02
111*54ceff4dSBilly Tsai /* [23:20] */
112*54ceff4dSBilly Tsai /* divisor = 4 to the nth power, n = register value */
113*54ceff4dSBilly Tsai #define DEFAULT_TACH_DIV		1024
114*54ceff4dSBilly Tsai #define DIV_TO_REG(divisor)		(ilog2(divisor) >> 1)
115*54ceff4dSBilly Tsai 
116*54ceff4dSBilly Tsai /* TACH Status Register */
117*54ceff4dSBilly Tsai #define TACH_ASPEED_STS(ch)		(((ch) * 0x10) + 0x0C)
118*54ceff4dSBilly Tsai 
119*54ceff4dSBilly Tsai /*PWM_TACH_STS */
120*54ceff4dSBilly Tsai #define TACH_ASPEED_ISR			BIT(31)
121*54ceff4dSBilly Tsai #define TACH_ASPEED_PWM_OUT		BIT(25)
122*54ceff4dSBilly Tsai #define TACH_ASPEED_PWM_OEN		BIT(24)
123*54ceff4dSBilly Tsai #define TACH_ASPEED_DEB_INPUT		BIT(23)
124*54ceff4dSBilly Tsai #define TACH_ASPEED_RAW_INPUT		BIT(22)
125*54ceff4dSBilly Tsai #define TACH_ASPEED_VALUE_UPDATE	BIT(21)
126*54ceff4dSBilly Tsai #define TACH_ASPEED_FULL_MEASUREMENT	BIT(20)
127*54ceff4dSBilly Tsai #define TACH_ASPEED_VALUE_MASK		GENMASK(19, 0)
128*54ceff4dSBilly Tsai /**********************************************************
129*54ceff4dSBilly Tsai  * Software setting
130*54ceff4dSBilly Tsai  *********************************************************/
131*54ceff4dSBilly Tsai #define DEFAULT_FAN_PULSE_PR		2
132*54ceff4dSBilly Tsai 
133*54ceff4dSBilly Tsai struct aspeed_pwm_tach_data {
134*54ceff4dSBilly Tsai 	struct device *dev;
135*54ceff4dSBilly Tsai 	void __iomem *base;
136*54ceff4dSBilly Tsai 	struct clk *clk;
137*54ceff4dSBilly Tsai 	struct reset_control *reset;
138*54ceff4dSBilly Tsai 	unsigned long clk_rate;
139*54ceff4dSBilly Tsai 	struct pwm_chip chip;
140*54ceff4dSBilly Tsai 	bool tach_present[TACH_ASPEED_NR_TACHS];
141*54ceff4dSBilly Tsai 	u32 tach_divisor;
142*54ceff4dSBilly Tsai };
143*54ceff4dSBilly Tsai 
144*54ceff4dSBilly Tsai static inline struct aspeed_pwm_tach_data *
aspeed_pwm_chip_to_data(struct pwm_chip * chip)145*54ceff4dSBilly Tsai aspeed_pwm_chip_to_data(struct pwm_chip *chip)
146*54ceff4dSBilly Tsai {
147*54ceff4dSBilly Tsai 	return container_of(chip, struct aspeed_pwm_tach_data, chip);
148*54ceff4dSBilly Tsai }
149*54ceff4dSBilly Tsai 
aspeed_pwm_get_state(struct pwm_chip * chip,struct pwm_device * pwm,struct pwm_state * state)150*54ceff4dSBilly Tsai static int aspeed_pwm_get_state(struct pwm_chip *chip, struct pwm_device *pwm,
151*54ceff4dSBilly Tsai 				struct pwm_state *state)
152*54ceff4dSBilly Tsai {
153*54ceff4dSBilly Tsai 	struct aspeed_pwm_tach_data *priv = aspeed_pwm_chip_to_data(chip);
154*54ceff4dSBilly Tsai 	u32 hwpwm = pwm->hwpwm;
155*54ceff4dSBilly Tsai 	bool polarity, pin_en, clk_en;
156*54ceff4dSBilly Tsai 	u32 duty_pt, val;
157*54ceff4dSBilly Tsai 	u64 div_h, div_l, duty_cycle_period, dividend;
158*54ceff4dSBilly Tsai 
159*54ceff4dSBilly Tsai 	val = readl(priv->base + PWM_ASPEED_CTRL(hwpwm));
160*54ceff4dSBilly Tsai 	polarity = FIELD_GET(PWM_ASPEED_CTRL_INVERSE, val);
161*54ceff4dSBilly Tsai 	pin_en = FIELD_GET(PWM_ASPEED_CTRL_PIN_ENABLE, val);
162*54ceff4dSBilly Tsai 	clk_en = FIELD_GET(PWM_ASPEED_CTRL_CLK_ENABLE, val);
163*54ceff4dSBilly Tsai 	div_h = FIELD_GET(PWM_ASPEED_CTRL_CLK_DIV_H, val);
164*54ceff4dSBilly Tsai 	div_l = FIELD_GET(PWM_ASPEED_CTRL_CLK_DIV_L, val);
165*54ceff4dSBilly Tsai 	val = readl(priv->base + PWM_ASPEED_DUTY_CYCLE(hwpwm));
166*54ceff4dSBilly Tsai 	duty_pt = FIELD_GET(PWM_ASPEED_DUTY_CYCLE_FALLING_POINT, val);
167*54ceff4dSBilly Tsai 	duty_cycle_period = FIELD_GET(PWM_ASPEED_DUTY_CYCLE_PERIOD, val);
168*54ceff4dSBilly Tsai 	/*
169*54ceff4dSBilly Tsai 	 * This multiplication doesn't overflow, the upper bound is
170*54ceff4dSBilly Tsai 	 * 1000000000 * 256 * 256 << 15 = 0x1dcd650000000000
171*54ceff4dSBilly Tsai 	 */
172*54ceff4dSBilly Tsai 	dividend = (u64)NSEC_PER_SEC * (div_l + 1) * (duty_cycle_period + 1)
173*54ceff4dSBilly Tsai 		       << div_h;
174*54ceff4dSBilly Tsai 	state->period = DIV_ROUND_UP_ULL(dividend, priv->clk_rate);
175*54ceff4dSBilly Tsai 
176*54ceff4dSBilly Tsai 	if (clk_en && duty_pt) {
177*54ceff4dSBilly Tsai 		dividend = (u64)NSEC_PER_SEC * (div_l + 1) * duty_pt
178*54ceff4dSBilly Tsai 				 << div_h;
179*54ceff4dSBilly Tsai 		state->duty_cycle = DIV_ROUND_UP_ULL(dividend, priv->clk_rate);
180*54ceff4dSBilly Tsai 	} else {
181*54ceff4dSBilly Tsai 		state->duty_cycle = clk_en ? state->period : 0;
182*54ceff4dSBilly Tsai 	}
183*54ceff4dSBilly Tsai 	state->polarity = polarity ? PWM_POLARITY_INVERSED : PWM_POLARITY_NORMAL;
184*54ceff4dSBilly Tsai 	state->enabled = pin_en;
185*54ceff4dSBilly Tsai 	return 0;
186*54ceff4dSBilly Tsai }
187*54ceff4dSBilly Tsai 
aspeed_pwm_apply(struct pwm_chip * chip,struct pwm_device * pwm,const struct pwm_state * state)188*54ceff4dSBilly Tsai static int aspeed_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
189*54ceff4dSBilly Tsai 			    const struct pwm_state *state)
190*54ceff4dSBilly Tsai {
191*54ceff4dSBilly Tsai 	struct aspeed_pwm_tach_data *priv = aspeed_pwm_chip_to_data(chip);
192*54ceff4dSBilly Tsai 	u32 hwpwm = pwm->hwpwm, duty_pt, val;
193*54ceff4dSBilly Tsai 	u64 div_h, div_l, divisor, expect_period;
194*54ceff4dSBilly Tsai 	bool clk_en;
195*54ceff4dSBilly Tsai 
196*54ceff4dSBilly Tsai 	expect_period = div64_u64(ULLONG_MAX, (u64)priv->clk_rate);
197*54ceff4dSBilly Tsai 	expect_period = min(expect_period, state->period);
198*54ceff4dSBilly Tsai 	dev_dbg(chip->dev, "expect period: %lldns, duty_cycle: %lldns",
199*54ceff4dSBilly Tsai 		expect_period, state->duty_cycle);
200*54ceff4dSBilly Tsai 	/*
201*54ceff4dSBilly Tsai 	 * Pick the smallest value for div_h so that div_l can be the biggest
202*54ceff4dSBilly Tsai 	 * which results in a finer resolution near the target period value.
203*54ceff4dSBilly Tsai 	 */
204*54ceff4dSBilly Tsai 	divisor = (u64)NSEC_PER_SEC * (PWM_ASPEED_FIXED_PERIOD + 1) *
205*54ceff4dSBilly Tsai 		  (FIELD_MAX(PWM_ASPEED_CTRL_CLK_DIV_L) + 1);
206*54ceff4dSBilly Tsai 	div_h = order_base_2(DIV64_U64_ROUND_UP(priv->clk_rate * expect_period, divisor));
207*54ceff4dSBilly Tsai 	if (div_h > 0xf)
208*54ceff4dSBilly Tsai 		div_h = 0xf;
209*54ceff4dSBilly Tsai 
210*54ceff4dSBilly Tsai 	divisor = ((u64)NSEC_PER_SEC * (PWM_ASPEED_FIXED_PERIOD + 1)) << div_h;
211*54ceff4dSBilly Tsai 	div_l = div64_u64(priv->clk_rate * expect_period, divisor);
212*54ceff4dSBilly Tsai 
213*54ceff4dSBilly Tsai 	if (div_l == 0)
214*54ceff4dSBilly Tsai 		return -ERANGE;
215*54ceff4dSBilly Tsai 
216*54ceff4dSBilly Tsai 	div_l -= 1;
217*54ceff4dSBilly Tsai 
218*54ceff4dSBilly Tsai 	if (div_l > 255)
219*54ceff4dSBilly Tsai 		div_l = 255;
220*54ceff4dSBilly Tsai 
221*54ceff4dSBilly Tsai 	dev_dbg(chip->dev, "clk source: %ld div_h %lld, div_l : %lld\n",
222*54ceff4dSBilly Tsai 		priv->clk_rate, div_h, div_l);
223*54ceff4dSBilly Tsai 	/* duty_pt = duty_cycle * (PERIOD + 1) / period */
224*54ceff4dSBilly Tsai 	duty_pt = div64_u64(state->duty_cycle * priv->clk_rate,
225*54ceff4dSBilly Tsai 			    (u64)NSEC_PER_SEC * (div_l + 1) << div_h);
226*54ceff4dSBilly Tsai 	dev_dbg(chip->dev, "duty_cycle = %lld, duty_pt = %d\n",
227*54ceff4dSBilly Tsai 		state->duty_cycle, duty_pt);
228*54ceff4dSBilly Tsai 
229*54ceff4dSBilly Tsai 	/*
230*54ceff4dSBilly Tsai 	 * Fixed DUTY_CYCLE_PERIOD to its max value to get a
231*54ceff4dSBilly Tsai 	 * fine-grained resolution for duty_cycle at the expense of a
232*54ceff4dSBilly Tsai 	 * coarser period resolution.
233*54ceff4dSBilly Tsai 	 */
234*54ceff4dSBilly Tsai 	val = readl(priv->base + PWM_ASPEED_DUTY_CYCLE(hwpwm));
235*54ceff4dSBilly Tsai 	val &= ~PWM_ASPEED_DUTY_CYCLE_PERIOD;
236*54ceff4dSBilly Tsai 	val |= FIELD_PREP(PWM_ASPEED_DUTY_CYCLE_PERIOD,
237*54ceff4dSBilly Tsai 			  PWM_ASPEED_FIXED_PERIOD);
238*54ceff4dSBilly Tsai 	writel(val, priv->base + PWM_ASPEED_DUTY_CYCLE(hwpwm));
239*54ceff4dSBilly Tsai 
240*54ceff4dSBilly Tsai 	if (duty_pt == 0) {
241*54ceff4dSBilly Tsai 		/* emit inactive level and assert the duty counter reset */
242*54ceff4dSBilly Tsai 		clk_en = 0;
243*54ceff4dSBilly Tsai 	} else {
244*54ceff4dSBilly Tsai 		clk_en = 1;
245*54ceff4dSBilly Tsai 		if (duty_pt >= (PWM_ASPEED_FIXED_PERIOD + 1))
246*54ceff4dSBilly Tsai 			duty_pt = 0;
247*54ceff4dSBilly Tsai 		val = readl(priv->base + PWM_ASPEED_DUTY_CYCLE(hwpwm));
248*54ceff4dSBilly Tsai 		val &= ~(PWM_ASPEED_DUTY_CYCLE_RISING_POINT |
249*54ceff4dSBilly Tsai 			 PWM_ASPEED_DUTY_CYCLE_FALLING_POINT);
250*54ceff4dSBilly Tsai 		val |= FIELD_PREP(PWM_ASPEED_DUTY_CYCLE_FALLING_POINT, duty_pt);
251*54ceff4dSBilly Tsai 		writel(val, priv->base + PWM_ASPEED_DUTY_CYCLE(hwpwm));
252*54ceff4dSBilly Tsai 	}
253*54ceff4dSBilly Tsai 
254*54ceff4dSBilly Tsai 	val = readl(priv->base + PWM_ASPEED_CTRL(hwpwm));
255*54ceff4dSBilly Tsai 	val &= ~(PWM_ASPEED_CTRL_CLK_DIV_H | PWM_ASPEED_CTRL_CLK_DIV_L |
256*54ceff4dSBilly Tsai 		 PWM_ASPEED_CTRL_PIN_ENABLE | PWM_ASPEED_CTRL_CLK_ENABLE |
257*54ceff4dSBilly Tsai 		 PWM_ASPEED_CTRL_INVERSE);
258*54ceff4dSBilly Tsai 	val |= FIELD_PREP(PWM_ASPEED_CTRL_CLK_DIV_H, div_h) |
259*54ceff4dSBilly Tsai 	       FIELD_PREP(PWM_ASPEED_CTRL_CLK_DIV_L, div_l) |
260*54ceff4dSBilly Tsai 	       FIELD_PREP(PWM_ASPEED_CTRL_PIN_ENABLE, state->enabled) |
261*54ceff4dSBilly Tsai 	       FIELD_PREP(PWM_ASPEED_CTRL_CLK_ENABLE, clk_en) |
262*54ceff4dSBilly Tsai 	       FIELD_PREP(PWM_ASPEED_CTRL_INVERSE, state->polarity);
263*54ceff4dSBilly Tsai 	writel(val, priv->base + PWM_ASPEED_CTRL(hwpwm));
264*54ceff4dSBilly Tsai 
265*54ceff4dSBilly Tsai 	return 0;
266*54ceff4dSBilly Tsai }
267*54ceff4dSBilly Tsai 
268*54ceff4dSBilly Tsai static const struct pwm_ops aspeed_pwm_ops = {
269*54ceff4dSBilly Tsai 	.apply = aspeed_pwm_apply,
270*54ceff4dSBilly Tsai 	.get_state = aspeed_pwm_get_state,
271*54ceff4dSBilly Tsai };
272*54ceff4dSBilly Tsai 
aspeed_tach_ch_enable(struct aspeed_pwm_tach_data * priv,u8 tach_ch,bool enable)273*54ceff4dSBilly Tsai static void aspeed_tach_ch_enable(struct aspeed_pwm_tach_data *priv, u8 tach_ch,
274*54ceff4dSBilly Tsai 				  bool enable)
275*54ceff4dSBilly Tsai {
276*54ceff4dSBilly Tsai 	if (enable)
277*54ceff4dSBilly Tsai 		writel(readl(priv->base + TACH_ASPEED_CTRL(tach_ch)) |
278*54ceff4dSBilly Tsai 			       TACH_ASPEED_ENABLE,
279*54ceff4dSBilly Tsai 		       priv->base + TACH_ASPEED_CTRL(tach_ch));
280*54ceff4dSBilly Tsai 	else
281*54ceff4dSBilly Tsai 		writel(readl(priv->base + TACH_ASPEED_CTRL(tach_ch)) &
282*54ceff4dSBilly Tsai 			       ~TACH_ASPEED_ENABLE,
283*54ceff4dSBilly Tsai 		       priv->base + TACH_ASPEED_CTRL(tach_ch));
284*54ceff4dSBilly Tsai }
285*54ceff4dSBilly Tsai 
aspeed_tach_val_to_rpm(struct aspeed_pwm_tach_data * priv,u32 tach_val)286*54ceff4dSBilly Tsai static int aspeed_tach_val_to_rpm(struct aspeed_pwm_tach_data *priv, u32 tach_val)
287*54ceff4dSBilly Tsai {
288*54ceff4dSBilly Tsai 	u64 rpm;
289*54ceff4dSBilly Tsai 	u32 tach_div;
290*54ceff4dSBilly Tsai 
291*54ceff4dSBilly Tsai 	tach_div = tach_val * priv->tach_divisor * DEFAULT_FAN_PULSE_PR;
292*54ceff4dSBilly Tsai 
293*54ceff4dSBilly Tsai 	dev_dbg(priv->dev, "clk %ld, tach_val %d , tach_div %d\n",
294*54ceff4dSBilly Tsai 		priv->clk_rate, tach_val, tach_div);
295*54ceff4dSBilly Tsai 
296*54ceff4dSBilly Tsai 	rpm = (u64)priv->clk_rate * 60;
297*54ceff4dSBilly Tsai 	do_div(rpm, tach_div);
298*54ceff4dSBilly Tsai 
299*54ceff4dSBilly Tsai 	return (int)rpm;
300*54ceff4dSBilly Tsai }
301*54ceff4dSBilly Tsai 
aspeed_get_fan_tach_ch_rpm(struct aspeed_pwm_tach_data * priv,u8 fan_tach_ch)302*54ceff4dSBilly Tsai static int aspeed_get_fan_tach_ch_rpm(struct aspeed_pwm_tach_data *priv,
303*54ceff4dSBilly Tsai 				      u8 fan_tach_ch)
304*54ceff4dSBilly Tsai {
305*54ceff4dSBilly Tsai 	u32 val;
306*54ceff4dSBilly Tsai 
307*54ceff4dSBilly Tsai 	val = readl(priv->base + TACH_ASPEED_STS(fan_tach_ch));
308*54ceff4dSBilly Tsai 
309*54ceff4dSBilly Tsai 	if (!(val & TACH_ASPEED_FULL_MEASUREMENT))
310*54ceff4dSBilly Tsai 		return 0;
311*54ceff4dSBilly Tsai 	val = FIELD_GET(TACH_ASPEED_VALUE_MASK, val);
312*54ceff4dSBilly Tsai 	return aspeed_tach_val_to_rpm(priv, val);
313*54ceff4dSBilly Tsai }
314*54ceff4dSBilly Tsai 
aspeed_tach_hwmon_read(struct device * dev,enum hwmon_sensor_types type,u32 attr,int channel,long * val)315*54ceff4dSBilly Tsai static int aspeed_tach_hwmon_read(struct device *dev,
316*54ceff4dSBilly Tsai 				  enum hwmon_sensor_types type, u32 attr,
317*54ceff4dSBilly Tsai 				  int channel, long *val)
318*54ceff4dSBilly Tsai {
319*54ceff4dSBilly Tsai 	struct aspeed_pwm_tach_data *priv = dev_get_drvdata(dev);
320*54ceff4dSBilly Tsai 	u32 reg_val;
321*54ceff4dSBilly Tsai 
322*54ceff4dSBilly Tsai 	switch (attr) {
323*54ceff4dSBilly Tsai 	case hwmon_fan_input:
324*54ceff4dSBilly Tsai 		*val = aspeed_get_fan_tach_ch_rpm(priv, channel);
325*54ceff4dSBilly Tsai 		break;
326*54ceff4dSBilly Tsai 	case hwmon_fan_div:
327*54ceff4dSBilly Tsai 		reg_val = readl(priv->base + TACH_ASPEED_CTRL(channel));
328*54ceff4dSBilly Tsai 		reg_val = FIELD_GET(TACH_ASPEED_CLK_DIV_T_MASK, reg_val);
329*54ceff4dSBilly Tsai 		*val = BIT(reg_val << 1);
330*54ceff4dSBilly Tsai 		break;
331*54ceff4dSBilly Tsai 	default:
332*54ceff4dSBilly Tsai 		return -EOPNOTSUPP;
333*54ceff4dSBilly Tsai 	}
334*54ceff4dSBilly Tsai 	return 0;
335*54ceff4dSBilly Tsai }
336*54ceff4dSBilly Tsai 
aspeed_tach_hwmon_write(struct device * dev,enum hwmon_sensor_types type,u32 attr,int channel,long val)337*54ceff4dSBilly Tsai static int aspeed_tach_hwmon_write(struct device *dev,
338*54ceff4dSBilly Tsai 				   enum hwmon_sensor_types type, u32 attr,
339*54ceff4dSBilly Tsai 				   int channel, long val)
340*54ceff4dSBilly Tsai {
341*54ceff4dSBilly Tsai 	struct aspeed_pwm_tach_data *priv = dev_get_drvdata(dev);
342*54ceff4dSBilly Tsai 	u32 reg_val;
343*54ceff4dSBilly Tsai 
344*54ceff4dSBilly Tsai 	switch (attr) {
345*54ceff4dSBilly Tsai 	case hwmon_fan_div:
346*54ceff4dSBilly Tsai 		if (!is_power_of_2(val) || (ilog2(val) % 2) ||
347*54ceff4dSBilly Tsai 		    DIV_TO_REG(val) > 0xb)
348*54ceff4dSBilly Tsai 			return -EINVAL;
349*54ceff4dSBilly Tsai 		priv->tach_divisor = val;
350*54ceff4dSBilly Tsai 		reg_val = readl(priv->base + TACH_ASPEED_CTRL(channel));
351*54ceff4dSBilly Tsai 		reg_val &= ~TACH_ASPEED_CLK_DIV_T_MASK;
352*54ceff4dSBilly Tsai 		reg_val |= FIELD_PREP(TACH_ASPEED_CLK_DIV_T_MASK,
353*54ceff4dSBilly Tsai 				      DIV_TO_REG(priv->tach_divisor));
354*54ceff4dSBilly Tsai 		writel(reg_val, priv->base + TACH_ASPEED_CTRL(channel));
355*54ceff4dSBilly Tsai 		break;
356*54ceff4dSBilly Tsai 	default:
357*54ceff4dSBilly Tsai 		return -EOPNOTSUPP;
358*54ceff4dSBilly Tsai 	}
359*54ceff4dSBilly Tsai 
360*54ceff4dSBilly Tsai 	return 0;
361*54ceff4dSBilly Tsai }
362*54ceff4dSBilly Tsai 
aspeed_tach_dev_is_visible(const void * drvdata,enum hwmon_sensor_types type,u32 attr,int channel)363*54ceff4dSBilly Tsai static umode_t aspeed_tach_dev_is_visible(const void *drvdata,
364*54ceff4dSBilly Tsai 					  enum hwmon_sensor_types type,
365*54ceff4dSBilly Tsai 					  u32 attr, int channel)
366*54ceff4dSBilly Tsai {
367*54ceff4dSBilly Tsai 	const struct aspeed_pwm_tach_data *priv = drvdata;
368*54ceff4dSBilly Tsai 
369*54ceff4dSBilly Tsai 	if (!priv->tach_present[channel])
370*54ceff4dSBilly Tsai 		return 0;
371*54ceff4dSBilly Tsai 	switch (attr) {
372*54ceff4dSBilly Tsai 	case hwmon_fan_input:
373*54ceff4dSBilly Tsai 		return 0444;
374*54ceff4dSBilly Tsai 	case hwmon_fan_div:
375*54ceff4dSBilly Tsai 		return 0644;
376*54ceff4dSBilly Tsai 	}
377*54ceff4dSBilly Tsai 	return 0;
378*54ceff4dSBilly Tsai }
379*54ceff4dSBilly Tsai 
380*54ceff4dSBilly Tsai static const struct hwmon_ops aspeed_tach_ops = {
381*54ceff4dSBilly Tsai 	.is_visible = aspeed_tach_dev_is_visible,
382*54ceff4dSBilly Tsai 	.read = aspeed_tach_hwmon_read,
383*54ceff4dSBilly Tsai 	.write = aspeed_tach_hwmon_write,
384*54ceff4dSBilly Tsai };
385*54ceff4dSBilly Tsai 
386*54ceff4dSBilly Tsai static const struct hwmon_channel_info *aspeed_tach_info[] = {
387*54ceff4dSBilly Tsai 	HWMON_CHANNEL_INFO(fan, HWMON_F_INPUT | HWMON_F_DIV, HWMON_F_INPUT | HWMON_F_DIV,
388*54ceff4dSBilly Tsai 			   HWMON_F_INPUT | HWMON_F_DIV, HWMON_F_INPUT | HWMON_F_DIV,
389*54ceff4dSBilly Tsai 			   HWMON_F_INPUT | HWMON_F_DIV, HWMON_F_INPUT | HWMON_F_DIV,
390*54ceff4dSBilly Tsai 			   HWMON_F_INPUT | HWMON_F_DIV, HWMON_F_INPUT | HWMON_F_DIV,
391*54ceff4dSBilly Tsai 			   HWMON_F_INPUT | HWMON_F_DIV, HWMON_F_INPUT | HWMON_F_DIV,
392*54ceff4dSBilly Tsai 			   HWMON_F_INPUT | HWMON_F_DIV, HWMON_F_INPUT | HWMON_F_DIV,
393*54ceff4dSBilly Tsai 			   HWMON_F_INPUT | HWMON_F_DIV, HWMON_F_INPUT | HWMON_F_DIV,
394*54ceff4dSBilly Tsai 			   HWMON_F_INPUT | HWMON_F_DIV, HWMON_F_INPUT | HWMON_F_DIV),
395*54ceff4dSBilly Tsai 	NULL
396*54ceff4dSBilly Tsai };
397*54ceff4dSBilly Tsai 
398*54ceff4dSBilly Tsai static const struct hwmon_chip_info aspeed_tach_chip_info = {
399*54ceff4dSBilly Tsai 	.ops = &aspeed_tach_ops,
400*54ceff4dSBilly Tsai 	.info = aspeed_tach_info,
401*54ceff4dSBilly Tsai };
402*54ceff4dSBilly Tsai 
aspeed_present_fan_tach(struct aspeed_pwm_tach_data * priv,u8 * tach_ch,int count)403*54ceff4dSBilly Tsai static void aspeed_present_fan_tach(struct aspeed_pwm_tach_data *priv, u8 *tach_ch, int count)
404*54ceff4dSBilly Tsai {
405*54ceff4dSBilly Tsai 	u8 ch, index;
406*54ceff4dSBilly Tsai 	u32 val;
407*54ceff4dSBilly Tsai 
408*54ceff4dSBilly Tsai 	for (index = 0; index < count; index++) {
409*54ceff4dSBilly Tsai 		ch = tach_ch[index];
410*54ceff4dSBilly Tsai 		priv->tach_present[ch] = true;
411*54ceff4dSBilly Tsai 		priv->tach_divisor = DEFAULT_TACH_DIV;
412*54ceff4dSBilly Tsai 
413*54ceff4dSBilly Tsai 		val = readl(priv->base + TACH_ASPEED_CTRL(ch));
414*54ceff4dSBilly Tsai 		val &= ~(TACH_ASPEED_INVERS_LIMIT | TACH_ASPEED_DEBOUNCE_MASK |
415*54ceff4dSBilly Tsai 			 TACH_ASPEED_IO_EDGE_MASK | TACH_ASPEED_CLK_DIV_T_MASK |
416*54ceff4dSBilly Tsai 			 TACH_ASPEED_THRESHOLD_MASK);
417*54ceff4dSBilly Tsai 		val |= (DEBOUNCE_3_CLK << TACH_ASPEED_DEBOUNCE_BIT) |
418*54ceff4dSBilly Tsai 		       F2F_EDGES |
419*54ceff4dSBilly Tsai 		       FIELD_PREP(TACH_ASPEED_CLK_DIV_T_MASK,
420*54ceff4dSBilly Tsai 				  DIV_TO_REG(priv->tach_divisor));
421*54ceff4dSBilly Tsai 		writel(val, priv->base + TACH_ASPEED_CTRL(ch));
422*54ceff4dSBilly Tsai 
423*54ceff4dSBilly Tsai 		aspeed_tach_ch_enable(priv, ch, true);
424*54ceff4dSBilly Tsai 	}
425*54ceff4dSBilly Tsai }
426*54ceff4dSBilly Tsai 
aspeed_create_fan_monitor(struct device * dev,struct device_node * child,struct aspeed_pwm_tach_data * priv)427*54ceff4dSBilly Tsai static int aspeed_create_fan_monitor(struct device *dev,
428*54ceff4dSBilly Tsai 				     struct device_node *child,
429*54ceff4dSBilly Tsai 				     struct aspeed_pwm_tach_data *priv)
430*54ceff4dSBilly Tsai {
431*54ceff4dSBilly Tsai 	int ret, count;
432*54ceff4dSBilly Tsai 	u8 *tach_ch;
433*54ceff4dSBilly Tsai 
434*54ceff4dSBilly Tsai 	count = of_property_count_u8_elems(child, "tach-ch");
435*54ceff4dSBilly Tsai 	if (count < 1)
436*54ceff4dSBilly Tsai 		return -EINVAL;
437*54ceff4dSBilly Tsai 	tach_ch = devm_kcalloc(dev, count, sizeof(*tach_ch), GFP_KERNEL);
438*54ceff4dSBilly Tsai 	if (!tach_ch)
439*54ceff4dSBilly Tsai 		return -ENOMEM;
440*54ceff4dSBilly Tsai 	ret = of_property_read_u8_array(child, "tach-ch", tach_ch, count);
441*54ceff4dSBilly Tsai 	if (ret)
442*54ceff4dSBilly Tsai 		return ret;
443*54ceff4dSBilly Tsai 
444*54ceff4dSBilly Tsai 	aspeed_present_fan_tach(priv, tach_ch, count);
445*54ceff4dSBilly Tsai 
446*54ceff4dSBilly Tsai 	return 0;
447*54ceff4dSBilly Tsai }
448*54ceff4dSBilly Tsai 
aspeed_pwm_tach_reset_assert(void * data)449*54ceff4dSBilly Tsai static void aspeed_pwm_tach_reset_assert(void *data)
450*54ceff4dSBilly Tsai {
451*54ceff4dSBilly Tsai 	struct reset_control *rst = data;
452*54ceff4dSBilly Tsai 
453*54ceff4dSBilly Tsai 	reset_control_assert(rst);
454*54ceff4dSBilly Tsai }
455*54ceff4dSBilly Tsai 
aspeed_pwm_tach_probe(struct platform_device * pdev)456*54ceff4dSBilly Tsai static int aspeed_pwm_tach_probe(struct platform_device *pdev)
457*54ceff4dSBilly Tsai {
458*54ceff4dSBilly Tsai 	struct device *dev = &pdev->dev, *hwmon;
459*54ceff4dSBilly Tsai 	int ret;
460*54ceff4dSBilly Tsai 	struct device_node *child;
461*54ceff4dSBilly Tsai 	struct aspeed_pwm_tach_data *priv;
462*54ceff4dSBilly Tsai 
463*54ceff4dSBilly Tsai 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
464*54ceff4dSBilly Tsai 	if (!priv)
465*54ceff4dSBilly Tsai 		return -ENOMEM;
466*54ceff4dSBilly Tsai 	priv->dev = dev;
467*54ceff4dSBilly Tsai 	priv->base = devm_platform_ioremap_resource(pdev, 0);
468*54ceff4dSBilly Tsai 	if (IS_ERR(priv->base))
469*54ceff4dSBilly Tsai 		return PTR_ERR(priv->base);
470*54ceff4dSBilly Tsai 
471*54ceff4dSBilly Tsai 	priv->clk = devm_clk_get_enabled(dev, NULL);
472*54ceff4dSBilly Tsai 	if (IS_ERR(priv->clk))
473*54ceff4dSBilly Tsai 		return dev_err_probe(dev, PTR_ERR(priv->clk),
474*54ceff4dSBilly Tsai 				     "Couldn't get clock\n");
475*54ceff4dSBilly Tsai 	priv->clk_rate = clk_get_rate(priv->clk);
476*54ceff4dSBilly Tsai 	priv->reset = devm_reset_control_get_exclusive(dev, NULL);
477*54ceff4dSBilly Tsai 	if (IS_ERR(priv->reset))
478*54ceff4dSBilly Tsai 		return dev_err_probe(dev, PTR_ERR(priv->reset),
479*54ceff4dSBilly Tsai 				     "Couldn't get reset control\n");
480*54ceff4dSBilly Tsai 
481*54ceff4dSBilly Tsai 	ret = reset_control_deassert(priv->reset);
482*54ceff4dSBilly Tsai 	if (ret)
483*54ceff4dSBilly Tsai 		return dev_err_probe(dev, ret,
484*54ceff4dSBilly Tsai 				     "Couldn't deassert reset control\n");
485*54ceff4dSBilly Tsai 	ret = devm_add_action_or_reset(dev, aspeed_pwm_tach_reset_assert,
486*54ceff4dSBilly Tsai 				       priv->reset);
487*54ceff4dSBilly Tsai 	if (ret)
488*54ceff4dSBilly Tsai 		return ret;
489*54ceff4dSBilly Tsai 
490*54ceff4dSBilly Tsai 	priv->chip.dev = dev;
491*54ceff4dSBilly Tsai 	priv->chip.ops = &aspeed_pwm_ops;
492*54ceff4dSBilly Tsai 	priv->chip.npwm = PWM_ASPEED_NR_PWMS;
493*54ceff4dSBilly Tsai 
494*54ceff4dSBilly Tsai 	ret = devm_pwmchip_add(dev, &priv->chip);
495*54ceff4dSBilly Tsai 	if (ret)
496*54ceff4dSBilly Tsai 		return dev_err_probe(dev, ret, "Failed to add PWM chip\n");
497*54ceff4dSBilly Tsai 
498*54ceff4dSBilly Tsai 	for_each_child_of_node(dev->of_node, child) {
499*54ceff4dSBilly Tsai 		ret = aspeed_create_fan_monitor(dev, child, priv);
500*54ceff4dSBilly Tsai 		if (ret) {
501*54ceff4dSBilly Tsai 			of_node_put(child);
502*54ceff4dSBilly Tsai 			dev_warn(dev, "Failed to create fan %d", ret);
503*54ceff4dSBilly Tsai 			return 0;
504*54ceff4dSBilly Tsai 		}
505*54ceff4dSBilly Tsai 	}
506*54ceff4dSBilly Tsai 
507*54ceff4dSBilly Tsai 	hwmon = devm_hwmon_device_register_with_info(dev, "aspeed_tach", priv,
508*54ceff4dSBilly Tsai 						     &aspeed_tach_chip_info, NULL);
509*54ceff4dSBilly Tsai 	ret = PTR_ERR_OR_ZERO(hwmon);
510*54ceff4dSBilly Tsai 	if (ret)
511*54ceff4dSBilly Tsai 		return dev_err_probe(dev, ret,
512*54ceff4dSBilly Tsai 				     "Failed to register hwmon device\n");
513*54ceff4dSBilly Tsai 
514*54ceff4dSBilly Tsai 	of_platform_populate(dev->of_node, NULL, NULL, dev);
515*54ceff4dSBilly Tsai 
516*54ceff4dSBilly Tsai 	return 0;
517*54ceff4dSBilly Tsai }
518*54ceff4dSBilly Tsai 
aspeed_pwm_tach_remove(struct platform_device * pdev)519*54ceff4dSBilly Tsai static int aspeed_pwm_tach_remove(struct platform_device *pdev)
520*54ceff4dSBilly Tsai {
521*54ceff4dSBilly Tsai 	struct aspeed_pwm_tach_data *priv = platform_get_drvdata(pdev);
522*54ceff4dSBilly Tsai 
523*54ceff4dSBilly Tsai 	reset_control_assert(priv->reset);
524*54ceff4dSBilly Tsai 
525*54ceff4dSBilly Tsai 	return 0;
526*54ceff4dSBilly Tsai }
527*54ceff4dSBilly Tsai 
528*54ceff4dSBilly Tsai static const struct of_device_id aspeed_pwm_tach_match[] = {
529*54ceff4dSBilly Tsai 	{
530*54ceff4dSBilly Tsai 		.compatible = "aspeed,ast2600-pwm-tach",
531*54ceff4dSBilly Tsai 	},
532*54ceff4dSBilly Tsai 	{},
533*54ceff4dSBilly Tsai };
534*54ceff4dSBilly Tsai MODULE_DEVICE_TABLE(of, aspeed_pwm_tach_match);
535*54ceff4dSBilly Tsai 
536*54ceff4dSBilly Tsai static struct platform_driver aspeed_pwm_tach_driver = {
537*54ceff4dSBilly Tsai 	.probe = aspeed_pwm_tach_probe,
538*54ceff4dSBilly Tsai 	.remove = aspeed_pwm_tach_remove,
539*54ceff4dSBilly Tsai 	.driver	= {
540*54ceff4dSBilly Tsai 		.name = "aspeed-g6-pwm-tach",
541*54ceff4dSBilly Tsai 		.of_match_table = aspeed_pwm_tach_match,
542*54ceff4dSBilly Tsai 	},
543*54ceff4dSBilly Tsai };
544*54ceff4dSBilly Tsai 
545*54ceff4dSBilly Tsai module_platform_driver(aspeed_pwm_tach_driver);
546*54ceff4dSBilly Tsai 
547*54ceff4dSBilly Tsai MODULE_AUTHOR("Billy Tsai <billy_tsai@aspeedtech.com>");
548*54ceff4dSBilly Tsai MODULE_DESCRIPTION("Aspeed ast2600 PWM and Fan Tach device driver");
549*54ceff4dSBilly Tsai MODULE_LICENSE("GPL");
550