xref: /openbmc/linux/drivers/hid/amd-sfh-hid/amd_sfh_pcie.h (revision 0873d1afacd2167e717ea751fe7274011cb4c26a)
14f567b9fSSandeep Singh /* SPDX-License-Identifier: GPL-2.0-or-later */
24f567b9fSSandeep Singh /*
34f567b9fSSandeep Singh  * AMD MP2 PCIe communication driver
44f567b9fSSandeep Singh  * Copyright 2020 Advanced Micro Devices, Inc.
54f567b9fSSandeep Singh  * Authors: Shyam Sundar S K <Shyam-sundar.S-k@amd.com>
64f567b9fSSandeep Singh  *	    Sandeep Singh <Sandeep.singh@amd.com>
74f567b9fSSandeep Singh  */
84f567b9fSSandeep Singh 
94f567b9fSSandeep Singh #ifndef PCIE_MP2_AMD_H
104f567b9fSSandeep Singh #define PCIE_MP2_AMD_H
114f567b9fSSandeep Singh 
124f567b9fSSandeep Singh #include <linux/pci.h>
130aad9c95SBasavaraj Natikar #include "amd_sfh_hid.h"
144f567b9fSSandeep Singh 
154f567b9fSSandeep Singh #define PCI_DEVICE_ID_AMD_MP2	0x15E4
164f567b9fSSandeep Singh 
174f567b9fSSandeep Singh #define ENABLE_SENSOR		1
184f567b9fSSandeep Singh #define DISABLE_SENSOR		2
194f567b9fSSandeep Singh #define STOP_ALL_SENSORS	8
204f567b9fSSandeep Singh 
214f567b9fSSandeep Singh /* MP2 C2P Message Registers */
224f567b9fSSandeep Singh #define AMD_C2P_MSG0	0x10500
234f567b9fSSandeep Singh #define AMD_C2P_MSG1	0x10504
244f567b9fSSandeep Singh #define AMD_C2P_MSG2	0x10508
254f567b9fSSandeep Singh 
26f264481aSBasavaraj Natikar #define AMD_C2P_MSG(regno) (0x10500 + ((regno) * 4))
27173709f5SBasavaraj Natikar #define AMD_P2C_MSG(regno) (0x10680 + ((regno) * 4))
28f264481aSBasavaraj Natikar 
294f567b9fSSandeep Singh /* MP2 P2C Message Registers */
304f567b9fSSandeep Singh #define AMD_P2C_MSG3	0x1068C /* Supported Sensors info */
314f567b9fSSandeep Singh 
32f264481aSBasavaraj Natikar #define V2_STATUS	0x2
33f264481aSBasavaraj Natikar 
34173709f5SBasavaraj Natikar #define SENSOR_ENABLED     4
35173709f5SBasavaraj Natikar #define SENSOR_DISABLED    5
36173709f5SBasavaraj Natikar 
3724a31ea9SBasavaraj Natikar #define HPD_IDX		16
3824a31ea9SBasavaraj Natikar 
39*0873d1afSBasavaraj Natikar #define AMD_SFH_IDLE_LOOP	200
40*0873d1afSBasavaraj Natikar 
414f567b9fSSandeep Singh /* SFH Command register */
424f567b9fSSandeep Singh union sfh_cmd_base {
434f567b9fSSandeep Singh 	u32 ul;
444f567b9fSSandeep Singh 	struct {
454f567b9fSSandeep Singh 		u32 cmd_id : 8;
464f567b9fSSandeep Singh 		u32 sensor_id : 8;
474f567b9fSSandeep Singh 		u32 period : 16;
484f567b9fSSandeep Singh 	} s;
49f264481aSBasavaraj Natikar 	struct {
50f264481aSBasavaraj Natikar 		u32 cmd_id : 4;
51f264481aSBasavaraj Natikar 		u32 intr_enable : 1;
52f264481aSBasavaraj Natikar 		u32 rsvd1 : 3;
53f264481aSBasavaraj Natikar 		u32 length : 7;
54f264481aSBasavaraj Natikar 		u32 mem_type : 1;
55f264481aSBasavaraj Natikar 		u32 sensor_id : 8;
56f264481aSBasavaraj Natikar 		u32 period : 8;
57f264481aSBasavaraj Natikar 	} cmd_v2;
584f567b9fSSandeep Singh };
594f567b9fSSandeep Singh 
60173709f5SBasavaraj Natikar union cmd_response {
61173709f5SBasavaraj Natikar 	u32 resp;
62173709f5SBasavaraj Natikar 	struct {
63173709f5SBasavaraj Natikar 		u32 status	: 2;
64173709f5SBasavaraj Natikar 		u32 out_in_c2p	: 1;
65173709f5SBasavaraj Natikar 		u32 rsvd1	: 1;
66173709f5SBasavaraj Natikar 		u32 response	: 4;
67173709f5SBasavaraj Natikar 		u32 sub_cmd	: 8;
68173709f5SBasavaraj Natikar 		u32 sensor_id	: 6;
69173709f5SBasavaraj Natikar 		u32 rsvd2	: 10;
70173709f5SBasavaraj Natikar 	} response_v2;
71173709f5SBasavaraj Natikar };
72173709f5SBasavaraj Natikar 
734f567b9fSSandeep Singh union sfh_cmd_param {
744f567b9fSSandeep Singh 	u32 ul;
754f567b9fSSandeep Singh 	struct {
764f567b9fSSandeep Singh 		u32 buf_layout : 2;
774f567b9fSSandeep Singh 		u32 buf_length : 6;
784f567b9fSSandeep Singh 		u32 rsvd : 24;
794f567b9fSSandeep Singh 	} s;
804f567b9fSSandeep Singh };
814f567b9fSSandeep Singh 
824f567b9fSSandeep Singh struct sfh_cmd_reg {
834f567b9fSSandeep Singh 	union sfh_cmd_base cmd_base;
844f567b9fSSandeep Singh 	union sfh_cmd_param cmd_param;
854f567b9fSSandeep Singh 	phys_addr_t phys_addr;
864f567b9fSSandeep Singh };
874f567b9fSSandeep Singh 
884f567b9fSSandeep Singh enum sensor_idx {
894f567b9fSSandeep Singh 	accel_idx = 0,
904f567b9fSSandeep Singh 	gyro_idx = 1,
914f567b9fSSandeep Singh 	mag_idx = 2,
924f567b9fSSandeep Singh 	als_idx = 19
934f567b9fSSandeep Singh };
944f567b9fSSandeep Singh 
954f567b9fSSandeep Singh struct amd_mp2_dev {
964f567b9fSSandeep Singh 	struct pci_dev *pdev;
974f567b9fSSandeep Singh 	struct amdtp_cl_data *cl_data;
984f567b9fSSandeep Singh 	void __iomem *mmio;
99f264481aSBasavaraj Natikar 	const struct amd_mp2_ops *mp2_ops;
1000aad9c95SBasavaraj Natikar 	struct amd_input_data in_data;
101f264481aSBasavaraj Natikar 	/* mp2 active control status */
102f264481aSBasavaraj Natikar 	u32 mp2_acs;
1034f567b9fSSandeep Singh };
1044f567b9fSSandeep Singh 
1054f567b9fSSandeep Singh struct amd_mp2_sensor_info {
1064f567b9fSSandeep Singh 	u8 sensor_idx;
1074f567b9fSSandeep Singh 	u32 period;
108de30491eSArnd Bergmann 	dma_addr_t dma_address;
1094f567b9fSSandeep Singh };
1104f567b9fSSandeep Singh 
111f264481aSBasavaraj Natikar enum mem_use_type {
112f264481aSBasavaraj Natikar 	USE_DRAM,
113f264481aSBasavaraj Natikar 	USE_C2P_REG,
114f264481aSBasavaraj Natikar };
115f264481aSBasavaraj Natikar 
11624a31ea9SBasavaraj Natikar struct hpd_status {
11724a31ea9SBasavaraj Natikar 	union {
11824a31ea9SBasavaraj Natikar 		struct {
11924a31ea9SBasavaraj Natikar 			u32 human_presence_report : 4;
12024a31ea9SBasavaraj Natikar 			u32 human_presence_actual : 4;
12124a31ea9SBasavaraj Natikar 			u32 probablity		  : 8;
12224a31ea9SBasavaraj Natikar 			u32 object_distance       : 16;
12324a31ea9SBasavaraj Natikar 		} shpd;
12424a31ea9SBasavaraj Natikar 		u32 val;
12524a31ea9SBasavaraj Natikar 	};
12624a31ea9SBasavaraj Natikar };
12724a31ea9SBasavaraj Natikar 
1284f567b9fSSandeep Singh void amd_start_sensor(struct amd_mp2_dev *privdata, struct amd_mp2_sensor_info info);
1294f567b9fSSandeep Singh void amd_stop_sensor(struct amd_mp2_dev *privdata, u16 sensor_idx);
1304f567b9fSSandeep Singh void amd_stop_all_sensors(struct amd_mp2_dev *privdata);
1314f567b9fSSandeep Singh int amd_mp2_get_sensor_num(struct amd_mp2_dev *privdata, u8 *sensor_id);
1324f567b9fSSandeep Singh int amd_sfh_hid_client_init(struct amd_mp2_dev *privdata);
1334f567b9fSSandeep Singh int amd_sfh_hid_client_deinit(struct amd_mp2_dev *privdata);
134*0873d1afSBasavaraj Natikar u32 amd_sfh_wait_for_response(struct amd_mp2_dev *mp2, u8 sid, u32 sensor_sts);
135*0873d1afSBasavaraj Natikar void amd_mp2_suspend(struct amd_mp2_dev *mp2);
136*0873d1afSBasavaraj Natikar void amd_mp2_resume(struct amd_mp2_dev *mp2);
137f264481aSBasavaraj Natikar 
138f264481aSBasavaraj Natikar struct amd_mp2_ops {
139f264481aSBasavaraj Natikar 	 void (*start)(struct amd_mp2_dev *privdata, struct amd_mp2_sensor_info info);
140f264481aSBasavaraj Natikar 	 void (*stop)(struct amd_mp2_dev *privdata, u16 sensor_idx);
141f264481aSBasavaraj Natikar 	 void (*stop_all)(struct amd_mp2_dev *privdata);
142173709f5SBasavaraj Natikar 	 int (*response)(struct amd_mp2_dev *mp2, u8 sid, u32 sensor_sts);
143f264481aSBasavaraj Natikar };
1444f567b9fSSandeep Singh #endif
145